ipr.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/libata.h>
  30. #include <linux/list.h>
  31. #include <linux/kref.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_cmnd.h>
  34. /*
  35. * Literals
  36. */
  37. #define IPR_DRIVER_VERSION "2.5.0"
  38. #define IPR_DRIVER_DATE "(February 11, 2010)"
  39. /*
  40. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  41. * ops per device for devices not running tagged command queuing.
  42. * This can be adjusted at runtime through sysfs device attributes.
  43. */
  44. #define IPR_MAX_CMD_PER_LUN 6
  45. #define IPR_MAX_CMD_PER_ATA_LUN 1
  46. /*
  47. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  48. * ops the mid-layer can send to the adapter.
  49. */
  50. #define IPR_NUM_BASE_CMD_BLKS 100
  51. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  52. #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
  53. #define PCI_DEVICE_ID_IBM_CROC_ASIC_E2 0x034A
  54. #define IPR_SUBS_DEV_ID_2780 0x0264
  55. #define IPR_SUBS_DEV_ID_5702 0x0266
  56. #define IPR_SUBS_DEV_ID_5703 0x0278
  57. #define IPR_SUBS_DEV_ID_572E 0x028D
  58. #define IPR_SUBS_DEV_ID_573E 0x02D3
  59. #define IPR_SUBS_DEV_ID_573D 0x02D4
  60. #define IPR_SUBS_DEV_ID_571A 0x02C0
  61. #define IPR_SUBS_DEV_ID_571B 0x02BE
  62. #define IPR_SUBS_DEV_ID_571E 0x02BF
  63. #define IPR_SUBS_DEV_ID_571F 0x02D5
  64. #define IPR_SUBS_DEV_ID_572A 0x02C1
  65. #define IPR_SUBS_DEV_ID_572B 0x02C2
  66. #define IPR_SUBS_DEV_ID_572F 0x02C3
  67. #define IPR_SUBS_DEV_ID_574E 0x030A
  68. #define IPR_SUBS_DEV_ID_575B 0x030D
  69. #define IPR_SUBS_DEV_ID_575C 0x0338
  70. #define IPR_SUBS_DEV_ID_57B3 0x033A
  71. #define IPR_SUBS_DEV_ID_57B7 0x0360
  72. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  73. #define IPR_SUBS_DEV_ID_57B4 0x033B
  74. #define IPR_SUBS_DEV_ID_57B2 0x035F
  75. #define IPR_SUBS_DEV_ID_57C6 0x0357
  76. #define IPR_SUBS_DEV_ID_57B5 0x033C
  77. #define IPR_SUBS_DEV_ID_57CE 0x035E
  78. #define IPR_SUBS_DEV_ID_57B1 0x0355
  79. #define IPR_SUBS_DEV_ID_574D 0x0356
  80. #define IPR_SUBS_DEV_ID_575D 0x035D
  81. #define IPR_NAME "ipr"
  82. /*
  83. * Return codes
  84. */
  85. #define IPR_RC_JOB_CONTINUE 1
  86. #define IPR_RC_JOB_RETURN 2
  87. /*
  88. * IOASCs
  89. */
  90. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  91. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  92. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  93. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  94. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  95. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  96. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  97. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  98. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  99. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  100. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  101. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  102. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  103. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  104. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  105. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  106. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  107. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  108. /* Driver data flags */
  109. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  110. #define IPR_USE_PCI_WARM_RESET 0x00000002
  111. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  112. #define IPR_NUM_LOG_HCAMS 2
  113. #define IPR_NUM_CFG_CHG_HCAMS 2
  114. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  115. #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
  116. #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
  117. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  118. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  119. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  120. #define IPR_VSET_BUS 0xff
  121. #define IPR_IOA_BUS 0xff
  122. #define IPR_IOA_TARGET 0xff
  123. #define IPR_IOA_LUN 0xff
  124. #define IPR_MAX_NUM_BUSES 16
  125. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  126. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  127. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  128. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  129. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
  130. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  131. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  132. IPR_NUM_INTERNAL_CMD_BLKS)
  133. #define IPR_MAX_PHYSICAL_DEVS 192
  134. #define IPR_DEFAULT_SIS64_DEVS 1024
  135. #define IPR_MAX_SIS64_DEVS 4096
  136. #define IPR_MAX_SGLIST 64
  137. #define IPR_IOA_MAX_SECTORS 32767
  138. #define IPR_VSET_MAX_SECTORS 512
  139. #define IPR_MAX_CDB_LEN 16
  140. #define IPR_MAX_HRRQ_RETRIES 3
  141. #define IPR_DEFAULT_BUS_WIDTH 16
  142. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  143. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  144. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  145. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  146. #define IPR_IOA_RES_HANDLE 0xffffffff
  147. #define IPR_INVALID_RES_HANDLE 0
  148. #define IPR_IOA_RES_ADDR 0x00ffffff
  149. /*
  150. * Adapter Commands
  151. */
  152. #define IPR_QUERY_RSRC_STATE 0xC2
  153. #define IPR_RESET_DEVICE 0xC3
  154. #define IPR_RESET_TYPE_SELECT 0x80
  155. #define IPR_LUN_RESET 0x40
  156. #define IPR_TARGET_RESET 0x20
  157. #define IPR_BUS_RESET 0x10
  158. #define IPR_ATA_PHY_RESET 0x80
  159. #define IPR_ID_HOST_RR_Q 0xC4
  160. #define IPR_QUERY_IOA_CONFIG 0xC5
  161. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  162. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  163. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  164. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  165. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  166. #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
  167. #define IPR_IOA_SHUTDOWN 0xF7
  168. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  169. /*
  170. * Timeouts
  171. */
  172. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  173. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  174. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  175. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  176. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  177. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  178. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  179. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  180. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  181. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  182. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  183. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  184. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  185. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  186. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  187. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  188. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  189. #define IPR_DUMP_TIMEOUT (15 * HZ)
  190. /*
  191. * SCSI Literals
  192. */
  193. #define IPR_VENDOR_ID_LEN 8
  194. #define IPR_PROD_ID_LEN 16
  195. #define IPR_SERIAL_NUM_LEN 8
  196. /*
  197. * Hardware literals
  198. */
  199. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  200. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  201. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  202. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  203. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  204. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  205. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  206. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  207. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  208. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  209. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  210. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  211. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  212. #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
  213. #define IPR_DOORBELL 0x82800000
  214. #define IPR_RUNTIME_RESET 0x40000000
  215. #define IPR_IPL_INIT_MIN_STAGE_TIME 5
  216. #define IPR_IPL_INIT_DEFAULT_STAGE_TIME 15
  217. #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
  218. #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
  219. #define IPR_IPL_INIT_STAGE_MASK 0xff000000
  220. #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
  221. #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
  222. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  223. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  224. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  225. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  226. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  227. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  228. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  229. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  230. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  231. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  232. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  233. #define IPR_PCII_ERROR_INTERRUPTS \
  234. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  235. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  236. #define IPR_PCII_OPER_INTERRUPTS \
  237. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  238. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  239. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  240. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  241. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  242. /*
  243. * Dump literals
  244. */
  245. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  246. #define IPR_NUM_SDT_ENTRIES 511
  247. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  248. /*
  249. * Misc literals
  250. */
  251. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  252. /*
  253. * Adapter interface types
  254. */
  255. struct ipr_res_addr {
  256. u8 reserved;
  257. u8 bus;
  258. u8 target;
  259. u8 lun;
  260. #define IPR_GET_PHYS_LOC(res_addr) \
  261. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  262. }__attribute__((packed, aligned (4)));
  263. struct ipr_std_inq_vpids {
  264. u8 vendor_id[IPR_VENDOR_ID_LEN];
  265. u8 product_id[IPR_PROD_ID_LEN];
  266. }__attribute__((packed));
  267. struct ipr_vpd {
  268. struct ipr_std_inq_vpids vpids;
  269. u8 sn[IPR_SERIAL_NUM_LEN];
  270. }__attribute__((packed));
  271. struct ipr_ext_vpd {
  272. struct ipr_vpd vpd;
  273. __be32 wwid[2];
  274. }__attribute__((packed));
  275. struct ipr_std_inq_data {
  276. u8 peri_qual_dev_type;
  277. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  278. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  279. u8 removeable_medium_rsvd;
  280. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  281. #define IPR_IS_DASD_DEVICE(std_inq) \
  282. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  283. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  284. #define IPR_IS_SES_DEVICE(std_inq) \
  285. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  286. u8 version;
  287. u8 aen_naca_fmt;
  288. u8 additional_len;
  289. u8 sccs_rsvd;
  290. u8 bq_enc_multi;
  291. u8 sync_cmdq_flags;
  292. struct ipr_std_inq_vpids vpids;
  293. u8 ros_rsvd_ram_rsvd[4];
  294. u8 serial_num[IPR_SERIAL_NUM_LEN];
  295. }__attribute__ ((packed));
  296. #define IPR_RES_TYPE_AF_DASD 0x00
  297. #define IPR_RES_TYPE_GENERIC_SCSI 0x01
  298. #define IPR_RES_TYPE_VOLUME_SET 0x02
  299. #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
  300. #define IPR_RES_TYPE_GENERIC_ATA 0x04
  301. #define IPR_RES_TYPE_ARRAY 0x05
  302. #define IPR_RES_TYPE_IOAFP 0xff
  303. struct ipr_config_table_entry {
  304. u8 proto;
  305. #define IPR_PROTO_SATA 0x02
  306. #define IPR_PROTO_SATA_ATAPI 0x03
  307. #define IPR_PROTO_SAS_STP 0x06
  308. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  309. u8 array_id;
  310. u8 flags;
  311. #define IPR_IS_IOA_RESOURCE 0x80
  312. u8 rsvd_subtype;
  313. #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
  314. #define IPR_QUEUE_FROZEN_MODEL 0
  315. #define IPR_QUEUE_NACA_MODEL 1
  316. struct ipr_res_addr res_addr;
  317. __be32 res_handle;
  318. __be32 reserved4[2];
  319. struct ipr_std_inq_data std_inq_data;
  320. }__attribute__ ((packed, aligned (4)));
  321. struct ipr_config_table_entry64 {
  322. u8 res_type;
  323. u8 proto;
  324. u8 vset_num;
  325. u8 array_id;
  326. __be16 flags;
  327. __be16 res_flags;
  328. #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
  329. __be32 res_handle;
  330. u8 dev_id_type;
  331. u8 reserved[3];
  332. __be64 dev_id;
  333. __be64 lun;
  334. __be64 lun_wwn[2];
  335. #define IPR_MAX_RES_PATH_LENGTH 24
  336. __be64 res_path;
  337. struct ipr_std_inq_data std_inq_data;
  338. u8 reserved2[4];
  339. __be64 reserved3[2]; // description text
  340. u8 reserved4[8];
  341. }__attribute__ ((packed, aligned (8)));
  342. struct ipr_config_table_hdr {
  343. u8 num_entries;
  344. u8 flags;
  345. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  346. __be16 reserved;
  347. }__attribute__((packed, aligned (4)));
  348. struct ipr_config_table_hdr64 {
  349. __be16 num_entries;
  350. __be16 reserved;
  351. u8 flags;
  352. u8 reserved2[11];
  353. }__attribute__((packed, aligned (4)));
  354. struct ipr_config_table {
  355. struct ipr_config_table_hdr hdr;
  356. struct ipr_config_table_entry dev[0];
  357. }__attribute__((packed, aligned (4)));
  358. struct ipr_config_table64 {
  359. struct ipr_config_table_hdr64 hdr64;
  360. struct ipr_config_table_entry64 dev[0];
  361. }__attribute__((packed, aligned (8)));
  362. struct ipr_config_table_entry_wrapper {
  363. union {
  364. struct ipr_config_table_entry *cfgte;
  365. struct ipr_config_table_entry64 *cfgte64;
  366. } u;
  367. };
  368. struct ipr_hostrcb_cfg_ch_not {
  369. union {
  370. struct ipr_config_table_entry cfgte;
  371. struct ipr_config_table_entry64 cfgte64;
  372. } u;
  373. u8 reserved[936];
  374. }__attribute__((packed, aligned (4)));
  375. struct ipr_supported_device {
  376. __be16 data_length;
  377. u8 reserved;
  378. u8 num_records;
  379. struct ipr_std_inq_vpids vpids;
  380. u8 reserved2[16];
  381. }__attribute__((packed, aligned (4)));
  382. /* Command packet structure */
  383. struct ipr_cmd_pkt {
  384. __be16 reserved; /* Reserved by IOA */
  385. u8 request_type;
  386. #define IPR_RQTYPE_SCSICDB 0x00
  387. #define IPR_RQTYPE_IOACMD 0x01
  388. #define IPR_RQTYPE_HCAM 0x02
  389. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  390. u8 reserved2;
  391. u8 flags_hi;
  392. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  393. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  394. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  395. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  396. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  397. u8 flags_lo;
  398. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  399. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  400. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  401. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  402. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  403. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  404. #define IPR_FLAGS_LO_ACA_TASK 0x08
  405. u8 cdb[16];
  406. __be16 timeout;
  407. }__attribute__ ((packed, aligned(4)));
  408. struct ipr_ioarcb_ata_regs { /* 22 bytes */
  409. u8 flags;
  410. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  411. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  412. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  413. u8 reserved[3];
  414. __be16 data;
  415. u8 feature;
  416. u8 nsect;
  417. u8 lbal;
  418. u8 lbam;
  419. u8 lbah;
  420. u8 device;
  421. u8 command;
  422. u8 reserved2[3];
  423. u8 hob_feature;
  424. u8 hob_nsect;
  425. u8 hob_lbal;
  426. u8 hob_lbam;
  427. u8 hob_lbah;
  428. u8 ctl;
  429. }__attribute__ ((packed, aligned(4)));
  430. struct ipr_ioadl_desc {
  431. __be32 flags_and_data_len;
  432. #define IPR_IOADL_FLAGS_MASK 0xff000000
  433. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  434. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  435. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  436. #define IPR_IOADL_FLAGS_READ 0x48000000
  437. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  438. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  439. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  440. #define IPR_IOADL_FLAGS_LAST 0x01000000
  441. __be32 address;
  442. }__attribute__((packed, aligned (8)));
  443. struct ipr_ioadl64_desc {
  444. __be32 flags;
  445. __be32 data_len;
  446. __be64 address;
  447. }__attribute__((packed, aligned (16)));
  448. struct ipr_ata64_ioadl {
  449. struct ipr_ioarcb_ata_regs regs;
  450. u16 reserved[5];
  451. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  452. }__attribute__((packed, aligned (16)));
  453. struct ipr_ioarcb_add_data {
  454. union {
  455. struct ipr_ioarcb_ata_regs regs;
  456. struct ipr_ioadl_desc ioadl[5];
  457. __be32 add_cmd_parms[10];
  458. } u;
  459. }__attribute__ ((packed, aligned (4)));
  460. struct ipr_ioarcb_sis64_add_addr_ecb {
  461. __be64 ioasa_host_pci_addr;
  462. __be64 data_ioadl_addr;
  463. __be64 reserved;
  464. __be32 ext_control_buf[4];
  465. }__attribute__((packed, aligned (8)));
  466. /* IOA Request Control Block 128 bytes */
  467. struct ipr_ioarcb {
  468. union {
  469. __be32 ioarcb_host_pci_addr;
  470. __be64 ioarcb_host_pci_addr64;
  471. } a;
  472. __be32 res_handle;
  473. __be32 host_response_handle;
  474. __be32 reserved1;
  475. __be32 reserved2;
  476. __be32 reserved3;
  477. __be32 data_transfer_length;
  478. __be32 read_data_transfer_length;
  479. __be32 write_ioadl_addr;
  480. __be32 ioadl_len;
  481. __be32 read_ioadl_addr;
  482. __be32 read_ioadl_len;
  483. __be32 ioasa_host_pci_addr;
  484. __be16 ioasa_len;
  485. __be16 reserved4;
  486. struct ipr_cmd_pkt cmd_pkt;
  487. __be16 add_cmd_parms_offset;
  488. __be16 add_cmd_parms_len;
  489. union {
  490. struct ipr_ioarcb_add_data add_data;
  491. struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
  492. } u;
  493. }__attribute__((packed, aligned (4)));
  494. struct ipr_ioasa_vset {
  495. __be32 failing_lba_hi;
  496. __be32 failing_lba_lo;
  497. __be32 reserved;
  498. }__attribute__((packed, aligned (4)));
  499. struct ipr_ioasa_af_dasd {
  500. __be32 failing_lba;
  501. __be32 reserved[2];
  502. }__attribute__((packed, aligned (4)));
  503. struct ipr_ioasa_gpdd {
  504. u8 end_state;
  505. u8 bus_phase;
  506. __be16 reserved;
  507. __be32 ioa_data[2];
  508. }__attribute__((packed, aligned (4)));
  509. struct ipr_ioasa_gata {
  510. u8 error;
  511. u8 nsect; /* Interrupt reason */
  512. u8 lbal;
  513. u8 lbam;
  514. u8 lbah;
  515. u8 device;
  516. u8 status;
  517. u8 alt_status; /* ATA CTL */
  518. u8 hob_nsect;
  519. u8 hob_lbal;
  520. u8 hob_lbam;
  521. u8 hob_lbah;
  522. }__attribute__((packed, aligned (4)));
  523. struct ipr_auto_sense {
  524. __be16 auto_sense_len;
  525. __be16 ioa_data_len;
  526. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  527. };
  528. struct ipr_ioasa_hdr {
  529. __be32 ioasc;
  530. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  531. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  532. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  533. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  534. __be16 ret_stat_len; /* Length of the returned IOASA */
  535. __be16 avail_stat_len; /* Total Length of status available. */
  536. __be32 residual_data_len; /* number of bytes in the host data */
  537. /* buffers that were not used by the IOARCB command. */
  538. __be32 ilid;
  539. #define IPR_NO_ILID 0
  540. #define IPR_DRIVER_ILID 0xffffffff
  541. __be32 fd_ioasc;
  542. __be32 fd_phys_locator;
  543. __be32 fd_res_handle;
  544. __be32 ioasc_specific; /* status code specific field */
  545. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  546. #define IPR_AUTOSENSE_VALID 0x40000000
  547. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  548. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  549. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  550. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  551. }__attribute__((packed, aligned (4)));
  552. struct ipr_ioasa {
  553. struct ipr_ioasa_hdr hdr;
  554. union {
  555. struct ipr_ioasa_vset vset;
  556. struct ipr_ioasa_af_dasd dasd;
  557. struct ipr_ioasa_gpdd gpdd;
  558. struct ipr_ioasa_gata gata;
  559. } u;
  560. struct ipr_auto_sense auto_sense;
  561. }__attribute__((packed, aligned (4)));
  562. struct ipr_ioasa64 {
  563. struct ipr_ioasa_hdr hdr;
  564. u8 fd_res_path[8];
  565. union {
  566. struct ipr_ioasa_vset vset;
  567. struct ipr_ioasa_af_dasd dasd;
  568. struct ipr_ioasa_gpdd gpdd;
  569. struct ipr_ioasa_gata gata;
  570. } u;
  571. struct ipr_auto_sense auto_sense;
  572. }__attribute__((packed, aligned (4)));
  573. struct ipr_mode_parm_hdr {
  574. u8 length;
  575. u8 medium_type;
  576. u8 device_spec_parms;
  577. u8 block_desc_len;
  578. }__attribute__((packed));
  579. struct ipr_mode_pages {
  580. struct ipr_mode_parm_hdr hdr;
  581. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  582. }__attribute__((packed));
  583. struct ipr_mode_page_hdr {
  584. u8 ps_page_code;
  585. #define IPR_MODE_PAGE_PS 0x80
  586. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  587. u8 page_length;
  588. }__attribute__ ((packed));
  589. struct ipr_dev_bus_entry {
  590. struct ipr_res_addr res_addr;
  591. u8 flags;
  592. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  593. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  594. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  595. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  596. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  597. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  598. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  599. u8 scsi_id;
  600. u8 bus_width;
  601. u8 extended_reset_delay;
  602. #define IPR_EXTENDED_RESET_DELAY 7
  603. __be32 max_xfer_rate;
  604. u8 spinup_delay;
  605. u8 reserved3;
  606. __be16 reserved4;
  607. }__attribute__((packed, aligned (4)));
  608. struct ipr_mode_page28 {
  609. struct ipr_mode_page_hdr hdr;
  610. u8 num_entries;
  611. u8 entry_length;
  612. struct ipr_dev_bus_entry bus[0];
  613. }__attribute__((packed));
  614. struct ipr_mode_page24 {
  615. struct ipr_mode_page_hdr hdr;
  616. u8 flags;
  617. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  618. }__attribute__((packed));
  619. struct ipr_ioa_vpd {
  620. struct ipr_std_inq_data std_inq_data;
  621. u8 ascii_part_num[12];
  622. u8 reserved[40];
  623. u8 ascii_plant_code[4];
  624. }__attribute__((packed));
  625. struct ipr_inquiry_page3 {
  626. u8 peri_qual_dev_type;
  627. u8 page_code;
  628. u8 reserved1;
  629. u8 page_length;
  630. u8 ascii_len;
  631. u8 reserved2[3];
  632. u8 load_id[4];
  633. u8 major_release;
  634. u8 card_type;
  635. u8 minor_release[2];
  636. u8 ptf_number[4];
  637. u8 patch_number[4];
  638. }__attribute__((packed));
  639. struct ipr_inquiry_cap {
  640. u8 peri_qual_dev_type;
  641. u8 page_code;
  642. u8 reserved1;
  643. u8 page_length;
  644. u8 ascii_len;
  645. u8 reserved2;
  646. u8 sis_version[2];
  647. u8 cap;
  648. #define IPR_CAP_DUAL_IOA_RAID 0x80
  649. u8 reserved3[15];
  650. }__attribute__((packed));
  651. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  652. struct ipr_inquiry_page0 {
  653. u8 peri_qual_dev_type;
  654. u8 page_code;
  655. u8 reserved1;
  656. u8 len;
  657. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  658. }__attribute__((packed));
  659. struct ipr_hostrcb_device_data_entry {
  660. struct ipr_vpd vpd;
  661. struct ipr_res_addr dev_res_addr;
  662. struct ipr_vpd new_vpd;
  663. struct ipr_vpd ioa_last_with_dev_vpd;
  664. struct ipr_vpd cfc_last_with_dev_vpd;
  665. __be32 ioa_data[5];
  666. }__attribute__((packed, aligned (4)));
  667. struct ipr_hostrcb_device_data_entry_enhanced {
  668. struct ipr_ext_vpd vpd;
  669. u8 ccin[4];
  670. struct ipr_res_addr dev_res_addr;
  671. struct ipr_ext_vpd new_vpd;
  672. u8 new_ccin[4];
  673. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  674. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  675. }__attribute__((packed, aligned (4)));
  676. struct ipr_hostrcb64_device_data_entry_enhanced {
  677. struct ipr_ext_vpd vpd;
  678. u8 ccin[4];
  679. u8 res_path[8];
  680. struct ipr_ext_vpd new_vpd;
  681. u8 new_ccin[4];
  682. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  683. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  684. }__attribute__((packed, aligned (4)));
  685. struct ipr_hostrcb_array_data_entry {
  686. struct ipr_vpd vpd;
  687. struct ipr_res_addr expected_dev_res_addr;
  688. struct ipr_res_addr dev_res_addr;
  689. }__attribute__((packed, aligned (4)));
  690. struct ipr_hostrcb64_array_data_entry {
  691. struct ipr_ext_vpd vpd;
  692. u8 ccin[4];
  693. u8 expected_res_path[8];
  694. u8 res_path[8];
  695. }__attribute__((packed, aligned (4)));
  696. struct ipr_hostrcb_array_data_entry_enhanced {
  697. struct ipr_ext_vpd vpd;
  698. u8 ccin[4];
  699. struct ipr_res_addr expected_dev_res_addr;
  700. struct ipr_res_addr dev_res_addr;
  701. }__attribute__((packed, aligned (4)));
  702. struct ipr_hostrcb_type_ff_error {
  703. __be32 ioa_data[758];
  704. }__attribute__((packed, aligned (4)));
  705. struct ipr_hostrcb_type_01_error {
  706. __be32 seek_counter;
  707. __be32 read_counter;
  708. u8 sense_data[32];
  709. __be32 ioa_data[236];
  710. }__attribute__((packed, aligned (4)));
  711. struct ipr_hostrcb_type_02_error {
  712. struct ipr_vpd ioa_vpd;
  713. struct ipr_vpd cfc_vpd;
  714. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  715. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  716. __be32 ioa_data[3];
  717. }__attribute__((packed, aligned (4)));
  718. struct ipr_hostrcb_type_12_error {
  719. struct ipr_ext_vpd ioa_vpd;
  720. struct ipr_ext_vpd cfc_vpd;
  721. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  722. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  723. __be32 ioa_data[3];
  724. }__attribute__((packed, aligned (4)));
  725. struct ipr_hostrcb_type_03_error {
  726. struct ipr_vpd ioa_vpd;
  727. struct ipr_vpd cfc_vpd;
  728. __be32 errors_detected;
  729. __be32 errors_logged;
  730. u8 ioa_data[12];
  731. struct ipr_hostrcb_device_data_entry dev[3];
  732. }__attribute__((packed, aligned (4)));
  733. struct ipr_hostrcb_type_13_error {
  734. struct ipr_ext_vpd ioa_vpd;
  735. struct ipr_ext_vpd cfc_vpd;
  736. __be32 errors_detected;
  737. __be32 errors_logged;
  738. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  739. }__attribute__((packed, aligned (4)));
  740. struct ipr_hostrcb_type_23_error {
  741. struct ipr_ext_vpd ioa_vpd;
  742. struct ipr_ext_vpd cfc_vpd;
  743. __be32 errors_detected;
  744. __be32 errors_logged;
  745. struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
  746. }__attribute__((packed, aligned (4)));
  747. struct ipr_hostrcb_type_04_error {
  748. struct ipr_vpd ioa_vpd;
  749. struct ipr_vpd cfc_vpd;
  750. u8 ioa_data[12];
  751. struct ipr_hostrcb_array_data_entry array_member[10];
  752. __be32 exposed_mode_adn;
  753. __be32 array_id;
  754. struct ipr_vpd incomp_dev_vpd;
  755. __be32 ioa_data2;
  756. struct ipr_hostrcb_array_data_entry array_member2[8];
  757. struct ipr_res_addr last_func_vset_res_addr;
  758. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  759. u8 protection_level[8];
  760. }__attribute__((packed, aligned (4)));
  761. struct ipr_hostrcb_type_14_error {
  762. struct ipr_ext_vpd ioa_vpd;
  763. struct ipr_ext_vpd cfc_vpd;
  764. __be32 exposed_mode_adn;
  765. __be32 array_id;
  766. struct ipr_res_addr last_func_vset_res_addr;
  767. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  768. u8 protection_level[8];
  769. __be32 num_entries;
  770. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  771. }__attribute__((packed, aligned (4)));
  772. struct ipr_hostrcb_type_24_error {
  773. struct ipr_ext_vpd ioa_vpd;
  774. struct ipr_ext_vpd cfc_vpd;
  775. u8 reserved[2];
  776. u8 exposed_mode_adn;
  777. #define IPR_INVALID_ARRAY_DEV_NUM 0xff
  778. u8 array_id;
  779. u8 last_res_path[8];
  780. u8 protection_level[8];
  781. struct ipr_ext_vpd array_vpd;
  782. u8 description[16];
  783. u8 reserved2[3];
  784. u8 num_entries;
  785. struct ipr_hostrcb64_array_data_entry array_member[32];
  786. }__attribute__((packed, aligned (4)));
  787. struct ipr_hostrcb_type_07_error {
  788. u8 failure_reason[64];
  789. struct ipr_vpd vpd;
  790. u32 data[222];
  791. }__attribute__((packed, aligned (4)));
  792. struct ipr_hostrcb_type_17_error {
  793. u8 failure_reason[64];
  794. struct ipr_ext_vpd vpd;
  795. u32 data[476];
  796. }__attribute__((packed, aligned (4)));
  797. struct ipr_hostrcb_config_element {
  798. u8 type_status;
  799. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  800. #define IPR_PATH_CFG_NOT_EXIST 0x00
  801. #define IPR_PATH_CFG_IOA_PORT 0x10
  802. #define IPR_PATH_CFG_EXP_PORT 0x20
  803. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  804. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  805. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  806. #define IPR_PATH_CFG_NO_PROB 0x00
  807. #define IPR_PATH_CFG_DEGRADED 0x01
  808. #define IPR_PATH_CFG_FAILED 0x02
  809. #define IPR_PATH_CFG_SUSPECT 0x03
  810. #define IPR_PATH_NOT_DETECTED 0x04
  811. #define IPR_PATH_INCORRECT_CONN 0x05
  812. u8 cascaded_expander;
  813. u8 phy;
  814. u8 link_rate;
  815. #define IPR_PHY_LINK_RATE_MASK 0x0F
  816. __be32 wwid[2];
  817. }__attribute__((packed, aligned (4)));
  818. struct ipr_hostrcb64_config_element {
  819. __be16 length;
  820. u8 descriptor_id;
  821. #define IPR_DESCRIPTOR_MASK 0xC0
  822. #define IPR_DESCRIPTOR_SIS64 0x00
  823. u8 reserved;
  824. u8 type_status;
  825. u8 reserved2[2];
  826. u8 link_rate;
  827. u8 res_path[8];
  828. __be32 wwid[2];
  829. }__attribute__((packed, aligned (8)));
  830. struct ipr_hostrcb_fabric_desc {
  831. __be16 length;
  832. u8 ioa_port;
  833. u8 cascaded_expander;
  834. u8 phy;
  835. u8 path_state;
  836. #define IPR_PATH_ACTIVE_MASK 0xC0
  837. #define IPR_PATH_NO_INFO 0x00
  838. #define IPR_PATH_ACTIVE 0x40
  839. #define IPR_PATH_NOT_ACTIVE 0x80
  840. #define IPR_PATH_STATE_MASK 0x0F
  841. #define IPR_PATH_STATE_NO_INFO 0x00
  842. #define IPR_PATH_HEALTHY 0x01
  843. #define IPR_PATH_DEGRADED 0x02
  844. #define IPR_PATH_FAILED 0x03
  845. __be16 num_entries;
  846. struct ipr_hostrcb_config_element elem[1];
  847. }__attribute__((packed, aligned (4)));
  848. struct ipr_hostrcb64_fabric_desc {
  849. __be16 length;
  850. u8 descriptor_id;
  851. u8 reserved;
  852. u8 path_state;
  853. u8 reserved2[2];
  854. u8 res_path[8];
  855. u8 reserved3[6];
  856. __be16 num_entries;
  857. struct ipr_hostrcb64_config_element elem[1];
  858. }__attribute__((packed, aligned (8)));
  859. #define for_each_fabric_cfg(fabric, cfg) \
  860. for (cfg = (fabric)->elem; \
  861. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  862. cfg++)
  863. struct ipr_hostrcb_type_20_error {
  864. u8 failure_reason[64];
  865. u8 reserved[3];
  866. u8 num_entries;
  867. struct ipr_hostrcb_fabric_desc desc[1];
  868. }__attribute__((packed, aligned (4)));
  869. struct ipr_hostrcb_type_30_error {
  870. u8 failure_reason[64];
  871. u8 reserved[3];
  872. u8 num_entries;
  873. struct ipr_hostrcb64_fabric_desc desc[1];
  874. }__attribute__((packed, aligned (4)));
  875. struct ipr_hostrcb_error {
  876. __be32 fd_ioasc;
  877. struct ipr_res_addr fd_res_addr;
  878. __be32 fd_res_handle;
  879. __be32 prc;
  880. union {
  881. struct ipr_hostrcb_type_ff_error type_ff_error;
  882. struct ipr_hostrcb_type_01_error type_01_error;
  883. struct ipr_hostrcb_type_02_error type_02_error;
  884. struct ipr_hostrcb_type_03_error type_03_error;
  885. struct ipr_hostrcb_type_04_error type_04_error;
  886. struct ipr_hostrcb_type_07_error type_07_error;
  887. struct ipr_hostrcb_type_12_error type_12_error;
  888. struct ipr_hostrcb_type_13_error type_13_error;
  889. struct ipr_hostrcb_type_14_error type_14_error;
  890. struct ipr_hostrcb_type_17_error type_17_error;
  891. struct ipr_hostrcb_type_20_error type_20_error;
  892. } u;
  893. }__attribute__((packed, aligned (4)));
  894. struct ipr_hostrcb64_error {
  895. __be32 fd_ioasc;
  896. __be32 ioa_fw_level;
  897. __be32 fd_res_handle;
  898. __be32 prc;
  899. __be64 fd_dev_id;
  900. __be64 fd_lun;
  901. u8 fd_res_path[8];
  902. __be64 time_stamp;
  903. u8 reserved[2];
  904. union {
  905. struct ipr_hostrcb_type_ff_error type_ff_error;
  906. struct ipr_hostrcb_type_12_error type_12_error;
  907. struct ipr_hostrcb_type_17_error type_17_error;
  908. struct ipr_hostrcb_type_23_error type_23_error;
  909. struct ipr_hostrcb_type_24_error type_24_error;
  910. struct ipr_hostrcb_type_30_error type_30_error;
  911. } u;
  912. }__attribute__((packed, aligned (8)));
  913. struct ipr_hostrcb_raw {
  914. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  915. }__attribute__((packed, aligned (4)));
  916. struct ipr_hcam {
  917. u8 op_code;
  918. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  919. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  920. u8 notify_type;
  921. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  922. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  923. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  924. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  925. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  926. u8 notifications_lost;
  927. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  928. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  929. u8 flags;
  930. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  931. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  932. u8 overlay_id;
  933. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  934. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  935. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  936. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  937. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  938. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  939. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  940. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  941. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  942. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  943. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  944. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  945. #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
  946. #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
  947. #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
  948. #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
  949. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  950. u8 reserved1[3];
  951. __be32 ilid;
  952. __be32 time_since_last_ioa_reset;
  953. __be32 reserved2;
  954. __be32 length;
  955. union {
  956. struct ipr_hostrcb_error error;
  957. struct ipr_hostrcb64_error error64;
  958. struct ipr_hostrcb_cfg_ch_not ccn;
  959. struct ipr_hostrcb_raw raw;
  960. } u;
  961. }__attribute__((packed, aligned (4)));
  962. struct ipr_hostrcb {
  963. struct ipr_hcam hcam;
  964. dma_addr_t hostrcb_dma;
  965. struct list_head queue;
  966. struct ipr_ioa_cfg *ioa_cfg;
  967. char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
  968. };
  969. /* IPR smart dump table structures */
  970. struct ipr_sdt_entry {
  971. __be32 start_token;
  972. __be32 end_token;
  973. u8 reserved[4];
  974. u8 flags;
  975. #define IPR_SDT_ENDIAN 0x80
  976. #define IPR_SDT_VALID_ENTRY 0x20
  977. u8 resv;
  978. __be16 priority;
  979. }__attribute__((packed, aligned (4)));
  980. struct ipr_sdt_header {
  981. __be32 state;
  982. __be32 num_entries;
  983. __be32 num_entries_used;
  984. __be32 dump_size;
  985. }__attribute__((packed, aligned (4)));
  986. struct ipr_sdt {
  987. struct ipr_sdt_header hdr;
  988. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  989. }__attribute__((packed, aligned (4)));
  990. struct ipr_uc_sdt {
  991. struct ipr_sdt_header hdr;
  992. struct ipr_sdt_entry entry[1];
  993. }__attribute__((packed, aligned (4)));
  994. /*
  995. * Driver types
  996. */
  997. struct ipr_bus_attributes {
  998. u8 bus;
  999. u8 qas_enabled;
  1000. u8 bus_width;
  1001. u8 reserved;
  1002. u32 max_xfer_rate;
  1003. };
  1004. struct ipr_sata_port {
  1005. struct ipr_ioa_cfg *ioa_cfg;
  1006. struct ata_port *ap;
  1007. struct ipr_resource_entry *res;
  1008. struct ipr_ioasa_gata ioasa;
  1009. };
  1010. struct ipr_resource_entry {
  1011. u8 needs_sync_complete:1;
  1012. u8 in_erp:1;
  1013. u8 add_to_ml:1;
  1014. u8 del_from_ml:1;
  1015. u8 resetting_device:1;
  1016. u32 bus; /* AKA channel */
  1017. u32 target; /* AKA id */
  1018. u32 lun;
  1019. #define IPR_ARRAY_VIRTUAL_BUS 0x1
  1020. #define IPR_VSET_VIRTUAL_BUS 0x2
  1021. #define IPR_IOAFP_VIRTUAL_BUS 0x3
  1022. #define IPR_GET_RES_PHYS_LOC(res) \
  1023. (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
  1024. u8 ata_class;
  1025. u8 flags;
  1026. __be16 res_flags;
  1027. u8 type;
  1028. u8 qmodel;
  1029. struct ipr_std_inq_data std_inq_data;
  1030. __be32 res_handle;
  1031. __be64 dev_id;
  1032. struct scsi_lun dev_lun;
  1033. u8 res_path[8];
  1034. struct ipr_ioa_cfg *ioa_cfg;
  1035. struct scsi_device *sdev;
  1036. struct ipr_sata_port *sata_port;
  1037. struct list_head queue;
  1038. }; /* struct ipr_resource_entry */
  1039. struct ipr_resource_hdr {
  1040. u16 num_entries;
  1041. u16 reserved;
  1042. };
  1043. struct ipr_misc_cbs {
  1044. struct ipr_ioa_vpd ioa_vpd;
  1045. struct ipr_inquiry_page0 page0_data;
  1046. struct ipr_inquiry_page3 page3_data;
  1047. struct ipr_inquiry_cap cap;
  1048. struct ipr_mode_pages mode_pages;
  1049. struct ipr_supported_device supp_dev;
  1050. };
  1051. struct ipr_interrupt_offsets {
  1052. unsigned long set_interrupt_mask_reg;
  1053. unsigned long clr_interrupt_mask_reg;
  1054. unsigned long clr_interrupt_mask_reg32;
  1055. unsigned long sense_interrupt_mask_reg;
  1056. unsigned long sense_interrupt_mask_reg32;
  1057. unsigned long clr_interrupt_reg;
  1058. unsigned long clr_interrupt_reg32;
  1059. unsigned long sense_interrupt_reg;
  1060. unsigned long sense_interrupt_reg32;
  1061. unsigned long ioarrin_reg;
  1062. unsigned long sense_uproc_interrupt_reg;
  1063. unsigned long sense_uproc_interrupt_reg32;
  1064. unsigned long set_uproc_interrupt_reg;
  1065. unsigned long set_uproc_interrupt_reg32;
  1066. unsigned long clr_uproc_interrupt_reg;
  1067. unsigned long clr_uproc_interrupt_reg32;
  1068. unsigned long init_feedback_reg;
  1069. unsigned long dump_addr_reg;
  1070. unsigned long dump_data_reg;
  1071. };
  1072. struct ipr_interrupts {
  1073. void __iomem *set_interrupt_mask_reg;
  1074. void __iomem *clr_interrupt_mask_reg;
  1075. void __iomem *clr_interrupt_mask_reg32;
  1076. void __iomem *sense_interrupt_mask_reg;
  1077. void __iomem *sense_interrupt_mask_reg32;
  1078. void __iomem *clr_interrupt_reg;
  1079. void __iomem *clr_interrupt_reg32;
  1080. void __iomem *sense_interrupt_reg;
  1081. void __iomem *sense_interrupt_reg32;
  1082. void __iomem *ioarrin_reg;
  1083. void __iomem *sense_uproc_interrupt_reg;
  1084. void __iomem *sense_uproc_interrupt_reg32;
  1085. void __iomem *set_uproc_interrupt_reg;
  1086. void __iomem *set_uproc_interrupt_reg32;
  1087. void __iomem *clr_uproc_interrupt_reg;
  1088. void __iomem *clr_uproc_interrupt_reg32;
  1089. void __iomem *init_feedback_reg;
  1090. void __iomem *dump_addr_reg;
  1091. void __iomem *dump_data_reg;
  1092. };
  1093. struct ipr_chip_cfg_t {
  1094. u32 mailbox;
  1095. u8 cache_line_size;
  1096. struct ipr_interrupt_offsets regs;
  1097. };
  1098. struct ipr_chip_t {
  1099. u16 vendor;
  1100. u16 device;
  1101. u16 intr_type;
  1102. #define IPR_USE_LSI 0x00
  1103. #define IPR_USE_MSI 0x01
  1104. u16 sis_type;
  1105. #define IPR_SIS32 0x00
  1106. #define IPR_SIS64 0x01
  1107. const struct ipr_chip_cfg_t *cfg;
  1108. };
  1109. enum ipr_shutdown_type {
  1110. IPR_SHUTDOWN_NORMAL = 0x00,
  1111. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  1112. IPR_SHUTDOWN_ABBREV = 0x80,
  1113. IPR_SHUTDOWN_NONE = 0x100
  1114. };
  1115. struct ipr_trace_entry {
  1116. u32 time;
  1117. u8 op_code;
  1118. u8 ata_op_code;
  1119. u8 type;
  1120. #define IPR_TRACE_START 0x00
  1121. #define IPR_TRACE_FINISH 0xff
  1122. u8 cmd_index;
  1123. __be32 res_handle;
  1124. union {
  1125. u32 ioasc;
  1126. u32 add_data;
  1127. u32 res_addr;
  1128. } u;
  1129. };
  1130. struct ipr_sglist {
  1131. u32 order;
  1132. u32 num_sg;
  1133. u32 num_dma_sg;
  1134. u32 buffer_len;
  1135. struct scatterlist scatterlist[1];
  1136. };
  1137. enum ipr_sdt_state {
  1138. INACTIVE,
  1139. WAIT_FOR_DUMP,
  1140. GET_DUMP,
  1141. ABORT_DUMP,
  1142. DUMP_OBTAINED
  1143. };
  1144. /* Per-controller data */
  1145. struct ipr_ioa_cfg {
  1146. char eye_catcher[8];
  1147. #define IPR_EYECATCHER "iprcfg"
  1148. struct list_head queue;
  1149. u8 allow_interrupts:1;
  1150. u8 in_reset_reload:1;
  1151. u8 in_ioa_bringdown:1;
  1152. u8 ioa_unit_checked:1;
  1153. u8 ioa_is_dead:1;
  1154. u8 dump_taken:1;
  1155. u8 allow_cmds:1;
  1156. u8 allow_ml_add_del:1;
  1157. u8 needs_hard_reset:1;
  1158. u8 dual_raid:1;
  1159. u8 needs_warm_reset:1;
  1160. u8 msi_received:1;
  1161. u8 sis64:1;
  1162. u8 revid;
  1163. /*
  1164. * Bitmaps for SIS64 generated target values
  1165. */
  1166. unsigned long *target_ids;
  1167. unsigned long *array_ids;
  1168. unsigned long *vset_ids;
  1169. u16 type; /* CCIN of the card */
  1170. u8 log_level;
  1171. #define IPR_MAX_LOG_LEVEL 4
  1172. #define IPR_DEFAULT_LOG_LEVEL 2
  1173. #define IPR_NUM_TRACE_INDEX_BITS 8
  1174. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  1175. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  1176. char trace_start[8];
  1177. #define IPR_TRACE_START_LABEL "trace"
  1178. struct ipr_trace_entry *trace;
  1179. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  1180. /*
  1181. * Queue for free command blocks
  1182. */
  1183. char ipr_free_label[8];
  1184. #define IPR_FREEQ_LABEL "free-q"
  1185. struct list_head free_q;
  1186. /*
  1187. * Queue for command blocks outstanding to the adapter
  1188. */
  1189. char ipr_pending_label[8];
  1190. #define IPR_PENDQ_LABEL "pend-q"
  1191. struct list_head pending_q;
  1192. char cfg_table_start[8];
  1193. #define IPR_CFG_TBL_START "cfg"
  1194. union {
  1195. struct ipr_config_table *cfg_table;
  1196. struct ipr_config_table64 *cfg_table64;
  1197. } u;
  1198. dma_addr_t cfg_table_dma;
  1199. u32 cfg_table_size;
  1200. u32 max_devs_supported;
  1201. char resource_table_label[8];
  1202. #define IPR_RES_TABLE_LABEL "res_tbl"
  1203. struct ipr_resource_entry *res_entries;
  1204. struct list_head free_res_q;
  1205. struct list_head used_res_q;
  1206. char ipr_hcam_label[8];
  1207. #define IPR_HCAM_LABEL "hcams"
  1208. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  1209. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  1210. struct list_head hostrcb_free_q;
  1211. struct list_head hostrcb_pending_q;
  1212. __be32 *host_rrq;
  1213. dma_addr_t host_rrq_dma;
  1214. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  1215. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  1216. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  1217. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  1218. volatile __be32 *hrrq_start;
  1219. volatile __be32 *hrrq_end;
  1220. volatile __be32 *hrrq_curr;
  1221. volatile u32 toggle_bit;
  1222. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  1223. unsigned int transop_timeout;
  1224. const struct ipr_chip_cfg_t *chip_cfg;
  1225. const struct ipr_chip_t *ipr_chip;
  1226. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  1227. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1228. void __iomem *ioa_mailbox;
  1229. struct ipr_interrupts regs;
  1230. u16 saved_pcix_cmd_reg;
  1231. u16 reset_retries;
  1232. u32 errors_logged;
  1233. u32 doorbell;
  1234. struct Scsi_Host *host;
  1235. struct pci_dev *pdev;
  1236. struct ipr_sglist *ucode_sglist;
  1237. u8 saved_mode_page_len;
  1238. struct work_struct work_q;
  1239. wait_queue_head_t reset_wait_q;
  1240. wait_queue_head_t msi_wait_q;
  1241. struct ipr_dump *dump;
  1242. enum ipr_sdt_state sdt_state;
  1243. struct ipr_misc_cbs *vpd_cbs;
  1244. dma_addr_t vpd_cbs_dma;
  1245. struct pci_pool *ipr_cmd_pool;
  1246. struct ipr_cmnd *reset_cmd;
  1247. int (*reset) (struct ipr_cmnd *);
  1248. struct ata_host ata_host;
  1249. char ipr_cmd_label[8];
  1250. #define IPR_CMD_LABEL "ipr_cmd"
  1251. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  1252. dma_addr_t ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  1253. }; /* struct ipr_ioa_cfg */
  1254. struct ipr_cmnd {
  1255. struct ipr_ioarcb ioarcb;
  1256. union {
  1257. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1258. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  1259. struct ipr_ata64_ioadl ata_ioadl;
  1260. } i;
  1261. union {
  1262. struct ipr_ioasa ioasa;
  1263. struct ipr_ioasa64 ioasa64;
  1264. } s;
  1265. struct list_head queue;
  1266. struct scsi_cmnd *scsi_cmd;
  1267. struct ata_queued_cmd *qc;
  1268. struct completion completion;
  1269. struct timer_list timer;
  1270. void (*done) (struct ipr_cmnd *);
  1271. int (*job_step) (struct ipr_cmnd *);
  1272. int (*job_step_failed) (struct ipr_cmnd *);
  1273. u16 cmd_index;
  1274. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1275. dma_addr_t sense_buffer_dma;
  1276. unsigned short dma_use_sg;
  1277. dma_addr_t dma_addr;
  1278. struct ipr_cmnd *sibling;
  1279. union {
  1280. enum ipr_shutdown_type shutdown_type;
  1281. struct ipr_hostrcb *hostrcb;
  1282. unsigned long time_left;
  1283. unsigned long scratch;
  1284. struct ipr_resource_entry *res;
  1285. struct scsi_device *sdev;
  1286. } u;
  1287. struct ipr_ioa_cfg *ioa_cfg;
  1288. };
  1289. struct ipr_ses_table_entry {
  1290. char product_id[17];
  1291. char compare_product_id_byte[17];
  1292. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1293. };
  1294. struct ipr_dump_header {
  1295. u32 eye_catcher;
  1296. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1297. u32 len;
  1298. u32 num_entries;
  1299. u32 first_entry_offset;
  1300. u32 status;
  1301. #define IPR_DUMP_STATUS_SUCCESS 0
  1302. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1303. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1304. u32 os;
  1305. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1306. u32 driver_name;
  1307. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1308. }__attribute__((packed, aligned (4)));
  1309. struct ipr_dump_entry_header {
  1310. u32 eye_catcher;
  1311. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1312. u32 len;
  1313. u32 num_elems;
  1314. u32 offset;
  1315. u32 data_type;
  1316. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1317. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1318. u32 id;
  1319. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1320. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1321. #define IPR_DUMP_TRACE_ID 0x54524143
  1322. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1323. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1324. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1325. #define IPR_DUMP_PEND_OPS 0x414F5053
  1326. u32 status;
  1327. }__attribute__((packed, aligned (4)));
  1328. struct ipr_dump_location_entry {
  1329. struct ipr_dump_entry_header hdr;
  1330. u8 location[20];
  1331. }__attribute__((packed));
  1332. struct ipr_dump_trace_entry {
  1333. struct ipr_dump_entry_header hdr;
  1334. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1335. }__attribute__((packed, aligned (4)));
  1336. struct ipr_dump_version_entry {
  1337. struct ipr_dump_entry_header hdr;
  1338. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1339. };
  1340. struct ipr_dump_ioa_type_entry {
  1341. struct ipr_dump_entry_header hdr;
  1342. u32 type;
  1343. u32 fw_version;
  1344. };
  1345. struct ipr_driver_dump {
  1346. struct ipr_dump_header hdr;
  1347. struct ipr_dump_version_entry version_entry;
  1348. struct ipr_dump_location_entry location_entry;
  1349. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1350. struct ipr_dump_trace_entry trace_entry;
  1351. }__attribute__((packed));
  1352. struct ipr_ioa_dump {
  1353. struct ipr_dump_entry_header hdr;
  1354. struct ipr_sdt sdt;
  1355. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  1356. u32 reserved;
  1357. u32 next_page_index;
  1358. u32 page_offset;
  1359. u32 format;
  1360. }__attribute__((packed, aligned (4)));
  1361. struct ipr_dump {
  1362. struct kref kref;
  1363. struct ipr_ioa_cfg *ioa_cfg;
  1364. struct ipr_driver_dump driver_dump;
  1365. struct ipr_ioa_dump ioa_dump;
  1366. };
  1367. struct ipr_error_table_t {
  1368. u32 ioasc;
  1369. int log_ioasa;
  1370. int log_hcam;
  1371. char *error;
  1372. };
  1373. struct ipr_software_inq_lid_info {
  1374. __be32 load_id;
  1375. __be32 timestamp[3];
  1376. }__attribute__((packed, aligned (4)));
  1377. struct ipr_ucode_image_header {
  1378. __be32 header_length;
  1379. __be32 lid_table_offset;
  1380. u8 major_release;
  1381. u8 card_type;
  1382. u8 minor_release[2];
  1383. u8 reserved[20];
  1384. char eyecatcher[16];
  1385. __be32 num_lids;
  1386. struct ipr_software_inq_lid_info lid[1];
  1387. }__attribute__((packed, aligned (4)));
  1388. /*
  1389. * Macros
  1390. */
  1391. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1392. #ifdef CONFIG_SCSI_IPR_TRACE
  1393. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1394. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1395. #else
  1396. #define ipr_create_trace_file(kobj, attr) 0
  1397. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1398. #endif
  1399. #ifdef CONFIG_SCSI_IPR_DUMP
  1400. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1401. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1402. #else
  1403. #define ipr_create_dump_file(kobj, attr) 0
  1404. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1405. #endif
  1406. /*
  1407. * Error logging macros
  1408. */
  1409. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1410. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1411. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1412. #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
  1413. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1414. bus, target, lun, ##__VA_ARGS__)
  1415. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1416. ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
  1417. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1418. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1419. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1420. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1421. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1422. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1423. { \
  1424. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1425. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1426. } else { \
  1427. ipr_err(fmt": %d:%d:%d:%d\n", \
  1428. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1429. (res).bus, (res).target, (res).lun); \
  1430. } \
  1431. }
  1432. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1433. { \
  1434. if (ipr_is_device(hostrcb)) { \
  1435. if ((hostrcb)->ioa_cfg->sis64) { \
  1436. printk(KERN_ERR IPR_NAME ": %s: " fmt, \
  1437. ipr_format_resource_path(&hostrcb->hcam.u.error64.fd_res_path[0], \
  1438. &hostrcb->rp_buffer[0]), \
  1439. __VA_ARGS__); \
  1440. } else { \
  1441. ipr_ra_err((hostrcb)->ioa_cfg, \
  1442. (hostrcb)->hcam.u.error.fd_res_addr, \
  1443. fmt, __VA_ARGS__); \
  1444. } \
  1445. } else { \
  1446. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
  1447. } \
  1448. }
  1449. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1450. __FILE__, __func__, __LINE__)
  1451. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1452. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1453. #define ipr_err_separator \
  1454. ipr_err("----------------------------------------------------------\n")
  1455. /*
  1456. * Inlines
  1457. */
  1458. /**
  1459. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1460. * @res: resource entry struct
  1461. *
  1462. * Return value:
  1463. * 1 if IOA / 0 if not IOA
  1464. **/
  1465. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1466. {
  1467. return res->type == IPR_RES_TYPE_IOAFP;
  1468. }
  1469. /**
  1470. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1471. * @res: resource entry struct
  1472. *
  1473. * Return value:
  1474. * 1 if AF DASD / 0 if not AF DASD
  1475. **/
  1476. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1477. {
  1478. return res->type == IPR_RES_TYPE_AF_DASD ||
  1479. res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
  1480. }
  1481. /**
  1482. * ipr_is_vset_device - Determine if a resource is a VSET
  1483. * @res: resource entry struct
  1484. *
  1485. * Return value:
  1486. * 1 if VSET / 0 if not VSET
  1487. **/
  1488. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1489. {
  1490. return res->type == IPR_RES_TYPE_VOLUME_SET;
  1491. }
  1492. /**
  1493. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1494. * @res: resource entry struct
  1495. *
  1496. * Return value:
  1497. * 1 if GSCSI / 0 if not GSCSI
  1498. **/
  1499. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1500. {
  1501. return res->type == IPR_RES_TYPE_GENERIC_SCSI;
  1502. }
  1503. /**
  1504. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1505. * @res: resource entry struct
  1506. *
  1507. * Return value:
  1508. * 1 if SCSI disk / 0 if not SCSI disk
  1509. **/
  1510. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1511. {
  1512. if (ipr_is_af_dasd_device(res) ||
  1513. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
  1514. return 1;
  1515. else
  1516. return 0;
  1517. }
  1518. /**
  1519. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1520. * @res: resource entry struct
  1521. *
  1522. * Return value:
  1523. * 1 if GATA / 0 if not GATA
  1524. **/
  1525. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1526. {
  1527. return res->type == IPR_RES_TYPE_GENERIC_ATA;
  1528. }
  1529. /**
  1530. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1531. * @res: resource entry struct
  1532. *
  1533. * Return value:
  1534. * 1 if NACA queueing model / 0 if not NACA queueing model
  1535. **/
  1536. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1537. {
  1538. if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
  1539. return 1;
  1540. return 0;
  1541. }
  1542. /**
  1543. * ipr_is_device - Determine if the hostrcb structure is related to a device
  1544. * @hostrcb: host resource control blocks struct
  1545. *
  1546. * Return value:
  1547. * 1 if AF / 0 if not AF
  1548. **/
  1549. static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
  1550. {
  1551. struct ipr_res_addr *res_addr;
  1552. u8 *res_path;
  1553. if (hostrcb->ioa_cfg->sis64) {
  1554. res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
  1555. if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
  1556. res_path[0] == 0x81) && res_path[2] != 0xFF)
  1557. return 1;
  1558. } else {
  1559. res_addr = &hostrcb->hcam.u.error.fd_res_addr;
  1560. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1561. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1562. return 1;
  1563. }
  1564. return 0;
  1565. }
  1566. /**
  1567. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1568. * @sdt_word: SDT address
  1569. *
  1570. * Return value:
  1571. * 1 if format 2 / 0 if not
  1572. **/
  1573. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1574. {
  1575. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1576. switch (bar_sel) {
  1577. case IPR_SDT_FMT2_BAR0_SEL:
  1578. case IPR_SDT_FMT2_BAR1_SEL:
  1579. case IPR_SDT_FMT2_BAR2_SEL:
  1580. case IPR_SDT_FMT2_BAR3_SEL:
  1581. case IPR_SDT_FMT2_BAR4_SEL:
  1582. case IPR_SDT_FMT2_BAR5_SEL:
  1583. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1584. return 1;
  1585. };
  1586. return 0;
  1587. }
  1588. #endif