rtl8187_dev.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591
  1. /*
  2. * Linux device driver for RTL8187
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8187 driver, which is:
  8. * Copyright 2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * The driver was extended to the RTL8187B in 2008 by:
  11. * Herton Ronaldo Krzesinski <herton@mandriva.com.br>
  12. * Hin-Tak Leung <htl10@users.sourceforge.net>
  13. * Larry Finger <Larry.Finger@lwfinger.net>
  14. *
  15. * Magic delays and register offsets below are taken from the original
  16. * r8187 driver sources. Thanks to Realtek for their support!
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License version 2 as
  20. * published by the Free Software Foundation.
  21. */
  22. #include <linux/init.h>
  23. #include <linux/usb.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/eeprom_93cx6.h>
  28. #include <net/mac80211.h>
  29. #include "rtl8187.h"
  30. #include "rtl8187_rtl8225.h"
  31. #ifdef CONFIG_RTL8187_LEDS
  32. #include "rtl8187_leds.h"
  33. #endif
  34. #include "rtl8187_rfkill.h"
  35. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  36. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  37. MODULE_AUTHOR("Herton Ronaldo Krzesinski <herton@mandriva.com.br>");
  38. MODULE_AUTHOR("Hin-Tak Leung <htl10@users.sourceforge.net>");
  39. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  40. MODULE_DESCRIPTION("RTL8187/RTL8187B USB wireless driver");
  41. MODULE_LICENSE("GPL");
  42. static struct usb_device_id rtl8187_table[] __devinitdata = {
  43. /* Asus */
  44. {USB_DEVICE(0x0b05, 0x171d), .driver_info = DEVICE_RTL8187},
  45. /* Belkin */
  46. {USB_DEVICE(0x050d, 0x705e), .driver_info = DEVICE_RTL8187B},
  47. /* Realtek */
  48. {USB_DEVICE(0x0bda, 0x8187), .driver_info = DEVICE_RTL8187},
  49. {USB_DEVICE(0x0bda, 0x8189), .driver_info = DEVICE_RTL8187B},
  50. {USB_DEVICE(0x0bda, 0x8197), .driver_info = DEVICE_RTL8187B},
  51. {USB_DEVICE(0x0bda, 0x8198), .driver_info = DEVICE_RTL8187B},
  52. /* Surecom */
  53. {USB_DEVICE(0x0769, 0x11F2), .driver_info = DEVICE_RTL8187},
  54. /* Logitech */
  55. {USB_DEVICE(0x0789, 0x010C), .driver_info = DEVICE_RTL8187},
  56. /* Netgear */
  57. {USB_DEVICE(0x0846, 0x6100), .driver_info = DEVICE_RTL8187},
  58. {USB_DEVICE(0x0846, 0x6a00), .driver_info = DEVICE_RTL8187},
  59. {USB_DEVICE(0x0846, 0x4260), .driver_info = DEVICE_RTL8187B},
  60. /* HP */
  61. {USB_DEVICE(0x03f0, 0xca02), .driver_info = DEVICE_RTL8187},
  62. /* Sitecom */
  63. {USB_DEVICE(0x0df6, 0x000d), .driver_info = DEVICE_RTL8187},
  64. {USB_DEVICE(0x0df6, 0x0028), .driver_info = DEVICE_RTL8187B},
  65. {USB_DEVICE(0x0df6, 0x0029), .driver_info = DEVICE_RTL8187B},
  66. /* Sphairon Access Systems GmbH */
  67. {USB_DEVICE(0x114B, 0x0150), .driver_info = DEVICE_RTL8187},
  68. /* Dick Smith Electronics */
  69. {USB_DEVICE(0x1371, 0x9401), .driver_info = DEVICE_RTL8187},
  70. /* Abocom */
  71. {USB_DEVICE(0x13d1, 0xabe6), .driver_info = DEVICE_RTL8187},
  72. /* Qcom */
  73. {USB_DEVICE(0x18E8, 0x6232), .driver_info = DEVICE_RTL8187},
  74. /* AirLive */
  75. {USB_DEVICE(0x1b75, 0x8187), .driver_info = DEVICE_RTL8187},
  76. /* Linksys */
  77. {USB_DEVICE(0x1737, 0x0073), .driver_info = DEVICE_RTL8187B},
  78. {}
  79. };
  80. MODULE_DEVICE_TABLE(usb, rtl8187_table);
  81. static const struct ieee80211_rate rtl818x_rates[] = {
  82. { .bitrate = 10, .hw_value = 0, },
  83. { .bitrate = 20, .hw_value = 1, },
  84. { .bitrate = 55, .hw_value = 2, },
  85. { .bitrate = 110, .hw_value = 3, },
  86. { .bitrate = 60, .hw_value = 4, },
  87. { .bitrate = 90, .hw_value = 5, },
  88. { .bitrate = 120, .hw_value = 6, },
  89. { .bitrate = 180, .hw_value = 7, },
  90. { .bitrate = 240, .hw_value = 8, },
  91. { .bitrate = 360, .hw_value = 9, },
  92. { .bitrate = 480, .hw_value = 10, },
  93. { .bitrate = 540, .hw_value = 11, },
  94. };
  95. static const struct ieee80211_channel rtl818x_channels[] = {
  96. { .center_freq = 2412 },
  97. { .center_freq = 2417 },
  98. { .center_freq = 2422 },
  99. { .center_freq = 2427 },
  100. { .center_freq = 2432 },
  101. { .center_freq = 2437 },
  102. { .center_freq = 2442 },
  103. { .center_freq = 2447 },
  104. { .center_freq = 2452 },
  105. { .center_freq = 2457 },
  106. { .center_freq = 2462 },
  107. { .center_freq = 2467 },
  108. { .center_freq = 2472 },
  109. { .center_freq = 2484 },
  110. };
  111. static void rtl8187_iowrite_async_cb(struct urb *urb)
  112. {
  113. kfree(urb->context);
  114. }
  115. static void rtl8187_iowrite_async(struct rtl8187_priv *priv, __le16 addr,
  116. void *data, u16 len)
  117. {
  118. struct usb_ctrlrequest *dr;
  119. struct urb *urb;
  120. struct rtl8187_async_write_data {
  121. u8 data[4];
  122. struct usb_ctrlrequest dr;
  123. } *buf;
  124. int rc;
  125. buf = kmalloc(sizeof(*buf), GFP_ATOMIC);
  126. if (!buf)
  127. return;
  128. urb = usb_alloc_urb(0, GFP_ATOMIC);
  129. if (!urb) {
  130. kfree(buf);
  131. return;
  132. }
  133. dr = &buf->dr;
  134. dr->bRequestType = RTL8187_REQT_WRITE;
  135. dr->bRequest = RTL8187_REQ_SET_REG;
  136. dr->wValue = addr;
  137. dr->wIndex = 0;
  138. dr->wLength = cpu_to_le16(len);
  139. memcpy(buf, data, len);
  140. usb_fill_control_urb(urb, priv->udev, usb_sndctrlpipe(priv->udev, 0),
  141. (unsigned char *)dr, buf, len,
  142. rtl8187_iowrite_async_cb, buf);
  143. usb_anchor_urb(urb, &priv->anchored);
  144. rc = usb_submit_urb(urb, GFP_ATOMIC);
  145. if (rc < 0) {
  146. kfree(buf);
  147. usb_unanchor_urb(urb);
  148. }
  149. usb_free_urb(urb);
  150. }
  151. static inline void rtl818x_iowrite32_async(struct rtl8187_priv *priv,
  152. __le32 *addr, u32 val)
  153. {
  154. __le32 buf = cpu_to_le32(val);
  155. rtl8187_iowrite_async(priv, cpu_to_le16((unsigned long)addr),
  156. &buf, sizeof(buf));
  157. }
  158. void rtl8187_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  159. {
  160. struct rtl8187_priv *priv = dev->priv;
  161. data <<= 8;
  162. data |= addr | 0x80;
  163. rtl818x_iowrite8(priv, &priv->map->PHY[3], (data >> 24) & 0xFF);
  164. rtl818x_iowrite8(priv, &priv->map->PHY[2], (data >> 16) & 0xFF);
  165. rtl818x_iowrite8(priv, &priv->map->PHY[1], (data >> 8) & 0xFF);
  166. rtl818x_iowrite8(priv, &priv->map->PHY[0], data & 0xFF);
  167. }
  168. static void rtl8187_tx_cb(struct urb *urb)
  169. {
  170. struct sk_buff *skb = (struct sk_buff *)urb->context;
  171. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  172. struct ieee80211_hw *hw = info->rate_driver_data[0];
  173. struct rtl8187_priv *priv = hw->priv;
  174. skb_pull(skb, priv->is_rtl8187b ? sizeof(struct rtl8187b_tx_hdr) :
  175. sizeof(struct rtl8187_tx_hdr));
  176. ieee80211_tx_info_clear_status(info);
  177. if (!(urb->status) && !(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  178. if (priv->is_rtl8187b) {
  179. skb_queue_tail(&priv->b_tx_status.queue, skb);
  180. /* queue is "full", discard last items */
  181. while (skb_queue_len(&priv->b_tx_status.queue) > 5) {
  182. struct sk_buff *old_skb;
  183. dev_dbg(&priv->udev->dev,
  184. "transmit status queue full\n");
  185. old_skb = skb_dequeue(&priv->b_tx_status.queue);
  186. ieee80211_tx_status_irqsafe(hw, old_skb);
  187. }
  188. return;
  189. } else {
  190. info->flags |= IEEE80211_TX_STAT_ACK;
  191. }
  192. }
  193. if (priv->is_rtl8187b)
  194. ieee80211_tx_status_irqsafe(hw, skb);
  195. else {
  196. /* Retry information for the RTI8187 is only available by
  197. * reading a register in the device. We are in interrupt mode
  198. * here, thus queue the skb and finish on a work queue. */
  199. skb_queue_tail(&priv->b_tx_status.queue, skb);
  200. ieee80211_queue_delayed_work(hw, &priv->work, 0);
  201. }
  202. }
  203. static int rtl8187_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  204. {
  205. struct rtl8187_priv *priv = dev->priv;
  206. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  207. unsigned int ep;
  208. void *buf;
  209. struct urb *urb;
  210. __le16 rts_dur = 0;
  211. u32 flags;
  212. int rc;
  213. urb = usb_alloc_urb(0, GFP_ATOMIC);
  214. if (!urb) {
  215. kfree_skb(skb);
  216. return NETDEV_TX_OK;
  217. }
  218. flags = skb->len;
  219. flags |= RTL818X_TX_DESC_FLAG_NO_ENC;
  220. flags |= ieee80211_get_tx_rate(dev, info)->hw_value << 24;
  221. if (ieee80211_has_morefrags(((struct ieee80211_hdr *)skb->data)->frame_control))
  222. flags |= RTL818X_TX_DESC_FLAG_MOREFRAG;
  223. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  224. flags |= RTL818X_TX_DESC_FLAG_RTS;
  225. flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  226. rts_dur = ieee80211_rts_duration(dev, priv->vif,
  227. skb->len, info);
  228. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  229. flags |= RTL818X_TX_DESC_FLAG_CTS;
  230. flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  231. }
  232. if (!priv->is_rtl8187b) {
  233. struct rtl8187_tx_hdr *hdr =
  234. (struct rtl8187_tx_hdr *)skb_push(skb, sizeof(*hdr));
  235. hdr->flags = cpu_to_le32(flags);
  236. hdr->len = 0;
  237. hdr->rts_duration = rts_dur;
  238. hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
  239. buf = hdr;
  240. ep = 2;
  241. } else {
  242. /* fc needs to be calculated before skb_push() */
  243. unsigned int epmap[4] = { 6, 7, 5, 4 };
  244. struct ieee80211_hdr *tx_hdr =
  245. (struct ieee80211_hdr *)(skb->data);
  246. u16 fc = le16_to_cpu(tx_hdr->frame_control);
  247. struct rtl8187b_tx_hdr *hdr =
  248. (struct rtl8187b_tx_hdr *)skb_push(skb, sizeof(*hdr));
  249. struct ieee80211_rate *txrate =
  250. ieee80211_get_tx_rate(dev, info);
  251. memset(hdr, 0, sizeof(*hdr));
  252. hdr->flags = cpu_to_le32(flags);
  253. hdr->rts_duration = rts_dur;
  254. hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
  255. hdr->tx_duration =
  256. ieee80211_generic_frame_duration(dev, priv->vif,
  257. skb->len, txrate);
  258. buf = hdr;
  259. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
  260. ep = 12;
  261. else
  262. ep = epmap[skb_get_queue_mapping(skb)];
  263. }
  264. info->rate_driver_data[0] = dev;
  265. info->rate_driver_data[1] = urb;
  266. usb_fill_bulk_urb(urb, priv->udev, usb_sndbulkpipe(priv->udev, ep),
  267. buf, skb->len, rtl8187_tx_cb, skb);
  268. urb->transfer_flags |= URB_ZERO_PACKET;
  269. usb_anchor_urb(urb, &priv->anchored);
  270. rc = usb_submit_urb(urb, GFP_ATOMIC);
  271. if (rc < 0) {
  272. usb_unanchor_urb(urb);
  273. kfree_skb(skb);
  274. }
  275. usb_free_urb(urb);
  276. return NETDEV_TX_OK;
  277. }
  278. static void rtl8187_rx_cb(struct urb *urb)
  279. {
  280. struct sk_buff *skb = (struct sk_buff *)urb->context;
  281. struct rtl8187_rx_info *info = (struct rtl8187_rx_info *)skb->cb;
  282. struct ieee80211_hw *dev = info->dev;
  283. struct rtl8187_priv *priv = dev->priv;
  284. struct ieee80211_rx_status rx_status = { 0 };
  285. int rate, signal;
  286. u32 flags;
  287. unsigned long f;
  288. spin_lock_irqsave(&priv->rx_queue.lock, f);
  289. __skb_unlink(skb, &priv->rx_queue);
  290. spin_unlock_irqrestore(&priv->rx_queue.lock, f);
  291. skb_put(skb, urb->actual_length);
  292. if (unlikely(urb->status)) {
  293. dev_kfree_skb_irq(skb);
  294. return;
  295. }
  296. if (!priv->is_rtl8187b) {
  297. struct rtl8187_rx_hdr *hdr =
  298. (typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
  299. flags = le32_to_cpu(hdr->flags);
  300. /* As with the RTL8187B below, the AGC is used to calculate
  301. * signal strength. In this case, the scaling
  302. * constants are derived from the output of p54usb.
  303. */
  304. signal = -4 - ((27 * hdr->agc) >> 6);
  305. rx_status.antenna = (hdr->signal >> 7) & 1;
  306. rx_status.mactime = le64_to_cpu(hdr->mac_time);
  307. } else {
  308. struct rtl8187b_rx_hdr *hdr =
  309. (typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
  310. /* The Realtek datasheet for the RTL8187B shows that the RX
  311. * header contains the following quantities: signal quality,
  312. * RSSI, AGC, the received power in dB, and the measured SNR.
  313. * In testing, none of these quantities show qualitative
  314. * agreement with AP signal strength, except for the AGC,
  315. * which is inversely proportional to the strength of the
  316. * signal. In the following, the signal strength
  317. * is derived from the AGC. The arbitrary scaling constants
  318. * are chosen to make the results close to the values obtained
  319. * for a BCM4312 using b43 as the driver. The noise is ignored
  320. * for now.
  321. */
  322. flags = le32_to_cpu(hdr->flags);
  323. signal = 14 - hdr->agc / 2;
  324. rx_status.antenna = (hdr->rssi >> 7) & 1;
  325. rx_status.mactime = le64_to_cpu(hdr->mac_time);
  326. }
  327. rx_status.signal = signal;
  328. priv->signal = signal;
  329. rate = (flags >> 20) & 0xF;
  330. skb_trim(skb, flags & 0x0FFF);
  331. rx_status.rate_idx = rate;
  332. rx_status.freq = dev->conf.channel->center_freq;
  333. rx_status.band = dev->conf.channel->band;
  334. rx_status.flag |= RX_FLAG_TSFT;
  335. if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
  336. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  337. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  338. ieee80211_rx_irqsafe(dev, skb);
  339. skb = dev_alloc_skb(RTL8187_MAX_RX);
  340. if (unlikely(!skb)) {
  341. /* TODO check rx queue length and refill *somewhere* */
  342. return;
  343. }
  344. info = (struct rtl8187_rx_info *)skb->cb;
  345. info->urb = urb;
  346. info->dev = dev;
  347. urb->transfer_buffer = skb_tail_pointer(skb);
  348. urb->context = skb;
  349. skb_queue_tail(&priv->rx_queue, skb);
  350. usb_anchor_urb(urb, &priv->anchored);
  351. if (usb_submit_urb(urb, GFP_ATOMIC)) {
  352. usb_unanchor_urb(urb);
  353. skb_unlink(skb, &priv->rx_queue);
  354. dev_kfree_skb_irq(skb);
  355. }
  356. }
  357. static int rtl8187_init_urbs(struct ieee80211_hw *dev)
  358. {
  359. struct rtl8187_priv *priv = dev->priv;
  360. struct urb *entry = NULL;
  361. struct sk_buff *skb;
  362. struct rtl8187_rx_info *info;
  363. int ret = 0;
  364. while (skb_queue_len(&priv->rx_queue) < 16) {
  365. skb = __dev_alloc_skb(RTL8187_MAX_RX, GFP_KERNEL);
  366. if (!skb) {
  367. ret = -ENOMEM;
  368. goto err;
  369. }
  370. entry = usb_alloc_urb(0, GFP_KERNEL);
  371. if (!entry) {
  372. ret = -ENOMEM;
  373. goto err;
  374. }
  375. usb_fill_bulk_urb(entry, priv->udev,
  376. usb_rcvbulkpipe(priv->udev,
  377. priv->is_rtl8187b ? 3 : 1),
  378. skb_tail_pointer(skb),
  379. RTL8187_MAX_RX, rtl8187_rx_cb, skb);
  380. info = (struct rtl8187_rx_info *)skb->cb;
  381. info->urb = entry;
  382. info->dev = dev;
  383. skb_queue_tail(&priv->rx_queue, skb);
  384. usb_anchor_urb(entry, &priv->anchored);
  385. ret = usb_submit_urb(entry, GFP_KERNEL);
  386. if (ret) {
  387. skb_unlink(skb, &priv->rx_queue);
  388. usb_unanchor_urb(entry);
  389. goto err;
  390. }
  391. usb_free_urb(entry);
  392. }
  393. return ret;
  394. err:
  395. usb_free_urb(entry);
  396. kfree_skb(skb);
  397. usb_kill_anchored_urbs(&priv->anchored);
  398. return ret;
  399. }
  400. static void rtl8187b_status_cb(struct urb *urb)
  401. {
  402. struct ieee80211_hw *hw = (struct ieee80211_hw *)urb->context;
  403. struct rtl8187_priv *priv = hw->priv;
  404. u64 val;
  405. unsigned int cmd_type;
  406. if (unlikely(urb->status))
  407. return;
  408. /*
  409. * Read from status buffer:
  410. *
  411. * bits [30:31] = cmd type:
  412. * - 0 indicates tx beacon interrupt
  413. * - 1 indicates tx close descriptor
  414. *
  415. * In the case of tx beacon interrupt:
  416. * [0:9] = Last Beacon CW
  417. * [10:29] = reserved
  418. * [30:31] = 00b
  419. * [32:63] = Last Beacon TSF
  420. *
  421. * If it's tx close descriptor:
  422. * [0:7] = Packet Retry Count
  423. * [8:14] = RTS Retry Count
  424. * [15] = TOK
  425. * [16:27] = Sequence No
  426. * [28] = LS
  427. * [29] = FS
  428. * [30:31] = 01b
  429. * [32:47] = unused (reserved?)
  430. * [48:63] = MAC Used Time
  431. */
  432. val = le64_to_cpu(priv->b_tx_status.buf);
  433. cmd_type = (val >> 30) & 0x3;
  434. if (cmd_type == 1) {
  435. unsigned int pkt_rc, seq_no;
  436. bool tok;
  437. struct sk_buff *skb;
  438. struct ieee80211_hdr *ieee80211hdr;
  439. unsigned long flags;
  440. pkt_rc = val & 0xFF;
  441. tok = val & (1 << 15);
  442. seq_no = (val >> 16) & 0xFFF;
  443. spin_lock_irqsave(&priv->b_tx_status.queue.lock, flags);
  444. skb_queue_reverse_walk(&priv->b_tx_status.queue, skb) {
  445. ieee80211hdr = (struct ieee80211_hdr *)skb->data;
  446. /*
  447. * While testing, it was discovered that the seq_no
  448. * doesn't actually contains the sequence number.
  449. * Instead of returning just the 12 bits of sequence
  450. * number, hardware is returning entire sequence control
  451. * (fragment number plus sequence number) in a 12 bit
  452. * only field overflowing after some time. As a
  453. * workaround, just consider the lower bits, and expect
  454. * it's unlikely we wrongly ack some sent data
  455. */
  456. if ((le16_to_cpu(ieee80211hdr->seq_ctrl)
  457. & 0xFFF) == seq_no)
  458. break;
  459. }
  460. if (skb != (struct sk_buff *) &priv->b_tx_status.queue) {
  461. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  462. __skb_unlink(skb, &priv->b_tx_status.queue);
  463. if (tok)
  464. info->flags |= IEEE80211_TX_STAT_ACK;
  465. info->status.rates[0].count = pkt_rc + 1;
  466. ieee80211_tx_status_irqsafe(hw, skb);
  467. }
  468. spin_unlock_irqrestore(&priv->b_tx_status.queue.lock, flags);
  469. }
  470. usb_anchor_urb(urb, &priv->anchored);
  471. if (usb_submit_urb(urb, GFP_ATOMIC))
  472. usb_unanchor_urb(urb);
  473. }
  474. static int rtl8187b_init_status_urb(struct ieee80211_hw *dev)
  475. {
  476. struct rtl8187_priv *priv = dev->priv;
  477. struct urb *entry;
  478. int ret = 0;
  479. entry = usb_alloc_urb(0, GFP_KERNEL);
  480. if (!entry)
  481. return -ENOMEM;
  482. usb_fill_bulk_urb(entry, priv->udev, usb_rcvbulkpipe(priv->udev, 9),
  483. &priv->b_tx_status.buf, sizeof(priv->b_tx_status.buf),
  484. rtl8187b_status_cb, dev);
  485. usb_anchor_urb(entry, &priv->anchored);
  486. ret = usb_submit_urb(entry, GFP_KERNEL);
  487. if (ret)
  488. usb_unanchor_urb(entry);
  489. usb_free_urb(entry);
  490. return ret;
  491. }
  492. static int rtl8187_cmd_reset(struct ieee80211_hw *dev)
  493. {
  494. struct rtl8187_priv *priv = dev->priv;
  495. u8 reg;
  496. int i;
  497. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  498. reg &= (1 << 1);
  499. reg |= RTL818X_CMD_RESET;
  500. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  501. i = 10;
  502. do {
  503. msleep(2);
  504. if (!(rtl818x_ioread8(priv, &priv->map->CMD) &
  505. RTL818X_CMD_RESET))
  506. break;
  507. } while (--i);
  508. if (!i) {
  509. printk(KERN_ERR "%s: Reset timeout!\n", wiphy_name(dev->wiphy));
  510. return -ETIMEDOUT;
  511. }
  512. /* reload registers from eeprom */
  513. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  514. i = 10;
  515. do {
  516. msleep(4);
  517. if (!(rtl818x_ioread8(priv, &priv->map->EEPROM_CMD) &
  518. RTL818X_EEPROM_CMD_CONFIG))
  519. break;
  520. } while (--i);
  521. if (!i) {
  522. printk(KERN_ERR "%s: eeprom reset timeout!\n",
  523. wiphy_name(dev->wiphy));
  524. return -ETIMEDOUT;
  525. }
  526. return 0;
  527. }
  528. static int rtl8187_init_hw(struct ieee80211_hw *dev)
  529. {
  530. struct rtl8187_priv *priv = dev->priv;
  531. u8 reg;
  532. int res;
  533. /* reset */
  534. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  535. RTL818X_EEPROM_CMD_CONFIG);
  536. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  537. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg |
  538. RTL818X_CONFIG3_ANAPARAM_WRITE);
  539. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  540. RTL8187_RTL8225_ANAPARAM_ON);
  541. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  542. RTL8187_RTL8225_ANAPARAM2_ON);
  543. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg &
  544. ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  545. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  546. RTL818X_EEPROM_CMD_NORMAL);
  547. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  548. msleep(200);
  549. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x10);
  550. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x11);
  551. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x00);
  552. msleep(200);
  553. res = rtl8187_cmd_reset(dev);
  554. if (res)
  555. return res;
  556. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  557. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  558. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  559. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  560. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  561. RTL8187_RTL8225_ANAPARAM_ON);
  562. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  563. RTL8187_RTL8225_ANAPARAM2_ON);
  564. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  565. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  566. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  567. /* setup card */
  568. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
  569. rtl818x_iowrite8(priv, &priv->map->GPIO0, 0);
  570. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
  571. rtl818x_iowrite8(priv, &priv->map->GPIO0, 1);
  572. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  573. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  574. rtl818x_iowrite16(priv, (__le16 *)0xFFF4, 0xFFFF);
  575. reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
  576. reg &= 0x3F;
  577. reg |= 0x80;
  578. rtl818x_iowrite8(priv, &priv->map->CONFIG1, reg);
  579. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  580. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  581. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  582. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0);
  583. // TODO: set RESP_RATE and BRSR properly
  584. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  585. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  586. /* host_usb_init */
  587. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
  588. rtl818x_iowrite8(priv, &priv->map->GPIO0, 0);
  589. reg = rtl818x_ioread8(priv, (u8 *)0xFE53);
  590. rtl818x_iowrite8(priv, (u8 *)0xFE53, reg | (1 << 7));
  591. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
  592. rtl818x_iowrite8(priv, &priv->map->GPIO0, 0x20);
  593. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  594. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x80);
  595. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x80);
  596. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x80);
  597. msleep(100);
  598. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x000a8008);
  599. rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
  600. rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
  601. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  602. RTL818X_EEPROM_CMD_CONFIG);
  603. rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
  604. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  605. RTL818X_EEPROM_CMD_NORMAL);
  606. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FF7);
  607. msleep(100);
  608. priv->rf->init(dev);
  609. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  610. reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
  611. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
  612. rtl818x_iowrite16(priv, (__le16 *)0xFFFE, 0x10);
  613. rtl818x_iowrite8(priv, &priv->map->TALLY_SEL, 0x80);
  614. rtl818x_iowrite8(priv, (u8 *)0xFFFF, 0x60);
  615. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
  616. return 0;
  617. }
  618. static const u8 rtl8187b_reg_table[][3] = {
  619. {0xF0, 0x32, 0}, {0xF1, 0x32, 0}, {0xF2, 0x00, 0}, {0xF3, 0x00, 0},
  620. {0xF4, 0x32, 0}, {0xF5, 0x43, 0}, {0xF6, 0x00, 0}, {0xF7, 0x00, 0},
  621. {0xF8, 0x46, 0}, {0xF9, 0xA4, 0}, {0xFA, 0x00, 0}, {0xFB, 0x00, 0},
  622. {0xFC, 0x96, 0}, {0xFD, 0xA4, 0}, {0xFE, 0x00, 0}, {0xFF, 0x00, 0},
  623. {0x58, 0x4B, 1}, {0x59, 0x00, 1}, {0x5A, 0x4B, 1}, {0x5B, 0x00, 1},
  624. {0x60, 0x4B, 1}, {0x61, 0x09, 1}, {0x62, 0x4B, 1}, {0x63, 0x09, 1},
  625. {0xCE, 0x0F, 1}, {0xCF, 0x00, 1}, {0xE0, 0xFF, 1}, {0xE1, 0x0F, 1},
  626. {0xE2, 0x00, 1}, {0xF0, 0x4E, 1}, {0xF1, 0x01, 1}, {0xF2, 0x02, 1},
  627. {0xF3, 0x03, 1}, {0xF4, 0x04, 1}, {0xF5, 0x05, 1}, {0xF6, 0x06, 1},
  628. {0xF7, 0x07, 1}, {0xF8, 0x08, 1},
  629. {0x4E, 0x00, 2}, {0x0C, 0x04, 2}, {0x21, 0x61, 2}, {0x22, 0x68, 2},
  630. {0x23, 0x6F, 2}, {0x24, 0x76, 2}, {0x25, 0x7D, 2}, {0x26, 0x84, 2},
  631. {0x27, 0x8D, 2}, {0x4D, 0x08, 2}, {0x50, 0x05, 2}, {0x51, 0xF5, 2},
  632. {0x52, 0x04, 2}, {0x53, 0xA0, 2}, {0x54, 0x1F, 2}, {0x55, 0x23, 2},
  633. {0x56, 0x45, 2}, {0x57, 0x67, 2}, {0x58, 0x08, 2}, {0x59, 0x08, 2},
  634. {0x5A, 0x08, 2}, {0x5B, 0x08, 2}, {0x60, 0x08, 2}, {0x61, 0x08, 2},
  635. {0x62, 0x08, 2}, {0x63, 0x08, 2}, {0x64, 0xCF, 2}, {0x72, 0x56, 2},
  636. {0x73, 0x9A, 2},
  637. {0x34, 0xF0, 0}, {0x35, 0x0F, 0}, {0x5B, 0x40, 0}, {0x84, 0x88, 0},
  638. {0x85, 0x24, 0}, {0x88, 0x54, 0}, {0x8B, 0xB8, 0}, {0x8C, 0x07, 0},
  639. {0x8D, 0x00, 0}, {0x94, 0x1B, 0}, {0x95, 0x12, 0}, {0x96, 0x00, 0},
  640. {0x97, 0x06, 0}, {0x9D, 0x1A, 0}, {0x9F, 0x10, 0}, {0xB4, 0x22, 0},
  641. {0xBE, 0x80, 0}, {0xDB, 0x00, 0}, {0xEE, 0x00, 0}, {0x4C, 0x00, 2},
  642. {0x9F, 0x00, 3}, {0x8C, 0x01, 0}, {0x8D, 0x10, 0}, {0x8E, 0x08, 0},
  643. {0x8F, 0x00, 0}
  644. };
  645. static int rtl8187b_init_hw(struct ieee80211_hw *dev)
  646. {
  647. struct rtl8187_priv *priv = dev->priv;
  648. int res, i;
  649. u8 reg;
  650. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  651. RTL818X_EEPROM_CMD_CONFIG);
  652. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  653. reg |= RTL818X_CONFIG3_ANAPARAM_WRITE | RTL818X_CONFIG3_GNT_SELECT;
  654. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  655. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  656. RTL8187B_RTL8225_ANAPARAM2_ON);
  657. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  658. RTL8187B_RTL8225_ANAPARAM_ON);
  659. rtl818x_iowrite8(priv, &priv->map->ANAPARAM3,
  660. RTL8187B_RTL8225_ANAPARAM3_ON);
  661. rtl818x_iowrite8(priv, (u8 *)0xFF61, 0x10);
  662. reg = rtl818x_ioread8(priv, (u8 *)0xFF62);
  663. rtl818x_iowrite8(priv, (u8 *)0xFF62, reg & ~(1 << 5));
  664. rtl818x_iowrite8(priv, (u8 *)0xFF62, reg | (1 << 5));
  665. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  666. reg &= ~RTL818X_CONFIG3_ANAPARAM_WRITE;
  667. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  668. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  669. RTL818X_EEPROM_CMD_NORMAL);
  670. res = rtl8187_cmd_reset(dev);
  671. if (res)
  672. return res;
  673. rtl818x_iowrite16(priv, (__le16 *)0xFF2D, 0x0FFF);
  674. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  675. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  676. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  677. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  678. reg |= RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT |
  679. RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  680. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  681. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFE0, 0x0FFF, 1);
  682. rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL, 100);
  683. rtl818x_iowrite16(priv, &priv->map->ATIM_WND, 2);
  684. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFD4, 0xFFFF, 1);
  685. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  686. RTL818X_EEPROM_CMD_CONFIG);
  687. reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
  688. rtl818x_iowrite8(priv, &priv->map->CONFIG1, (reg & 0x3F) | 0x80);
  689. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  690. RTL818X_EEPROM_CMD_NORMAL);
  691. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  692. for (i = 0; i < ARRAY_SIZE(rtl8187b_reg_table); i++) {
  693. rtl818x_iowrite8_idx(priv,
  694. (u8 *)(uintptr_t)
  695. (rtl8187b_reg_table[i][0] | 0xFF00),
  696. rtl8187b_reg_table[i][1],
  697. rtl8187b_reg_table[i][2]);
  698. }
  699. rtl818x_iowrite16(priv, &priv->map->TID_AC_MAP, 0xFA50);
  700. rtl818x_iowrite16(priv, &priv->map->INT_MIG, 0);
  701. rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF0, 0, 1);
  702. rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF4, 0, 1);
  703. rtl818x_iowrite8_idx(priv, (u8 *)0xFFF8, 0, 1);
  704. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x00004001);
  705. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x569A, 2);
  706. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  707. RTL818X_EEPROM_CMD_CONFIG);
  708. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  709. reg |= RTL818X_CONFIG3_ANAPARAM_WRITE;
  710. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  711. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  712. RTL818X_EEPROM_CMD_NORMAL);
  713. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  714. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x2488);
  715. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  716. msleep(100);
  717. priv->rf->init(dev);
  718. reg = RTL818X_CMD_TX_ENABLE | RTL818X_CMD_RX_ENABLE;
  719. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  720. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  721. rtl818x_iowrite8(priv, (u8 *)0xFE41, 0xF4);
  722. rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x00);
  723. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
  724. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
  725. rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x0F);
  726. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
  727. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
  728. reg = rtl818x_ioread8(priv, (u8 *)0xFFDB);
  729. rtl818x_iowrite8(priv, (u8 *)0xFFDB, reg | (1 << 2));
  730. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x59FA, 3);
  731. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF74, 0x59D2, 3);
  732. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF76, 0x59D2, 3);
  733. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF78, 0x19FA, 3);
  734. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7A, 0x19FA, 3);
  735. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7C, 0x00D0, 3);
  736. rtl818x_iowrite8(priv, (u8 *)0xFF61, 0);
  737. rtl818x_iowrite8_idx(priv, (u8 *)0xFF80, 0x0F, 1);
  738. rtl818x_iowrite8_idx(priv, (u8 *)0xFF83, 0x03, 1);
  739. rtl818x_iowrite8(priv, (u8 *)0xFFDA, 0x10);
  740. rtl818x_iowrite8_idx(priv, (u8 *)0xFF4D, 0x08, 2);
  741. rtl818x_iowrite32(priv, &priv->map->HSSI_PARA, 0x0600321B);
  742. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFEC, 0x0800, 1);
  743. priv->slot_time = 0x9;
  744. priv->aifsn[0] = 2; /* AIFSN[AC_VO] */
  745. priv->aifsn[1] = 2; /* AIFSN[AC_VI] */
  746. priv->aifsn[2] = 7; /* AIFSN[AC_BK] */
  747. priv->aifsn[3] = 3; /* AIFSN[AC_BE] */
  748. rtl818x_iowrite8(priv, &priv->map->ACM_CONTROL, 0);
  749. /* ENEDCA flag must always be set, transmit issues? */
  750. rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_ENEDCA);
  751. return 0;
  752. }
  753. static void rtl8187_work(struct work_struct *work)
  754. {
  755. /* The RTL8187 returns the retry count through register 0xFFFA. In
  756. * addition, it appears to be a cumulative retry count, not the
  757. * value for the current TX packet. When multiple TX entries are
  758. * queued, the retry count will be valid for the last one in the queue.
  759. * The "error" should not matter for purposes of rate setting. */
  760. struct rtl8187_priv *priv = container_of(work, struct rtl8187_priv,
  761. work.work);
  762. struct ieee80211_tx_info *info;
  763. struct ieee80211_hw *dev = priv->dev;
  764. static u16 retry;
  765. u16 tmp;
  766. mutex_lock(&priv->conf_mutex);
  767. tmp = rtl818x_ioread16(priv, (__le16 *)0xFFFA);
  768. while (skb_queue_len(&priv->b_tx_status.queue) > 0) {
  769. struct sk_buff *old_skb;
  770. old_skb = skb_dequeue(&priv->b_tx_status.queue);
  771. info = IEEE80211_SKB_CB(old_skb);
  772. info->status.rates[0].count = tmp - retry + 1;
  773. ieee80211_tx_status_irqsafe(dev, old_skb);
  774. }
  775. retry = tmp;
  776. mutex_unlock(&priv->conf_mutex);
  777. }
  778. static int rtl8187_start(struct ieee80211_hw *dev)
  779. {
  780. struct rtl8187_priv *priv = dev->priv;
  781. u32 reg;
  782. int ret;
  783. mutex_lock(&priv->conf_mutex);
  784. ret = (!priv->is_rtl8187b) ? rtl8187_init_hw(dev) :
  785. rtl8187b_init_hw(dev);
  786. if (ret)
  787. goto rtl8187_start_exit;
  788. init_usb_anchor(&priv->anchored);
  789. priv->dev = dev;
  790. if (priv->is_rtl8187b) {
  791. reg = RTL818X_RX_CONF_MGMT |
  792. RTL818X_RX_CONF_DATA |
  793. RTL818X_RX_CONF_BROADCAST |
  794. RTL818X_RX_CONF_NICMAC |
  795. RTL818X_RX_CONF_BSSID |
  796. (7 << 13 /* RX FIFO threshold NONE */) |
  797. (7 << 10 /* MAX RX DMA */) |
  798. RTL818X_RX_CONF_RX_AUTORESETPHY |
  799. RTL818X_RX_CONF_ONLYERLPKT |
  800. RTL818X_RX_CONF_MULTICAST;
  801. priv->rx_conf = reg;
  802. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  803. rtl818x_iowrite32(priv, &priv->map->TX_CONF,
  804. RTL818X_TX_CONF_HW_SEQNUM |
  805. RTL818X_TX_CONF_DISREQQSIZE |
  806. (7 << 8 /* short retry limit */) |
  807. (7 << 0 /* long retry limit */) |
  808. (7 << 21 /* MAX TX DMA */));
  809. rtl8187_init_urbs(dev);
  810. rtl8187b_init_status_urb(dev);
  811. goto rtl8187_start_exit;
  812. }
  813. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  814. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  815. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  816. rtl8187_init_urbs(dev);
  817. reg = RTL818X_RX_CONF_ONLYERLPKT |
  818. RTL818X_RX_CONF_RX_AUTORESETPHY |
  819. RTL818X_RX_CONF_BSSID |
  820. RTL818X_RX_CONF_MGMT |
  821. RTL818X_RX_CONF_DATA |
  822. (7 << 13 /* RX FIFO threshold NONE */) |
  823. (7 << 10 /* MAX RX DMA */) |
  824. RTL818X_RX_CONF_BROADCAST |
  825. RTL818X_RX_CONF_NICMAC;
  826. priv->rx_conf = reg;
  827. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  828. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  829. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  830. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  831. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  832. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  833. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  834. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  835. reg &= ~RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  836. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  837. reg = RTL818X_TX_CONF_CW_MIN |
  838. (7 << 21 /* MAX TX DMA */) |
  839. RTL818X_TX_CONF_NO_ICV;
  840. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  841. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  842. reg |= RTL818X_CMD_TX_ENABLE;
  843. reg |= RTL818X_CMD_RX_ENABLE;
  844. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  845. INIT_DELAYED_WORK(&priv->work, rtl8187_work);
  846. rtl8187_start_exit:
  847. mutex_unlock(&priv->conf_mutex);
  848. return ret;
  849. }
  850. static void rtl8187_stop(struct ieee80211_hw *dev)
  851. {
  852. struct rtl8187_priv *priv = dev->priv;
  853. struct sk_buff *skb;
  854. u32 reg;
  855. mutex_lock(&priv->conf_mutex);
  856. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  857. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  858. reg &= ~RTL818X_CMD_TX_ENABLE;
  859. reg &= ~RTL818X_CMD_RX_ENABLE;
  860. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  861. priv->rf->stop(dev);
  862. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  863. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  864. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  865. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  866. while ((skb = skb_dequeue(&priv->b_tx_status.queue)))
  867. dev_kfree_skb_any(skb);
  868. usb_kill_anchored_urbs(&priv->anchored);
  869. mutex_unlock(&priv->conf_mutex);
  870. if (!priv->is_rtl8187b)
  871. cancel_delayed_work_sync(&priv->work);
  872. }
  873. static int rtl8187_add_interface(struct ieee80211_hw *dev,
  874. struct ieee80211_vif *vif)
  875. {
  876. struct rtl8187_priv *priv = dev->priv;
  877. int i;
  878. int ret = -EOPNOTSUPP;
  879. mutex_lock(&priv->conf_mutex);
  880. if (priv->vif)
  881. goto exit;
  882. switch (vif->type) {
  883. case NL80211_IFTYPE_STATION:
  884. break;
  885. default:
  886. goto exit;
  887. }
  888. ret = 0;
  889. priv->vif = vif;
  890. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  891. for (i = 0; i < ETH_ALEN; i++)
  892. rtl818x_iowrite8(priv, &priv->map->MAC[i],
  893. ((u8 *)vif->addr)[i]);
  894. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  895. exit:
  896. mutex_unlock(&priv->conf_mutex);
  897. return ret;
  898. }
  899. static void rtl8187_remove_interface(struct ieee80211_hw *dev,
  900. struct ieee80211_vif *vif)
  901. {
  902. struct rtl8187_priv *priv = dev->priv;
  903. mutex_lock(&priv->conf_mutex);
  904. priv->vif = NULL;
  905. mutex_unlock(&priv->conf_mutex);
  906. }
  907. static int rtl8187_config(struct ieee80211_hw *dev, u32 changed)
  908. {
  909. struct rtl8187_priv *priv = dev->priv;
  910. struct ieee80211_conf *conf = &dev->conf;
  911. u32 reg;
  912. mutex_lock(&priv->conf_mutex);
  913. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  914. /* Enable TX loopback on MAC level to avoid TX during channel
  915. * changes, as this has be seen to causes problems and the
  916. * card will stop work until next reset
  917. */
  918. rtl818x_iowrite32(priv, &priv->map->TX_CONF,
  919. reg | RTL818X_TX_CONF_LOOPBACK_MAC);
  920. priv->rf->set_chan(dev, conf);
  921. msleep(10);
  922. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  923. rtl818x_iowrite16(priv, &priv->map->ATIM_WND, 2);
  924. rtl818x_iowrite16(priv, &priv->map->ATIMTR_INTERVAL, 100);
  925. rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL, 100);
  926. rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL_TIME, 100);
  927. mutex_unlock(&priv->conf_mutex);
  928. return 0;
  929. }
  930. /*
  931. * With 8187B, AC_*_PARAM clashes with FEMR definition in struct rtl818x_csr for
  932. * example. Thus we have to use raw values for AC_*_PARAM register addresses.
  933. */
  934. static __le32 *rtl8187b_ac_addr[4] = {
  935. (__le32 *) 0xFFF0, /* AC_VO */
  936. (__le32 *) 0xFFF4, /* AC_VI */
  937. (__le32 *) 0xFFFC, /* AC_BK */
  938. (__le32 *) 0xFFF8, /* AC_BE */
  939. };
  940. #define SIFS_TIME 0xa
  941. static void rtl8187_conf_erp(struct rtl8187_priv *priv, bool use_short_slot,
  942. bool use_short_preamble)
  943. {
  944. if (priv->is_rtl8187b) {
  945. u8 difs, eifs;
  946. u16 ack_timeout;
  947. int queue;
  948. if (use_short_slot) {
  949. priv->slot_time = 0x9;
  950. difs = 0x1c;
  951. eifs = 0x53;
  952. } else {
  953. priv->slot_time = 0x14;
  954. difs = 0x32;
  955. eifs = 0x5b;
  956. }
  957. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
  958. rtl818x_iowrite8(priv, &priv->map->SLOT, priv->slot_time);
  959. rtl818x_iowrite8(priv, &priv->map->DIFS, difs);
  960. /*
  961. * BRSR+1 on 8187B is in fact EIFS register
  962. * Value in units of 4 us
  963. */
  964. rtl818x_iowrite8(priv, (u8 *)&priv->map->BRSR + 1, eifs);
  965. /*
  966. * For 8187B, CARRIER_SENSE_COUNTER is in fact ack timeout
  967. * register. In units of 4 us like eifs register
  968. * ack_timeout = ack duration + plcp + difs + preamble
  969. */
  970. ack_timeout = 112 + 48 + difs;
  971. if (use_short_preamble)
  972. ack_timeout += 72;
  973. else
  974. ack_timeout += 144;
  975. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER,
  976. DIV_ROUND_UP(ack_timeout, 4));
  977. for (queue = 0; queue < 4; queue++)
  978. rtl818x_iowrite8(priv, (u8 *) rtl8187b_ac_addr[queue],
  979. priv->aifsn[queue] * priv->slot_time +
  980. SIFS_TIME);
  981. } else {
  982. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
  983. if (use_short_slot) {
  984. rtl818x_iowrite8(priv, &priv->map->SLOT, 0x9);
  985. rtl818x_iowrite8(priv, &priv->map->DIFS, 0x14);
  986. rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x14);
  987. } else {
  988. rtl818x_iowrite8(priv, &priv->map->SLOT, 0x14);
  989. rtl818x_iowrite8(priv, &priv->map->DIFS, 0x24);
  990. rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x24);
  991. }
  992. }
  993. }
  994. static void rtl8187_bss_info_changed(struct ieee80211_hw *dev,
  995. struct ieee80211_vif *vif,
  996. struct ieee80211_bss_conf *info,
  997. u32 changed)
  998. {
  999. struct rtl8187_priv *priv = dev->priv;
  1000. int i;
  1001. u8 reg;
  1002. if (changed & BSS_CHANGED_BSSID) {
  1003. mutex_lock(&priv->conf_mutex);
  1004. for (i = 0; i < ETH_ALEN; i++)
  1005. rtl818x_iowrite8(priv, &priv->map->BSSID[i],
  1006. info->bssid[i]);
  1007. if (priv->is_rtl8187b)
  1008. reg = RTL818X_MSR_ENEDCA;
  1009. else
  1010. reg = 0;
  1011. if (is_valid_ether_addr(info->bssid)) {
  1012. reg |= RTL818X_MSR_INFRA;
  1013. rtl818x_iowrite8(priv, &priv->map->MSR, reg);
  1014. } else {
  1015. reg |= RTL818X_MSR_NO_LINK;
  1016. rtl818x_iowrite8(priv, &priv->map->MSR, reg);
  1017. }
  1018. mutex_unlock(&priv->conf_mutex);
  1019. }
  1020. if (changed & (BSS_CHANGED_ERP_SLOT | BSS_CHANGED_ERP_PREAMBLE))
  1021. rtl8187_conf_erp(priv, info->use_short_slot,
  1022. info->use_short_preamble);
  1023. }
  1024. static u64 rtl8187_prepare_multicast(struct ieee80211_hw *dev,
  1025. struct netdev_hw_addr_list *mc_list)
  1026. {
  1027. return netdev_hw_addr_list_count(mc_list);
  1028. }
  1029. static void rtl8187_configure_filter(struct ieee80211_hw *dev,
  1030. unsigned int changed_flags,
  1031. unsigned int *total_flags,
  1032. u64 multicast)
  1033. {
  1034. struct rtl8187_priv *priv = dev->priv;
  1035. if (changed_flags & FIF_FCSFAIL)
  1036. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  1037. if (changed_flags & FIF_CONTROL)
  1038. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  1039. if (changed_flags & FIF_OTHER_BSS)
  1040. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  1041. if (*total_flags & FIF_ALLMULTI || multicast > 0)
  1042. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  1043. else
  1044. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  1045. *total_flags = 0;
  1046. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  1047. *total_flags |= FIF_FCSFAIL;
  1048. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  1049. *total_flags |= FIF_CONTROL;
  1050. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  1051. *total_flags |= FIF_OTHER_BSS;
  1052. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  1053. *total_flags |= FIF_ALLMULTI;
  1054. rtl818x_iowrite32_async(priv, &priv->map->RX_CONF, priv->rx_conf);
  1055. }
  1056. static int rtl8187_conf_tx(struct ieee80211_hw *dev, u16 queue,
  1057. const struct ieee80211_tx_queue_params *params)
  1058. {
  1059. struct rtl8187_priv *priv = dev->priv;
  1060. u8 cw_min, cw_max;
  1061. if (queue > 3)
  1062. return -EINVAL;
  1063. cw_min = fls(params->cw_min);
  1064. cw_max = fls(params->cw_max);
  1065. if (priv->is_rtl8187b) {
  1066. priv->aifsn[queue] = params->aifs;
  1067. /*
  1068. * This is the structure of AC_*_PARAM registers in 8187B:
  1069. * - TXOP limit field, bit offset = 16
  1070. * - ECWmax, bit offset = 12
  1071. * - ECWmin, bit offset = 8
  1072. * - AIFS, bit offset = 0
  1073. */
  1074. rtl818x_iowrite32(priv, rtl8187b_ac_addr[queue],
  1075. (params->txop << 16) | (cw_max << 12) |
  1076. (cw_min << 8) | (params->aifs *
  1077. priv->slot_time + SIFS_TIME));
  1078. } else {
  1079. if (queue != 0)
  1080. return -EINVAL;
  1081. rtl818x_iowrite8(priv, &priv->map->CW_VAL,
  1082. cw_min | (cw_max << 4));
  1083. }
  1084. return 0;
  1085. }
  1086. static u64 rtl8187_get_tsf(struct ieee80211_hw *dev)
  1087. {
  1088. struct rtl8187_priv *priv = dev->priv;
  1089. return rtl818x_ioread32(priv, &priv->map->TSFT[0]) |
  1090. (u64)(rtl818x_ioread32(priv, &priv->map->TSFT[1])) << 32;
  1091. }
  1092. static const struct ieee80211_ops rtl8187_ops = {
  1093. .tx = rtl8187_tx,
  1094. .start = rtl8187_start,
  1095. .stop = rtl8187_stop,
  1096. .add_interface = rtl8187_add_interface,
  1097. .remove_interface = rtl8187_remove_interface,
  1098. .config = rtl8187_config,
  1099. .bss_info_changed = rtl8187_bss_info_changed,
  1100. .prepare_multicast = rtl8187_prepare_multicast,
  1101. .configure_filter = rtl8187_configure_filter,
  1102. .conf_tx = rtl8187_conf_tx,
  1103. .rfkill_poll = rtl8187_rfkill_poll,
  1104. .get_tsf = rtl8187_get_tsf,
  1105. };
  1106. static void rtl8187_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  1107. {
  1108. struct ieee80211_hw *dev = eeprom->data;
  1109. struct rtl8187_priv *priv = dev->priv;
  1110. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  1111. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  1112. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  1113. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  1114. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  1115. }
  1116. static void rtl8187_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  1117. {
  1118. struct ieee80211_hw *dev = eeprom->data;
  1119. struct rtl8187_priv *priv = dev->priv;
  1120. u8 reg = RTL818X_EEPROM_CMD_PROGRAM;
  1121. if (eeprom->reg_data_in)
  1122. reg |= RTL818X_EEPROM_CMD_WRITE;
  1123. if (eeprom->reg_data_out)
  1124. reg |= RTL818X_EEPROM_CMD_READ;
  1125. if (eeprom->reg_data_clock)
  1126. reg |= RTL818X_EEPROM_CMD_CK;
  1127. if (eeprom->reg_chip_select)
  1128. reg |= RTL818X_EEPROM_CMD_CS;
  1129. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  1130. udelay(10);
  1131. }
  1132. static int __devinit rtl8187_probe(struct usb_interface *intf,
  1133. const struct usb_device_id *id)
  1134. {
  1135. struct usb_device *udev = interface_to_usbdev(intf);
  1136. struct ieee80211_hw *dev;
  1137. struct rtl8187_priv *priv;
  1138. struct eeprom_93cx6 eeprom;
  1139. struct ieee80211_channel *channel;
  1140. const char *chip_name;
  1141. u16 txpwr, reg;
  1142. u16 product_id = le16_to_cpu(udev->descriptor.idProduct);
  1143. int err, i;
  1144. u8 mac_addr[ETH_ALEN];
  1145. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8187_ops);
  1146. if (!dev) {
  1147. printk(KERN_ERR "rtl8187: ieee80211 alloc failed\n");
  1148. return -ENOMEM;
  1149. }
  1150. priv = dev->priv;
  1151. priv->is_rtl8187b = (id->driver_info == DEVICE_RTL8187B);
  1152. /* allocate "DMA aware" buffer for register accesses */
  1153. priv->io_dmabuf = kmalloc(sizeof(*priv->io_dmabuf), GFP_KERNEL);
  1154. if (!priv->io_dmabuf) {
  1155. err = -ENOMEM;
  1156. goto err_free_dev;
  1157. }
  1158. mutex_init(&priv->io_mutex);
  1159. SET_IEEE80211_DEV(dev, &intf->dev);
  1160. usb_set_intfdata(intf, dev);
  1161. priv->udev = udev;
  1162. usb_get_dev(udev);
  1163. skb_queue_head_init(&priv->rx_queue);
  1164. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
  1165. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
  1166. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  1167. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  1168. priv->map = (struct rtl818x_csr *)0xFF00;
  1169. priv->band.band = IEEE80211_BAND_2GHZ;
  1170. priv->band.channels = priv->channels;
  1171. priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
  1172. priv->band.bitrates = priv->rates;
  1173. priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
  1174. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  1175. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1176. IEEE80211_HW_SIGNAL_DBM |
  1177. IEEE80211_HW_RX_INCLUDES_FCS;
  1178. eeprom.data = dev;
  1179. eeprom.register_read = rtl8187_eeprom_register_read;
  1180. eeprom.register_write = rtl8187_eeprom_register_write;
  1181. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  1182. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  1183. else
  1184. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  1185. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  1186. udelay(10);
  1187. eeprom_93cx6_multiread(&eeprom, RTL8187_EEPROM_MAC_ADDR,
  1188. (__le16 __force *)mac_addr, 3);
  1189. if (!is_valid_ether_addr(mac_addr)) {
  1190. printk(KERN_WARNING "rtl8187: Invalid hwaddr! Using randomly "
  1191. "generated MAC address\n");
  1192. random_ether_addr(mac_addr);
  1193. }
  1194. SET_IEEE80211_PERM_ADDR(dev, mac_addr);
  1195. channel = priv->channels;
  1196. for (i = 0; i < 3; i++) {
  1197. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_1 + i,
  1198. &txpwr);
  1199. (*channel++).hw_value = txpwr & 0xFF;
  1200. (*channel++).hw_value = txpwr >> 8;
  1201. }
  1202. for (i = 0; i < 2; i++) {
  1203. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_4 + i,
  1204. &txpwr);
  1205. (*channel++).hw_value = txpwr & 0xFF;
  1206. (*channel++).hw_value = txpwr >> 8;
  1207. }
  1208. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_BASE,
  1209. &priv->txpwr_base);
  1210. reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
  1211. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
  1212. /* 0 means asic B-cut, we should use SW 3 wire
  1213. * bit-by-bit banging for radio. 1 means we can use
  1214. * USB specific request to write radio registers */
  1215. priv->asic_rev = rtl818x_ioread8(priv, (u8 *)0xFFFE) & 0x3;
  1216. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
  1217. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  1218. if (!priv->is_rtl8187b) {
  1219. u32 reg32;
  1220. reg32 = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  1221. reg32 &= RTL818X_TX_CONF_HWVER_MASK;
  1222. switch (reg32) {
  1223. case RTL818X_TX_CONF_R8187vD_B:
  1224. /* Some RTL8187B devices have a USB ID of 0x8187
  1225. * detect them here */
  1226. chip_name = "RTL8187BvB(early)";
  1227. priv->is_rtl8187b = 1;
  1228. priv->hw_rev = RTL8187BvB;
  1229. break;
  1230. case RTL818X_TX_CONF_R8187vD:
  1231. chip_name = "RTL8187vD";
  1232. break;
  1233. default:
  1234. chip_name = "RTL8187vB (default)";
  1235. }
  1236. } else {
  1237. /*
  1238. * Force USB request to write radio registers for 8187B, Realtek
  1239. * only uses it in their sources
  1240. */
  1241. /*if (priv->asic_rev == 0) {
  1242. printk(KERN_WARNING "rtl8187: Forcing use of USB "
  1243. "requests to write to radio registers\n");
  1244. priv->asic_rev = 1;
  1245. }*/
  1246. switch (rtl818x_ioread8(priv, (u8 *)0xFFE1)) {
  1247. case RTL818X_R8187B_B:
  1248. chip_name = "RTL8187BvB";
  1249. priv->hw_rev = RTL8187BvB;
  1250. break;
  1251. case RTL818X_R8187B_D:
  1252. chip_name = "RTL8187BvD";
  1253. priv->hw_rev = RTL8187BvD;
  1254. break;
  1255. case RTL818X_R8187B_E:
  1256. chip_name = "RTL8187BvE";
  1257. priv->hw_rev = RTL8187BvE;
  1258. break;
  1259. default:
  1260. chip_name = "RTL8187BvB (default)";
  1261. priv->hw_rev = RTL8187BvB;
  1262. }
  1263. }
  1264. if (!priv->is_rtl8187b) {
  1265. for (i = 0; i < 2; i++) {
  1266. eeprom_93cx6_read(&eeprom,
  1267. RTL8187_EEPROM_TXPWR_CHAN_6 + i,
  1268. &txpwr);
  1269. (*channel++).hw_value = txpwr & 0xFF;
  1270. (*channel++).hw_value = txpwr >> 8;
  1271. }
  1272. } else {
  1273. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_6,
  1274. &txpwr);
  1275. (*channel++).hw_value = txpwr & 0xFF;
  1276. eeprom_93cx6_read(&eeprom, 0x0A, &txpwr);
  1277. (*channel++).hw_value = txpwr & 0xFF;
  1278. eeprom_93cx6_read(&eeprom, 0x1C, &txpwr);
  1279. (*channel++).hw_value = txpwr & 0xFF;
  1280. (*channel++).hw_value = txpwr >> 8;
  1281. }
  1282. /* Handle the differing rfkill GPIO bit in different models */
  1283. priv->rfkill_mask = RFKILL_MASK_8187_89_97;
  1284. if (product_id == 0x8197 || product_id == 0x8198) {
  1285. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_SELECT_GPIO, &reg);
  1286. if (reg & 0xFF00)
  1287. priv->rfkill_mask = RFKILL_MASK_8198;
  1288. }
  1289. /*
  1290. * XXX: Once this driver supports anything that requires
  1291. * beacons it must implement IEEE80211_TX_CTL_ASSIGN_SEQ.
  1292. */
  1293. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
  1294. if ((id->driver_info == DEVICE_RTL8187) && priv->is_rtl8187b)
  1295. printk(KERN_INFO "rtl8187: inconsistency between id with OEM"
  1296. " info!\n");
  1297. priv->rf = rtl8187_detect_rf(dev);
  1298. dev->extra_tx_headroom = (!priv->is_rtl8187b) ?
  1299. sizeof(struct rtl8187_tx_hdr) :
  1300. sizeof(struct rtl8187b_tx_hdr);
  1301. if (!priv->is_rtl8187b)
  1302. dev->queues = 1;
  1303. else
  1304. dev->queues = 4;
  1305. err = ieee80211_register_hw(dev);
  1306. if (err) {
  1307. printk(KERN_ERR "rtl8187: Cannot register device\n");
  1308. goto err_free_dmabuf;
  1309. }
  1310. mutex_init(&priv->conf_mutex);
  1311. skb_queue_head_init(&priv->b_tx_status.queue);
  1312. printk(KERN_INFO "%s: hwaddr %pM, %s V%d + %s, rfkill mask %d\n",
  1313. wiphy_name(dev->wiphy), mac_addr,
  1314. chip_name, priv->asic_rev, priv->rf->name, priv->rfkill_mask);
  1315. #ifdef CONFIG_RTL8187_LEDS
  1316. eeprom_93cx6_read(&eeprom, 0x3F, &reg);
  1317. reg &= 0xFF;
  1318. rtl8187_leds_init(dev, reg);
  1319. #endif
  1320. rtl8187_rfkill_init(dev);
  1321. return 0;
  1322. err_free_dmabuf:
  1323. kfree(priv->io_dmabuf);
  1324. err_free_dev:
  1325. ieee80211_free_hw(dev);
  1326. usb_set_intfdata(intf, NULL);
  1327. usb_put_dev(udev);
  1328. return err;
  1329. }
  1330. static void __devexit rtl8187_disconnect(struct usb_interface *intf)
  1331. {
  1332. struct ieee80211_hw *dev = usb_get_intfdata(intf);
  1333. struct rtl8187_priv *priv;
  1334. if (!dev)
  1335. return;
  1336. #ifdef CONFIG_RTL8187_LEDS
  1337. rtl8187_leds_exit(dev);
  1338. #endif
  1339. rtl8187_rfkill_exit(dev);
  1340. ieee80211_unregister_hw(dev);
  1341. priv = dev->priv;
  1342. usb_reset_device(priv->udev);
  1343. usb_put_dev(interface_to_usbdev(intf));
  1344. kfree(priv->io_dmabuf);
  1345. ieee80211_free_hw(dev);
  1346. }
  1347. static struct usb_driver rtl8187_driver = {
  1348. .name = KBUILD_MODNAME,
  1349. .id_table = rtl8187_table,
  1350. .probe = rtl8187_probe,
  1351. .disconnect = __devexit_p(rtl8187_disconnect),
  1352. };
  1353. static int __init rtl8187_init(void)
  1354. {
  1355. return usb_register(&rtl8187_driver);
  1356. }
  1357. static void __exit rtl8187_exit(void)
  1358. {
  1359. usb_deregister(&rtl8187_driver);
  1360. }
  1361. module_init(rtl8187_init);
  1362. module_exit(rtl8187_exit);