iwl-agn.c 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/slab.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/delay.h>
  36. #include <linux/sched.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/wireless.h>
  40. #include <linux/firmware.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/if_arp.h>
  43. #include <net/mac80211.h>
  44. #include <asm/div64.h>
  45. #define DRV_NAME "iwlagn"
  46. #include "iwl-eeprom.h"
  47. #include "iwl-dev.h"
  48. #include "iwl-core.h"
  49. #include "iwl-io.h"
  50. #include "iwl-helpers.h"
  51. #include "iwl-sta.h"
  52. #include "iwl-calib.h"
  53. #include "iwl-agn.h"
  54. /******************************************************************************
  55. *
  56. * module boiler plate
  57. *
  58. ******************************************************************************/
  59. /*
  60. * module name, copyright, version, etc.
  61. */
  62. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  63. #ifdef CONFIG_IWLWIFI_DEBUG
  64. #define VD "d"
  65. #else
  66. #define VD
  67. #endif
  68. #define DRV_VERSION IWLWIFI_VERSION VD
  69. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  70. MODULE_VERSION(DRV_VERSION);
  71. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  72. MODULE_LICENSE("GPL");
  73. MODULE_ALIAS("iwl4965");
  74. /**
  75. * iwl_commit_rxon - commit staging_rxon to hardware
  76. *
  77. * The RXON command in staging_rxon is committed to the hardware and
  78. * the active_rxon structure is updated with the new data. This
  79. * function correctly transitions out of the RXON_ASSOC_MSK state if
  80. * a HW tune is required based on the RXON structure changes.
  81. */
  82. int iwl_commit_rxon(struct iwl_priv *priv)
  83. {
  84. /* cast away the const for active_rxon in this function */
  85. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  86. int ret;
  87. bool new_assoc =
  88. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  89. if (!iwl_is_alive(priv))
  90. return -EBUSY;
  91. /* always get timestamp with Rx frame */
  92. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  93. ret = iwl_check_rxon_cmd(priv);
  94. if (ret) {
  95. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  96. return -EINVAL;
  97. }
  98. /*
  99. * receive commit_rxon request
  100. * abort any previous channel switch if still in process
  101. */
  102. if (priv->switch_rxon.switch_in_progress &&
  103. (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
  104. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  105. le16_to_cpu(priv->switch_rxon.channel));
  106. iwl_chswitch_done(priv, false);
  107. }
  108. /* If we don't need to send a full RXON, we can use
  109. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  110. * and other flags for the current radio configuration. */
  111. if (!iwl_full_rxon_required(priv)) {
  112. ret = iwl_send_rxon_assoc(priv);
  113. if (ret) {
  114. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  115. return ret;
  116. }
  117. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  118. iwl_print_rx_config_cmd(priv);
  119. return 0;
  120. }
  121. /* If we are currently associated and the new config requires
  122. * an RXON_ASSOC and the new config wants the associated mask enabled,
  123. * we must clear the associated from the active configuration
  124. * before we apply the new config */
  125. if (iwl_is_associated(priv) && new_assoc) {
  126. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  127. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  128. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  129. sizeof(struct iwl_rxon_cmd),
  130. &priv->active_rxon);
  131. /* If the mask clearing failed then we set
  132. * active_rxon back to what it was previously */
  133. if (ret) {
  134. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  135. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  136. return ret;
  137. }
  138. iwl_clear_ucode_stations(priv);
  139. iwl_restore_stations(priv);
  140. ret = iwl_restore_default_wep_keys(priv);
  141. if (ret) {
  142. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  143. return ret;
  144. }
  145. }
  146. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  147. "* with%s RXON_FILTER_ASSOC_MSK\n"
  148. "* channel = %d\n"
  149. "* bssid = %pM\n",
  150. (new_assoc ? "" : "out"),
  151. le16_to_cpu(priv->staging_rxon.channel),
  152. priv->staging_rxon.bssid_addr);
  153. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  154. /* Apply the new configuration
  155. * RXON unassoc clears the station table in uCode so restoration of
  156. * stations is needed after it (the RXON command) completes
  157. */
  158. if (!new_assoc) {
  159. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  160. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  161. if (ret) {
  162. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  163. return ret;
  164. }
  165. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  166. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  167. iwl_clear_ucode_stations(priv);
  168. iwl_restore_stations(priv);
  169. ret = iwl_restore_default_wep_keys(priv);
  170. if (ret) {
  171. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  172. return ret;
  173. }
  174. }
  175. priv->start_calib = 0;
  176. if (new_assoc) {
  177. /*
  178. * allow CTS-to-self if possible for new association.
  179. * this is relevant only for 5000 series and up,
  180. * but will not damage 4965
  181. */
  182. priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
  183. /* Apply the new configuration
  184. * RXON assoc doesn't clear the station table in uCode,
  185. */
  186. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  187. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  188. if (ret) {
  189. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  190. return ret;
  191. }
  192. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  193. }
  194. iwl_print_rx_config_cmd(priv);
  195. iwl_init_sensitivity(priv);
  196. /* If we issue a new RXON command which required a tune then we must
  197. * send a new TXPOWER command or we won't be able to Tx any frames */
  198. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  199. if (ret) {
  200. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  201. return ret;
  202. }
  203. return 0;
  204. }
  205. void iwl_update_chain_flags(struct iwl_priv *priv)
  206. {
  207. if (priv->cfg->ops->hcmd->set_rxon_chain)
  208. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  209. iwlcore_commit_rxon(priv);
  210. }
  211. static void iwl_clear_free_frames(struct iwl_priv *priv)
  212. {
  213. struct list_head *element;
  214. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  215. priv->frames_count);
  216. while (!list_empty(&priv->free_frames)) {
  217. element = priv->free_frames.next;
  218. list_del(element);
  219. kfree(list_entry(element, struct iwl_frame, list));
  220. priv->frames_count--;
  221. }
  222. if (priv->frames_count) {
  223. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  224. priv->frames_count);
  225. priv->frames_count = 0;
  226. }
  227. }
  228. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  229. {
  230. struct iwl_frame *frame;
  231. struct list_head *element;
  232. if (list_empty(&priv->free_frames)) {
  233. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  234. if (!frame) {
  235. IWL_ERR(priv, "Could not allocate frame!\n");
  236. return NULL;
  237. }
  238. priv->frames_count++;
  239. return frame;
  240. }
  241. element = priv->free_frames.next;
  242. list_del(element);
  243. return list_entry(element, struct iwl_frame, list);
  244. }
  245. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  246. {
  247. memset(frame, 0, sizeof(*frame));
  248. list_add(&frame->list, &priv->free_frames);
  249. }
  250. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  251. struct ieee80211_hdr *hdr,
  252. int left)
  253. {
  254. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  255. ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
  256. (priv->iw_mode != NL80211_IFTYPE_AP)))
  257. return 0;
  258. if (priv->ibss_beacon->len > left)
  259. return 0;
  260. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  261. return priv->ibss_beacon->len;
  262. }
  263. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  264. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  265. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  266. u8 *beacon, u32 frame_size)
  267. {
  268. u16 tim_idx;
  269. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  270. /*
  271. * The index is relative to frame start but we start looking at the
  272. * variable-length part of the beacon.
  273. */
  274. tim_idx = mgmt->u.beacon.variable - beacon;
  275. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  276. while ((tim_idx < (frame_size - 2)) &&
  277. (beacon[tim_idx] != WLAN_EID_TIM))
  278. tim_idx += beacon[tim_idx+1] + 2;
  279. /* If TIM field was found, set variables */
  280. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  281. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  282. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  283. } else
  284. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  285. }
  286. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  287. struct iwl_frame *frame)
  288. {
  289. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  290. u32 frame_size;
  291. u32 rate_flags;
  292. u32 rate;
  293. /*
  294. * We have to set up the TX command, the TX Beacon command, and the
  295. * beacon contents.
  296. */
  297. /* Initialize memory */
  298. tx_beacon_cmd = &frame->u.beacon;
  299. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  300. /* Set up TX beacon contents */
  301. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  302. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  303. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  304. return 0;
  305. /* Set up TX command fields */
  306. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  307. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  308. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  309. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  310. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  311. /* Set up TX beacon command fields */
  312. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  313. frame_size);
  314. /* Set up packet rate and flags */
  315. rate = iwl_rate_get_lowest_plcp(priv);
  316. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  317. priv->hw_params.valid_tx_ant);
  318. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  319. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  320. rate_flags |= RATE_MCS_CCK_MSK;
  321. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  322. rate_flags);
  323. return sizeof(*tx_beacon_cmd) + frame_size;
  324. }
  325. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  326. {
  327. struct iwl_frame *frame;
  328. unsigned int frame_size;
  329. int rc;
  330. frame = iwl_get_free_frame(priv);
  331. if (!frame) {
  332. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  333. "command.\n");
  334. return -ENOMEM;
  335. }
  336. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  337. if (!frame_size) {
  338. IWL_ERR(priv, "Error configuring the beacon command\n");
  339. iwl_free_frame(priv, frame);
  340. return -EINVAL;
  341. }
  342. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  343. &frame->u.cmd[0]);
  344. iwl_free_frame(priv, frame);
  345. return rc;
  346. }
  347. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  348. {
  349. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  350. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  351. if (sizeof(dma_addr_t) > sizeof(u32))
  352. addr |=
  353. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  354. return addr;
  355. }
  356. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  357. {
  358. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  359. return le16_to_cpu(tb->hi_n_len) >> 4;
  360. }
  361. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  362. dma_addr_t addr, u16 len)
  363. {
  364. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  365. u16 hi_n_len = len << 4;
  366. put_unaligned_le32(addr, &tb->lo);
  367. if (sizeof(dma_addr_t) > sizeof(u32))
  368. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  369. tb->hi_n_len = cpu_to_le16(hi_n_len);
  370. tfd->num_tbs = idx + 1;
  371. }
  372. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  373. {
  374. return tfd->num_tbs & 0x1f;
  375. }
  376. /**
  377. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  378. * @priv - driver private data
  379. * @txq - tx queue
  380. *
  381. * Does NOT advance any TFD circular buffer read/write indexes
  382. * Does NOT free the TFD itself (which is within circular buffer)
  383. */
  384. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  385. {
  386. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  387. struct iwl_tfd *tfd;
  388. struct pci_dev *dev = priv->pci_dev;
  389. int index = txq->q.read_ptr;
  390. int i;
  391. int num_tbs;
  392. tfd = &tfd_tmp[index];
  393. /* Sanity check on number of chunks */
  394. num_tbs = iwl_tfd_get_num_tbs(tfd);
  395. if (num_tbs >= IWL_NUM_OF_TBS) {
  396. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  397. /* @todo issue fatal error, it is quite serious situation */
  398. return;
  399. }
  400. /* Unmap tx_cmd */
  401. if (num_tbs)
  402. pci_unmap_single(dev,
  403. dma_unmap_addr(&txq->meta[index], mapping),
  404. dma_unmap_len(&txq->meta[index], len),
  405. PCI_DMA_BIDIRECTIONAL);
  406. /* Unmap chunks, if any. */
  407. for (i = 1; i < num_tbs; i++)
  408. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  409. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  410. /* free SKB */
  411. if (txq->txb) {
  412. struct sk_buff *skb;
  413. skb = txq->txb[txq->q.read_ptr].skb;
  414. /* can be called from irqs-disabled context */
  415. if (skb) {
  416. dev_kfree_skb_any(skb);
  417. txq->txb[txq->q.read_ptr].skb = NULL;
  418. }
  419. }
  420. }
  421. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  422. struct iwl_tx_queue *txq,
  423. dma_addr_t addr, u16 len,
  424. u8 reset, u8 pad)
  425. {
  426. struct iwl_queue *q;
  427. struct iwl_tfd *tfd, *tfd_tmp;
  428. u32 num_tbs;
  429. q = &txq->q;
  430. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  431. tfd = &tfd_tmp[q->write_ptr];
  432. if (reset)
  433. memset(tfd, 0, sizeof(*tfd));
  434. num_tbs = iwl_tfd_get_num_tbs(tfd);
  435. /* Each TFD can point to a maximum 20 Tx buffers */
  436. if (num_tbs >= IWL_NUM_OF_TBS) {
  437. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  438. IWL_NUM_OF_TBS);
  439. return -EINVAL;
  440. }
  441. BUG_ON(addr & ~DMA_BIT_MASK(36));
  442. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  443. IWL_ERR(priv, "Unaligned address = %llx\n",
  444. (unsigned long long)addr);
  445. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  446. return 0;
  447. }
  448. /*
  449. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  450. * given Tx queue, and enable the DMA channel used for that queue.
  451. *
  452. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  453. * channels supported in hardware.
  454. */
  455. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  456. struct iwl_tx_queue *txq)
  457. {
  458. int txq_id = txq->q.id;
  459. /* Circular buffer (TFD queue in DRAM) physical base address */
  460. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  461. txq->q.dma_addr >> 8);
  462. return 0;
  463. }
  464. /******************************************************************************
  465. *
  466. * Generic RX handler implementations
  467. *
  468. ******************************************************************************/
  469. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  470. struct iwl_rx_mem_buffer *rxb)
  471. {
  472. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  473. struct iwl_alive_resp *palive;
  474. struct delayed_work *pwork;
  475. palive = &pkt->u.alive_frame;
  476. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  477. "0x%01X 0x%01X\n",
  478. palive->is_valid, palive->ver_type,
  479. palive->ver_subtype);
  480. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  481. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  482. memcpy(&priv->card_alive_init,
  483. &pkt->u.alive_frame,
  484. sizeof(struct iwl_init_alive_resp));
  485. pwork = &priv->init_alive_start;
  486. } else {
  487. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  488. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  489. sizeof(struct iwl_alive_resp));
  490. pwork = &priv->alive_start;
  491. }
  492. /* We delay the ALIVE response by 5ms to
  493. * give the HW RF Kill time to activate... */
  494. if (palive->is_valid == UCODE_VALID_OK)
  495. queue_delayed_work(priv->workqueue, pwork,
  496. msecs_to_jiffies(5));
  497. else
  498. IWL_WARN(priv, "uCode did not respond OK.\n");
  499. }
  500. static void iwl_bg_beacon_update(struct work_struct *work)
  501. {
  502. struct iwl_priv *priv =
  503. container_of(work, struct iwl_priv, beacon_update);
  504. struct sk_buff *beacon;
  505. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  506. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  507. if (!beacon) {
  508. IWL_ERR(priv, "update beacon failed\n");
  509. return;
  510. }
  511. mutex_lock(&priv->mutex);
  512. /* new beacon skb is allocated every time; dispose previous.*/
  513. if (priv->ibss_beacon)
  514. dev_kfree_skb(priv->ibss_beacon);
  515. priv->ibss_beacon = beacon;
  516. mutex_unlock(&priv->mutex);
  517. iwl_send_beacon_cmd(priv);
  518. }
  519. /**
  520. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  521. *
  522. * This callback is provided in order to send a statistics request.
  523. *
  524. * This timer function is continually reset to execute within
  525. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  526. * was received. We need to ensure we receive the statistics in order
  527. * to update the temperature used for calibrating the TXPOWER.
  528. */
  529. static void iwl_bg_statistics_periodic(unsigned long data)
  530. {
  531. struct iwl_priv *priv = (struct iwl_priv *)data;
  532. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  533. return;
  534. /* dont send host command if rf-kill is on */
  535. if (!iwl_is_ready_rf(priv))
  536. return;
  537. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  538. }
  539. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  540. u32 start_idx, u32 num_events,
  541. u32 mode)
  542. {
  543. u32 i;
  544. u32 ptr; /* SRAM byte address of log data */
  545. u32 ev, time, data; /* event log data */
  546. unsigned long reg_flags;
  547. if (mode == 0)
  548. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  549. else
  550. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  551. /* Make sure device is powered up for SRAM reads */
  552. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  553. if (iwl_grab_nic_access(priv)) {
  554. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  555. return;
  556. }
  557. /* Set starting address; reads will auto-increment */
  558. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  559. rmb();
  560. /*
  561. * "time" is actually "data" for mode 0 (no timestamp).
  562. * place event id # at far right for easier visual parsing.
  563. */
  564. for (i = 0; i < num_events; i++) {
  565. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  566. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  567. if (mode == 0) {
  568. trace_iwlwifi_dev_ucode_cont_event(priv,
  569. 0, time, ev);
  570. } else {
  571. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  572. trace_iwlwifi_dev_ucode_cont_event(priv,
  573. time, data, ev);
  574. }
  575. }
  576. /* Allow device to power down */
  577. iwl_release_nic_access(priv);
  578. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  579. }
  580. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  581. {
  582. u32 capacity; /* event log capacity in # entries */
  583. u32 base; /* SRAM byte address of event log header */
  584. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  585. u32 num_wraps; /* # times uCode wrapped to top of log */
  586. u32 next_entry; /* index of next entry to be written by uCode */
  587. if (priv->ucode_type == UCODE_INIT)
  588. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  589. else
  590. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  591. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  592. capacity = iwl_read_targ_mem(priv, base);
  593. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  594. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  595. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  596. } else
  597. return;
  598. if (num_wraps == priv->event_log.num_wraps) {
  599. iwl_print_cont_event_trace(priv,
  600. base, priv->event_log.next_entry,
  601. next_entry - priv->event_log.next_entry,
  602. mode);
  603. priv->event_log.non_wraps_count++;
  604. } else {
  605. if ((num_wraps - priv->event_log.num_wraps) > 1)
  606. priv->event_log.wraps_more_count++;
  607. else
  608. priv->event_log.wraps_once_count++;
  609. trace_iwlwifi_dev_ucode_wrap_event(priv,
  610. num_wraps - priv->event_log.num_wraps,
  611. next_entry, priv->event_log.next_entry);
  612. if (next_entry < priv->event_log.next_entry) {
  613. iwl_print_cont_event_trace(priv, base,
  614. priv->event_log.next_entry,
  615. capacity - priv->event_log.next_entry,
  616. mode);
  617. iwl_print_cont_event_trace(priv, base, 0,
  618. next_entry, mode);
  619. } else {
  620. iwl_print_cont_event_trace(priv, base,
  621. next_entry, capacity - next_entry,
  622. mode);
  623. iwl_print_cont_event_trace(priv, base, 0,
  624. next_entry, mode);
  625. }
  626. }
  627. priv->event_log.num_wraps = num_wraps;
  628. priv->event_log.next_entry = next_entry;
  629. }
  630. /**
  631. * iwl_bg_ucode_trace - Timer callback to log ucode event
  632. *
  633. * The timer is continually set to execute every
  634. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  635. * this function is to perform continuous uCode event logging operation
  636. * if enabled
  637. */
  638. static void iwl_bg_ucode_trace(unsigned long data)
  639. {
  640. struct iwl_priv *priv = (struct iwl_priv *)data;
  641. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  642. return;
  643. if (priv->event_log.ucode_trace) {
  644. iwl_continuous_event_trace(priv);
  645. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  646. mod_timer(&priv->ucode_trace,
  647. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  648. }
  649. }
  650. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  651. struct iwl_rx_mem_buffer *rxb)
  652. {
  653. #ifdef CONFIG_IWLWIFI_DEBUG
  654. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  655. struct iwl4965_beacon_notif *beacon =
  656. (struct iwl4965_beacon_notif *)pkt->u.raw;
  657. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  658. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  659. "tsf %d %d rate %d\n",
  660. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  661. beacon->beacon_notify_hdr.failure_frame,
  662. le32_to_cpu(beacon->ibss_mgr_status),
  663. le32_to_cpu(beacon->high_tsf),
  664. le32_to_cpu(beacon->low_tsf), rate);
  665. #endif
  666. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  667. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  668. queue_work(priv->workqueue, &priv->beacon_update);
  669. }
  670. /* Handle notification from uCode that card's power state is changing
  671. * due to software, hardware, or critical temperature RFKILL */
  672. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  673. struct iwl_rx_mem_buffer *rxb)
  674. {
  675. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  676. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  677. unsigned long status = priv->status;
  678. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  679. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  680. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  681. (flags & CT_CARD_DISABLED) ?
  682. "Reached" : "Not reached");
  683. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  684. CT_CARD_DISABLED)) {
  685. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  686. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  687. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  688. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  689. if (!(flags & RXON_CARD_DISABLED)) {
  690. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  691. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  692. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  693. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  694. }
  695. if (flags & CT_CARD_DISABLED)
  696. iwl_tt_enter_ct_kill(priv);
  697. }
  698. if (!(flags & CT_CARD_DISABLED))
  699. iwl_tt_exit_ct_kill(priv);
  700. if (flags & HW_CARD_DISABLED)
  701. set_bit(STATUS_RF_KILL_HW, &priv->status);
  702. else
  703. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  704. if (!(flags & RXON_CARD_DISABLED))
  705. iwl_scan_cancel(priv);
  706. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  707. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  708. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  709. test_bit(STATUS_RF_KILL_HW, &priv->status));
  710. else
  711. wake_up_interruptible(&priv->wait_command_queue);
  712. }
  713. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  714. {
  715. if (src == IWL_PWR_SRC_VAUX) {
  716. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  717. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  718. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  719. ~APMG_PS_CTRL_MSK_PWR_SRC);
  720. } else {
  721. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  722. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  723. ~APMG_PS_CTRL_MSK_PWR_SRC);
  724. }
  725. return 0;
  726. }
  727. static void iwl_bg_tx_flush(struct work_struct *work)
  728. {
  729. struct iwl_priv *priv =
  730. container_of(work, struct iwl_priv, tx_flush);
  731. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  732. return;
  733. /* do nothing if rf-kill is on */
  734. if (!iwl_is_ready_rf(priv))
  735. return;
  736. if (priv->cfg->ops->lib->txfifo_flush) {
  737. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  738. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  739. }
  740. }
  741. /**
  742. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  743. *
  744. * Setup the RX handlers for each of the reply types sent from the uCode
  745. * to the host.
  746. *
  747. * This function chains into the hardware specific files for them to setup
  748. * any hardware specific handlers as well.
  749. */
  750. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  751. {
  752. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  753. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  754. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  755. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  756. iwl_rx_spectrum_measure_notif;
  757. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  758. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  759. iwl_rx_pm_debug_statistics_notif;
  760. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  761. /*
  762. * The same handler is used for both the REPLY to a discrete
  763. * statistics request from the host as well as for the periodic
  764. * statistics notifications (after received beacons) from the uCode.
  765. */
  766. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  767. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  768. iwl_setup_rx_scan_handlers(priv);
  769. /* status change handler */
  770. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  771. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  772. iwl_rx_missed_beacon_notif;
  773. /* Rx handlers */
  774. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  775. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  776. /* block ack */
  777. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  778. /* Set up hardware specific Rx handlers */
  779. priv->cfg->ops->lib->rx_handler_setup(priv);
  780. }
  781. /**
  782. * iwl_rx_handle - Main entry function for receiving responses from uCode
  783. *
  784. * Uses the priv->rx_handlers callback function array to invoke
  785. * the appropriate handlers, including command responses,
  786. * frame-received notifications, and other notifications.
  787. */
  788. void iwl_rx_handle(struct iwl_priv *priv)
  789. {
  790. struct iwl_rx_mem_buffer *rxb;
  791. struct iwl_rx_packet *pkt;
  792. struct iwl_rx_queue *rxq = &priv->rxq;
  793. u32 r, i;
  794. int reclaim;
  795. unsigned long flags;
  796. u8 fill_rx = 0;
  797. u32 count = 8;
  798. int total_empty;
  799. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  800. * buffer that the driver may process (last buffer filled by ucode). */
  801. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  802. i = rxq->read;
  803. /* Rx interrupt, but nothing sent from uCode */
  804. if (i == r)
  805. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  806. /* calculate total frames need to be restock after handling RX */
  807. total_empty = r - rxq->write_actual;
  808. if (total_empty < 0)
  809. total_empty += RX_QUEUE_SIZE;
  810. if (total_empty > (RX_QUEUE_SIZE / 2))
  811. fill_rx = 1;
  812. while (i != r) {
  813. int len;
  814. rxb = rxq->queue[i];
  815. /* If an RXB doesn't have a Rx queue slot associated with it,
  816. * then a bug has been introduced in the queue refilling
  817. * routines -- catch it here */
  818. BUG_ON(rxb == NULL);
  819. rxq->queue[i] = NULL;
  820. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  821. PAGE_SIZE << priv->hw_params.rx_page_order,
  822. PCI_DMA_FROMDEVICE);
  823. pkt = rxb_addr(rxb);
  824. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  825. len += sizeof(u32); /* account for status word */
  826. trace_iwlwifi_dev_rx(priv, pkt, len);
  827. /* Reclaim a command buffer only if this packet is a response
  828. * to a (driver-originated) command.
  829. * If the packet (e.g. Rx frame) originated from uCode,
  830. * there is no command buffer to reclaim.
  831. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  832. * but apparently a few don't get set; catch them here. */
  833. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  834. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  835. (pkt->hdr.cmd != REPLY_RX) &&
  836. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  837. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  838. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  839. (pkt->hdr.cmd != REPLY_TX);
  840. /* Based on type of command response or notification,
  841. * handle those that need handling via function in
  842. * rx_handlers table. See iwl_setup_rx_handlers() */
  843. if (priv->rx_handlers[pkt->hdr.cmd]) {
  844. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  845. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  846. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  847. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  848. } else {
  849. /* No handling needed */
  850. IWL_DEBUG_RX(priv,
  851. "r %d i %d No handler needed for %s, 0x%02x\n",
  852. r, i, get_cmd_string(pkt->hdr.cmd),
  853. pkt->hdr.cmd);
  854. }
  855. /*
  856. * XXX: After here, we should always check rxb->page
  857. * against NULL before touching it or its virtual
  858. * memory (pkt). Because some rx_handler might have
  859. * already taken or freed the pages.
  860. */
  861. if (reclaim) {
  862. /* Invoke any callbacks, transfer the buffer to caller,
  863. * and fire off the (possibly) blocking iwl_send_cmd()
  864. * as we reclaim the driver command queue */
  865. if (rxb->page)
  866. iwl_tx_cmd_complete(priv, rxb);
  867. else
  868. IWL_WARN(priv, "Claim null rxb?\n");
  869. }
  870. /* Reuse the page if possible. For notification packets and
  871. * SKBs that fail to Rx correctly, add them back into the
  872. * rx_free list for reuse later. */
  873. spin_lock_irqsave(&rxq->lock, flags);
  874. if (rxb->page != NULL) {
  875. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  876. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  877. PCI_DMA_FROMDEVICE);
  878. list_add_tail(&rxb->list, &rxq->rx_free);
  879. rxq->free_count++;
  880. } else
  881. list_add_tail(&rxb->list, &rxq->rx_used);
  882. spin_unlock_irqrestore(&rxq->lock, flags);
  883. i = (i + 1) & RX_QUEUE_MASK;
  884. /* If there are a lot of unused frames,
  885. * restock the Rx queue so ucode wont assert. */
  886. if (fill_rx) {
  887. count++;
  888. if (count >= 8) {
  889. rxq->read = i;
  890. iwlagn_rx_replenish_now(priv);
  891. count = 0;
  892. }
  893. }
  894. }
  895. /* Backtrack one entry */
  896. rxq->read = i;
  897. if (fill_rx)
  898. iwlagn_rx_replenish_now(priv);
  899. else
  900. iwlagn_rx_queue_restock(priv);
  901. }
  902. /* call this function to flush any scheduled tasklet */
  903. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  904. {
  905. /* wait to make sure we flush pending tasklet*/
  906. synchronize_irq(priv->pci_dev->irq);
  907. tasklet_kill(&priv->irq_tasklet);
  908. }
  909. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  910. {
  911. u32 inta, handled = 0;
  912. u32 inta_fh;
  913. unsigned long flags;
  914. u32 i;
  915. #ifdef CONFIG_IWLWIFI_DEBUG
  916. u32 inta_mask;
  917. #endif
  918. spin_lock_irqsave(&priv->lock, flags);
  919. /* Ack/clear/reset pending uCode interrupts.
  920. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  921. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  922. inta = iwl_read32(priv, CSR_INT);
  923. iwl_write32(priv, CSR_INT, inta);
  924. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  925. * Any new interrupts that happen after this, either while we're
  926. * in this tasklet, or later, will show up in next ISR/tasklet. */
  927. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  928. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  929. #ifdef CONFIG_IWLWIFI_DEBUG
  930. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  931. /* just for debug */
  932. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  933. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  934. inta, inta_mask, inta_fh);
  935. }
  936. #endif
  937. spin_unlock_irqrestore(&priv->lock, flags);
  938. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  939. * atomic, make sure that inta covers all the interrupts that
  940. * we've discovered, even if FH interrupt came in just after
  941. * reading CSR_INT. */
  942. if (inta_fh & CSR49_FH_INT_RX_MASK)
  943. inta |= CSR_INT_BIT_FH_RX;
  944. if (inta_fh & CSR49_FH_INT_TX_MASK)
  945. inta |= CSR_INT_BIT_FH_TX;
  946. /* Now service all interrupt bits discovered above. */
  947. if (inta & CSR_INT_BIT_HW_ERR) {
  948. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  949. /* Tell the device to stop sending interrupts */
  950. iwl_disable_interrupts(priv);
  951. priv->isr_stats.hw++;
  952. iwl_irq_handle_error(priv);
  953. handled |= CSR_INT_BIT_HW_ERR;
  954. return;
  955. }
  956. #ifdef CONFIG_IWLWIFI_DEBUG
  957. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  958. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  959. if (inta & CSR_INT_BIT_SCD) {
  960. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  961. "the frame/frames.\n");
  962. priv->isr_stats.sch++;
  963. }
  964. /* Alive notification via Rx interrupt will do the real work */
  965. if (inta & CSR_INT_BIT_ALIVE) {
  966. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  967. priv->isr_stats.alive++;
  968. }
  969. }
  970. #endif
  971. /* Safely ignore these bits for debug checks below */
  972. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  973. /* HW RF KILL switch toggled */
  974. if (inta & CSR_INT_BIT_RF_KILL) {
  975. int hw_rf_kill = 0;
  976. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  977. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  978. hw_rf_kill = 1;
  979. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  980. hw_rf_kill ? "disable radio" : "enable radio");
  981. priv->isr_stats.rfkill++;
  982. /* driver only loads ucode once setting the interface up.
  983. * the driver allows loading the ucode even if the radio
  984. * is killed. Hence update the killswitch state here. The
  985. * rfkill handler will care about restarting if needed.
  986. */
  987. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  988. if (hw_rf_kill)
  989. set_bit(STATUS_RF_KILL_HW, &priv->status);
  990. else
  991. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  992. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  993. }
  994. handled |= CSR_INT_BIT_RF_KILL;
  995. }
  996. /* Chip got too hot and stopped itself */
  997. if (inta & CSR_INT_BIT_CT_KILL) {
  998. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  999. priv->isr_stats.ctkill++;
  1000. handled |= CSR_INT_BIT_CT_KILL;
  1001. }
  1002. /* Error detected by uCode */
  1003. if (inta & CSR_INT_BIT_SW_ERR) {
  1004. IWL_ERR(priv, "Microcode SW error detected. "
  1005. " Restarting 0x%X.\n", inta);
  1006. priv->isr_stats.sw++;
  1007. priv->isr_stats.sw_err = inta;
  1008. iwl_irq_handle_error(priv);
  1009. handled |= CSR_INT_BIT_SW_ERR;
  1010. }
  1011. /*
  1012. * uCode wakes up after power-down sleep.
  1013. * Tell device about any new tx or host commands enqueued,
  1014. * and about any Rx buffers made available while asleep.
  1015. */
  1016. if (inta & CSR_INT_BIT_WAKEUP) {
  1017. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1018. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1019. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1020. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1021. priv->isr_stats.wakeup++;
  1022. handled |= CSR_INT_BIT_WAKEUP;
  1023. }
  1024. /* All uCode command responses, including Tx command responses,
  1025. * Rx "responses" (frame-received notification), and other
  1026. * notifications from uCode come through here*/
  1027. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1028. iwl_rx_handle(priv);
  1029. priv->isr_stats.rx++;
  1030. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1031. }
  1032. /* This "Tx" DMA channel is used only for loading uCode */
  1033. if (inta & CSR_INT_BIT_FH_TX) {
  1034. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1035. priv->isr_stats.tx++;
  1036. handled |= CSR_INT_BIT_FH_TX;
  1037. /* Wake up uCode load routine, now that load is complete */
  1038. priv->ucode_write_complete = 1;
  1039. wake_up_interruptible(&priv->wait_command_queue);
  1040. }
  1041. if (inta & ~handled) {
  1042. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1043. priv->isr_stats.unhandled++;
  1044. }
  1045. if (inta & ~(priv->inta_mask)) {
  1046. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1047. inta & ~priv->inta_mask);
  1048. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1049. }
  1050. /* Re-enable all interrupts */
  1051. /* only Re-enable if diabled by irq */
  1052. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1053. iwl_enable_interrupts(priv);
  1054. #ifdef CONFIG_IWLWIFI_DEBUG
  1055. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1056. inta = iwl_read32(priv, CSR_INT);
  1057. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1058. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1059. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1060. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1061. }
  1062. #endif
  1063. }
  1064. /* tasklet for iwlagn interrupt */
  1065. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1066. {
  1067. u32 inta = 0;
  1068. u32 handled = 0;
  1069. unsigned long flags;
  1070. u32 i;
  1071. #ifdef CONFIG_IWLWIFI_DEBUG
  1072. u32 inta_mask;
  1073. #endif
  1074. spin_lock_irqsave(&priv->lock, flags);
  1075. /* Ack/clear/reset pending uCode interrupts.
  1076. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1077. */
  1078. /* There is a hardware bug in the interrupt mask function that some
  1079. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1080. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1081. * ICT interrupt handling mechanism has another bug that might cause
  1082. * these unmasked interrupts fail to be detected. We workaround the
  1083. * hardware bugs here by ACKing all the possible interrupts so that
  1084. * interrupt coalescing can still be achieved.
  1085. */
  1086. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1087. inta = priv->_agn.inta;
  1088. #ifdef CONFIG_IWLWIFI_DEBUG
  1089. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1090. /* just for debug */
  1091. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1092. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1093. inta, inta_mask);
  1094. }
  1095. #endif
  1096. spin_unlock_irqrestore(&priv->lock, flags);
  1097. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1098. priv->_agn.inta = 0;
  1099. /* Now service all interrupt bits discovered above. */
  1100. if (inta & CSR_INT_BIT_HW_ERR) {
  1101. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1102. /* Tell the device to stop sending interrupts */
  1103. iwl_disable_interrupts(priv);
  1104. priv->isr_stats.hw++;
  1105. iwl_irq_handle_error(priv);
  1106. handled |= CSR_INT_BIT_HW_ERR;
  1107. return;
  1108. }
  1109. #ifdef CONFIG_IWLWIFI_DEBUG
  1110. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1111. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1112. if (inta & CSR_INT_BIT_SCD) {
  1113. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1114. "the frame/frames.\n");
  1115. priv->isr_stats.sch++;
  1116. }
  1117. /* Alive notification via Rx interrupt will do the real work */
  1118. if (inta & CSR_INT_BIT_ALIVE) {
  1119. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1120. priv->isr_stats.alive++;
  1121. }
  1122. }
  1123. #endif
  1124. /* Safely ignore these bits for debug checks below */
  1125. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1126. /* HW RF KILL switch toggled */
  1127. if (inta & CSR_INT_BIT_RF_KILL) {
  1128. int hw_rf_kill = 0;
  1129. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1130. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1131. hw_rf_kill = 1;
  1132. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1133. hw_rf_kill ? "disable radio" : "enable radio");
  1134. priv->isr_stats.rfkill++;
  1135. /* driver only loads ucode once setting the interface up.
  1136. * the driver allows loading the ucode even if the radio
  1137. * is killed. Hence update the killswitch state here. The
  1138. * rfkill handler will care about restarting if needed.
  1139. */
  1140. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1141. if (hw_rf_kill)
  1142. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1143. else
  1144. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1145. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1146. }
  1147. handled |= CSR_INT_BIT_RF_KILL;
  1148. }
  1149. /* Chip got too hot and stopped itself */
  1150. if (inta & CSR_INT_BIT_CT_KILL) {
  1151. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1152. priv->isr_stats.ctkill++;
  1153. handled |= CSR_INT_BIT_CT_KILL;
  1154. }
  1155. /* Error detected by uCode */
  1156. if (inta & CSR_INT_BIT_SW_ERR) {
  1157. IWL_ERR(priv, "Microcode SW error detected. "
  1158. " Restarting 0x%X.\n", inta);
  1159. priv->isr_stats.sw++;
  1160. priv->isr_stats.sw_err = inta;
  1161. iwl_irq_handle_error(priv);
  1162. handled |= CSR_INT_BIT_SW_ERR;
  1163. }
  1164. /* uCode wakes up after power-down sleep */
  1165. if (inta & CSR_INT_BIT_WAKEUP) {
  1166. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1167. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1168. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1169. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1170. priv->isr_stats.wakeup++;
  1171. handled |= CSR_INT_BIT_WAKEUP;
  1172. }
  1173. /* All uCode command responses, including Tx command responses,
  1174. * Rx "responses" (frame-received notification), and other
  1175. * notifications from uCode come through here*/
  1176. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1177. CSR_INT_BIT_RX_PERIODIC)) {
  1178. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1179. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1180. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1181. iwl_write32(priv, CSR_FH_INT_STATUS,
  1182. CSR49_FH_INT_RX_MASK);
  1183. }
  1184. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1185. handled |= CSR_INT_BIT_RX_PERIODIC;
  1186. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1187. }
  1188. /* Sending RX interrupt require many steps to be done in the
  1189. * the device:
  1190. * 1- write interrupt to current index in ICT table.
  1191. * 2- dma RX frame.
  1192. * 3- update RX shared data to indicate last write index.
  1193. * 4- send interrupt.
  1194. * This could lead to RX race, driver could receive RX interrupt
  1195. * but the shared data changes does not reflect this;
  1196. * periodic interrupt will detect any dangling Rx activity.
  1197. */
  1198. /* Disable periodic interrupt; we use it as just a one-shot. */
  1199. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1200. CSR_INT_PERIODIC_DIS);
  1201. iwl_rx_handle(priv);
  1202. /*
  1203. * Enable periodic interrupt in 8 msec only if we received
  1204. * real RX interrupt (instead of just periodic int), to catch
  1205. * any dangling Rx interrupt. If it was just the periodic
  1206. * interrupt, there was no dangling Rx activity, and no need
  1207. * to extend the periodic interrupt; one-shot is enough.
  1208. */
  1209. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1210. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1211. CSR_INT_PERIODIC_ENA);
  1212. priv->isr_stats.rx++;
  1213. }
  1214. /* This "Tx" DMA channel is used only for loading uCode */
  1215. if (inta & CSR_INT_BIT_FH_TX) {
  1216. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1217. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1218. priv->isr_stats.tx++;
  1219. handled |= CSR_INT_BIT_FH_TX;
  1220. /* Wake up uCode load routine, now that load is complete */
  1221. priv->ucode_write_complete = 1;
  1222. wake_up_interruptible(&priv->wait_command_queue);
  1223. }
  1224. if (inta & ~handled) {
  1225. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1226. priv->isr_stats.unhandled++;
  1227. }
  1228. if (inta & ~(priv->inta_mask)) {
  1229. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1230. inta & ~priv->inta_mask);
  1231. }
  1232. /* Re-enable all interrupts */
  1233. /* only Re-enable if diabled by irq */
  1234. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1235. iwl_enable_interrupts(priv);
  1236. }
  1237. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1238. #define ACK_CNT_RATIO (50)
  1239. #define BA_TIMEOUT_CNT (5)
  1240. #define BA_TIMEOUT_MAX (16)
  1241. /**
  1242. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1243. *
  1244. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1245. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1246. * operation state.
  1247. */
  1248. bool iwl_good_ack_health(struct iwl_priv *priv,
  1249. struct iwl_rx_packet *pkt)
  1250. {
  1251. bool rc = true;
  1252. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1253. int ba_timeout_delta;
  1254. actual_ack_cnt_delta =
  1255. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1256. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1257. expected_ack_cnt_delta =
  1258. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1259. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1260. ba_timeout_delta =
  1261. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1262. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1263. if ((priv->_agn.agg_tids_count > 0) &&
  1264. (expected_ack_cnt_delta > 0) &&
  1265. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1266. < ACK_CNT_RATIO) &&
  1267. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1268. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1269. " expected_ack_cnt = %d\n",
  1270. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1271. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1272. /*
  1273. * This is ifdef'ed on DEBUGFS because otherwise the
  1274. * statistics aren't available. If DEBUGFS is set but
  1275. * DEBUG is not, these will just compile out.
  1276. */
  1277. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1278. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1279. IWL_DEBUG_RADIO(priv,
  1280. "ack_or_ba_timeout_collision delta = %d\n",
  1281. priv->_agn.delta_statistics.tx.
  1282. ack_or_ba_timeout_collision);
  1283. #endif
  1284. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1285. ba_timeout_delta);
  1286. if (!actual_ack_cnt_delta &&
  1287. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1288. rc = false;
  1289. }
  1290. return rc;
  1291. }
  1292. /*****************************************************************************
  1293. *
  1294. * sysfs attributes
  1295. *
  1296. *****************************************************************************/
  1297. #ifdef CONFIG_IWLWIFI_DEBUG
  1298. /*
  1299. * The following adds a new attribute to the sysfs representation
  1300. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1301. * used for controlling the debug level.
  1302. *
  1303. * See the level definitions in iwl for details.
  1304. *
  1305. * The debug_level being managed using sysfs below is a per device debug
  1306. * level that is used instead of the global debug level if it (the per
  1307. * device debug level) is set.
  1308. */
  1309. static ssize_t show_debug_level(struct device *d,
  1310. struct device_attribute *attr, char *buf)
  1311. {
  1312. struct iwl_priv *priv = dev_get_drvdata(d);
  1313. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1314. }
  1315. static ssize_t store_debug_level(struct device *d,
  1316. struct device_attribute *attr,
  1317. const char *buf, size_t count)
  1318. {
  1319. struct iwl_priv *priv = dev_get_drvdata(d);
  1320. unsigned long val;
  1321. int ret;
  1322. ret = strict_strtoul(buf, 0, &val);
  1323. if (ret)
  1324. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1325. else {
  1326. priv->debug_level = val;
  1327. if (iwl_alloc_traffic_mem(priv))
  1328. IWL_ERR(priv,
  1329. "Not enough memory to generate traffic log\n");
  1330. }
  1331. return strnlen(buf, count);
  1332. }
  1333. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1334. show_debug_level, store_debug_level);
  1335. #endif /* CONFIG_IWLWIFI_DEBUG */
  1336. static ssize_t show_temperature(struct device *d,
  1337. struct device_attribute *attr, char *buf)
  1338. {
  1339. struct iwl_priv *priv = dev_get_drvdata(d);
  1340. if (!iwl_is_alive(priv))
  1341. return -EAGAIN;
  1342. return sprintf(buf, "%d\n", priv->temperature);
  1343. }
  1344. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1345. static ssize_t show_tx_power(struct device *d,
  1346. struct device_attribute *attr, char *buf)
  1347. {
  1348. struct iwl_priv *priv = dev_get_drvdata(d);
  1349. if (!iwl_is_ready_rf(priv))
  1350. return sprintf(buf, "off\n");
  1351. else
  1352. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1353. }
  1354. static ssize_t store_tx_power(struct device *d,
  1355. struct device_attribute *attr,
  1356. const char *buf, size_t count)
  1357. {
  1358. struct iwl_priv *priv = dev_get_drvdata(d);
  1359. unsigned long val;
  1360. int ret;
  1361. ret = strict_strtoul(buf, 10, &val);
  1362. if (ret)
  1363. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1364. else {
  1365. ret = iwl_set_tx_power(priv, val, false);
  1366. if (ret)
  1367. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1368. ret);
  1369. else
  1370. ret = count;
  1371. }
  1372. return ret;
  1373. }
  1374. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1375. static ssize_t show_rts_ht_protection(struct device *d,
  1376. struct device_attribute *attr, char *buf)
  1377. {
  1378. struct iwl_priv *priv = dev_get_drvdata(d);
  1379. return sprintf(buf, "%s\n",
  1380. priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
  1381. }
  1382. static ssize_t store_rts_ht_protection(struct device *d,
  1383. struct device_attribute *attr,
  1384. const char *buf, size_t count)
  1385. {
  1386. struct iwl_priv *priv = dev_get_drvdata(d);
  1387. unsigned long val;
  1388. int ret;
  1389. ret = strict_strtoul(buf, 10, &val);
  1390. if (ret)
  1391. IWL_INFO(priv, "Input is not in decimal form.\n");
  1392. else {
  1393. if (!iwl_is_associated(priv))
  1394. priv->cfg->use_rts_for_ht = val ? true : false;
  1395. else
  1396. IWL_ERR(priv, "Sta associated with AP - "
  1397. "Change protection mechanism is not allowed\n");
  1398. ret = count;
  1399. }
  1400. return ret;
  1401. }
  1402. static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
  1403. show_rts_ht_protection, store_rts_ht_protection);
  1404. static struct attribute *iwl_sysfs_entries[] = {
  1405. &dev_attr_temperature.attr,
  1406. &dev_attr_tx_power.attr,
  1407. &dev_attr_rts_ht_protection.attr,
  1408. #ifdef CONFIG_IWLWIFI_DEBUG
  1409. &dev_attr_debug_level.attr,
  1410. #endif
  1411. NULL
  1412. };
  1413. static struct attribute_group iwl_attribute_group = {
  1414. .name = NULL, /* put in device directory */
  1415. .attrs = iwl_sysfs_entries,
  1416. };
  1417. /******************************************************************************
  1418. *
  1419. * uCode download functions
  1420. *
  1421. ******************************************************************************/
  1422. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1423. {
  1424. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1425. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1426. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1427. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1428. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1429. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1430. }
  1431. static void iwl_nic_start(struct iwl_priv *priv)
  1432. {
  1433. /* Remove all resets to allow NIC to operate */
  1434. iwl_write32(priv, CSR_RESET, 0);
  1435. }
  1436. struct iwlagn_ucode_capabilities {
  1437. u32 max_probe_length;
  1438. };
  1439. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1440. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1441. struct iwlagn_ucode_capabilities *capa);
  1442. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1443. {
  1444. const char *name_pre = priv->cfg->fw_name_pre;
  1445. if (first)
  1446. priv->fw_index = priv->cfg->ucode_api_max;
  1447. else
  1448. priv->fw_index--;
  1449. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1450. IWL_ERR(priv, "no suitable firmware found!\n");
  1451. return -ENOENT;
  1452. }
  1453. sprintf(priv->firmware_name, "%s%d%s",
  1454. name_pre, priv->fw_index, ".ucode");
  1455. IWL_DEBUG_INFO(priv, "attempting to load firmware '%s'\n",
  1456. priv->firmware_name);
  1457. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1458. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1459. iwl_ucode_callback);
  1460. }
  1461. struct iwlagn_firmware_pieces {
  1462. const void *inst, *data, *init, *init_data, *boot;
  1463. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1464. u32 build;
  1465. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1466. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1467. };
  1468. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1469. const struct firmware *ucode_raw,
  1470. struct iwlagn_firmware_pieces *pieces)
  1471. {
  1472. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1473. u32 api_ver, hdr_size;
  1474. const u8 *src;
  1475. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1476. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1477. switch (api_ver) {
  1478. default:
  1479. /*
  1480. * 4965 doesn't revision the firmware file format
  1481. * along with the API version, it always uses v1
  1482. * file format.
  1483. */
  1484. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1485. CSR_HW_REV_TYPE_4965) {
  1486. hdr_size = 28;
  1487. if (ucode_raw->size < hdr_size) {
  1488. IWL_ERR(priv, "File size too small!\n");
  1489. return -EINVAL;
  1490. }
  1491. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1492. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1493. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1494. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1495. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1496. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1497. src = ucode->u.v2.data;
  1498. break;
  1499. }
  1500. /* fall through for 4965 */
  1501. case 0:
  1502. case 1:
  1503. case 2:
  1504. hdr_size = 24;
  1505. if (ucode_raw->size < hdr_size) {
  1506. IWL_ERR(priv, "File size too small!\n");
  1507. return -EINVAL;
  1508. }
  1509. pieces->build = 0;
  1510. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1511. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1512. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1513. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1514. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1515. src = ucode->u.v1.data;
  1516. break;
  1517. }
  1518. /* Verify size of file vs. image size info in file's header */
  1519. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1520. pieces->data_size + pieces->init_size +
  1521. pieces->init_data_size + pieces->boot_size) {
  1522. IWL_ERR(priv,
  1523. "uCode file size %d does not match expected size\n",
  1524. (int)ucode_raw->size);
  1525. return -EINVAL;
  1526. }
  1527. pieces->inst = src;
  1528. src += pieces->inst_size;
  1529. pieces->data = src;
  1530. src += pieces->data_size;
  1531. pieces->init = src;
  1532. src += pieces->init_size;
  1533. pieces->init_data = src;
  1534. src += pieces->init_data_size;
  1535. pieces->boot = src;
  1536. src += pieces->boot_size;
  1537. return 0;
  1538. }
  1539. static int iwlagn_wanted_ucode_alternative = 1;
  1540. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1541. const struct firmware *ucode_raw,
  1542. struct iwlagn_firmware_pieces *pieces,
  1543. struct iwlagn_ucode_capabilities *capa)
  1544. {
  1545. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1546. struct iwl_ucode_tlv *tlv;
  1547. size_t len = ucode_raw->size;
  1548. const u8 *data;
  1549. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1550. u64 alternatives;
  1551. u32 tlv_len;
  1552. enum iwl_ucode_tlv_type tlv_type;
  1553. const u8 *tlv_data;
  1554. int ret = 0;
  1555. if (len < sizeof(*ucode)) {
  1556. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1557. return -EINVAL;
  1558. }
  1559. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1560. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1561. le32_to_cpu(ucode->magic));
  1562. return -EINVAL;
  1563. }
  1564. /*
  1565. * Check which alternatives are present, and "downgrade"
  1566. * when the chosen alternative is not present, warning
  1567. * the user when that happens. Some files may not have
  1568. * any alternatives, so don't warn in that case.
  1569. */
  1570. alternatives = le64_to_cpu(ucode->alternatives);
  1571. tmp = wanted_alternative;
  1572. if (wanted_alternative > 63)
  1573. wanted_alternative = 63;
  1574. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1575. wanted_alternative--;
  1576. if (wanted_alternative && wanted_alternative != tmp)
  1577. IWL_WARN(priv,
  1578. "uCode alternative %d not available, choosing %d\n",
  1579. tmp, wanted_alternative);
  1580. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1581. pieces->build = le32_to_cpu(ucode->build);
  1582. data = ucode->data;
  1583. len -= sizeof(*ucode);
  1584. while (len >= sizeof(*tlv) && !ret) {
  1585. u16 tlv_alt;
  1586. u32 fixed_tlv_size = 4;
  1587. len -= sizeof(*tlv);
  1588. tlv = (void *)data;
  1589. tlv_len = le32_to_cpu(tlv->length);
  1590. tlv_type = le16_to_cpu(tlv->type);
  1591. tlv_alt = le16_to_cpu(tlv->alternative);
  1592. tlv_data = tlv->data;
  1593. if (len < tlv_len) {
  1594. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1595. len, tlv_len);
  1596. return -EINVAL;
  1597. }
  1598. len -= ALIGN(tlv_len, 4);
  1599. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1600. /*
  1601. * Alternative 0 is always valid.
  1602. *
  1603. * Skip alternative TLVs that are not selected.
  1604. */
  1605. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1606. continue;
  1607. switch (tlv_type) {
  1608. case IWL_UCODE_TLV_INST:
  1609. pieces->inst = tlv_data;
  1610. pieces->inst_size = tlv_len;
  1611. break;
  1612. case IWL_UCODE_TLV_DATA:
  1613. pieces->data = tlv_data;
  1614. pieces->data_size = tlv_len;
  1615. break;
  1616. case IWL_UCODE_TLV_INIT:
  1617. pieces->init = tlv_data;
  1618. pieces->init_size = tlv_len;
  1619. break;
  1620. case IWL_UCODE_TLV_INIT_DATA:
  1621. pieces->init_data = tlv_data;
  1622. pieces->init_data_size = tlv_len;
  1623. break;
  1624. case IWL_UCODE_TLV_BOOT:
  1625. pieces->boot = tlv_data;
  1626. pieces->boot_size = tlv_len;
  1627. break;
  1628. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1629. if (tlv_len != fixed_tlv_size)
  1630. ret = -EINVAL;
  1631. else
  1632. capa->max_probe_length =
  1633. le32_to_cpup((__le32 *)tlv_data);
  1634. break;
  1635. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1636. if (tlv_len != fixed_tlv_size)
  1637. ret = -EINVAL;
  1638. else
  1639. pieces->init_evtlog_ptr =
  1640. le32_to_cpup((__le32 *)tlv_data);
  1641. break;
  1642. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1643. if (tlv_len != fixed_tlv_size)
  1644. ret = -EINVAL;
  1645. else
  1646. pieces->init_evtlog_size =
  1647. le32_to_cpup((__le32 *)tlv_data);
  1648. break;
  1649. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1650. if (tlv_len != fixed_tlv_size)
  1651. ret = -EINVAL;
  1652. else
  1653. pieces->init_errlog_ptr =
  1654. le32_to_cpup((__le32 *)tlv_data);
  1655. break;
  1656. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1657. if (tlv_len != fixed_tlv_size)
  1658. ret = -EINVAL;
  1659. else
  1660. pieces->inst_evtlog_ptr =
  1661. le32_to_cpup((__le32 *)tlv_data);
  1662. break;
  1663. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1664. if (tlv_len != fixed_tlv_size)
  1665. ret = -EINVAL;
  1666. else
  1667. pieces->inst_evtlog_size =
  1668. le32_to_cpup((__le32 *)tlv_data);
  1669. break;
  1670. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1671. if (tlv_len != fixed_tlv_size)
  1672. ret = -EINVAL;
  1673. else
  1674. pieces->inst_errlog_ptr =
  1675. le32_to_cpup((__le32 *)tlv_data);
  1676. break;
  1677. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1678. if (tlv_len)
  1679. ret = -EINVAL;
  1680. else
  1681. priv->enhance_sensitivity_table = true;
  1682. break;
  1683. default:
  1684. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1685. break;
  1686. }
  1687. }
  1688. if (len) {
  1689. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1690. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1691. ret = -EINVAL;
  1692. } else if (ret) {
  1693. IWL_ERR(priv, "TLV %d has invalid size: %u\n",
  1694. tlv_type, tlv_len);
  1695. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)tlv_data, tlv_len);
  1696. }
  1697. return ret;
  1698. }
  1699. /**
  1700. * iwl_ucode_callback - callback when firmware was loaded
  1701. *
  1702. * If loaded successfully, copies the firmware into buffers
  1703. * for the card to fetch (via DMA).
  1704. */
  1705. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1706. {
  1707. struct iwl_priv *priv = context;
  1708. struct iwl_ucode_header *ucode;
  1709. int err;
  1710. struct iwlagn_firmware_pieces pieces;
  1711. const unsigned int api_max = priv->cfg->ucode_api_max;
  1712. const unsigned int api_min = priv->cfg->ucode_api_min;
  1713. u32 api_ver;
  1714. char buildstr[25];
  1715. u32 build;
  1716. struct iwlagn_ucode_capabilities ucode_capa = {
  1717. .max_probe_length = 200,
  1718. };
  1719. memset(&pieces, 0, sizeof(pieces));
  1720. if (!ucode_raw) {
  1721. IWL_ERR(priv, "request for firmware file '%s' failed.\n",
  1722. priv->firmware_name);
  1723. goto try_again;
  1724. }
  1725. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1726. priv->firmware_name, ucode_raw->size);
  1727. /* Make sure that we got at least the API version number */
  1728. if (ucode_raw->size < 4) {
  1729. IWL_ERR(priv, "File size way too small!\n");
  1730. goto try_again;
  1731. }
  1732. /* Data from ucode file: header followed by uCode images */
  1733. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1734. if (ucode->ver)
  1735. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1736. else
  1737. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1738. &ucode_capa);
  1739. if (err)
  1740. goto try_again;
  1741. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1742. build = pieces.build;
  1743. /*
  1744. * api_ver should match the api version forming part of the
  1745. * firmware filename ... but we don't check for that and only rely
  1746. * on the API version read from firmware header from here on forward
  1747. */
  1748. if (api_ver < api_min || api_ver > api_max) {
  1749. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1750. "Driver supports v%u, firmware is v%u.\n",
  1751. api_max, api_ver);
  1752. goto try_again;
  1753. }
  1754. if (api_ver != api_max)
  1755. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1756. "got v%u. New firmware can be obtained "
  1757. "from http://www.intellinuxwireless.org.\n",
  1758. api_max, api_ver);
  1759. if (build)
  1760. sprintf(buildstr, " build %u", build);
  1761. else
  1762. buildstr[0] = '\0';
  1763. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1764. IWL_UCODE_MAJOR(priv->ucode_ver),
  1765. IWL_UCODE_MINOR(priv->ucode_ver),
  1766. IWL_UCODE_API(priv->ucode_ver),
  1767. IWL_UCODE_SERIAL(priv->ucode_ver),
  1768. buildstr);
  1769. snprintf(priv->hw->wiphy->fw_version,
  1770. sizeof(priv->hw->wiphy->fw_version),
  1771. "%u.%u.%u.%u%s",
  1772. IWL_UCODE_MAJOR(priv->ucode_ver),
  1773. IWL_UCODE_MINOR(priv->ucode_ver),
  1774. IWL_UCODE_API(priv->ucode_ver),
  1775. IWL_UCODE_SERIAL(priv->ucode_ver),
  1776. buildstr);
  1777. /*
  1778. * For any of the failures below (before allocating pci memory)
  1779. * we will try to load a version with a smaller API -- maybe the
  1780. * user just got a corrupted version of the latest API.
  1781. */
  1782. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1783. priv->ucode_ver);
  1784. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1785. pieces.inst_size);
  1786. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1787. pieces.data_size);
  1788. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1789. pieces.init_size);
  1790. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1791. pieces.init_data_size);
  1792. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1793. pieces.boot_size);
  1794. /* Verify that uCode images will fit in card's SRAM */
  1795. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1796. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1797. pieces.inst_size);
  1798. goto try_again;
  1799. }
  1800. if (pieces.data_size > priv->hw_params.max_data_size) {
  1801. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1802. pieces.data_size);
  1803. goto try_again;
  1804. }
  1805. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1806. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1807. pieces.init_size);
  1808. goto try_again;
  1809. }
  1810. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1811. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1812. pieces.init_data_size);
  1813. goto try_again;
  1814. }
  1815. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1816. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1817. pieces.boot_size);
  1818. goto try_again;
  1819. }
  1820. /* Allocate ucode buffers for card's bus-master loading ... */
  1821. /* Runtime instructions and 2 copies of data:
  1822. * 1) unmodified from disk
  1823. * 2) backup cache for save/restore during power-downs */
  1824. priv->ucode_code.len = pieces.inst_size;
  1825. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1826. priv->ucode_data.len = pieces.data_size;
  1827. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1828. priv->ucode_data_backup.len = pieces.data_size;
  1829. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1830. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1831. !priv->ucode_data_backup.v_addr)
  1832. goto err_pci_alloc;
  1833. /* Initialization instructions and data */
  1834. if (pieces.init_size && pieces.init_data_size) {
  1835. priv->ucode_init.len = pieces.init_size;
  1836. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1837. priv->ucode_init_data.len = pieces.init_data_size;
  1838. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1839. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1840. goto err_pci_alloc;
  1841. }
  1842. /* Bootstrap (instructions only, no data) */
  1843. if (pieces.boot_size) {
  1844. priv->ucode_boot.len = pieces.boot_size;
  1845. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1846. if (!priv->ucode_boot.v_addr)
  1847. goto err_pci_alloc;
  1848. }
  1849. /* Now that we can no longer fail, copy information */
  1850. /*
  1851. * The (size - 16) / 12 formula is based on the information recorded
  1852. * for each event, which is of mode 1 (including timestamp) for all
  1853. * new microcodes that include this information.
  1854. */
  1855. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1856. if (pieces.init_evtlog_size)
  1857. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1858. else
  1859. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1860. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1861. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1862. if (pieces.inst_evtlog_size)
  1863. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1864. else
  1865. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1866. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1867. /* Copy images into buffers for card's bus-master reads ... */
  1868. /* Runtime instructions (first block of data in file) */
  1869. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1870. pieces.inst_size);
  1871. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1872. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1873. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1874. /*
  1875. * Runtime data
  1876. * NOTE: Copy into backup buffer will be done in iwl_up()
  1877. */
  1878. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1879. pieces.data_size);
  1880. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1881. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1882. /* Initialization instructions */
  1883. if (pieces.init_size) {
  1884. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1885. pieces.init_size);
  1886. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1887. }
  1888. /* Initialization data */
  1889. if (pieces.init_data_size) {
  1890. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1891. pieces.init_data_size);
  1892. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1893. pieces.init_data_size);
  1894. }
  1895. /* Bootstrap instructions */
  1896. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1897. pieces.boot_size);
  1898. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1899. /**************************************************
  1900. * This is still part of probe() in a sense...
  1901. *
  1902. * 9. Setup and register with mac80211 and debugfs
  1903. **************************************************/
  1904. err = iwl_mac_setup_register(priv, &ucode_capa);
  1905. if (err)
  1906. goto out_unbind;
  1907. err = iwl_dbgfs_register(priv, DRV_NAME);
  1908. if (err)
  1909. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1910. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1911. &iwl_attribute_group);
  1912. if (err) {
  1913. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1914. goto out_unbind;
  1915. }
  1916. /* We have our copies now, allow OS release its copies */
  1917. release_firmware(ucode_raw);
  1918. complete(&priv->_agn.firmware_loading_complete);
  1919. return;
  1920. try_again:
  1921. /* try next, if any */
  1922. if (iwl_request_firmware(priv, false))
  1923. goto out_unbind;
  1924. release_firmware(ucode_raw);
  1925. return;
  1926. err_pci_alloc:
  1927. IWL_ERR(priv, "failed to allocate pci memory\n");
  1928. iwl_dealloc_ucode_pci(priv);
  1929. out_unbind:
  1930. complete(&priv->_agn.firmware_loading_complete);
  1931. device_release_driver(&priv->pci_dev->dev);
  1932. release_firmware(ucode_raw);
  1933. }
  1934. static const char *desc_lookup_text[] = {
  1935. "OK",
  1936. "FAIL",
  1937. "BAD_PARAM",
  1938. "BAD_CHECKSUM",
  1939. "NMI_INTERRUPT_WDG",
  1940. "SYSASSERT",
  1941. "FATAL_ERROR",
  1942. "BAD_COMMAND",
  1943. "HW_ERROR_TUNE_LOCK",
  1944. "HW_ERROR_TEMPERATURE",
  1945. "ILLEGAL_CHAN_FREQ",
  1946. "VCC_NOT_STABLE",
  1947. "FH_ERROR",
  1948. "NMI_INTERRUPT_HOST",
  1949. "NMI_INTERRUPT_ACTION_PT",
  1950. "NMI_INTERRUPT_UNKNOWN",
  1951. "UCODE_VERSION_MISMATCH",
  1952. "HW_ERROR_ABS_LOCK",
  1953. "HW_ERROR_CAL_LOCK_FAIL",
  1954. "NMI_INTERRUPT_INST_ACTION_PT",
  1955. "NMI_INTERRUPT_DATA_ACTION_PT",
  1956. "NMI_TRM_HW_ER",
  1957. "NMI_INTERRUPT_TRM",
  1958. "NMI_INTERRUPT_BREAK_POINT"
  1959. "DEBUG_0",
  1960. "DEBUG_1",
  1961. "DEBUG_2",
  1962. "DEBUG_3",
  1963. };
  1964. static struct { char *name; u8 num; } advanced_lookup[] = {
  1965. { "NMI_INTERRUPT_WDG", 0x34 },
  1966. { "SYSASSERT", 0x35 },
  1967. { "UCODE_VERSION_MISMATCH", 0x37 },
  1968. { "BAD_COMMAND", 0x38 },
  1969. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1970. { "FATAL_ERROR", 0x3D },
  1971. { "NMI_TRM_HW_ERR", 0x46 },
  1972. { "NMI_INTERRUPT_TRM", 0x4C },
  1973. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1974. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1975. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1976. { "NMI_INTERRUPT_HOST", 0x66 },
  1977. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1978. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1979. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1980. { "ADVANCED_SYSASSERT", 0 },
  1981. };
  1982. static const char *desc_lookup(u32 num)
  1983. {
  1984. int i;
  1985. int max = ARRAY_SIZE(desc_lookup_text);
  1986. if (num < max)
  1987. return desc_lookup_text[num];
  1988. max = ARRAY_SIZE(advanced_lookup) - 1;
  1989. for (i = 0; i < max; i++) {
  1990. if (advanced_lookup[i].num == num)
  1991. break;;
  1992. }
  1993. return advanced_lookup[i].name;
  1994. }
  1995. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1996. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1997. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1998. {
  1999. u32 data2, line;
  2000. u32 desc, time, count, base, data1;
  2001. u32 blink1, blink2, ilink1, ilink2;
  2002. u32 pc, hcmd;
  2003. if (priv->ucode_type == UCODE_INIT) {
  2004. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  2005. if (!base)
  2006. base = priv->_agn.init_errlog_ptr;
  2007. } else {
  2008. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2009. if (!base)
  2010. base = priv->_agn.inst_errlog_ptr;
  2011. }
  2012. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2013. IWL_ERR(priv,
  2014. "Not valid error log pointer 0x%08X for %s uCode\n",
  2015. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2016. return;
  2017. }
  2018. count = iwl_read_targ_mem(priv, base);
  2019. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2020. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2021. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2022. priv->status, count);
  2023. }
  2024. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2025. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2026. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2027. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2028. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2029. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2030. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2031. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2032. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2033. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2034. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2035. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2036. blink1, blink2, ilink1, ilink2);
  2037. IWL_ERR(priv, "Desc Time "
  2038. "data1 data2 line\n");
  2039. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2040. desc_lookup(desc), desc, time, data1, data2, line);
  2041. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2042. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2043. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2044. }
  2045. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2046. /**
  2047. * iwl_print_event_log - Dump error event log to syslog
  2048. *
  2049. */
  2050. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2051. u32 num_events, u32 mode,
  2052. int pos, char **buf, size_t bufsz)
  2053. {
  2054. u32 i;
  2055. u32 base; /* SRAM byte address of event log header */
  2056. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2057. u32 ptr; /* SRAM byte address of log data */
  2058. u32 ev, time, data; /* event log data */
  2059. unsigned long reg_flags;
  2060. if (num_events == 0)
  2061. return pos;
  2062. if (priv->ucode_type == UCODE_INIT) {
  2063. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2064. if (!base)
  2065. base = priv->_agn.init_evtlog_ptr;
  2066. } else {
  2067. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2068. if (!base)
  2069. base = priv->_agn.inst_evtlog_ptr;
  2070. }
  2071. if (mode == 0)
  2072. event_size = 2 * sizeof(u32);
  2073. else
  2074. event_size = 3 * sizeof(u32);
  2075. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2076. /* Make sure device is powered up for SRAM reads */
  2077. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2078. iwl_grab_nic_access(priv);
  2079. /* Set starting address; reads will auto-increment */
  2080. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2081. rmb();
  2082. /* "time" is actually "data" for mode 0 (no timestamp).
  2083. * place event id # at far right for easier visual parsing. */
  2084. for (i = 0; i < num_events; i++) {
  2085. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2086. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2087. if (mode == 0) {
  2088. /* data, ev */
  2089. if (bufsz) {
  2090. pos += scnprintf(*buf + pos, bufsz - pos,
  2091. "EVT_LOG:0x%08x:%04u\n",
  2092. time, ev);
  2093. } else {
  2094. trace_iwlwifi_dev_ucode_event(priv, 0,
  2095. time, ev);
  2096. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2097. time, ev);
  2098. }
  2099. } else {
  2100. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2101. if (bufsz) {
  2102. pos += scnprintf(*buf + pos, bufsz - pos,
  2103. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2104. time, data, ev);
  2105. } else {
  2106. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2107. time, data, ev);
  2108. trace_iwlwifi_dev_ucode_event(priv, time,
  2109. data, ev);
  2110. }
  2111. }
  2112. }
  2113. /* Allow device to power down */
  2114. iwl_release_nic_access(priv);
  2115. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2116. return pos;
  2117. }
  2118. /**
  2119. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2120. */
  2121. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2122. u32 num_wraps, u32 next_entry,
  2123. u32 size, u32 mode,
  2124. int pos, char **buf, size_t bufsz)
  2125. {
  2126. /*
  2127. * display the newest DEFAULT_LOG_ENTRIES entries
  2128. * i.e the entries just before the next ont that uCode would fill.
  2129. */
  2130. if (num_wraps) {
  2131. if (next_entry < size) {
  2132. pos = iwl_print_event_log(priv,
  2133. capacity - (size - next_entry),
  2134. size - next_entry, mode,
  2135. pos, buf, bufsz);
  2136. pos = iwl_print_event_log(priv, 0,
  2137. next_entry, mode,
  2138. pos, buf, bufsz);
  2139. } else
  2140. pos = iwl_print_event_log(priv, next_entry - size,
  2141. size, mode, pos, buf, bufsz);
  2142. } else {
  2143. if (next_entry < size) {
  2144. pos = iwl_print_event_log(priv, 0, next_entry,
  2145. mode, pos, buf, bufsz);
  2146. } else {
  2147. pos = iwl_print_event_log(priv, next_entry - size,
  2148. size, mode, pos, buf, bufsz);
  2149. }
  2150. }
  2151. return pos;
  2152. }
  2153. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2154. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2155. char **buf, bool display)
  2156. {
  2157. u32 base; /* SRAM byte address of event log header */
  2158. u32 capacity; /* event log capacity in # entries */
  2159. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2160. u32 num_wraps; /* # times uCode wrapped to top of log */
  2161. u32 next_entry; /* index of next entry to be written by uCode */
  2162. u32 size; /* # entries that we'll print */
  2163. u32 logsize;
  2164. int pos = 0;
  2165. size_t bufsz = 0;
  2166. if (priv->ucode_type == UCODE_INIT) {
  2167. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2168. logsize = priv->_agn.init_evtlog_size;
  2169. if (!base)
  2170. base = priv->_agn.init_evtlog_ptr;
  2171. } else {
  2172. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2173. logsize = priv->_agn.inst_evtlog_size;
  2174. if (!base)
  2175. base = priv->_agn.inst_evtlog_ptr;
  2176. }
  2177. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2178. IWL_ERR(priv,
  2179. "Invalid event log pointer 0x%08X for %s uCode\n",
  2180. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2181. return -EINVAL;
  2182. }
  2183. /* event log header */
  2184. capacity = iwl_read_targ_mem(priv, base);
  2185. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2186. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2187. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2188. if (capacity > logsize) {
  2189. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2190. capacity, logsize);
  2191. capacity = logsize;
  2192. }
  2193. if (next_entry > logsize) {
  2194. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2195. next_entry, logsize);
  2196. next_entry = logsize;
  2197. }
  2198. size = num_wraps ? capacity : next_entry;
  2199. /* bail out if nothing in log */
  2200. if (size == 0) {
  2201. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2202. return pos;
  2203. }
  2204. #ifdef CONFIG_IWLWIFI_DEBUG
  2205. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2206. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2207. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2208. #else
  2209. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2210. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2211. #endif
  2212. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2213. size);
  2214. #ifdef CONFIG_IWLWIFI_DEBUG
  2215. if (display) {
  2216. if (full_log)
  2217. bufsz = capacity * 48;
  2218. else
  2219. bufsz = size * 48;
  2220. *buf = kmalloc(bufsz, GFP_KERNEL);
  2221. if (!*buf)
  2222. return -ENOMEM;
  2223. }
  2224. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2225. /*
  2226. * if uCode has wrapped back to top of log,
  2227. * start at the oldest entry,
  2228. * i.e the next one that uCode would fill.
  2229. */
  2230. if (num_wraps)
  2231. pos = iwl_print_event_log(priv, next_entry,
  2232. capacity - next_entry, mode,
  2233. pos, buf, bufsz);
  2234. /* (then/else) start at top of log */
  2235. pos = iwl_print_event_log(priv, 0,
  2236. next_entry, mode, pos, buf, bufsz);
  2237. } else
  2238. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2239. next_entry, size, mode,
  2240. pos, buf, bufsz);
  2241. #else
  2242. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2243. next_entry, size, mode,
  2244. pos, buf, bufsz);
  2245. #endif
  2246. return pos;
  2247. }
  2248. /**
  2249. * iwl_alive_start - called after REPLY_ALIVE notification received
  2250. * from protocol/runtime uCode (initialization uCode's
  2251. * Alive gets handled by iwl_init_alive_start()).
  2252. */
  2253. static void iwl_alive_start(struct iwl_priv *priv)
  2254. {
  2255. int ret = 0;
  2256. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2257. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2258. /* We had an error bringing up the hardware, so take it
  2259. * all the way back down so we can try again */
  2260. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2261. goto restart;
  2262. }
  2263. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2264. * This is a paranoid check, because we would not have gotten the
  2265. * "runtime" alive if code weren't properly loaded. */
  2266. if (iwl_verify_ucode(priv)) {
  2267. /* Runtime instruction load was bad;
  2268. * take it all the way back down so we can try again */
  2269. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2270. goto restart;
  2271. }
  2272. ret = priv->cfg->ops->lib->alive_notify(priv);
  2273. if (ret) {
  2274. IWL_WARN(priv,
  2275. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2276. goto restart;
  2277. }
  2278. /* After the ALIVE response, we can send host commands to the uCode */
  2279. set_bit(STATUS_ALIVE, &priv->status);
  2280. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2281. /* Enable timer to monitor the driver queues */
  2282. mod_timer(&priv->monitor_recover,
  2283. jiffies +
  2284. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2285. }
  2286. if (iwl_is_rfkill(priv))
  2287. return;
  2288. ieee80211_wake_queues(priv->hw);
  2289. priv->active_rate = IWL_RATES_MASK;
  2290. /* Configure Tx antenna selection based on H/W config */
  2291. if (priv->cfg->ops->hcmd->set_tx_ant)
  2292. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2293. if (iwl_is_associated(priv)) {
  2294. struct iwl_rxon_cmd *active_rxon =
  2295. (struct iwl_rxon_cmd *)&priv->active_rxon;
  2296. /* apply any changes in staging */
  2297. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2298. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2299. } else {
  2300. /* Initialize our rx_config data */
  2301. iwl_connection_init_rx_config(priv, NULL);
  2302. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2303. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2304. }
  2305. /* Configure Bluetooth device coexistence support */
  2306. priv->cfg->ops->hcmd->send_bt_config(priv);
  2307. iwl_reset_run_time_calib(priv);
  2308. /* Configure the adapter for unassociated operation */
  2309. iwlcore_commit_rxon(priv);
  2310. /* At this point, the NIC is initialized and operational */
  2311. iwl_rf_kill_ct_config(priv);
  2312. iwl_leds_init(priv);
  2313. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2314. set_bit(STATUS_READY, &priv->status);
  2315. wake_up_interruptible(&priv->wait_command_queue);
  2316. iwl_power_update_mode(priv, true);
  2317. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2318. return;
  2319. restart:
  2320. queue_work(priv->workqueue, &priv->restart);
  2321. }
  2322. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2323. static void __iwl_down(struct iwl_priv *priv)
  2324. {
  2325. unsigned long flags;
  2326. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2327. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2328. if (!exit_pending)
  2329. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2330. iwl_clear_ucode_stations(priv);
  2331. iwl_dealloc_bcast_station(priv);
  2332. iwl_clear_driver_stations(priv);
  2333. /* Unblock any waiting calls */
  2334. wake_up_interruptible_all(&priv->wait_command_queue);
  2335. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2336. * exiting the module */
  2337. if (!exit_pending)
  2338. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2339. /* stop and reset the on-board processor */
  2340. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2341. /* tell the device to stop sending interrupts */
  2342. spin_lock_irqsave(&priv->lock, flags);
  2343. iwl_disable_interrupts(priv);
  2344. spin_unlock_irqrestore(&priv->lock, flags);
  2345. iwl_synchronize_irq(priv);
  2346. if (priv->mac80211_registered)
  2347. ieee80211_stop_queues(priv->hw);
  2348. /* If we have not previously called iwl_init() then
  2349. * clear all bits but the RF Kill bit and return */
  2350. if (!iwl_is_init(priv)) {
  2351. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2352. STATUS_RF_KILL_HW |
  2353. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2354. STATUS_GEO_CONFIGURED |
  2355. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2356. STATUS_EXIT_PENDING;
  2357. goto exit;
  2358. }
  2359. /* ...otherwise clear out all the status bits but the RF Kill
  2360. * bit and continue taking the NIC down. */
  2361. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2362. STATUS_RF_KILL_HW |
  2363. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2364. STATUS_GEO_CONFIGURED |
  2365. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2366. STATUS_FW_ERROR |
  2367. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2368. STATUS_EXIT_PENDING;
  2369. /* device going down, Stop using ICT table */
  2370. iwl_disable_ict(priv);
  2371. iwlagn_txq_ctx_stop(priv);
  2372. iwlagn_rxq_stop(priv);
  2373. /* Power-down device's busmaster DMA clocks */
  2374. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2375. udelay(5);
  2376. /* Make sure (redundant) we've released our request to stay awake */
  2377. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2378. /* Stop the device, and put it in low power state */
  2379. priv->cfg->ops->lib->apm_ops.stop(priv);
  2380. exit:
  2381. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2382. if (priv->ibss_beacon)
  2383. dev_kfree_skb(priv->ibss_beacon);
  2384. priv->ibss_beacon = NULL;
  2385. /* clear out any free frames */
  2386. iwl_clear_free_frames(priv);
  2387. }
  2388. static void iwl_down(struct iwl_priv *priv)
  2389. {
  2390. mutex_lock(&priv->mutex);
  2391. __iwl_down(priv);
  2392. mutex_unlock(&priv->mutex);
  2393. iwl_cancel_deferred_work(priv);
  2394. }
  2395. #define HW_READY_TIMEOUT (50)
  2396. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2397. {
  2398. int ret = 0;
  2399. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2400. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2401. /* See if we got it */
  2402. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2403. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2404. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2405. HW_READY_TIMEOUT);
  2406. if (ret != -ETIMEDOUT)
  2407. priv->hw_ready = true;
  2408. else
  2409. priv->hw_ready = false;
  2410. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2411. (priv->hw_ready == 1) ? "ready" : "not ready");
  2412. return ret;
  2413. }
  2414. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2415. {
  2416. int ret = 0;
  2417. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2418. ret = iwl_set_hw_ready(priv);
  2419. if (priv->hw_ready)
  2420. return ret;
  2421. /* If HW is not ready, prepare the conditions to check again */
  2422. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2423. CSR_HW_IF_CONFIG_REG_PREPARE);
  2424. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2425. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2426. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2427. /* HW should be ready by now, check again. */
  2428. if (ret != -ETIMEDOUT)
  2429. iwl_set_hw_ready(priv);
  2430. return ret;
  2431. }
  2432. #define MAX_HW_RESTARTS 5
  2433. static int __iwl_up(struct iwl_priv *priv)
  2434. {
  2435. int i;
  2436. int ret;
  2437. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2438. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2439. return -EIO;
  2440. }
  2441. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2442. IWL_ERR(priv, "ucode not available for device bringup\n");
  2443. return -EIO;
  2444. }
  2445. ret = iwl_alloc_bcast_station(priv, true);
  2446. if (ret)
  2447. return ret;
  2448. iwl_prepare_card_hw(priv);
  2449. if (!priv->hw_ready) {
  2450. IWL_WARN(priv, "Exit HW not ready\n");
  2451. return -EIO;
  2452. }
  2453. /* If platform's RF_KILL switch is NOT set to KILL */
  2454. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2455. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2456. else
  2457. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2458. if (iwl_is_rfkill(priv)) {
  2459. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2460. iwl_enable_interrupts(priv);
  2461. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2462. return 0;
  2463. }
  2464. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2465. ret = iwlagn_hw_nic_init(priv);
  2466. if (ret) {
  2467. IWL_ERR(priv, "Unable to init nic\n");
  2468. return ret;
  2469. }
  2470. /* make sure rfkill handshake bits are cleared */
  2471. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2472. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2473. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2474. /* clear (again), then enable host interrupts */
  2475. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2476. iwl_enable_interrupts(priv);
  2477. /* really make sure rfkill handshake bits are cleared */
  2478. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2479. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2480. /* Copy original ucode data image from disk into backup cache.
  2481. * This will be used to initialize the on-board processor's
  2482. * data SRAM for a clean start when the runtime program first loads. */
  2483. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2484. priv->ucode_data.len);
  2485. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2486. /* load bootstrap state machine,
  2487. * load bootstrap program into processor's memory,
  2488. * prepare to load the "initialize" uCode */
  2489. ret = priv->cfg->ops->lib->load_ucode(priv);
  2490. if (ret) {
  2491. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2492. ret);
  2493. continue;
  2494. }
  2495. /* start card; "initialize" will load runtime ucode */
  2496. iwl_nic_start(priv);
  2497. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2498. return 0;
  2499. }
  2500. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2501. __iwl_down(priv);
  2502. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2503. /* tried to restart and config the device for as long as our
  2504. * patience could withstand */
  2505. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2506. return -EIO;
  2507. }
  2508. /*****************************************************************************
  2509. *
  2510. * Workqueue callbacks
  2511. *
  2512. *****************************************************************************/
  2513. static void iwl_bg_init_alive_start(struct work_struct *data)
  2514. {
  2515. struct iwl_priv *priv =
  2516. container_of(data, struct iwl_priv, init_alive_start.work);
  2517. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2518. return;
  2519. mutex_lock(&priv->mutex);
  2520. priv->cfg->ops->lib->init_alive_start(priv);
  2521. mutex_unlock(&priv->mutex);
  2522. }
  2523. static void iwl_bg_alive_start(struct work_struct *data)
  2524. {
  2525. struct iwl_priv *priv =
  2526. container_of(data, struct iwl_priv, alive_start.work);
  2527. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2528. return;
  2529. /* enable dram interrupt */
  2530. iwl_reset_ict(priv);
  2531. mutex_lock(&priv->mutex);
  2532. iwl_alive_start(priv);
  2533. mutex_unlock(&priv->mutex);
  2534. }
  2535. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2536. {
  2537. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2538. run_time_calib_work);
  2539. mutex_lock(&priv->mutex);
  2540. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2541. test_bit(STATUS_SCANNING, &priv->status)) {
  2542. mutex_unlock(&priv->mutex);
  2543. return;
  2544. }
  2545. if (priv->start_calib) {
  2546. iwl_chain_noise_calibration(priv, &priv->_agn.statistics);
  2547. iwl_sensitivity_calibration(priv, &priv->_agn.statistics);
  2548. }
  2549. mutex_unlock(&priv->mutex);
  2550. }
  2551. static void iwl_bg_restart(struct work_struct *data)
  2552. {
  2553. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2554. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2555. return;
  2556. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2557. mutex_lock(&priv->mutex);
  2558. priv->vif = NULL;
  2559. priv->is_open = 0;
  2560. mutex_unlock(&priv->mutex);
  2561. iwl_down(priv);
  2562. ieee80211_restart_hw(priv->hw);
  2563. } else {
  2564. iwl_down(priv);
  2565. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2566. return;
  2567. mutex_lock(&priv->mutex);
  2568. __iwl_up(priv);
  2569. mutex_unlock(&priv->mutex);
  2570. }
  2571. }
  2572. static void iwl_bg_rx_replenish(struct work_struct *data)
  2573. {
  2574. struct iwl_priv *priv =
  2575. container_of(data, struct iwl_priv, rx_replenish);
  2576. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2577. return;
  2578. mutex_lock(&priv->mutex);
  2579. iwlagn_rx_replenish(priv);
  2580. mutex_unlock(&priv->mutex);
  2581. }
  2582. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2583. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2584. {
  2585. struct ieee80211_conf *conf = NULL;
  2586. int ret = 0;
  2587. if (!vif || !priv->is_open)
  2588. return;
  2589. if (vif->type == NL80211_IFTYPE_AP) {
  2590. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2591. return;
  2592. }
  2593. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2594. return;
  2595. iwl_scan_cancel_timeout(priv, 200);
  2596. conf = ieee80211_get_hw_conf(priv->hw);
  2597. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2598. iwlcore_commit_rxon(priv);
  2599. iwl_setup_rxon_timing(priv, vif);
  2600. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2601. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2602. if (ret)
  2603. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2604. "Attempting to continue.\n");
  2605. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2606. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2607. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2608. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2609. priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2610. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2611. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2612. if (vif->bss_conf.use_short_preamble)
  2613. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2614. else
  2615. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2616. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2617. if (vif->bss_conf.use_short_slot)
  2618. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2619. else
  2620. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2621. }
  2622. iwlcore_commit_rxon(priv);
  2623. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2624. vif->bss_conf.aid, priv->active_rxon.bssid_addr);
  2625. switch (vif->type) {
  2626. case NL80211_IFTYPE_STATION:
  2627. break;
  2628. case NL80211_IFTYPE_ADHOC:
  2629. iwl_send_beacon_cmd(priv);
  2630. break;
  2631. default:
  2632. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2633. __func__, vif->type);
  2634. break;
  2635. }
  2636. /* the chain noise calibration will enabled PM upon completion
  2637. * If chain noise has already been run, then we need to enable
  2638. * power management here */
  2639. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2640. iwl_power_update_mode(priv, false);
  2641. /* Enable Rx differential gain and sensitivity calibrations */
  2642. iwl_chain_noise_reset(priv);
  2643. priv->start_calib = 1;
  2644. }
  2645. /*****************************************************************************
  2646. *
  2647. * mac80211 entry point functions
  2648. *
  2649. *****************************************************************************/
  2650. #define UCODE_READY_TIMEOUT (4 * HZ)
  2651. /*
  2652. * Not a mac80211 entry point function, but it fits in with all the
  2653. * other mac80211 functions grouped here.
  2654. */
  2655. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2656. struct iwlagn_ucode_capabilities *capa)
  2657. {
  2658. int ret;
  2659. struct ieee80211_hw *hw = priv->hw;
  2660. hw->rate_control_algorithm = "iwl-agn-rs";
  2661. /* Tell mac80211 our characteristics */
  2662. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2663. IEEE80211_HW_AMPDU_AGGREGATION |
  2664. IEEE80211_HW_SPECTRUM_MGMT;
  2665. if (!priv->cfg->broken_powersave)
  2666. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2667. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2668. if (priv->cfg->sku & IWL_SKU_N)
  2669. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2670. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2671. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2672. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2673. hw->wiphy->interface_modes =
  2674. BIT(NL80211_IFTYPE_STATION) |
  2675. BIT(NL80211_IFTYPE_ADHOC);
  2676. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2677. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2678. /*
  2679. * For now, disable PS by default because it affects
  2680. * RX performance significantly.
  2681. */
  2682. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2683. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2684. /* we create the 802.11 header and a zero-length SSID element */
  2685. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2686. /* Default value; 4 EDCA QOS priorities */
  2687. hw->queues = 4;
  2688. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2689. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2690. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2691. &priv->bands[IEEE80211_BAND_2GHZ];
  2692. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2693. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2694. &priv->bands[IEEE80211_BAND_5GHZ];
  2695. ret = ieee80211_register_hw(priv->hw);
  2696. if (ret) {
  2697. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2698. return ret;
  2699. }
  2700. priv->mac80211_registered = 1;
  2701. return 0;
  2702. }
  2703. static int iwl_mac_start(struct ieee80211_hw *hw)
  2704. {
  2705. struct iwl_priv *priv = hw->priv;
  2706. int ret;
  2707. IWL_DEBUG_MAC80211(priv, "enter\n");
  2708. /* we should be verifying the device is ready to be opened */
  2709. mutex_lock(&priv->mutex);
  2710. ret = __iwl_up(priv);
  2711. mutex_unlock(&priv->mutex);
  2712. if (ret)
  2713. return ret;
  2714. if (iwl_is_rfkill(priv))
  2715. goto out;
  2716. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2717. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2718. * mac80211 will not be run successfully. */
  2719. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2720. test_bit(STATUS_READY, &priv->status),
  2721. UCODE_READY_TIMEOUT);
  2722. if (!ret) {
  2723. if (!test_bit(STATUS_READY, &priv->status)) {
  2724. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2725. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2726. return -ETIMEDOUT;
  2727. }
  2728. }
  2729. iwl_led_start(priv);
  2730. out:
  2731. priv->is_open = 1;
  2732. IWL_DEBUG_MAC80211(priv, "leave\n");
  2733. return 0;
  2734. }
  2735. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2736. {
  2737. struct iwl_priv *priv = hw->priv;
  2738. IWL_DEBUG_MAC80211(priv, "enter\n");
  2739. if (!priv->is_open)
  2740. return;
  2741. priv->is_open = 0;
  2742. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2743. /* stop mac, cancel any scan request and clear
  2744. * RXON_FILTER_ASSOC_MSK BIT
  2745. */
  2746. mutex_lock(&priv->mutex);
  2747. iwl_scan_cancel_timeout(priv, 100);
  2748. mutex_unlock(&priv->mutex);
  2749. }
  2750. iwl_down(priv);
  2751. flush_workqueue(priv->workqueue);
  2752. /* enable interrupts again in order to receive rfkill changes */
  2753. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2754. iwl_enable_interrupts(priv);
  2755. IWL_DEBUG_MAC80211(priv, "leave\n");
  2756. }
  2757. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2758. {
  2759. struct iwl_priv *priv = hw->priv;
  2760. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2761. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2762. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2763. if (iwlagn_tx_skb(priv, skb))
  2764. dev_kfree_skb_any(skb);
  2765. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2766. return NETDEV_TX_OK;
  2767. }
  2768. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2769. {
  2770. int ret = 0;
  2771. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2772. return;
  2773. /* The following should be done only at AP bring up */
  2774. if (!iwl_is_associated(priv)) {
  2775. /* RXON - unassoc (to set timing command) */
  2776. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2777. iwlcore_commit_rxon(priv);
  2778. /* RXON Timing */
  2779. iwl_setup_rxon_timing(priv, vif);
  2780. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2781. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2782. if (ret)
  2783. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2784. "Attempting to continue.\n");
  2785. /* AP has all antennas */
  2786. priv->chain_noise_data.active_chains =
  2787. priv->hw_params.valid_rx_ant;
  2788. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2789. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2790. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2791. priv->staging_rxon.assoc_id = 0;
  2792. if (vif->bss_conf.use_short_preamble)
  2793. priv->staging_rxon.flags |=
  2794. RXON_FLG_SHORT_PREAMBLE_MSK;
  2795. else
  2796. priv->staging_rxon.flags &=
  2797. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2798. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2799. if (vif->bss_conf.use_short_slot)
  2800. priv->staging_rxon.flags |=
  2801. RXON_FLG_SHORT_SLOT_MSK;
  2802. else
  2803. priv->staging_rxon.flags &=
  2804. ~RXON_FLG_SHORT_SLOT_MSK;
  2805. }
  2806. /* restore RXON assoc */
  2807. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2808. iwlcore_commit_rxon(priv);
  2809. }
  2810. iwl_send_beacon_cmd(priv);
  2811. /* FIXME - we need to add code here to detect a totally new
  2812. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2813. * clear sta table, add BCAST sta... */
  2814. }
  2815. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2816. struct ieee80211_vif *vif,
  2817. struct ieee80211_key_conf *keyconf,
  2818. struct ieee80211_sta *sta,
  2819. u32 iv32, u16 *phase1key)
  2820. {
  2821. struct iwl_priv *priv = hw->priv;
  2822. IWL_DEBUG_MAC80211(priv, "enter\n");
  2823. iwl_update_tkip_key(priv, keyconf, sta,
  2824. iv32, phase1key);
  2825. IWL_DEBUG_MAC80211(priv, "leave\n");
  2826. }
  2827. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2828. struct ieee80211_vif *vif,
  2829. struct ieee80211_sta *sta,
  2830. struct ieee80211_key_conf *key)
  2831. {
  2832. struct iwl_priv *priv = hw->priv;
  2833. int ret;
  2834. u8 sta_id;
  2835. bool is_default_wep_key = false;
  2836. IWL_DEBUG_MAC80211(priv, "enter\n");
  2837. if (priv->cfg->mod_params->sw_crypto) {
  2838. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2839. return -EOPNOTSUPP;
  2840. }
  2841. sta_id = iwl_sta_id_or_broadcast(priv, sta);
  2842. if (sta_id == IWL_INVALID_STATION)
  2843. return -EINVAL;
  2844. mutex_lock(&priv->mutex);
  2845. iwl_scan_cancel_timeout(priv, 100);
  2846. /*
  2847. * If we are getting WEP group key and we didn't receive any key mapping
  2848. * so far, we are in legacy wep mode (group key only), otherwise we are
  2849. * in 1X mode.
  2850. * In legacy wep mode, we use another host command to the uCode.
  2851. */
  2852. if (key->alg == ALG_WEP && !sta && vif->type != NL80211_IFTYPE_AP) {
  2853. if (cmd == SET_KEY)
  2854. is_default_wep_key = !priv->key_mapping_key;
  2855. else
  2856. is_default_wep_key =
  2857. (key->hw_key_idx == HW_KEY_DEFAULT);
  2858. }
  2859. switch (cmd) {
  2860. case SET_KEY:
  2861. if (is_default_wep_key)
  2862. ret = iwl_set_default_wep_key(priv, key);
  2863. else
  2864. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2865. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2866. break;
  2867. case DISABLE_KEY:
  2868. if (is_default_wep_key)
  2869. ret = iwl_remove_default_wep_key(priv, key);
  2870. else
  2871. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2872. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2873. break;
  2874. default:
  2875. ret = -EINVAL;
  2876. }
  2877. mutex_unlock(&priv->mutex);
  2878. IWL_DEBUG_MAC80211(priv, "leave\n");
  2879. return ret;
  2880. }
  2881. /*
  2882. * switch to RTS/CTS for TX
  2883. */
  2884. static void iwl_enable_rts_cts(struct iwl_priv *priv)
  2885. {
  2886. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2887. return;
  2888. priv->staging_rxon.flags &= ~RXON_FLG_SELF_CTS_EN;
  2889. if (!test_bit(STATUS_SCANNING, &priv->status)) {
  2890. IWL_DEBUG_INFO(priv, "use RTS/CTS protection\n");
  2891. iwlcore_commit_rxon(priv);
  2892. } else {
  2893. /* scanning, defer the request until scan completed */
  2894. IWL_DEBUG_INFO(priv, "defer setting RTS/CTS protection\n");
  2895. }
  2896. }
  2897. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2898. struct ieee80211_vif *vif,
  2899. enum ieee80211_ampdu_mlme_action action,
  2900. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2901. {
  2902. struct iwl_priv *priv = hw->priv;
  2903. int ret = -EINVAL;
  2904. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2905. sta->addr, tid);
  2906. if (!(priv->cfg->sku & IWL_SKU_N))
  2907. return -EACCES;
  2908. mutex_lock(&priv->mutex);
  2909. switch (action) {
  2910. case IEEE80211_AMPDU_RX_START:
  2911. IWL_DEBUG_HT(priv, "start Rx\n");
  2912. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2913. break;
  2914. case IEEE80211_AMPDU_RX_STOP:
  2915. IWL_DEBUG_HT(priv, "stop Rx\n");
  2916. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2917. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2918. ret = 0;
  2919. break;
  2920. case IEEE80211_AMPDU_TX_START:
  2921. IWL_DEBUG_HT(priv, "start Tx\n");
  2922. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2923. if (ret == 0) {
  2924. priv->_agn.agg_tids_count++;
  2925. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2926. priv->_agn.agg_tids_count);
  2927. }
  2928. break;
  2929. case IEEE80211_AMPDU_TX_STOP:
  2930. IWL_DEBUG_HT(priv, "stop Tx\n");
  2931. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2932. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2933. priv->_agn.agg_tids_count--;
  2934. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2935. priv->_agn.agg_tids_count);
  2936. }
  2937. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2938. ret = 0;
  2939. break;
  2940. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2941. if (priv->cfg->use_rts_for_ht) {
  2942. /*
  2943. * switch to RTS/CTS if it is the prefer protection
  2944. * method for HT traffic
  2945. */
  2946. iwl_enable_rts_cts(priv);
  2947. }
  2948. ret = 0;
  2949. break;
  2950. }
  2951. mutex_unlock(&priv->mutex);
  2952. return ret;
  2953. }
  2954. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  2955. struct ieee80211_vif *vif,
  2956. enum sta_notify_cmd cmd,
  2957. struct ieee80211_sta *sta)
  2958. {
  2959. struct iwl_priv *priv = hw->priv;
  2960. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2961. int sta_id;
  2962. switch (cmd) {
  2963. case STA_NOTIFY_SLEEP:
  2964. WARN_ON(!sta_priv->client);
  2965. sta_priv->asleep = true;
  2966. if (atomic_read(&sta_priv->pending_frames) > 0)
  2967. ieee80211_sta_block_awake(hw, sta, true);
  2968. break;
  2969. case STA_NOTIFY_AWAKE:
  2970. WARN_ON(!sta_priv->client);
  2971. if (!sta_priv->asleep)
  2972. break;
  2973. sta_priv->asleep = false;
  2974. sta_id = iwl_sta_id(sta);
  2975. if (sta_id != IWL_INVALID_STATION)
  2976. iwl_sta_modify_ps_wake(priv, sta_id);
  2977. break;
  2978. default:
  2979. break;
  2980. }
  2981. }
  2982. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2983. struct ieee80211_vif *vif,
  2984. struct ieee80211_sta *sta)
  2985. {
  2986. struct iwl_priv *priv = hw->priv;
  2987. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2988. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2989. int ret;
  2990. u8 sta_id;
  2991. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2992. sta->addr);
  2993. mutex_lock(&priv->mutex);
  2994. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2995. sta->addr);
  2996. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2997. atomic_set(&sta_priv->pending_frames, 0);
  2998. if (vif->type == NL80211_IFTYPE_AP)
  2999. sta_priv->client = true;
  3000. ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
  3001. &sta_id);
  3002. if (ret) {
  3003. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3004. sta->addr, ret);
  3005. /* Should we return success if return code is EEXIST ? */
  3006. mutex_unlock(&priv->mutex);
  3007. return ret;
  3008. }
  3009. sta_priv->common.sta_id = sta_id;
  3010. /* Initialize rate scaling */
  3011. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3012. sta->addr);
  3013. iwl_rs_rate_init(priv, sta, sta_id);
  3014. mutex_unlock(&priv->mutex);
  3015. return 0;
  3016. }
  3017. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3018. struct ieee80211_channel_switch *ch_switch)
  3019. {
  3020. struct iwl_priv *priv = hw->priv;
  3021. const struct iwl_channel_info *ch_info;
  3022. struct ieee80211_conf *conf = &hw->conf;
  3023. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3024. u16 ch;
  3025. unsigned long flags = 0;
  3026. IWL_DEBUG_MAC80211(priv, "enter\n");
  3027. if (iwl_is_rfkill(priv))
  3028. goto out_exit;
  3029. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3030. test_bit(STATUS_SCANNING, &priv->status))
  3031. goto out_exit;
  3032. if (!iwl_is_associated(priv))
  3033. goto out_exit;
  3034. /* channel switch in progress */
  3035. if (priv->switch_rxon.switch_in_progress == true)
  3036. goto out_exit;
  3037. mutex_lock(&priv->mutex);
  3038. if (priv->cfg->ops->lib->set_channel_switch) {
  3039. ch = ieee80211_frequency_to_channel(
  3040. ch_switch->channel->center_freq);
  3041. if (le16_to_cpu(priv->active_rxon.channel) != ch) {
  3042. ch_info = iwl_get_channel_info(priv,
  3043. conf->channel->band,
  3044. ch);
  3045. if (!is_channel_valid(ch_info)) {
  3046. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3047. goto out;
  3048. }
  3049. spin_lock_irqsave(&priv->lock, flags);
  3050. priv->current_ht_config.smps = conf->smps_mode;
  3051. /* Configure HT40 channels */
  3052. ht_conf->is_ht = conf_is_ht(conf);
  3053. if (ht_conf->is_ht) {
  3054. if (conf_is_ht40_minus(conf)) {
  3055. ht_conf->extension_chan_offset =
  3056. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3057. ht_conf->is_40mhz = true;
  3058. } else if (conf_is_ht40_plus(conf)) {
  3059. ht_conf->extension_chan_offset =
  3060. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3061. ht_conf->is_40mhz = true;
  3062. } else {
  3063. ht_conf->extension_chan_offset =
  3064. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3065. ht_conf->is_40mhz = false;
  3066. }
  3067. } else
  3068. ht_conf->is_40mhz = false;
  3069. /* if we are switching from ht to 2.4 clear flags
  3070. * from any ht related info since 2.4 does not
  3071. * support ht */
  3072. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  3073. priv->staging_rxon.flags = 0;
  3074. iwl_set_rxon_channel(priv, conf->channel);
  3075. iwl_set_rxon_ht(priv, ht_conf);
  3076. iwl_set_flags_for_band(priv, conf->channel->band,
  3077. priv->vif);
  3078. spin_unlock_irqrestore(&priv->lock, flags);
  3079. iwl_set_rate(priv);
  3080. /*
  3081. * at this point, staging_rxon has the
  3082. * configuration for channel switch
  3083. */
  3084. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3085. ch_switch))
  3086. priv->switch_rxon.switch_in_progress = false;
  3087. }
  3088. }
  3089. out:
  3090. mutex_unlock(&priv->mutex);
  3091. out_exit:
  3092. if (!priv->switch_rxon.switch_in_progress)
  3093. ieee80211_chswitch_done(priv->vif, false);
  3094. IWL_DEBUG_MAC80211(priv, "leave\n");
  3095. }
  3096. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3097. {
  3098. struct iwl_priv *priv = hw->priv;
  3099. mutex_lock(&priv->mutex);
  3100. IWL_DEBUG_MAC80211(priv, "enter\n");
  3101. /* do not support "flush" */
  3102. if (!priv->cfg->ops->lib->txfifo_flush)
  3103. goto done;
  3104. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3105. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3106. goto done;
  3107. }
  3108. if (iwl_is_rfkill(priv)) {
  3109. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3110. goto done;
  3111. }
  3112. /*
  3113. * mac80211 will not push any more frames for transmit
  3114. * until the flush is completed
  3115. */
  3116. if (drop) {
  3117. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3118. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3119. IWL_ERR(priv, "flush request fail\n");
  3120. goto done;
  3121. }
  3122. }
  3123. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3124. iwlagn_wait_tx_queue_empty(priv);
  3125. done:
  3126. mutex_unlock(&priv->mutex);
  3127. IWL_DEBUG_MAC80211(priv, "leave\n");
  3128. }
  3129. /*****************************************************************************
  3130. *
  3131. * driver setup and teardown
  3132. *
  3133. *****************************************************************************/
  3134. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3135. {
  3136. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3137. init_waitqueue_head(&priv->wait_command_queue);
  3138. INIT_WORK(&priv->restart, iwl_bg_restart);
  3139. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3140. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3141. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3142. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3143. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3144. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3145. iwl_setup_scan_deferred_work(priv);
  3146. if (priv->cfg->ops->lib->setup_deferred_work)
  3147. priv->cfg->ops->lib->setup_deferred_work(priv);
  3148. init_timer(&priv->statistics_periodic);
  3149. priv->statistics_periodic.data = (unsigned long)priv;
  3150. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3151. init_timer(&priv->ucode_trace);
  3152. priv->ucode_trace.data = (unsigned long)priv;
  3153. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3154. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3155. init_timer(&priv->monitor_recover);
  3156. priv->monitor_recover.data = (unsigned long)priv;
  3157. priv->monitor_recover.function =
  3158. priv->cfg->ops->lib->recover_from_tx_stall;
  3159. }
  3160. if (!priv->cfg->use_isr_legacy)
  3161. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3162. iwl_irq_tasklet, (unsigned long)priv);
  3163. else
  3164. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3165. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3166. }
  3167. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3168. {
  3169. if (priv->cfg->ops->lib->cancel_deferred_work)
  3170. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3171. cancel_delayed_work_sync(&priv->init_alive_start);
  3172. cancel_delayed_work(&priv->scan_check);
  3173. cancel_work_sync(&priv->start_internal_scan);
  3174. cancel_delayed_work(&priv->alive_start);
  3175. cancel_work_sync(&priv->run_time_calib_work);
  3176. cancel_work_sync(&priv->beacon_update);
  3177. del_timer_sync(&priv->statistics_periodic);
  3178. del_timer_sync(&priv->ucode_trace);
  3179. if (priv->cfg->ops->lib->recover_from_tx_stall)
  3180. del_timer_sync(&priv->monitor_recover);
  3181. }
  3182. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3183. struct ieee80211_rate *rates)
  3184. {
  3185. int i;
  3186. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3187. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3188. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3189. rates[i].hw_value_short = i;
  3190. rates[i].flags = 0;
  3191. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3192. /*
  3193. * If CCK != 1M then set short preamble rate flag.
  3194. */
  3195. rates[i].flags |=
  3196. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3197. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3198. }
  3199. }
  3200. }
  3201. static int iwl_init_drv(struct iwl_priv *priv)
  3202. {
  3203. int ret;
  3204. priv->ibss_beacon = NULL;
  3205. spin_lock_init(&priv->sta_lock);
  3206. spin_lock_init(&priv->hcmd_lock);
  3207. INIT_LIST_HEAD(&priv->free_frames);
  3208. mutex_init(&priv->mutex);
  3209. mutex_init(&priv->sync_cmd_mutex);
  3210. priv->ieee_channels = NULL;
  3211. priv->ieee_rates = NULL;
  3212. priv->band = IEEE80211_BAND_2GHZ;
  3213. priv->iw_mode = NL80211_IFTYPE_STATION;
  3214. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3215. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3216. priv->_agn.agg_tids_count = 0;
  3217. /* initialize force reset */
  3218. priv->force_reset[IWL_RF_RESET].reset_duration =
  3219. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3220. priv->force_reset[IWL_FW_RESET].reset_duration =
  3221. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3222. /* Choose which receivers/antennas to use */
  3223. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3224. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  3225. iwl_init_scan_params(priv);
  3226. /* Set the tx_power_user_lmt to the lowest power level
  3227. * this value will get overwritten by channel max power avg
  3228. * from eeprom */
  3229. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3230. ret = iwl_init_channel_map(priv);
  3231. if (ret) {
  3232. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3233. goto err;
  3234. }
  3235. ret = iwlcore_init_geos(priv);
  3236. if (ret) {
  3237. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3238. goto err_free_channel_map;
  3239. }
  3240. iwl_init_hw_rates(priv, priv->ieee_rates);
  3241. return 0;
  3242. err_free_channel_map:
  3243. iwl_free_channel_map(priv);
  3244. err:
  3245. return ret;
  3246. }
  3247. static void iwl_uninit_drv(struct iwl_priv *priv)
  3248. {
  3249. iwl_calib_free_results(priv);
  3250. iwlcore_free_geos(priv);
  3251. iwl_free_channel_map(priv);
  3252. kfree(priv->scan_cmd);
  3253. }
  3254. static struct ieee80211_ops iwl_hw_ops = {
  3255. .tx = iwl_mac_tx,
  3256. .start = iwl_mac_start,
  3257. .stop = iwl_mac_stop,
  3258. .add_interface = iwl_mac_add_interface,
  3259. .remove_interface = iwl_mac_remove_interface,
  3260. .config = iwl_mac_config,
  3261. .configure_filter = iwl_configure_filter,
  3262. .set_key = iwl_mac_set_key,
  3263. .update_tkip_key = iwl_mac_update_tkip_key,
  3264. .conf_tx = iwl_mac_conf_tx,
  3265. .reset_tsf = iwl_mac_reset_tsf,
  3266. .bss_info_changed = iwl_bss_info_changed,
  3267. .ampdu_action = iwl_mac_ampdu_action,
  3268. .hw_scan = iwl_mac_hw_scan,
  3269. .sta_notify = iwl_mac_sta_notify,
  3270. .sta_add = iwlagn_mac_sta_add,
  3271. .sta_remove = iwl_mac_sta_remove,
  3272. .channel_switch = iwl_mac_channel_switch,
  3273. .flush = iwl_mac_flush,
  3274. };
  3275. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3276. {
  3277. int err = 0;
  3278. struct iwl_priv *priv;
  3279. struct ieee80211_hw *hw;
  3280. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3281. unsigned long flags;
  3282. u16 pci_cmd;
  3283. u8 perm_addr[ETH_ALEN];
  3284. /************************
  3285. * 1. Allocating HW data
  3286. ************************/
  3287. /* Disabling hardware scan means that mac80211 will perform scans
  3288. * "the hard way", rather than using device's scan. */
  3289. if (cfg->mod_params->disable_hw_scan) {
  3290. if (iwl_debug_level & IWL_DL_INFO)
  3291. dev_printk(KERN_DEBUG, &(pdev->dev),
  3292. "Disabling hw_scan\n");
  3293. iwl_hw_ops.hw_scan = NULL;
  3294. }
  3295. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3296. if (!hw) {
  3297. err = -ENOMEM;
  3298. goto out;
  3299. }
  3300. priv = hw->priv;
  3301. /* At this point both hw and priv are allocated. */
  3302. SET_IEEE80211_DEV(hw, &pdev->dev);
  3303. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3304. priv->cfg = cfg;
  3305. priv->pci_dev = pdev;
  3306. priv->inta_mask = CSR_INI_SET_MASK;
  3307. if (iwl_alloc_traffic_mem(priv))
  3308. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3309. /**************************
  3310. * 2. Initializing PCI bus
  3311. **************************/
  3312. if (pci_enable_device(pdev)) {
  3313. err = -ENODEV;
  3314. goto out_ieee80211_free_hw;
  3315. }
  3316. pci_set_master(pdev);
  3317. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3318. if (!err)
  3319. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3320. if (err) {
  3321. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3322. if (!err)
  3323. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3324. /* both attempts failed: */
  3325. if (err) {
  3326. IWL_WARN(priv, "No suitable DMA available.\n");
  3327. goto out_pci_disable_device;
  3328. }
  3329. }
  3330. err = pci_request_regions(pdev, DRV_NAME);
  3331. if (err)
  3332. goto out_pci_disable_device;
  3333. pci_set_drvdata(pdev, priv);
  3334. /***********************
  3335. * 3. Read REV register
  3336. ***********************/
  3337. priv->hw_base = pci_iomap(pdev, 0, 0);
  3338. if (!priv->hw_base) {
  3339. err = -ENODEV;
  3340. goto out_pci_release_regions;
  3341. }
  3342. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3343. (unsigned long long) pci_resource_len(pdev, 0));
  3344. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3345. /* these spin locks will be used in apm_ops.init and EEPROM access
  3346. * we should init now
  3347. */
  3348. spin_lock_init(&priv->reg_lock);
  3349. spin_lock_init(&priv->lock);
  3350. /*
  3351. * stop and reset the on-board processor just in case it is in a
  3352. * strange state ... like being left stranded by a primary kernel
  3353. * and this is now the kdump kernel trying to start up
  3354. */
  3355. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3356. iwl_hw_detect(priv);
  3357. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3358. priv->cfg->name, priv->hw_rev);
  3359. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3360. * PCI Tx retries from interfering with C3 CPU state */
  3361. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3362. iwl_prepare_card_hw(priv);
  3363. if (!priv->hw_ready) {
  3364. IWL_WARN(priv, "Failed, HW not ready\n");
  3365. goto out_iounmap;
  3366. }
  3367. /*****************
  3368. * 4. Read EEPROM
  3369. *****************/
  3370. /* Read the EEPROM */
  3371. err = iwl_eeprom_init(priv);
  3372. if (err) {
  3373. IWL_ERR(priv, "Unable to init EEPROM\n");
  3374. goto out_iounmap;
  3375. }
  3376. err = iwl_eeprom_check_version(priv);
  3377. if (err)
  3378. goto out_free_eeprom;
  3379. /* extract MAC Address */
  3380. iwl_eeprom_get_mac(priv, perm_addr);
  3381. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", perm_addr);
  3382. SET_IEEE80211_PERM_ADDR(priv->hw, perm_addr);
  3383. /************************
  3384. * 5. Setup HW constants
  3385. ************************/
  3386. if (iwl_set_hw_params(priv)) {
  3387. IWL_ERR(priv, "failed to set hw parameters\n");
  3388. goto out_free_eeprom;
  3389. }
  3390. /*******************
  3391. * 6. Setup priv
  3392. *******************/
  3393. err = iwl_init_drv(priv);
  3394. if (err)
  3395. goto out_free_eeprom;
  3396. /* At this point both hw and priv are initialized. */
  3397. /********************
  3398. * 7. Setup services
  3399. ********************/
  3400. spin_lock_irqsave(&priv->lock, flags);
  3401. iwl_disable_interrupts(priv);
  3402. spin_unlock_irqrestore(&priv->lock, flags);
  3403. pci_enable_msi(priv->pci_dev);
  3404. iwl_alloc_isr_ict(priv);
  3405. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3406. IRQF_SHARED, DRV_NAME, priv);
  3407. if (err) {
  3408. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3409. goto out_disable_msi;
  3410. }
  3411. iwl_setup_deferred_work(priv);
  3412. iwl_setup_rx_handlers(priv);
  3413. /*********************************************
  3414. * 8. Enable interrupts and read RFKILL state
  3415. *********************************************/
  3416. /* enable interrupts if needed: hw bug w/a */
  3417. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3418. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3419. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3420. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3421. }
  3422. iwl_enable_interrupts(priv);
  3423. /* If platform's RF_KILL switch is NOT set to KILL */
  3424. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3425. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3426. else
  3427. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3428. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3429. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3430. iwl_power_initialize(priv);
  3431. iwl_tt_initialize(priv);
  3432. init_completion(&priv->_agn.firmware_loading_complete);
  3433. err = iwl_request_firmware(priv, true);
  3434. if (err)
  3435. goto out_destroy_workqueue;
  3436. return 0;
  3437. out_destroy_workqueue:
  3438. destroy_workqueue(priv->workqueue);
  3439. priv->workqueue = NULL;
  3440. free_irq(priv->pci_dev->irq, priv);
  3441. iwl_free_isr_ict(priv);
  3442. out_disable_msi:
  3443. pci_disable_msi(priv->pci_dev);
  3444. iwl_uninit_drv(priv);
  3445. out_free_eeprom:
  3446. iwl_eeprom_free(priv);
  3447. out_iounmap:
  3448. pci_iounmap(pdev, priv->hw_base);
  3449. out_pci_release_regions:
  3450. pci_set_drvdata(pdev, NULL);
  3451. pci_release_regions(pdev);
  3452. out_pci_disable_device:
  3453. pci_disable_device(pdev);
  3454. out_ieee80211_free_hw:
  3455. iwl_free_traffic_mem(priv);
  3456. ieee80211_free_hw(priv->hw);
  3457. out:
  3458. return err;
  3459. }
  3460. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3461. {
  3462. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3463. unsigned long flags;
  3464. if (!priv)
  3465. return;
  3466. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3467. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3468. iwl_dbgfs_unregister(priv);
  3469. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3470. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3471. * to be called and iwl_down since we are removing the device
  3472. * we need to set STATUS_EXIT_PENDING bit.
  3473. */
  3474. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3475. if (priv->mac80211_registered) {
  3476. ieee80211_unregister_hw(priv->hw);
  3477. priv->mac80211_registered = 0;
  3478. } else {
  3479. iwl_down(priv);
  3480. }
  3481. /*
  3482. * Make sure device is reset to low power before unloading driver.
  3483. * This may be redundant with iwl_down(), but there are paths to
  3484. * run iwl_down() without calling apm_ops.stop(), and there are
  3485. * paths to avoid running iwl_down() at all before leaving driver.
  3486. * This (inexpensive) call *makes sure* device is reset.
  3487. */
  3488. priv->cfg->ops->lib->apm_ops.stop(priv);
  3489. iwl_tt_exit(priv);
  3490. /* make sure we flush any pending irq or
  3491. * tasklet for the driver
  3492. */
  3493. spin_lock_irqsave(&priv->lock, flags);
  3494. iwl_disable_interrupts(priv);
  3495. spin_unlock_irqrestore(&priv->lock, flags);
  3496. iwl_synchronize_irq(priv);
  3497. iwl_dealloc_ucode_pci(priv);
  3498. if (priv->rxq.bd)
  3499. iwlagn_rx_queue_free(priv, &priv->rxq);
  3500. iwlagn_hw_txq_ctx_free(priv);
  3501. iwl_eeprom_free(priv);
  3502. /*netif_stop_queue(dev); */
  3503. flush_workqueue(priv->workqueue);
  3504. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3505. * priv->workqueue... so we can't take down the workqueue
  3506. * until now... */
  3507. destroy_workqueue(priv->workqueue);
  3508. priv->workqueue = NULL;
  3509. iwl_free_traffic_mem(priv);
  3510. free_irq(priv->pci_dev->irq, priv);
  3511. pci_disable_msi(priv->pci_dev);
  3512. pci_iounmap(pdev, priv->hw_base);
  3513. pci_release_regions(pdev);
  3514. pci_disable_device(pdev);
  3515. pci_set_drvdata(pdev, NULL);
  3516. iwl_uninit_drv(priv);
  3517. iwl_free_isr_ict(priv);
  3518. if (priv->ibss_beacon)
  3519. dev_kfree_skb(priv->ibss_beacon);
  3520. ieee80211_free_hw(priv->hw);
  3521. }
  3522. /*****************************************************************************
  3523. *
  3524. * driver and module entry point
  3525. *
  3526. *****************************************************************************/
  3527. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3528. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3529. #ifdef CONFIG_IWL4965
  3530. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3531. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3532. #endif /* CONFIG_IWL4965 */
  3533. #ifdef CONFIG_IWL5000
  3534. /* 5100 Series WiFi */
  3535. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3536. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3537. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3538. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3539. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3540. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3541. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3542. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3543. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3544. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3545. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3546. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3547. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3548. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3549. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3550. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3551. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3552. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3553. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3554. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3555. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3556. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3557. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3558. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3559. /* 5300 Series WiFi */
  3560. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3561. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3562. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3563. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3564. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3565. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3566. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3567. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3568. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3569. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3570. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3571. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3572. /* 5350 Series WiFi/WiMax */
  3573. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3574. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3575. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3576. /* 5150 Series Wifi/WiMax */
  3577. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3578. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3579. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3580. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3581. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3582. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3583. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3584. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3585. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3586. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3587. /* 6x00 Series */
  3588. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3589. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3590. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3591. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3592. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3593. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3594. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3595. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3596. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3597. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3598. /* 6x00 Series Gen2a */
  3599. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3600. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3601. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3602. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3603. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3604. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3605. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3606. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3607. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3608. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3609. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3610. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3611. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3612. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3613. /* 6x00 Series Gen2b */
  3614. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3615. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3616. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3617. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3618. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3619. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3620. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3621. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3622. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3623. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3624. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3625. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3626. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3627. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3628. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3629. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3630. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3631. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3632. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3633. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3634. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3635. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3636. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3637. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3638. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3639. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3640. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3641. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3642. /* 6x50 WiFi/WiMax Series */
  3643. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3644. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3645. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3646. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3647. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3648. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3649. /* 6x50 WiFi/WiMax Series Gen2 */
  3650. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3651. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3652. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  3653. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  3654. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  3655. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  3656. /* 1000 Series WiFi */
  3657. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3658. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3659. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3660. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3661. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3662. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3663. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3664. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3665. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3666. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3667. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3668. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3669. #endif /* CONFIG_IWL5000 */
  3670. {0}
  3671. };
  3672. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3673. static struct pci_driver iwl_driver = {
  3674. .name = DRV_NAME,
  3675. .id_table = iwl_hw_card_ids,
  3676. .probe = iwl_pci_probe,
  3677. .remove = __devexit_p(iwl_pci_remove),
  3678. #ifdef CONFIG_PM
  3679. .suspend = iwl_pci_suspend,
  3680. .resume = iwl_pci_resume,
  3681. #endif
  3682. };
  3683. static int __init iwl_init(void)
  3684. {
  3685. int ret;
  3686. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3687. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  3688. ret = iwlagn_rate_control_register();
  3689. if (ret) {
  3690. printk(KERN_ERR DRV_NAME
  3691. "Unable to register rate control algorithm: %d\n", ret);
  3692. return ret;
  3693. }
  3694. ret = pci_register_driver(&iwl_driver);
  3695. if (ret) {
  3696. printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
  3697. goto error_register;
  3698. }
  3699. return ret;
  3700. error_register:
  3701. iwlagn_rate_control_unregister();
  3702. return ret;
  3703. }
  3704. static void __exit iwl_exit(void)
  3705. {
  3706. pci_unregister_driver(&iwl_driver);
  3707. iwlagn_rate_control_unregister();
  3708. }
  3709. module_exit(iwl_exit);
  3710. module_init(iwl_init);
  3711. #ifdef CONFIG_IWLWIFI_DEBUG
  3712. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3713. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3714. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3715. MODULE_PARM_DESC(debug, "debug output mask");
  3716. #endif
  3717. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3718. MODULE_PARM_DESC(swcrypto50,
  3719. "using crypto in software (default 0 [hardware]) (deprecated)");
  3720. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3721. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3722. module_param_named(queues_num50,
  3723. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3724. MODULE_PARM_DESC(queues_num50,
  3725. "number of hw queues in 50xx series (deprecated)");
  3726. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3727. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3728. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3729. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3730. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3731. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3732. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3733. int, S_IRUGO);
  3734. MODULE_PARM_DESC(amsdu_size_8K50,
  3735. "enable 8K amsdu size in 50XX series (deprecated)");
  3736. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3737. int, S_IRUGO);
  3738. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3739. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3740. MODULE_PARM_DESC(fw_restart50,
  3741. "restart firmware in case of error (deprecated)");
  3742. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3743. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3744. module_param_named(
  3745. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3746. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  3747. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3748. S_IRUGO);
  3749. MODULE_PARM_DESC(ucode_alternative,
  3750. "specify ucode alternative to use from ucode file");