dma.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/slab.h>
  32. #include <asm/div64.h>
  33. /* Required number of TX DMA slots per TX frame.
  34. * This currently is 2, because we put the header and the ieee80211 frame
  35. * into separate slots. */
  36. #define TX_SLOTS_PER_FRAME 2
  37. /* 32bit DMA ops. */
  38. static
  39. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  40. int slot,
  41. struct b43_dmadesc_meta **meta)
  42. {
  43. struct b43_dmadesc32 *desc;
  44. *meta = &(ring->meta[slot]);
  45. desc = ring->descbase;
  46. desc = &(desc[slot]);
  47. return (struct b43_dmadesc_generic *)desc;
  48. }
  49. static void op32_fill_descriptor(struct b43_dmaring *ring,
  50. struct b43_dmadesc_generic *desc,
  51. dma_addr_t dmaaddr, u16 bufsize,
  52. int start, int end, int irq)
  53. {
  54. struct b43_dmadesc32 *descbase = ring->descbase;
  55. int slot;
  56. u32 ctl;
  57. u32 addr;
  58. u32 addrext;
  59. slot = (int)(&(desc->dma32) - descbase);
  60. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  61. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  62. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  63. >> SSB_DMA_TRANSLATION_SHIFT;
  64. addr |= ssb_dma_translation(ring->dev->dev);
  65. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  66. if (slot == ring->nr_slots - 1)
  67. ctl |= B43_DMA32_DCTL_DTABLEEND;
  68. if (start)
  69. ctl |= B43_DMA32_DCTL_FRAMESTART;
  70. if (end)
  71. ctl |= B43_DMA32_DCTL_FRAMEEND;
  72. if (irq)
  73. ctl |= B43_DMA32_DCTL_IRQ;
  74. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  75. & B43_DMA32_DCTL_ADDREXT_MASK;
  76. desc->dma32.control = cpu_to_le32(ctl);
  77. desc->dma32.address = cpu_to_le32(addr);
  78. }
  79. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXINDEX,
  82. (u32) (slot * sizeof(struct b43_dmadesc32)));
  83. }
  84. static void op32_tx_suspend(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. | B43_DMA32_TXSUSPEND);
  88. }
  89. static void op32_tx_resume(struct b43_dmaring *ring)
  90. {
  91. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  92. & ~B43_DMA32_TXSUSPEND);
  93. }
  94. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  95. {
  96. u32 val;
  97. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  98. val &= B43_DMA32_RXDPTR;
  99. return (val / sizeof(struct b43_dmadesc32));
  100. }
  101. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  102. {
  103. b43_dma_write(ring, B43_DMA32_RXINDEX,
  104. (u32) (slot * sizeof(struct b43_dmadesc32)));
  105. }
  106. static const struct b43_dma_ops dma32_ops = {
  107. .idx2desc = op32_idx2desc,
  108. .fill_descriptor = op32_fill_descriptor,
  109. .poke_tx = op32_poke_tx,
  110. .tx_suspend = op32_tx_suspend,
  111. .tx_resume = op32_tx_resume,
  112. .get_current_rxslot = op32_get_current_rxslot,
  113. .set_current_rxslot = op32_set_current_rxslot,
  114. };
  115. /* 64bit DMA ops. */
  116. static
  117. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  118. int slot,
  119. struct b43_dmadesc_meta **meta)
  120. {
  121. struct b43_dmadesc64 *desc;
  122. *meta = &(ring->meta[slot]);
  123. desc = ring->descbase;
  124. desc = &(desc[slot]);
  125. return (struct b43_dmadesc_generic *)desc;
  126. }
  127. static void op64_fill_descriptor(struct b43_dmaring *ring,
  128. struct b43_dmadesc_generic *desc,
  129. dma_addr_t dmaaddr, u16 bufsize,
  130. int start, int end, int irq)
  131. {
  132. struct b43_dmadesc64 *descbase = ring->descbase;
  133. int slot;
  134. u32 ctl0 = 0, ctl1 = 0;
  135. u32 addrlo, addrhi;
  136. u32 addrext;
  137. slot = (int)(&(desc->dma64) - descbase);
  138. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  139. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  140. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  141. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  142. >> SSB_DMA_TRANSLATION_SHIFT;
  143. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  144. if (slot == ring->nr_slots - 1)
  145. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  146. if (start)
  147. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  148. if (end)
  149. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  150. if (irq)
  151. ctl0 |= B43_DMA64_DCTL0_IRQ;
  152. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  153. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  154. & B43_DMA64_DCTL1_ADDREXT_MASK;
  155. desc->dma64.control0 = cpu_to_le32(ctl0);
  156. desc->dma64.control1 = cpu_to_le32(ctl1);
  157. desc->dma64.address_low = cpu_to_le32(addrlo);
  158. desc->dma64.address_high = cpu_to_le32(addrhi);
  159. }
  160. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  161. {
  162. b43_dma_write(ring, B43_DMA64_TXINDEX,
  163. (u32) (slot * sizeof(struct b43_dmadesc64)));
  164. }
  165. static void op64_tx_suspend(struct b43_dmaring *ring)
  166. {
  167. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  168. | B43_DMA64_TXSUSPEND);
  169. }
  170. static void op64_tx_resume(struct b43_dmaring *ring)
  171. {
  172. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  173. & ~B43_DMA64_TXSUSPEND);
  174. }
  175. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  176. {
  177. u32 val;
  178. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  179. val &= B43_DMA64_RXSTATDPTR;
  180. return (val / sizeof(struct b43_dmadesc64));
  181. }
  182. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  183. {
  184. b43_dma_write(ring, B43_DMA64_RXINDEX,
  185. (u32) (slot * sizeof(struct b43_dmadesc64)));
  186. }
  187. static const struct b43_dma_ops dma64_ops = {
  188. .idx2desc = op64_idx2desc,
  189. .fill_descriptor = op64_fill_descriptor,
  190. .poke_tx = op64_poke_tx,
  191. .tx_suspend = op64_tx_suspend,
  192. .tx_resume = op64_tx_resume,
  193. .get_current_rxslot = op64_get_current_rxslot,
  194. .set_current_rxslot = op64_set_current_rxslot,
  195. };
  196. static inline int free_slots(struct b43_dmaring *ring)
  197. {
  198. return (ring->nr_slots - ring->used_slots);
  199. }
  200. static inline int next_slot(struct b43_dmaring *ring, int slot)
  201. {
  202. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  203. if (slot == ring->nr_slots - 1)
  204. return 0;
  205. return slot + 1;
  206. }
  207. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  208. {
  209. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  210. if (slot == 0)
  211. return ring->nr_slots - 1;
  212. return slot - 1;
  213. }
  214. #ifdef CONFIG_B43_DEBUG
  215. static void update_max_used_slots(struct b43_dmaring *ring,
  216. int current_used_slots)
  217. {
  218. if (current_used_slots <= ring->max_used_slots)
  219. return;
  220. ring->max_used_slots = current_used_slots;
  221. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  222. b43dbg(ring->dev->wl,
  223. "max_used_slots increased to %d on %s ring %d\n",
  224. ring->max_used_slots,
  225. ring->tx ? "TX" : "RX", ring->index);
  226. }
  227. }
  228. #else
  229. static inline
  230. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  231. {
  232. }
  233. #endif /* DEBUG */
  234. /* Request a slot for usage. */
  235. static inline int request_slot(struct b43_dmaring *ring)
  236. {
  237. int slot;
  238. B43_WARN_ON(!ring->tx);
  239. B43_WARN_ON(ring->stopped);
  240. B43_WARN_ON(free_slots(ring) == 0);
  241. slot = next_slot(ring, ring->current_slot);
  242. ring->current_slot = slot;
  243. ring->used_slots++;
  244. update_max_used_slots(ring, ring->used_slots);
  245. return slot;
  246. }
  247. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  248. {
  249. static const u16 map64[] = {
  250. B43_MMIO_DMA64_BASE0,
  251. B43_MMIO_DMA64_BASE1,
  252. B43_MMIO_DMA64_BASE2,
  253. B43_MMIO_DMA64_BASE3,
  254. B43_MMIO_DMA64_BASE4,
  255. B43_MMIO_DMA64_BASE5,
  256. };
  257. static const u16 map32[] = {
  258. B43_MMIO_DMA32_BASE0,
  259. B43_MMIO_DMA32_BASE1,
  260. B43_MMIO_DMA32_BASE2,
  261. B43_MMIO_DMA32_BASE3,
  262. B43_MMIO_DMA32_BASE4,
  263. B43_MMIO_DMA32_BASE5,
  264. };
  265. if (type == B43_DMA_64BIT) {
  266. B43_WARN_ON(!(controller_idx >= 0 &&
  267. controller_idx < ARRAY_SIZE(map64)));
  268. return map64[controller_idx];
  269. }
  270. B43_WARN_ON(!(controller_idx >= 0 &&
  271. controller_idx < ARRAY_SIZE(map32)));
  272. return map32[controller_idx];
  273. }
  274. static inline
  275. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  276. unsigned char *buf, size_t len, int tx)
  277. {
  278. dma_addr_t dmaaddr;
  279. if (tx) {
  280. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  281. buf, len, DMA_TO_DEVICE);
  282. } else {
  283. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  284. buf, len, DMA_FROM_DEVICE);
  285. }
  286. return dmaaddr;
  287. }
  288. static inline
  289. void unmap_descbuffer(struct b43_dmaring *ring,
  290. dma_addr_t addr, size_t len, int tx)
  291. {
  292. if (tx) {
  293. dma_unmap_single(ring->dev->dev->dma_dev,
  294. addr, len, DMA_TO_DEVICE);
  295. } else {
  296. dma_unmap_single(ring->dev->dev->dma_dev,
  297. addr, len, DMA_FROM_DEVICE);
  298. }
  299. }
  300. static inline
  301. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  302. dma_addr_t addr, size_t len)
  303. {
  304. B43_WARN_ON(ring->tx);
  305. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  306. addr, len, DMA_FROM_DEVICE);
  307. }
  308. static inline
  309. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  310. dma_addr_t addr, size_t len)
  311. {
  312. B43_WARN_ON(ring->tx);
  313. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  314. addr, len, DMA_FROM_DEVICE);
  315. }
  316. static inline
  317. void free_descriptor_buffer(struct b43_dmaring *ring,
  318. struct b43_dmadesc_meta *meta)
  319. {
  320. if (meta->skb) {
  321. dev_kfree_skb_any(meta->skb);
  322. meta->skb = NULL;
  323. }
  324. }
  325. static int alloc_ringmemory(struct b43_dmaring *ring)
  326. {
  327. gfp_t flags = GFP_KERNEL;
  328. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  329. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  330. * has shown that 4K is sufficient for the latter as long as the buffer
  331. * does not cross an 8K boundary.
  332. *
  333. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  334. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  335. * which accounts for the GFP_DMA flag below.
  336. *
  337. * The flags here must match the flags in free_ringmemory below!
  338. */
  339. if (ring->type == B43_DMA_64BIT)
  340. flags |= GFP_DMA;
  341. ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
  342. B43_DMA_RINGMEMSIZE,
  343. &(ring->dmabase), flags);
  344. if (!ring->descbase) {
  345. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  346. return -ENOMEM;
  347. }
  348. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  349. return 0;
  350. }
  351. static void free_ringmemory(struct b43_dmaring *ring)
  352. {
  353. gfp_t flags = GFP_KERNEL;
  354. if (ring->type == B43_DMA_64BIT)
  355. flags |= GFP_DMA;
  356. dma_free_coherent(ring->dev->dev->dma_dev, B43_DMA_RINGMEMSIZE,
  357. ring->descbase, ring->dmabase);
  358. }
  359. /* Reset the RX DMA channel */
  360. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  361. enum b43_dmatype type)
  362. {
  363. int i;
  364. u32 value;
  365. u16 offset;
  366. might_sleep();
  367. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  368. b43_write32(dev, mmio_base + offset, 0);
  369. for (i = 0; i < 10; i++) {
  370. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  371. B43_DMA32_RXSTATUS;
  372. value = b43_read32(dev, mmio_base + offset);
  373. if (type == B43_DMA_64BIT) {
  374. value &= B43_DMA64_RXSTAT;
  375. if (value == B43_DMA64_RXSTAT_DISABLED) {
  376. i = -1;
  377. break;
  378. }
  379. } else {
  380. value &= B43_DMA32_RXSTATE;
  381. if (value == B43_DMA32_RXSTAT_DISABLED) {
  382. i = -1;
  383. break;
  384. }
  385. }
  386. msleep(1);
  387. }
  388. if (i != -1) {
  389. b43err(dev->wl, "DMA RX reset timed out\n");
  390. return -ENODEV;
  391. }
  392. return 0;
  393. }
  394. /* Reset the TX DMA channel */
  395. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  396. enum b43_dmatype type)
  397. {
  398. int i;
  399. u32 value;
  400. u16 offset;
  401. might_sleep();
  402. for (i = 0; i < 10; i++) {
  403. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  404. B43_DMA32_TXSTATUS;
  405. value = b43_read32(dev, mmio_base + offset);
  406. if (type == B43_DMA_64BIT) {
  407. value &= B43_DMA64_TXSTAT;
  408. if (value == B43_DMA64_TXSTAT_DISABLED ||
  409. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  410. value == B43_DMA64_TXSTAT_STOPPED)
  411. break;
  412. } else {
  413. value &= B43_DMA32_TXSTATE;
  414. if (value == B43_DMA32_TXSTAT_DISABLED ||
  415. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  416. value == B43_DMA32_TXSTAT_STOPPED)
  417. break;
  418. }
  419. msleep(1);
  420. }
  421. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  422. b43_write32(dev, mmio_base + offset, 0);
  423. for (i = 0; i < 10; i++) {
  424. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  425. B43_DMA32_TXSTATUS;
  426. value = b43_read32(dev, mmio_base + offset);
  427. if (type == B43_DMA_64BIT) {
  428. value &= B43_DMA64_TXSTAT;
  429. if (value == B43_DMA64_TXSTAT_DISABLED) {
  430. i = -1;
  431. break;
  432. }
  433. } else {
  434. value &= B43_DMA32_TXSTATE;
  435. if (value == B43_DMA32_TXSTAT_DISABLED) {
  436. i = -1;
  437. break;
  438. }
  439. }
  440. msleep(1);
  441. }
  442. if (i != -1) {
  443. b43err(dev->wl, "DMA TX reset timed out\n");
  444. return -ENODEV;
  445. }
  446. /* ensure the reset is completed. */
  447. msleep(1);
  448. return 0;
  449. }
  450. /* Check if a DMA mapping address is invalid. */
  451. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  452. dma_addr_t addr,
  453. size_t buffersize, bool dma_to_device)
  454. {
  455. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  456. return 1;
  457. switch (ring->type) {
  458. case B43_DMA_30BIT:
  459. if ((u64)addr + buffersize > (1ULL << 30))
  460. goto address_error;
  461. break;
  462. case B43_DMA_32BIT:
  463. if ((u64)addr + buffersize > (1ULL << 32))
  464. goto address_error;
  465. break;
  466. case B43_DMA_64BIT:
  467. /* Currently we can't have addresses beyond
  468. * 64bit in the kernel. */
  469. break;
  470. }
  471. /* The address is OK. */
  472. return 0;
  473. address_error:
  474. /* We can't support this address. Unmap it again. */
  475. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  476. return 1;
  477. }
  478. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  479. {
  480. unsigned char *f = skb->data + ring->frameoffset;
  481. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  482. }
  483. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  484. {
  485. struct b43_rxhdr_fw4 *rxhdr;
  486. unsigned char *frame;
  487. /* This poisons the RX buffer to detect DMA failures. */
  488. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  489. rxhdr->frame_len = 0;
  490. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  491. frame = skb->data + ring->frameoffset;
  492. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  493. }
  494. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  495. struct b43_dmadesc_generic *desc,
  496. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  497. {
  498. dma_addr_t dmaaddr;
  499. struct sk_buff *skb;
  500. B43_WARN_ON(ring->tx);
  501. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  502. if (unlikely(!skb))
  503. return -ENOMEM;
  504. b43_poison_rx_buffer(ring, skb);
  505. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  506. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  507. /* ugh. try to realloc in zone_dma */
  508. gfp_flags |= GFP_DMA;
  509. dev_kfree_skb_any(skb);
  510. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  511. if (unlikely(!skb))
  512. return -ENOMEM;
  513. b43_poison_rx_buffer(ring, skb);
  514. dmaaddr = map_descbuffer(ring, skb->data,
  515. ring->rx_buffersize, 0);
  516. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  517. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  518. dev_kfree_skb_any(skb);
  519. return -EIO;
  520. }
  521. }
  522. meta->skb = skb;
  523. meta->dmaaddr = dmaaddr;
  524. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  525. ring->rx_buffersize, 0, 0, 0);
  526. return 0;
  527. }
  528. /* Allocate the initial descbuffers.
  529. * This is used for an RX ring only.
  530. */
  531. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  532. {
  533. int i, err = -ENOMEM;
  534. struct b43_dmadesc_generic *desc;
  535. struct b43_dmadesc_meta *meta;
  536. for (i = 0; i < ring->nr_slots; i++) {
  537. desc = ring->ops->idx2desc(ring, i, &meta);
  538. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  539. if (err) {
  540. b43err(ring->dev->wl,
  541. "Failed to allocate initial descbuffers\n");
  542. goto err_unwind;
  543. }
  544. }
  545. mb();
  546. ring->used_slots = ring->nr_slots;
  547. err = 0;
  548. out:
  549. return err;
  550. err_unwind:
  551. for (i--; i >= 0; i--) {
  552. desc = ring->ops->idx2desc(ring, i, &meta);
  553. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  554. dev_kfree_skb(meta->skb);
  555. }
  556. goto out;
  557. }
  558. /* Do initial setup of the DMA controller.
  559. * Reset the controller, write the ring busaddress
  560. * and switch the "enable" bit on.
  561. */
  562. static int dmacontroller_setup(struct b43_dmaring *ring)
  563. {
  564. int err = 0;
  565. u32 value;
  566. u32 addrext;
  567. u32 trans = ssb_dma_translation(ring->dev->dev);
  568. if (ring->tx) {
  569. if (ring->type == B43_DMA_64BIT) {
  570. u64 ringbase = (u64) (ring->dmabase);
  571. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  572. >> SSB_DMA_TRANSLATION_SHIFT;
  573. value = B43_DMA64_TXENABLE;
  574. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  575. & B43_DMA64_TXADDREXT_MASK;
  576. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  577. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  578. (ringbase & 0xFFFFFFFF));
  579. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  580. ((ringbase >> 32) &
  581. ~SSB_DMA_TRANSLATION_MASK)
  582. | (trans << 1));
  583. } else {
  584. u32 ringbase = (u32) (ring->dmabase);
  585. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  586. >> SSB_DMA_TRANSLATION_SHIFT;
  587. value = B43_DMA32_TXENABLE;
  588. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  589. & B43_DMA32_TXADDREXT_MASK;
  590. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  591. b43_dma_write(ring, B43_DMA32_TXRING,
  592. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  593. | trans);
  594. }
  595. } else {
  596. err = alloc_initial_descbuffers(ring);
  597. if (err)
  598. goto out;
  599. if (ring->type == B43_DMA_64BIT) {
  600. u64 ringbase = (u64) (ring->dmabase);
  601. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  602. >> SSB_DMA_TRANSLATION_SHIFT;
  603. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  604. value |= B43_DMA64_RXENABLE;
  605. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  606. & B43_DMA64_RXADDREXT_MASK;
  607. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  608. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  609. (ringbase & 0xFFFFFFFF));
  610. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  611. ((ringbase >> 32) &
  612. ~SSB_DMA_TRANSLATION_MASK)
  613. | (trans << 1));
  614. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  615. sizeof(struct b43_dmadesc64));
  616. } else {
  617. u32 ringbase = (u32) (ring->dmabase);
  618. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  619. >> SSB_DMA_TRANSLATION_SHIFT;
  620. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  621. value |= B43_DMA32_RXENABLE;
  622. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  623. & B43_DMA32_RXADDREXT_MASK;
  624. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  625. b43_dma_write(ring, B43_DMA32_RXRING,
  626. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  627. | trans);
  628. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  629. sizeof(struct b43_dmadesc32));
  630. }
  631. }
  632. out:
  633. return err;
  634. }
  635. /* Shutdown the DMA controller. */
  636. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  637. {
  638. if (ring->tx) {
  639. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  640. ring->type);
  641. if (ring->type == B43_DMA_64BIT) {
  642. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  643. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  644. } else
  645. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  646. } else {
  647. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  648. ring->type);
  649. if (ring->type == B43_DMA_64BIT) {
  650. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  651. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  652. } else
  653. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  654. }
  655. }
  656. static void free_all_descbuffers(struct b43_dmaring *ring)
  657. {
  658. struct b43_dmadesc_generic *desc;
  659. struct b43_dmadesc_meta *meta;
  660. int i;
  661. if (!ring->used_slots)
  662. return;
  663. for (i = 0; i < ring->nr_slots; i++) {
  664. desc = ring->ops->idx2desc(ring, i, &meta);
  665. if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
  666. B43_WARN_ON(!ring->tx);
  667. continue;
  668. }
  669. if (ring->tx) {
  670. unmap_descbuffer(ring, meta->dmaaddr,
  671. meta->skb->len, 1);
  672. } else {
  673. unmap_descbuffer(ring, meta->dmaaddr,
  674. ring->rx_buffersize, 0);
  675. }
  676. free_descriptor_buffer(ring, meta);
  677. }
  678. }
  679. static u64 supported_dma_mask(struct b43_wldev *dev)
  680. {
  681. u32 tmp;
  682. u16 mmio_base;
  683. tmp = b43_read32(dev, SSB_TMSHIGH);
  684. if (tmp & SSB_TMSHIGH_DMA64)
  685. return DMA_BIT_MASK(64);
  686. mmio_base = b43_dmacontroller_base(0, 0);
  687. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  688. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  689. if (tmp & B43_DMA32_TXADDREXT_MASK)
  690. return DMA_BIT_MASK(32);
  691. return DMA_BIT_MASK(30);
  692. }
  693. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  694. {
  695. if (dmamask == DMA_BIT_MASK(30))
  696. return B43_DMA_30BIT;
  697. if (dmamask == DMA_BIT_MASK(32))
  698. return B43_DMA_32BIT;
  699. if (dmamask == DMA_BIT_MASK(64))
  700. return B43_DMA_64BIT;
  701. B43_WARN_ON(1);
  702. return B43_DMA_30BIT;
  703. }
  704. /* Main initialization function. */
  705. static
  706. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  707. int controller_index,
  708. int for_tx,
  709. enum b43_dmatype type)
  710. {
  711. struct b43_dmaring *ring;
  712. int i, err;
  713. dma_addr_t dma_test;
  714. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  715. if (!ring)
  716. goto out;
  717. ring->nr_slots = B43_RXRING_SLOTS;
  718. if (for_tx)
  719. ring->nr_slots = B43_TXRING_SLOTS;
  720. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  721. GFP_KERNEL);
  722. if (!ring->meta)
  723. goto err_kfree_ring;
  724. for (i = 0; i < ring->nr_slots; i++)
  725. ring->meta->skb = B43_DMA_PTR_POISON;
  726. ring->type = type;
  727. ring->dev = dev;
  728. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  729. ring->index = controller_index;
  730. if (type == B43_DMA_64BIT)
  731. ring->ops = &dma64_ops;
  732. else
  733. ring->ops = &dma32_ops;
  734. if (for_tx) {
  735. ring->tx = 1;
  736. ring->current_slot = -1;
  737. } else {
  738. if (ring->index == 0) {
  739. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  740. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  741. } else
  742. B43_WARN_ON(1);
  743. }
  744. #ifdef CONFIG_B43_DEBUG
  745. ring->last_injected_overflow = jiffies;
  746. #endif
  747. if (for_tx) {
  748. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  749. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  750. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  751. b43_txhdr_size(dev),
  752. GFP_KERNEL);
  753. if (!ring->txhdr_cache)
  754. goto err_kfree_meta;
  755. /* test for ability to dma to txhdr_cache */
  756. dma_test = dma_map_single(dev->dev->dma_dev,
  757. ring->txhdr_cache,
  758. b43_txhdr_size(dev),
  759. DMA_TO_DEVICE);
  760. if (b43_dma_mapping_error(ring, dma_test,
  761. b43_txhdr_size(dev), 1)) {
  762. /* ugh realloc */
  763. kfree(ring->txhdr_cache);
  764. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  765. b43_txhdr_size(dev),
  766. GFP_KERNEL | GFP_DMA);
  767. if (!ring->txhdr_cache)
  768. goto err_kfree_meta;
  769. dma_test = dma_map_single(dev->dev->dma_dev,
  770. ring->txhdr_cache,
  771. b43_txhdr_size(dev),
  772. DMA_TO_DEVICE);
  773. if (b43_dma_mapping_error(ring, dma_test,
  774. b43_txhdr_size(dev), 1)) {
  775. b43err(dev->wl,
  776. "TXHDR DMA allocation failed\n");
  777. goto err_kfree_txhdr_cache;
  778. }
  779. }
  780. dma_unmap_single(dev->dev->dma_dev,
  781. dma_test, b43_txhdr_size(dev),
  782. DMA_TO_DEVICE);
  783. }
  784. err = alloc_ringmemory(ring);
  785. if (err)
  786. goto err_kfree_txhdr_cache;
  787. err = dmacontroller_setup(ring);
  788. if (err)
  789. goto err_free_ringmemory;
  790. out:
  791. return ring;
  792. err_free_ringmemory:
  793. free_ringmemory(ring);
  794. err_kfree_txhdr_cache:
  795. kfree(ring->txhdr_cache);
  796. err_kfree_meta:
  797. kfree(ring->meta);
  798. err_kfree_ring:
  799. kfree(ring);
  800. ring = NULL;
  801. goto out;
  802. }
  803. #define divide(a, b) ({ \
  804. typeof(a) __a = a; \
  805. do_div(__a, b); \
  806. __a; \
  807. })
  808. #define modulo(a, b) ({ \
  809. typeof(a) __a = a; \
  810. do_div(__a, b); \
  811. })
  812. /* Main cleanup function. */
  813. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  814. const char *ringname)
  815. {
  816. if (!ring)
  817. return;
  818. #ifdef CONFIG_B43_DEBUG
  819. {
  820. /* Print some statistics. */
  821. u64 failed_packets = ring->nr_failed_tx_packets;
  822. u64 succeed_packets = ring->nr_succeed_tx_packets;
  823. u64 nr_packets = failed_packets + succeed_packets;
  824. u64 permille_failed = 0, average_tries = 0;
  825. if (nr_packets)
  826. permille_failed = divide(failed_packets * 1000, nr_packets);
  827. if (nr_packets)
  828. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  829. b43dbg(ring->dev->wl, "DMA-%u %s: "
  830. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  831. "Average tries %llu.%02llu\n",
  832. (unsigned int)(ring->type), ringname,
  833. ring->max_used_slots,
  834. ring->nr_slots,
  835. (unsigned long long)failed_packets,
  836. (unsigned long long)nr_packets,
  837. (unsigned long long)divide(permille_failed, 10),
  838. (unsigned long long)modulo(permille_failed, 10),
  839. (unsigned long long)divide(average_tries, 100),
  840. (unsigned long long)modulo(average_tries, 100));
  841. }
  842. #endif /* DEBUG */
  843. /* Device IRQs are disabled prior entering this function,
  844. * so no need to take care of concurrency with rx handler stuff.
  845. */
  846. dmacontroller_cleanup(ring);
  847. free_all_descbuffers(ring);
  848. free_ringmemory(ring);
  849. kfree(ring->txhdr_cache);
  850. kfree(ring->meta);
  851. kfree(ring);
  852. }
  853. #define destroy_ring(dma, ring) do { \
  854. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  855. (dma)->ring = NULL; \
  856. } while (0)
  857. void b43_dma_free(struct b43_wldev *dev)
  858. {
  859. struct b43_dma *dma;
  860. if (b43_using_pio_transfers(dev))
  861. return;
  862. dma = &dev->dma;
  863. destroy_ring(dma, rx_ring);
  864. destroy_ring(dma, tx_ring_AC_BK);
  865. destroy_ring(dma, tx_ring_AC_BE);
  866. destroy_ring(dma, tx_ring_AC_VI);
  867. destroy_ring(dma, tx_ring_AC_VO);
  868. destroy_ring(dma, tx_ring_mcast);
  869. }
  870. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  871. {
  872. u64 orig_mask = mask;
  873. bool fallback = 0;
  874. int err;
  875. /* Try to set the DMA mask. If it fails, try falling back to a
  876. * lower mask, as we can always also support a lower one. */
  877. while (1) {
  878. err = dma_set_mask(dev->dev->dma_dev, mask);
  879. if (!err) {
  880. err = dma_set_coherent_mask(dev->dev->dma_dev, mask);
  881. if (!err)
  882. break;
  883. }
  884. if (mask == DMA_BIT_MASK(64)) {
  885. mask = DMA_BIT_MASK(32);
  886. fallback = 1;
  887. continue;
  888. }
  889. if (mask == DMA_BIT_MASK(32)) {
  890. mask = DMA_BIT_MASK(30);
  891. fallback = 1;
  892. continue;
  893. }
  894. b43err(dev->wl, "The machine/kernel does not support "
  895. "the required %u-bit DMA mask\n",
  896. (unsigned int)dma_mask_to_engine_type(orig_mask));
  897. return -EOPNOTSUPP;
  898. }
  899. if (fallback) {
  900. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  901. (unsigned int)dma_mask_to_engine_type(orig_mask),
  902. (unsigned int)dma_mask_to_engine_type(mask));
  903. }
  904. return 0;
  905. }
  906. int b43_dma_init(struct b43_wldev *dev)
  907. {
  908. struct b43_dma *dma = &dev->dma;
  909. int err;
  910. u64 dmamask;
  911. enum b43_dmatype type;
  912. dmamask = supported_dma_mask(dev);
  913. type = dma_mask_to_engine_type(dmamask);
  914. err = b43_dma_set_mask(dev, dmamask);
  915. if (err)
  916. return err;
  917. err = -ENOMEM;
  918. /* setup TX DMA channels. */
  919. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  920. if (!dma->tx_ring_AC_BK)
  921. goto out;
  922. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  923. if (!dma->tx_ring_AC_BE)
  924. goto err_destroy_bk;
  925. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  926. if (!dma->tx_ring_AC_VI)
  927. goto err_destroy_be;
  928. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  929. if (!dma->tx_ring_AC_VO)
  930. goto err_destroy_vi;
  931. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  932. if (!dma->tx_ring_mcast)
  933. goto err_destroy_vo;
  934. /* setup RX DMA channel. */
  935. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  936. if (!dma->rx_ring)
  937. goto err_destroy_mcast;
  938. /* No support for the TX status DMA ring. */
  939. B43_WARN_ON(dev->dev->id.revision < 5);
  940. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  941. (unsigned int)type);
  942. err = 0;
  943. out:
  944. return err;
  945. err_destroy_mcast:
  946. destroy_ring(dma, tx_ring_mcast);
  947. err_destroy_vo:
  948. destroy_ring(dma, tx_ring_AC_VO);
  949. err_destroy_vi:
  950. destroy_ring(dma, tx_ring_AC_VI);
  951. err_destroy_be:
  952. destroy_ring(dma, tx_ring_AC_BE);
  953. err_destroy_bk:
  954. destroy_ring(dma, tx_ring_AC_BK);
  955. return err;
  956. }
  957. /* Generate a cookie for the TX header. */
  958. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  959. {
  960. u16 cookie;
  961. /* Use the upper 4 bits of the cookie as
  962. * DMA controller ID and store the slot number
  963. * in the lower 12 bits.
  964. * Note that the cookie must never be 0, as this
  965. * is a special value used in RX path.
  966. * It can also not be 0xFFFF because that is special
  967. * for multicast frames.
  968. */
  969. cookie = (((u16)ring->index + 1) << 12);
  970. B43_WARN_ON(slot & ~0x0FFF);
  971. cookie |= (u16)slot;
  972. return cookie;
  973. }
  974. /* Inspect a cookie and find out to which controller/slot it belongs. */
  975. static
  976. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  977. {
  978. struct b43_dma *dma = &dev->dma;
  979. struct b43_dmaring *ring = NULL;
  980. switch (cookie & 0xF000) {
  981. case 0x1000:
  982. ring = dma->tx_ring_AC_BK;
  983. break;
  984. case 0x2000:
  985. ring = dma->tx_ring_AC_BE;
  986. break;
  987. case 0x3000:
  988. ring = dma->tx_ring_AC_VI;
  989. break;
  990. case 0x4000:
  991. ring = dma->tx_ring_AC_VO;
  992. break;
  993. case 0x5000:
  994. ring = dma->tx_ring_mcast;
  995. break;
  996. }
  997. *slot = (cookie & 0x0FFF);
  998. if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
  999. b43dbg(dev->wl, "TX-status contains "
  1000. "invalid cookie: 0x%04X\n", cookie);
  1001. return NULL;
  1002. }
  1003. return ring;
  1004. }
  1005. static int dma_tx_fragment(struct b43_dmaring *ring,
  1006. struct sk_buff *skb)
  1007. {
  1008. const struct b43_dma_ops *ops = ring->ops;
  1009. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1010. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1011. u8 *header;
  1012. int slot, old_top_slot, old_used_slots;
  1013. int err;
  1014. struct b43_dmadesc_generic *desc;
  1015. struct b43_dmadesc_meta *meta;
  1016. struct b43_dmadesc_meta *meta_hdr;
  1017. u16 cookie;
  1018. size_t hdrsize = b43_txhdr_size(ring->dev);
  1019. /* Important note: If the number of used DMA slots per TX frame
  1020. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1021. * the file has to be updated, too!
  1022. */
  1023. old_top_slot = ring->current_slot;
  1024. old_used_slots = ring->used_slots;
  1025. /* Get a slot for the header. */
  1026. slot = request_slot(ring);
  1027. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1028. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1029. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1030. cookie = generate_cookie(ring, slot);
  1031. err = b43_generate_txhdr(ring->dev, header,
  1032. skb, info, cookie);
  1033. if (unlikely(err)) {
  1034. ring->current_slot = old_top_slot;
  1035. ring->used_slots = old_used_slots;
  1036. return err;
  1037. }
  1038. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1039. hdrsize, 1);
  1040. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1041. ring->current_slot = old_top_slot;
  1042. ring->used_slots = old_used_slots;
  1043. return -EIO;
  1044. }
  1045. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1046. hdrsize, 1, 0, 0);
  1047. /* Get a slot for the payload. */
  1048. slot = request_slot(ring);
  1049. desc = ops->idx2desc(ring, slot, &meta);
  1050. memset(meta, 0, sizeof(*meta));
  1051. meta->skb = skb;
  1052. meta->is_last_fragment = 1;
  1053. priv_info->bouncebuffer = NULL;
  1054. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1055. /* create a bounce buffer in zone_dma on mapping failure. */
  1056. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1057. priv_info->bouncebuffer = kmemdup(skb->data, skb->len,
  1058. GFP_ATOMIC | GFP_DMA);
  1059. if (!priv_info->bouncebuffer) {
  1060. ring->current_slot = old_top_slot;
  1061. ring->used_slots = old_used_slots;
  1062. err = -ENOMEM;
  1063. goto out_unmap_hdr;
  1064. }
  1065. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1066. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1067. kfree(priv_info->bouncebuffer);
  1068. priv_info->bouncebuffer = NULL;
  1069. ring->current_slot = old_top_slot;
  1070. ring->used_slots = old_used_slots;
  1071. err = -EIO;
  1072. goto out_unmap_hdr;
  1073. }
  1074. }
  1075. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1076. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1077. /* Tell the firmware about the cookie of the last
  1078. * mcast frame, so it can clear the more-data bit in it. */
  1079. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1080. B43_SHM_SH_MCASTCOOKIE, cookie);
  1081. }
  1082. /* Now transfer the whole frame. */
  1083. wmb();
  1084. ops->poke_tx(ring, next_slot(ring, slot));
  1085. return 0;
  1086. out_unmap_hdr:
  1087. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1088. hdrsize, 1);
  1089. return err;
  1090. }
  1091. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1092. {
  1093. #ifdef CONFIG_B43_DEBUG
  1094. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1095. /* Check if we should inject another ringbuffer overflow
  1096. * to test handling of this situation in the stack. */
  1097. unsigned long next_overflow;
  1098. next_overflow = ring->last_injected_overflow + HZ;
  1099. if (time_after(jiffies, next_overflow)) {
  1100. ring->last_injected_overflow = jiffies;
  1101. b43dbg(ring->dev->wl,
  1102. "Injecting TX ring overflow on "
  1103. "DMA controller %d\n", ring->index);
  1104. return 1;
  1105. }
  1106. }
  1107. #endif /* CONFIG_B43_DEBUG */
  1108. return 0;
  1109. }
  1110. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1111. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1112. u8 queue_prio)
  1113. {
  1114. struct b43_dmaring *ring;
  1115. if (dev->qos_enabled) {
  1116. /* 0 = highest priority */
  1117. switch (queue_prio) {
  1118. default:
  1119. B43_WARN_ON(1);
  1120. /* fallthrough */
  1121. case 0:
  1122. ring = dev->dma.tx_ring_AC_VO;
  1123. break;
  1124. case 1:
  1125. ring = dev->dma.tx_ring_AC_VI;
  1126. break;
  1127. case 2:
  1128. ring = dev->dma.tx_ring_AC_BE;
  1129. break;
  1130. case 3:
  1131. ring = dev->dma.tx_ring_AC_BK;
  1132. break;
  1133. }
  1134. } else
  1135. ring = dev->dma.tx_ring_AC_BE;
  1136. return ring;
  1137. }
  1138. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1139. {
  1140. struct b43_dmaring *ring;
  1141. struct ieee80211_hdr *hdr;
  1142. int err = 0;
  1143. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1144. hdr = (struct ieee80211_hdr *)skb->data;
  1145. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1146. /* The multicast ring will be sent after the DTIM */
  1147. ring = dev->dma.tx_ring_mcast;
  1148. /* Set the more-data bit. Ucode will clear it on
  1149. * the last frame for us. */
  1150. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1151. } else {
  1152. /* Decide by priority where to put this frame. */
  1153. ring = select_ring_by_priority(
  1154. dev, skb_get_queue_mapping(skb));
  1155. }
  1156. B43_WARN_ON(!ring->tx);
  1157. if (unlikely(ring->stopped)) {
  1158. /* We get here only because of a bug in mac80211.
  1159. * Because of a race, one packet may be queued after
  1160. * the queue is stopped, thus we got called when we shouldn't.
  1161. * For now, just refuse the transmit. */
  1162. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1163. b43err(dev->wl, "Packet after queue stopped\n");
  1164. err = -ENOSPC;
  1165. goto out;
  1166. }
  1167. if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
  1168. /* If we get here, we have a real error with the queue
  1169. * full, but queues not stopped. */
  1170. b43err(dev->wl, "DMA queue overflow\n");
  1171. err = -ENOSPC;
  1172. goto out;
  1173. }
  1174. /* Assign the queue number to the ring (if not already done before)
  1175. * so TX status handling can use it. The queue to ring mapping is
  1176. * static, so we don't need to store it per frame. */
  1177. ring->queue_prio = skb_get_queue_mapping(skb);
  1178. err = dma_tx_fragment(ring, skb);
  1179. if (unlikely(err == -ENOKEY)) {
  1180. /* Drop this packet, as we don't have the encryption key
  1181. * anymore and must not transmit it unencrypted. */
  1182. dev_kfree_skb_any(skb);
  1183. err = 0;
  1184. goto out;
  1185. }
  1186. if (unlikely(err)) {
  1187. b43err(dev->wl, "DMA tx mapping failure\n");
  1188. goto out;
  1189. }
  1190. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1191. should_inject_overflow(ring)) {
  1192. /* This TX ring is full. */
  1193. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1194. ring->stopped = 1;
  1195. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1196. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1197. }
  1198. }
  1199. out:
  1200. return err;
  1201. }
  1202. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1203. const struct b43_txstatus *status)
  1204. {
  1205. const struct b43_dma_ops *ops;
  1206. struct b43_dmaring *ring;
  1207. struct b43_dmadesc_generic *desc;
  1208. struct b43_dmadesc_meta *meta;
  1209. int slot, firstused;
  1210. bool frame_succeed;
  1211. ring = parse_cookie(dev, status->cookie, &slot);
  1212. if (unlikely(!ring))
  1213. return;
  1214. B43_WARN_ON(!ring->tx);
  1215. /* Sanity check: TX packets are processed in-order on one ring.
  1216. * Check if the slot deduced from the cookie really is the first
  1217. * used slot. */
  1218. firstused = ring->current_slot - ring->used_slots + 1;
  1219. if (firstused < 0)
  1220. firstused = ring->nr_slots + firstused;
  1221. if (unlikely(slot != firstused)) {
  1222. /* This possibly is a firmware bug and will result in
  1223. * malfunction, memory leaks and/or stall of DMA functionality. */
  1224. b43dbg(dev->wl, "Out of order TX status report on DMA ring %d. "
  1225. "Expected %d, but got %d\n",
  1226. ring->index, firstused, slot);
  1227. return;
  1228. }
  1229. ops = ring->ops;
  1230. while (1) {
  1231. B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
  1232. desc = ops->idx2desc(ring, slot, &meta);
  1233. if (b43_dma_ptr_is_poisoned(meta->skb)) {
  1234. b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
  1235. "on ring %d\n",
  1236. slot, firstused, ring->index);
  1237. break;
  1238. }
  1239. if (meta->skb) {
  1240. struct b43_private_tx_info *priv_info =
  1241. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1242. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  1243. kfree(priv_info->bouncebuffer);
  1244. priv_info->bouncebuffer = NULL;
  1245. } else {
  1246. unmap_descbuffer(ring, meta->dmaaddr,
  1247. b43_txhdr_size(dev), 1);
  1248. }
  1249. if (meta->is_last_fragment) {
  1250. struct ieee80211_tx_info *info;
  1251. if (unlikely(!meta->skb)) {
  1252. /* This is a scatter-gather fragment of a frame, so
  1253. * the skb pointer must not be NULL. */
  1254. b43dbg(dev->wl, "TX status unexpected NULL skb "
  1255. "at slot %d (first=%d) on ring %d\n",
  1256. slot, firstused, ring->index);
  1257. break;
  1258. }
  1259. info = IEEE80211_SKB_CB(meta->skb);
  1260. /*
  1261. * Call back to inform the ieee80211 subsystem about
  1262. * the status of the transmission.
  1263. */
  1264. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1265. #ifdef CONFIG_B43_DEBUG
  1266. if (frame_succeed)
  1267. ring->nr_succeed_tx_packets++;
  1268. else
  1269. ring->nr_failed_tx_packets++;
  1270. ring->nr_total_packet_tries += status->frame_count;
  1271. #endif /* DEBUG */
  1272. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1273. /* skb will be freed by ieee80211_tx_status().
  1274. * Poison our pointer. */
  1275. meta->skb = B43_DMA_PTR_POISON;
  1276. } else {
  1277. /* No need to call free_descriptor_buffer here, as
  1278. * this is only the txhdr, which is not allocated.
  1279. */
  1280. if (unlikely(meta->skb)) {
  1281. b43dbg(dev->wl, "TX status unexpected non-NULL skb "
  1282. "at slot %d (first=%d) on ring %d\n",
  1283. slot, firstused, ring->index);
  1284. break;
  1285. }
  1286. }
  1287. /* Everything unmapped and free'd. So it's not used anymore. */
  1288. ring->used_slots--;
  1289. if (meta->is_last_fragment) {
  1290. /* This is the last scatter-gather
  1291. * fragment of the frame. We are done. */
  1292. break;
  1293. }
  1294. slot = next_slot(ring, slot);
  1295. }
  1296. if (ring->stopped) {
  1297. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1298. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1299. ring->stopped = 0;
  1300. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1301. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1302. }
  1303. }
  1304. }
  1305. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1306. {
  1307. const struct b43_dma_ops *ops = ring->ops;
  1308. struct b43_dmadesc_generic *desc;
  1309. struct b43_dmadesc_meta *meta;
  1310. struct b43_rxhdr_fw4 *rxhdr;
  1311. struct sk_buff *skb;
  1312. u16 len;
  1313. int err;
  1314. dma_addr_t dmaaddr;
  1315. desc = ops->idx2desc(ring, *slot, &meta);
  1316. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1317. skb = meta->skb;
  1318. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1319. len = le16_to_cpu(rxhdr->frame_len);
  1320. if (len == 0) {
  1321. int i = 0;
  1322. do {
  1323. udelay(2);
  1324. barrier();
  1325. len = le16_to_cpu(rxhdr->frame_len);
  1326. } while (len == 0 && i++ < 5);
  1327. if (unlikely(len == 0)) {
  1328. dmaaddr = meta->dmaaddr;
  1329. goto drop_recycle_buffer;
  1330. }
  1331. }
  1332. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1333. /* Something went wrong with the DMA.
  1334. * The device did not touch the buffer and did not overwrite the poison. */
  1335. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1336. dmaaddr = meta->dmaaddr;
  1337. goto drop_recycle_buffer;
  1338. }
  1339. if (unlikely(len > ring->rx_buffersize)) {
  1340. /* The data did not fit into one descriptor buffer
  1341. * and is split over multiple buffers.
  1342. * This should never happen, as we try to allocate buffers
  1343. * big enough. So simply ignore this packet.
  1344. */
  1345. int cnt = 0;
  1346. s32 tmp = len;
  1347. while (1) {
  1348. desc = ops->idx2desc(ring, *slot, &meta);
  1349. /* recycle the descriptor buffer. */
  1350. b43_poison_rx_buffer(ring, meta->skb);
  1351. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1352. ring->rx_buffersize);
  1353. *slot = next_slot(ring, *slot);
  1354. cnt++;
  1355. tmp -= ring->rx_buffersize;
  1356. if (tmp <= 0)
  1357. break;
  1358. }
  1359. b43err(ring->dev->wl, "DMA RX buffer too small "
  1360. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1361. len, ring->rx_buffersize, cnt);
  1362. goto drop;
  1363. }
  1364. dmaaddr = meta->dmaaddr;
  1365. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1366. if (unlikely(err)) {
  1367. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1368. goto drop_recycle_buffer;
  1369. }
  1370. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1371. skb_put(skb, len + ring->frameoffset);
  1372. skb_pull(skb, ring->frameoffset);
  1373. b43_rx(ring->dev, skb, rxhdr);
  1374. drop:
  1375. return;
  1376. drop_recycle_buffer:
  1377. /* Poison and recycle the RX buffer. */
  1378. b43_poison_rx_buffer(ring, skb);
  1379. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1380. }
  1381. void b43_dma_rx(struct b43_dmaring *ring)
  1382. {
  1383. const struct b43_dma_ops *ops = ring->ops;
  1384. int slot, current_slot;
  1385. int used_slots = 0;
  1386. B43_WARN_ON(ring->tx);
  1387. current_slot = ops->get_current_rxslot(ring);
  1388. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1389. slot = ring->current_slot;
  1390. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1391. dma_rx(ring, &slot);
  1392. update_max_used_slots(ring, ++used_slots);
  1393. }
  1394. ops->set_current_rxslot(ring, slot);
  1395. ring->current_slot = slot;
  1396. }
  1397. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1398. {
  1399. B43_WARN_ON(!ring->tx);
  1400. ring->ops->tx_suspend(ring);
  1401. }
  1402. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1403. {
  1404. B43_WARN_ON(!ring->tx);
  1405. ring->ops->tx_resume(ring);
  1406. }
  1407. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1408. {
  1409. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1410. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1411. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1412. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1413. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1414. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1415. }
  1416. void b43_dma_tx_resume(struct b43_wldev *dev)
  1417. {
  1418. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1419. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1420. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1421. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1422. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1423. b43_power_saving_ctl_bits(dev, 0);
  1424. }
  1425. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1426. u16 mmio_base, bool enable)
  1427. {
  1428. u32 ctl;
  1429. if (type == B43_DMA_64BIT) {
  1430. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1431. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1432. if (enable)
  1433. ctl |= B43_DMA64_RXDIRECTFIFO;
  1434. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1435. } else {
  1436. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1437. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1438. if (enable)
  1439. ctl |= B43_DMA32_RXDIRECTFIFO;
  1440. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1441. }
  1442. }
  1443. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1444. * This is called from PIO code, so DMA structures are not available. */
  1445. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1446. unsigned int engine_index, bool enable)
  1447. {
  1448. enum b43_dmatype type;
  1449. u16 mmio_base;
  1450. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1451. mmio_base = b43_dmacontroller_base(type, engine_index);
  1452. direct_fifo_rx(dev, type, mmio_base, enable);
  1453. }