b43.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. #ifndef B43_H_
  2. #define B43_H_
  3. #include <linux/kernel.h>
  4. #include <linux/spinlock.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/hw_random.h>
  7. #include <linux/ssb/ssb.h>
  8. #include <net/mac80211.h>
  9. #include "debugfs.h"
  10. #include "leds.h"
  11. #include "rfkill.h"
  12. #include "lo.h"
  13. #include "phy_common.h"
  14. /* The unique identifier of the firmware that's officially supported by
  15. * this driver version. */
  16. #define B43_SUPPORTED_FIRMWARE_ID "FW13"
  17. #ifdef CONFIG_B43_DEBUG
  18. # define B43_DEBUG 1
  19. #else
  20. # define B43_DEBUG 0
  21. #endif
  22. /* MMIO offsets */
  23. #define B43_MMIO_DMA0_REASON 0x20
  24. #define B43_MMIO_DMA0_IRQ_MASK 0x24
  25. #define B43_MMIO_DMA1_REASON 0x28
  26. #define B43_MMIO_DMA1_IRQ_MASK 0x2C
  27. #define B43_MMIO_DMA2_REASON 0x30
  28. #define B43_MMIO_DMA2_IRQ_MASK 0x34
  29. #define B43_MMIO_DMA3_REASON 0x38
  30. #define B43_MMIO_DMA3_IRQ_MASK 0x3C
  31. #define B43_MMIO_DMA4_REASON 0x40
  32. #define B43_MMIO_DMA4_IRQ_MASK 0x44
  33. #define B43_MMIO_DMA5_REASON 0x48
  34. #define B43_MMIO_DMA5_IRQ_MASK 0x4C
  35. #define B43_MMIO_MACCTL 0x120 /* MAC control */
  36. #define B43_MMIO_MACCMD 0x124 /* MAC command */
  37. #define B43_MMIO_GEN_IRQ_REASON 0x128
  38. #define B43_MMIO_GEN_IRQ_MASK 0x12C
  39. #define B43_MMIO_RAM_CONTROL 0x130
  40. #define B43_MMIO_RAM_DATA 0x134
  41. #define B43_MMIO_PS_STATUS 0x140
  42. #define B43_MMIO_RADIO_HWENABLED_HI 0x158
  43. #define B43_MMIO_SHM_CONTROL 0x160
  44. #define B43_MMIO_SHM_DATA 0x164
  45. #define B43_MMIO_SHM_DATA_UNALIGNED 0x166
  46. #define B43_MMIO_XMITSTAT_0 0x170
  47. #define B43_MMIO_XMITSTAT_1 0x174
  48. #define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
  49. #define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
  50. #define B43_MMIO_TSF_CFP_REP 0x188
  51. #define B43_MMIO_TSF_CFP_START 0x18C
  52. #define B43_MMIO_TSF_CFP_MAXDUR 0x190
  53. /* 32-bit DMA */
  54. #define B43_MMIO_DMA32_BASE0 0x200
  55. #define B43_MMIO_DMA32_BASE1 0x220
  56. #define B43_MMIO_DMA32_BASE2 0x240
  57. #define B43_MMIO_DMA32_BASE3 0x260
  58. #define B43_MMIO_DMA32_BASE4 0x280
  59. #define B43_MMIO_DMA32_BASE5 0x2A0
  60. /* 64-bit DMA */
  61. #define B43_MMIO_DMA64_BASE0 0x200
  62. #define B43_MMIO_DMA64_BASE1 0x240
  63. #define B43_MMIO_DMA64_BASE2 0x280
  64. #define B43_MMIO_DMA64_BASE3 0x2C0
  65. #define B43_MMIO_DMA64_BASE4 0x300
  66. #define B43_MMIO_DMA64_BASE5 0x340
  67. /* PIO on core rev < 11 */
  68. #define B43_MMIO_PIO_BASE0 0x300
  69. #define B43_MMIO_PIO_BASE1 0x310
  70. #define B43_MMIO_PIO_BASE2 0x320
  71. #define B43_MMIO_PIO_BASE3 0x330
  72. #define B43_MMIO_PIO_BASE4 0x340
  73. #define B43_MMIO_PIO_BASE5 0x350
  74. #define B43_MMIO_PIO_BASE6 0x360
  75. #define B43_MMIO_PIO_BASE7 0x370
  76. /* PIO on core rev >= 11 */
  77. #define B43_MMIO_PIO11_BASE0 0x200
  78. #define B43_MMIO_PIO11_BASE1 0x240
  79. #define B43_MMIO_PIO11_BASE2 0x280
  80. #define B43_MMIO_PIO11_BASE3 0x2C0
  81. #define B43_MMIO_PIO11_BASE4 0x300
  82. #define B43_MMIO_PIO11_BASE5 0x340
  83. #define B43_MMIO_PHY_VER 0x3E0
  84. #define B43_MMIO_PHY_RADIO 0x3E2
  85. #define B43_MMIO_PHY0 0x3E6
  86. #define B43_MMIO_ANTENNA 0x3E8
  87. #define B43_MMIO_CHANNEL 0x3F0
  88. #define B43_MMIO_CHANNEL_EXT 0x3F4
  89. #define B43_MMIO_RADIO_CONTROL 0x3F6
  90. #define B43_MMIO_RADIO_DATA_HIGH 0x3F8
  91. #define B43_MMIO_RADIO_DATA_LOW 0x3FA
  92. #define B43_MMIO_PHY_CONTROL 0x3FC
  93. #define B43_MMIO_PHY_DATA 0x3FE
  94. #define B43_MMIO_MACFILTER_CONTROL 0x420
  95. #define B43_MMIO_MACFILTER_DATA 0x422
  96. #define B43_MMIO_RCMTA_COUNT 0x43C
  97. #define B43_MMIO_PSM_PHY_HDR 0x492
  98. #define B43_MMIO_RADIO_HWENABLED_LO 0x49A
  99. #define B43_MMIO_GPIO_CONTROL 0x49C
  100. #define B43_MMIO_GPIO_MASK 0x49E
  101. #define B43_MMIO_TSF_CFP_START_LOW 0x604
  102. #define B43_MMIO_TSF_CFP_START_HIGH 0x606
  103. #define B43_MMIO_TSF_CFP_PRETBTT 0x612
  104. #define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
  105. #define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
  106. #define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
  107. #define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
  108. #define B43_MMIO_RNG 0x65A
  109. #define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */
  110. #define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
  111. #define B43_MMIO_IFSCTL_USE_EDCF 0x0004
  112. #define B43_MMIO_POWERUP_DELAY 0x6A8
  113. #define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
  114. #define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
  115. #define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
  116. /* SPROM boardflags_lo values */
  117. #define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
  118. #define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
  119. #define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
  120. #define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
  121. #define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
  122. #define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
  123. #define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
  124. #define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
  125. #define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
  126. #define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
  127. #define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
  128. #define B43_BFL_FEM 0x0800 /* supports the Front End Module */
  129. #define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
  130. #define B43_BFL_HGPA 0x2000 /* had high gain PA */
  131. #define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
  132. #define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
  133. /* SPROM boardflags_hi values */
  134. #define B43_BFH_NOPA 0x0001 /* has no PA */
  135. #define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */
  136. #define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */
  137. #define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared
  138. * with bluetooth */
  139. #define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */
  140. #define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */
  141. #define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna
  142. * with bluetooth */
  143. /* GPIO register offset, in both ChipCommon and PCI core. */
  144. #define B43_GPIO_CONTROL 0x6c
  145. /* SHM Routing */
  146. enum {
  147. B43_SHM_UCODE, /* Microcode memory */
  148. B43_SHM_SHARED, /* Shared memory */
  149. B43_SHM_SCRATCH, /* Scratch memory */
  150. B43_SHM_HW, /* Internal hardware register */
  151. B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
  152. };
  153. /* SHM Routing modifiers */
  154. #define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
  155. #define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
  156. #define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
  157. B43_SHM_AUTOINC_W)
  158. /* Misc SHM_SHARED offsets */
  159. #define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
  160. #define B43_SHM_SH_PCTLWDPOS 0x0008
  161. #define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
  162. #define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
  163. #define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
  164. #define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
  165. #define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
  166. #define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
  167. #define B43_SHM_SH_HOSTFMI 0x0060 /* Hostflags for ucode options (middle) */
  168. #define B43_SHM_SH_HOSTFHI 0x0062 /* Hostflags for ucode options (high) */
  169. #define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
  170. #define B43_SHM_SH_RADAR 0x0066 /* Radar register */
  171. #define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
  172. #define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
  173. #define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
  174. #define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
  175. #define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
  176. /* TSSI information */
  177. #define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
  178. #define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
  179. #define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
  180. #define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
  181. /* SHM_SHARED TX FIFO variables */
  182. #define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
  183. #define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
  184. #define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
  185. #define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
  186. /* SHM_SHARED background noise */
  187. #define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
  188. #define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
  189. #define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
  190. /* SHM_SHARED crypto engine */
  191. #define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
  192. #define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
  193. #define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
  194. #define B43_SHM_SH_TKIPTSCTTAK 0x0318
  195. #define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
  196. #define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
  197. /* SHM_SHARED WME variables */
  198. #define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
  199. #define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
  200. #define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
  201. /* SHM_SHARED powersave mode related */
  202. #define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
  203. #define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
  204. #define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
  205. /* SHM_SHARED beacon/AP variables */
  206. #define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
  207. #define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
  208. #define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
  209. #define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
  210. #define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
  211. #define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
  212. #define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
  213. #define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
  214. #define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
  215. #define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
  216. /* SHM_SHARED ACK/CTS control */
  217. #define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
  218. /* SHM_SHARED probe response variables */
  219. #define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
  220. #define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
  221. #define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
  222. #define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
  223. #define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
  224. /* SHM_SHARED rate tables */
  225. #define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
  226. #define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
  227. #define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
  228. #define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
  229. /* SHM_SHARED microcode soft registers */
  230. #define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
  231. #define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
  232. #define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
  233. #define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
  234. #define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
  235. #define B43_SHM_SH_UCODESTAT_INVALID 0
  236. #define B43_SHM_SH_UCODESTAT_INIT 1
  237. #define B43_SHM_SH_UCODESTAT_ACTIVE 2
  238. #define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
  239. #define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
  240. #define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
  241. #define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
  242. #define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
  243. /* SHM_SHARED tx iq workarounds */
  244. #define B43_SHM_SH_NPHY_TXIQW0 0x0700
  245. #define B43_SHM_SH_NPHY_TXIQW1 0x0702
  246. #define B43_SHM_SH_NPHY_TXIQW2 0x0704
  247. #define B43_SHM_SH_NPHY_TXIQW3 0x0706
  248. /* SHM_SHARED tx pwr ctrl */
  249. #define B43_SHM_SH_NPHY_TXPWR_INDX0 0x0708
  250. #define B43_SHM_SH_NPHY_TXPWR_INDX1 0x070E
  251. /* SHM_SCRATCH offsets */
  252. #define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
  253. #define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
  254. #define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
  255. #define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
  256. #define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
  257. #define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
  258. #define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
  259. #define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
  260. #define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
  261. #define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
  262. /* Hardware Radio Enable masks */
  263. #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
  264. #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
  265. /* HostFlags. See b43_hf_read/write() */
  266. #define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
  267. #define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
  268. #define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
  269. #define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
  270. #define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
  271. #define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
  272. #define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
  273. #define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
  274. #define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
  275. #define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
  276. #define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
  277. #define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
  278. #define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
  279. #define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
  280. #define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
  281. #define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
  282. #define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
  283. #define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
  284. #define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
  285. #define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
  286. #define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
  287. #define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
  288. #define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
  289. #define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
  290. #define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
  291. #define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
  292. #define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
  293. #define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
  294. #define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
  295. #define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
  296. #define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
  297. #define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
  298. #define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
  299. #define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
  300. #define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
  301. /* Firmware capabilities field in SHM (Opensource firmware only) */
  302. #define B43_FWCAPA_HWCRYPTO 0x0001
  303. #define B43_FWCAPA_QOS 0x0002
  304. /* MacFilter offsets. */
  305. #define B43_MACFILTER_SELF 0x0000
  306. #define B43_MACFILTER_BSSID 0x0003
  307. /* PowerControl */
  308. #define B43_PCTL_IN 0xB0
  309. #define B43_PCTL_OUT 0xB4
  310. #define B43_PCTL_OUTENABLE 0xB8
  311. #define B43_PCTL_XTAL_POWERUP 0x40
  312. #define B43_PCTL_PLL_POWERDOWN 0x80
  313. /* PowerControl Clock Modes */
  314. #define B43_PCTL_CLK_FAST 0x00
  315. #define B43_PCTL_CLK_SLOW 0x01
  316. #define B43_PCTL_CLK_DYNAMIC 0x02
  317. #define B43_PCTL_FORCE_SLOW 0x0800
  318. #define B43_PCTL_FORCE_PLL 0x1000
  319. #define B43_PCTL_DYN_XTAL 0x2000
  320. /* PHYVersioning */
  321. #define B43_PHYTYPE_A 0x00
  322. #define B43_PHYTYPE_B 0x01
  323. #define B43_PHYTYPE_G 0x02
  324. #define B43_PHYTYPE_N 0x04
  325. #define B43_PHYTYPE_LP 0x05
  326. /* PHYRegisters */
  327. #define B43_PHY_ILT_A_CTRL 0x0072
  328. #define B43_PHY_ILT_A_DATA1 0x0073
  329. #define B43_PHY_ILT_A_DATA2 0x0074
  330. #define B43_PHY_G_LO_CONTROL 0x0810
  331. #define B43_PHY_ILT_G_CTRL 0x0472
  332. #define B43_PHY_ILT_G_DATA1 0x0473
  333. #define B43_PHY_ILT_G_DATA2 0x0474
  334. #define B43_PHY_A_PCTL 0x007B
  335. #define B43_PHY_G_PCTL 0x0029
  336. #define B43_PHY_A_CRS 0x0029
  337. #define B43_PHY_RADIO_BITFIELD 0x0401
  338. #define B43_PHY_G_CRS 0x0429
  339. #define B43_PHY_NRSSILT_CTRL 0x0803
  340. #define B43_PHY_NRSSILT_DATA 0x0804
  341. /* RadioRegisters */
  342. #define B43_RADIOCTL_ID 0x01
  343. /* MAC Control bitfield */
  344. #define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
  345. #define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
  346. #define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
  347. #define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
  348. #define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
  349. #define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
  350. #define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
  351. #define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
  352. #define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
  353. #define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
  354. #define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
  355. #define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
  356. #define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
  357. #define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
  358. #define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
  359. #define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
  360. #define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
  361. #define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
  362. #define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
  363. #define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
  364. #define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
  365. #define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
  366. #define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
  367. #define B43_MACCTL_GMODE 0x80000000 /* G Mode */
  368. /* MAC Command bitfield */
  369. #define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
  370. #define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
  371. #define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
  372. #define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
  373. #define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
  374. /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
  375. #define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
  376. #define B43_TMSLOW_PHYCLKSPEED 0x00C00000 /* PHY clock speed mask (N-PHY only) */
  377. #define B43_TMSLOW_PHYCLKSPEED_40MHZ 0x00000000 /* 40 MHz PHY */
  378. #define B43_TMSLOW_PHYCLKSPEED_80MHZ 0x00400000 /* 80 MHz PHY */
  379. #define B43_TMSLOW_PHYCLKSPEED_160MHZ 0x00800000 /* 160 MHz PHY */
  380. #define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
  381. #define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
  382. #define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
  383. #define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
  384. /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
  385. #define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
  386. #define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
  387. #define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
  388. #define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
  389. /* Generic-Interrupt reasons. */
  390. #define B43_IRQ_MAC_SUSPENDED 0x00000001
  391. #define B43_IRQ_BEACON 0x00000002
  392. #define B43_IRQ_TBTT_INDI 0x00000004
  393. #define B43_IRQ_BEACON_TX_OK 0x00000008
  394. #define B43_IRQ_BEACON_CANCEL 0x00000010
  395. #define B43_IRQ_ATIM_END 0x00000020
  396. #define B43_IRQ_PMQ 0x00000040
  397. #define B43_IRQ_PIO_WORKAROUND 0x00000100
  398. #define B43_IRQ_MAC_TXERR 0x00000200
  399. #define B43_IRQ_PHY_TXERR 0x00000800
  400. #define B43_IRQ_PMEVENT 0x00001000
  401. #define B43_IRQ_TIMER0 0x00002000
  402. #define B43_IRQ_TIMER1 0x00004000
  403. #define B43_IRQ_DMA 0x00008000
  404. #define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
  405. #define B43_IRQ_CCA_MEASURE_OK 0x00020000
  406. #define B43_IRQ_NOISESAMPLE_OK 0x00040000
  407. #define B43_IRQ_UCODE_DEBUG 0x08000000
  408. #define B43_IRQ_RFKILL 0x10000000
  409. #define B43_IRQ_TX_OK 0x20000000
  410. #define B43_IRQ_PHY_G_CHANGED 0x40000000
  411. #define B43_IRQ_TIMEOUT 0x80000000
  412. #define B43_IRQ_ALL 0xFFFFFFFF
  413. #define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
  414. B43_IRQ_ATIM_END | \
  415. B43_IRQ_PMQ | \
  416. B43_IRQ_MAC_TXERR | \
  417. B43_IRQ_PHY_TXERR | \
  418. B43_IRQ_DMA | \
  419. B43_IRQ_TXFIFO_FLUSH_OK | \
  420. B43_IRQ_NOISESAMPLE_OK | \
  421. B43_IRQ_UCODE_DEBUG | \
  422. B43_IRQ_RFKILL | \
  423. B43_IRQ_TX_OK)
  424. /* The firmware register to fetch the debug-IRQ reason from. */
  425. #define B43_DEBUGIRQ_REASON_REG 63
  426. /* Debug-IRQ reasons. */
  427. #define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
  428. #define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
  429. #define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
  430. #define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
  431. #define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
  432. /* The firmware register that contains the "marker" line. */
  433. #define B43_MARKER_ID_REG 2
  434. #define B43_MARKER_LINE_REG 3
  435. /* The firmware register to fetch the panic reason from. */
  436. #define B43_FWPANIC_REASON_REG 3
  437. /* Firmware panic reason codes */
  438. #define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
  439. #define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
  440. /* The firmware register that contains the watchdog counter. */
  441. #define B43_WATCHDOG_REG 1
  442. /* Device specific rate values.
  443. * The actual values defined here are (rate_in_mbps * 2).
  444. * Some code depends on this. Don't change it. */
  445. #define B43_CCK_RATE_1MB 0x02
  446. #define B43_CCK_RATE_2MB 0x04
  447. #define B43_CCK_RATE_5MB 0x0B
  448. #define B43_CCK_RATE_11MB 0x16
  449. #define B43_OFDM_RATE_6MB 0x0C
  450. #define B43_OFDM_RATE_9MB 0x12
  451. #define B43_OFDM_RATE_12MB 0x18
  452. #define B43_OFDM_RATE_18MB 0x24
  453. #define B43_OFDM_RATE_24MB 0x30
  454. #define B43_OFDM_RATE_36MB 0x48
  455. #define B43_OFDM_RATE_48MB 0x60
  456. #define B43_OFDM_RATE_54MB 0x6C
  457. /* Convert a b43 rate value to a rate in 100kbps */
  458. #define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
  459. #define B43_DEFAULT_SHORT_RETRY_LIMIT 7
  460. #define B43_DEFAULT_LONG_RETRY_LIMIT 4
  461. #define B43_PHY_TX_BADNESS_LIMIT 1000
  462. /* Max size of a security key */
  463. #define B43_SEC_KEYSIZE 16
  464. /* Max number of group keys */
  465. #define B43_NR_GROUP_KEYS 4
  466. /* Max number of pairwise keys */
  467. #define B43_NR_PAIRWISE_KEYS 50
  468. /* Security algorithms. */
  469. enum {
  470. B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
  471. B43_SEC_ALGO_WEP40,
  472. B43_SEC_ALGO_TKIP,
  473. B43_SEC_ALGO_AES,
  474. B43_SEC_ALGO_WEP104,
  475. B43_SEC_ALGO_AES_LEGACY,
  476. };
  477. struct b43_dmaring;
  478. /* The firmware file header */
  479. #define B43_FW_TYPE_UCODE 'u'
  480. #define B43_FW_TYPE_PCM 'p'
  481. #define B43_FW_TYPE_IV 'i'
  482. struct b43_fw_header {
  483. /* File type */
  484. u8 type;
  485. /* File format version */
  486. u8 ver;
  487. u8 __padding[2];
  488. /* Size of the data. For ucode and PCM this is in bytes.
  489. * For IV this is number-of-ivs. */
  490. __be32 size;
  491. } __packed;
  492. /* Initial Value file format */
  493. #define B43_IV_OFFSET_MASK 0x7FFF
  494. #define B43_IV_32BIT 0x8000
  495. struct b43_iv {
  496. __be16 offset_size;
  497. union {
  498. __be16 d16;
  499. __be32 d32;
  500. } data __packed;
  501. } __packed;
  502. /* Data structures for DMA transmission, per 80211 core. */
  503. struct b43_dma {
  504. struct b43_dmaring *tx_ring_AC_BK; /* Background */
  505. struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
  506. struct b43_dmaring *tx_ring_AC_VI; /* Video */
  507. struct b43_dmaring *tx_ring_AC_VO; /* Voice */
  508. struct b43_dmaring *tx_ring_mcast; /* Multicast */
  509. struct b43_dmaring *rx_ring;
  510. };
  511. struct b43_pio_txqueue;
  512. struct b43_pio_rxqueue;
  513. /* Data structures for PIO transmission, per 80211 core. */
  514. struct b43_pio {
  515. struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
  516. struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
  517. struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
  518. struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
  519. struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
  520. struct b43_pio_rxqueue *rx_queue;
  521. };
  522. /* Context information for a noise calculation (Link Quality). */
  523. struct b43_noise_calculation {
  524. bool calculation_running;
  525. u8 nr_samples;
  526. s8 samples[8][4];
  527. };
  528. struct b43_stats {
  529. u8 link_noise;
  530. };
  531. struct b43_key {
  532. /* If keyconf is NULL, this key is disabled.
  533. * keyconf is a cookie. Don't derefenrence it outside of the set_key
  534. * path, because b43 doesn't own it. */
  535. struct ieee80211_key_conf *keyconf;
  536. u8 algorithm;
  537. };
  538. /* SHM offsets to the QOS data structures for the 4 different queues. */
  539. #define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
  540. (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
  541. #define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
  542. #define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
  543. #define B43_QOS_VIDEO B43_QOS_PARAMS(2)
  544. #define B43_QOS_VOICE B43_QOS_PARAMS(3)
  545. /* QOS parameter hardware data structure offsets. */
  546. #define B43_NR_QOSPARAMS 16
  547. enum {
  548. B43_QOSPARAM_TXOP = 0,
  549. B43_QOSPARAM_CWMIN,
  550. B43_QOSPARAM_CWMAX,
  551. B43_QOSPARAM_CWCUR,
  552. B43_QOSPARAM_AIFS,
  553. B43_QOSPARAM_BSLOTS,
  554. B43_QOSPARAM_REGGAP,
  555. B43_QOSPARAM_STATUS,
  556. };
  557. /* QOS parameters for a queue. */
  558. struct b43_qos_params {
  559. /* The QOS parameters */
  560. struct ieee80211_tx_queue_params p;
  561. };
  562. struct b43_wl;
  563. /* The type of the firmware file. */
  564. enum b43_firmware_file_type {
  565. B43_FWTYPE_PROPRIETARY,
  566. B43_FWTYPE_OPENSOURCE,
  567. B43_NR_FWTYPES,
  568. };
  569. /* Context data for fetching firmware. */
  570. struct b43_request_fw_context {
  571. /* The device we are requesting the fw for. */
  572. struct b43_wldev *dev;
  573. /* The type of firmware to request. */
  574. enum b43_firmware_file_type req_type;
  575. /* Error messages for each firmware type. */
  576. char errors[B43_NR_FWTYPES][128];
  577. /* Temporary buffer for storing the firmware name. */
  578. char fwname[64];
  579. /* A fatal error occured while requesting. Firmware reqest
  580. * can not continue, as any other reqest will also fail. */
  581. int fatal_failure;
  582. };
  583. /* In-memory representation of a cached microcode file. */
  584. struct b43_firmware_file {
  585. const char *filename;
  586. const struct firmware *data;
  587. /* Type of the firmware file name. Note that this does only indicate
  588. * the type by the firmware name. NOT the file contents.
  589. * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
  590. * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
  591. * binary code, not just the filename.
  592. */
  593. enum b43_firmware_file_type type;
  594. };
  595. /* Pointers to the firmware data and meta information about it. */
  596. struct b43_firmware {
  597. /* Microcode */
  598. struct b43_firmware_file ucode;
  599. /* PCM code */
  600. struct b43_firmware_file pcm;
  601. /* Initial MMIO values for the firmware */
  602. struct b43_firmware_file initvals;
  603. /* Initial MMIO values for the firmware, band-specific */
  604. struct b43_firmware_file initvals_band;
  605. /* Firmware revision */
  606. u16 rev;
  607. /* Firmware patchlevel */
  608. u16 patch;
  609. /* Set to true, if we are using an opensource firmware.
  610. * Use this to check for proprietary vs opensource. */
  611. bool opensource;
  612. /* Set to true, if the core needs a PCM firmware, but
  613. * we failed to load one. This is always false for
  614. * core rev > 10, as these don't need PCM firmware. */
  615. bool pcm_request_failed;
  616. };
  617. /* Device (802.11 core) initialization status. */
  618. enum {
  619. B43_STAT_UNINIT = 0, /* Uninitialized. */
  620. B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
  621. B43_STAT_STARTED = 2, /* Up and running. */
  622. };
  623. #define b43_status(wldev) atomic_read(&(wldev)->__init_status)
  624. #define b43_set_status(wldev, stat) do { \
  625. atomic_set(&(wldev)->__init_status, (stat)); \
  626. smp_wmb(); \
  627. } while (0)
  628. /* Data structure for one wireless device (802.11 core) */
  629. struct b43_wldev {
  630. struct ssb_device *dev;
  631. struct b43_wl *wl;
  632. /* The device initialization status.
  633. * Use b43_status() to query. */
  634. atomic_t __init_status;
  635. bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
  636. bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
  637. bool radio_hw_enable; /* saved state of radio hardware enabled state */
  638. bool qos_enabled; /* TRUE, if QoS is used. */
  639. bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */
  640. bool use_pio; /* TRUE if next init should use PIO */
  641. /* PHY/Radio device. */
  642. struct b43_phy phy;
  643. union {
  644. /* DMA engines. */
  645. struct b43_dma dma;
  646. /* PIO engines. */
  647. struct b43_pio pio;
  648. };
  649. /* Use b43_using_pio_transfers() to check whether we are using
  650. * DMA or PIO data transfers. */
  651. bool __using_pio_transfers;
  652. /* Various statistics about the physical device. */
  653. struct b43_stats stats;
  654. /* Reason code of the last interrupt. */
  655. u32 irq_reason;
  656. u32 dma_reason[6];
  657. /* The currently active generic-interrupt mask. */
  658. u32 irq_mask;
  659. /* Link Quality calculation context. */
  660. struct b43_noise_calculation noisecalc;
  661. /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
  662. int mac_suspended;
  663. /* Periodic tasks */
  664. struct delayed_work periodic_work;
  665. unsigned int periodic_state;
  666. struct work_struct restart_work;
  667. /* encryption/decryption */
  668. u16 ktp; /* Key table pointer */
  669. struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
  670. /* Firmware data */
  671. struct b43_firmware fw;
  672. /* Devicelist in struct b43_wl (all 802.11 cores) */
  673. struct list_head list;
  674. /* Debugging stuff follows. */
  675. #ifdef CONFIG_B43_DEBUG
  676. struct b43_dfsentry *dfsentry;
  677. unsigned int irq_count;
  678. unsigned int irq_bit_count[32];
  679. unsigned int tx_count;
  680. unsigned int rx_count;
  681. #endif
  682. };
  683. /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
  684. struct b43_wl {
  685. /* Pointer to the active wireless device on this chip */
  686. struct b43_wldev *current_dev;
  687. /* Pointer to the ieee80211 hardware data structure */
  688. struct ieee80211_hw *hw;
  689. /* Global driver mutex. Every operation must run with this mutex locked. */
  690. struct mutex mutex;
  691. /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
  692. * handler, only. This basically is just the IRQ mask register. */
  693. spinlock_t hardirq_lock;
  694. /* The number of queues that were registered with the mac80211 subsystem
  695. * initially. This is a backup copy of hw->queues in case hw->queues has
  696. * to be dynamically lowered at runtime (Firmware does not support QoS).
  697. * hw->queues has to be restored to the original value before unregistering
  698. * from the mac80211 subsystem. */
  699. u16 mac80211_initially_registered_queues;
  700. /* We can only have one operating interface (802.11 core)
  701. * at a time. General information about this interface follows.
  702. */
  703. struct ieee80211_vif *vif;
  704. /* The MAC address of the operating interface. */
  705. u8 mac_addr[ETH_ALEN];
  706. /* Current BSSID */
  707. u8 bssid[ETH_ALEN];
  708. /* Interface type. (NL80211_IFTYPE_XXX) */
  709. int if_type;
  710. /* Is the card operating in AP, STA or IBSS mode? */
  711. bool operating;
  712. /* filter flags */
  713. unsigned int filter_flags;
  714. /* Stats about the wireless interface */
  715. struct ieee80211_low_level_stats ieee_stats;
  716. #ifdef CONFIG_B43_HWRNG
  717. struct hwrng rng;
  718. bool rng_initialized;
  719. char rng_name[30 + 1];
  720. #endif /* CONFIG_B43_HWRNG */
  721. /* List of all wireless devices on this chip */
  722. struct list_head devlist;
  723. u8 nr_devs;
  724. bool radiotap_enabled;
  725. bool radio_enabled;
  726. /* The beacon we are currently using (AP or IBSS mode). */
  727. struct sk_buff *current_beacon;
  728. bool beacon0_uploaded;
  729. bool beacon1_uploaded;
  730. bool beacon_templates_virgin; /* Never wrote the templates? */
  731. struct work_struct beacon_update_trigger;
  732. /* The current QOS parameters for the 4 queues. */
  733. struct b43_qos_params qos_params[4];
  734. /* Work for adjustment of the transmission power.
  735. * This is scheduled when we determine that the actual TX output
  736. * power doesn't match what we want. */
  737. struct work_struct txpower_adjust_work;
  738. /* Packet transmit work */
  739. struct work_struct tx_work;
  740. /* Queue of packets to be transmitted. */
  741. struct sk_buff_head tx_queue;
  742. /* The device LEDs. */
  743. struct b43_leds leds;
  744. /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
  745. u8 pio_scratchspace[110] __attribute__((__aligned__(8)));
  746. u8 pio_tailspace[4] __attribute__((__aligned__(8)));
  747. };
  748. static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
  749. {
  750. return hw->priv;
  751. }
  752. static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
  753. {
  754. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  755. return ssb_get_drvdata(ssb_dev);
  756. }
  757. /* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
  758. static inline int b43_is_mode(struct b43_wl *wl, int type)
  759. {
  760. return (wl->operating && wl->if_type == type);
  761. }
  762. /**
  763. * b43_current_band - Returns the currently used band.
  764. * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
  765. */
  766. static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
  767. {
  768. return wl->hw->conf.channel->band;
  769. }
  770. static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
  771. {
  772. return ssb_read16(dev->dev, offset);
  773. }
  774. static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
  775. {
  776. ssb_write16(dev->dev, offset, value);
  777. }
  778. static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
  779. {
  780. return ssb_read32(dev->dev, offset);
  781. }
  782. static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
  783. {
  784. ssb_write32(dev->dev, offset, value);
  785. }
  786. static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
  787. {
  788. return dev->__using_pio_transfers;
  789. }
  790. #ifdef CONFIG_B43_FORCE_PIO
  791. # define B43_PIO_DEFAULT 1
  792. #else
  793. # define B43_PIO_DEFAULT 0
  794. #endif
  795. /* Message printing */
  796. void b43info(struct b43_wl *wl, const char *fmt, ...)
  797. __attribute__ ((format(printf, 2, 3)));
  798. void b43err(struct b43_wl *wl, const char *fmt, ...)
  799. __attribute__ ((format(printf, 2, 3)));
  800. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  801. __attribute__ ((format(printf, 2, 3)));
  802. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  803. __attribute__ ((format(printf, 2, 3)));
  804. /* A WARN_ON variant that vanishes when b43 debugging is disabled.
  805. * This _also_ evaluates the arg with debugging disabled. */
  806. #if B43_DEBUG
  807. # define B43_WARN_ON(x) WARN_ON(x)
  808. #else
  809. static inline bool __b43_warn_on_dummy(bool x) { return x; }
  810. # define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
  811. #endif
  812. /* Convert an integer to a Q5.2 value */
  813. #define INT_TO_Q52(i) ((i) << 2)
  814. /* Convert a Q5.2 value to an integer (precision loss!) */
  815. #define Q52_TO_INT(q52) ((q52) >> 2)
  816. /* Macros for printing a value in Q5.2 format */
  817. #define Q52_FMT "%u.%u"
  818. #define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
  819. #endif /* B43_H_ */