phy.h 2.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef PHY_H
  17. #define PHY_H
  18. #define CHANSEL_DIV 15
  19. #define CHANSEL_2G(_freq) (((_freq) * 0x10000) / CHANSEL_DIV)
  20. #define CHANSEL_5G(_freq) (((_freq) * 0x8000) / CHANSEL_DIV)
  21. #define AR_PHY_BASE 0x9800
  22. #define AR_PHY(_n) (AR_PHY_BASE + ((_n)<<2))
  23. #define AR_PHY_TX_PWRCTRL_TX_GAIN_TAB_MAX 0x0007E000
  24. #define AR_PHY_TX_PWRCTRL_TX_GAIN_TAB_MAX_S 13
  25. #define AR_PHY_TX_GAIN_CLC 0x0000001E
  26. #define AR_PHY_TX_GAIN_CLC_S 1
  27. #define AR_PHY_TX_GAIN 0x0007F000
  28. #define AR_PHY_TX_GAIN_S 12
  29. #define AR_PHY_CLC_TBL1 0xa35c
  30. #define AR_PHY_CLC_I0 0x07ff0000
  31. #define AR_PHY_CLC_I0_S 16
  32. #define AR_PHY_CLC_Q0 0x0000ffd0
  33. #define AR_PHY_CLC_Q0_S 5
  34. #define REG_WRITE_RF_ARRAY(iniarray, regData, regWr) do { \
  35. int r; \
  36. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  37. REG_WRITE(ah, INI_RA((iniarray), r, 0), (regData)[r]); \
  38. DO_DELAY(regWr); \
  39. } \
  40. } while (0)
  41. #define ATH9K_IS_MIC_ENABLED(ah) \
  42. ((ah)->sta_id1_defaults & AR_STA_ID1_CRPT_MIC_ENABLE)
  43. #define ANTSWAP_AB 0x0001
  44. #define REDUCE_CHAIN_0 0x00000050
  45. #define REDUCE_CHAIN_1 0x00000051
  46. #define AR_PHY_CHIP_ID 0x9818
  47. #define RF_BANK_SETUP(_bank, _iniarray, _col) do { \
  48. int i; \
  49. for (i = 0; i < (_iniarray)->ia_rows; i++) \
  50. (_bank)[i] = INI_RA((_iniarray), i, _col);; \
  51. } while (0)
  52. #define AR_PHY_TIMING11_SPUR_FREQ_SD 0x3FF00000
  53. #define AR_PHY_TIMING11_SPUR_FREQ_SD_S 20
  54. #endif