eeprom.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef EEPROM_H
  17. #define EEPROM_H
  18. #include "../ath.h"
  19. #include <net/cfg80211.h>
  20. #include "ar9003_eeprom.h"
  21. #define AH_USE_EEPROM 0x1
  22. #ifdef __BIG_ENDIAN
  23. #define AR5416_EEPROM_MAGIC 0x5aa5
  24. #else
  25. #define AR5416_EEPROM_MAGIC 0xa55a
  26. #endif
  27. #define CTRY_DEBUG 0x1ff
  28. #define CTRY_DEFAULT 0
  29. #define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
  30. #define AR_EEPROM_EEPCAP_AES_DIS 0x0002
  31. #define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
  32. #define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
  33. #define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
  34. #define AR_EEPROM_EEPCAP_MAXQCU_S 4
  35. #define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
  36. #define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
  37. #define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
  38. #define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
  39. #define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
  40. #define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
  41. #define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
  42. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
  43. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
  44. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
  45. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
  46. #define AR5416_EEPROM_MAGIC_OFFSET 0x0
  47. #define AR5416_EEPROM_S 2
  48. #define AR5416_EEPROM_OFFSET 0x2000
  49. #define AR5416_EEPROM_MAX 0xae0
  50. #define AR5416_EEPROM_START_ADDR \
  51. (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
  52. #define SD_NO_CTL 0xE0
  53. #define NO_CTL 0xff
  54. #define CTL_MODE_M 7
  55. #define CTL_11A 0
  56. #define CTL_11B 1
  57. #define CTL_11G 2
  58. #define CTL_2GHT20 5
  59. #define CTL_5GHT20 6
  60. #define CTL_2GHT40 7
  61. #define CTL_5GHT40 8
  62. #define EXT_ADDITIVE (0x8000)
  63. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  64. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  65. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  66. #define SUB_NUM_CTL_MODES_AT_5G_40 2
  67. #define SUB_NUM_CTL_MODES_AT_2G_40 3
  68. #define INCREASE_MAXPOW_BY_TWO_CHAIN 6 /* 10*log10(2)*2 */
  69. #define INCREASE_MAXPOW_BY_THREE_CHAIN 10 /* 10*log10(3)*2 */
  70. /*
  71. * For AR9285 and later chipsets, the following bits are not being programmed
  72. * in EEPROM and so need to be enabled always.
  73. *
  74. * Bit 0: en_fcc_mid
  75. * Bit 1: en_jap_mid
  76. * Bit 2: en_fcc_dfs_ht40
  77. * Bit 3: en_jap_ht40
  78. * Bit 4: en_jap_dfs_ht40
  79. */
  80. #define AR9285_RDEXT_DEFAULT 0x1F
  81. #define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  82. #define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
  83. #define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM))
  84. #define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK)
  85. #define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
  86. ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  87. #define OLC_FOR_AR9287_10_LATER (AR_SREV_9287_10_OR_LATER(ah) && \
  88. ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  89. #define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c
  90. #define AR_EEPROM_RFSILENT_GPIO_SEL_S 2
  91. #define AR_EEPROM_RFSILENT_POLARITY 0x0002
  92. #define AR_EEPROM_RFSILENT_POLARITY_S 1
  93. #define EEP_RFSILENT_ENABLED 0x0001
  94. #define EEP_RFSILENT_ENABLED_S 0
  95. #define EEP_RFSILENT_POLARITY 0x0002
  96. #define EEP_RFSILENT_POLARITY_S 1
  97. #define EEP_RFSILENT_GPIO_SEL 0x001c
  98. #define EEP_RFSILENT_GPIO_SEL_S 2
  99. #define AR5416_OPFLAGS_11A 0x01
  100. #define AR5416_OPFLAGS_11G 0x02
  101. #define AR5416_OPFLAGS_N_5G_HT40 0x04
  102. #define AR5416_OPFLAGS_N_2G_HT40 0x08
  103. #define AR5416_OPFLAGS_N_5G_HT20 0x10
  104. #define AR5416_OPFLAGS_N_2G_HT20 0x20
  105. #define AR5416_EEP_NO_BACK_VER 0x1
  106. #define AR5416_EEP_VER 0xE
  107. #define AR5416_EEP_VER_MINOR_MASK 0x0FFF
  108. #define AR5416_EEP_MINOR_VER_2 0x2
  109. #define AR5416_EEP_MINOR_VER_3 0x3
  110. #define AR5416_EEP_MINOR_VER_7 0x7
  111. #define AR5416_EEP_MINOR_VER_9 0x9
  112. #define AR5416_EEP_MINOR_VER_16 0x10
  113. #define AR5416_EEP_MINOR_VER_17 0x11
  114. #define AR5416_EEP_MINOR_VER_19 0x13
  115. #define AR5416_EEP_MINOR_VER_20 0x14
  116. #define AR5416_EEP_MINOR_VER_21 0x15
  117. #define AR5416_EEP_MINOR_VER_22 0x16
  118. #define AR5416_NUM_5G_CAL_PIERS 8
  119. #define AR5416_NUM_2G_CAL_PIERS 4
  120. #define AR5416_NUM_5G_20_TARGET_POWERS 8
  121. #define AR5416_NUM_5G_40_TARGET_POWERS 8
  122. #define AR5416_NUM_2G_CCK_TARGET_POWERS 3
  123. #define AR5416_NUM_2G_20_TARGET_POWERS 4
  124. #define AR5416_NUM_2G_40_TARGET_POWERS 4
  125. #define AR5416_NUM_CTLS 24
  126. #define AR5416_NUM_BAND_EDGES 8
  127. #define AR5416_NUM_PD_GAINS 4
  128. #define AR5416_PD_GAINS_IN_MASK 4
  129. #define AR5416_PD_GAIN_ICEPTS 5
  130. #define AR5416_EEPROM_MODAL_SPURS 5
  131. #define AR5416_MAX_RATE_POWER 63
  132. #define AR5416_NUM_PDADC_VALUES 128
  133. #define AR5416_BCHAN_UNUSED 0xFF
  134. #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
  135. #define AR5416_MAX_CHAINS 3
  136. #define AR9300_MAX_CHAINS 3
  137. #define AR5416_PWR_TABLE_OFFSET_DB -5
  138. /* Rx gain type values */
  139. #define AR5416_EEP_RXGAIN_23DB_BACKOFF 0
  140. #define AR5416_EEP_RXGAIN_13DB_BACKOFF 1
  141. #define AR5416_EEP_RXGAIN_ORIG 2
  142. /* Tx gain type values */
  143. #define AR5416_EEP_TXGAIN_ORIGINAL 0
  144. #define AR5416_EEP_TXGAIN_HIGH_POWER 1
  145. #define AR5416_EEP4K_START_LOC 64
  146. #define AR5416_EEP4K_NUM_2G_CAL_PIERS 3
  147. #define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3
  148. #define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3
  149. #define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3
  150. #define AR5416_EEP4K_NUM_CTLS 12
  151. #define AR5416_EEP4K_NUM_BAND_EDGES 4
  152. #define AR5416_EEP4K_NUM_PD_GAINS 2
  153. #define AR5416_EEP4K_PD_GAINS_IN_MASK 4
  154. #define AR5416_EEP4K_PD_GAIN_ICEPTS 5
  155. #define AR5416_EEP4K_MAX_CHAINS 1
  156. #define AR9280_TX_GAIN_TABLE_SIZE 22
  157. #define AR9287_EEP_VER 0xE
  158. #define AR9287_EEP_VER_MINOR_MASK 0xFFF
  159. #define AR9287_EEP_MINOR_VER_1 0x1
  160. #define AR9287_EEP_MINOR_VER_2 0x2
  161. #define AR9287_EEP_MINOR_VER_3 0x3
  162. #define AR9287_EEP_MINOR_VER AR9287_EEP_MINOR_VER_3
  163. #define AR9287_EEP_MINOR_VER_b AR9287_EEP_MINOR_VER
  164. #define AR9287_EEP_NO_BACK_VER AR9287_EEP_MINOR_VER_1
  165. #define AR9287_EEP_START_LOC 128
  166. #define AR9287_NUM_2G_CAL_PIERS 3
  167. #define AR9287_NUM_2G_CCK_TARGET_POWERS 3
  168. #define AR9287_NUM_2G_20_TARGET_POWERS 3
  169. #define AR9287_NUM_2G_40_TARGET_POWERS 3
  170. #define AR9287_NUM_CTLS 12
  171. #define AR9287_NUM_BAND_EDGES 4
  172. #define AR9287_NUM_PD_GAINS 4
  173. #define AR9287_PD_GAINS_IN_MASK 4
  174. #define AR9287_PD_GAIN_ICEPTS 1
  175. #define AR9287_EEPROM_MODAL_SPURS 5
  176. #define AR9287_MAX_RATE_POWER 63
  177. #define AR9287_NUM_PDADC_VALUES 128
  178. #define AR9287_NUM_RATES 16
  179. #define AR9287_BCHAN_UNUSED 0xFF
  180. #define AR9287_MAX_PWR_RANGE_IN_HALF_DB 64
  181. #define AR9287_OPFLAGS_11A 0x01
  182. #define AR9287_OPFLAGS_11G 0x02
  183. #define AR9287_OPFLAGS_2G_HT40 0x08
  184. #define AR9287_OPFLAGS_2G_HT20 0x20
  185. #define AR9287_OPFLAGS_5G_HT40 0x04
  186. #define AR9287_OPFLAGS_5G_HT20 0x10
  187. #define AR9287_EEPMISC_BIG_ENDIAN 0x01
  188. #define AR9287_EEPMISC_WOW 0x02
  189. #define AR9287_MAX_CHAINS 2
  190. #define AR9287_ANT_16S 32
  191. #define AR9287_custdatasize 20
  192. #define AR9287_NUM_ANT_CHAIN_FIELDS 6
  193. #define AR9287_NUM_ANT_COMMON_FIELDS 4
  194. #define AR9287_SIZE_ANT_CHAIN_FIELD 2
  195. #define AR9287_SIZE_ANT_COMMON_FIELD 4
  196. #define AR9287_ANT_CHAIN_MASK 0x3
  197. #define AR9287_ANT_COMMON_MASK 0xf
  198. #define AR9287_CHAIN_0_IDX 0
  199. #define AR9287_CHAIN_1_IDX 1
  200. #define AR9287_DATA_SZ 32
  201. #define AR9287_PWR_TABLE_OFFSET_DB -5
  202. #define AR9287_CHECKSUM_LOCATION (AR9287_EEP_START_LOC + 1)
  203. enum eeprom_param {
  204. EEP_NFTHRESH_5,
  205. EEP_NFTHRESH_2,
  206. EEP_MAC_MSW,
  207. EEP_MAC_MID,
  208. EEP_MAC_LSW,
  209. EEP_REG_0,
  210. EEP_REG_1,
  211. EEP_OP_CAP,
  212. EEP_OP_MODE,
  213. EEP_RF_SILENT,
  214. EEP_OB_5,
  215. EEP_DB_5,
  216. EEP_OB_2,
  217. EEP_DB_2,
  218. EEP_MINOR_REV,
  219. EEP_TX_MASK,
  220. EEP_RX_MASK,
  221. EEP_FSTCLK_5G,
  222. EEP_RXGAIN_TYPE,
  223. EEP_OL_PWRCTRL,
  224. EEP_TXGAIN_TYPE,
  225. EEP_RC_CHAIN_MASK,
  226. EEP_DAC_HPWR_5G,
  227. EEP_FRAC_N_5G,
  228. EEP_DEV_TYPE,
  229. EEP_TEMPSENSE_SLOPE,
  230. EEP_TEMPSENSE_SLOPE_PAL_ON,
  231. EEP_PWR_TABLE_OFFSET,
  232. EEP_DRIVE_STRENGTH,
  233. EEP_INTERNAL_REGULATOR,
  234. EEP_SWREG,
  235. EEP_PAPRD,
  236. };
  237. enum ar5416_rates {
  238. rate6mb, rate9mb, rate12mb, rate18mb,
  239. rate24mb, rate36mb, rate48mb, rate54mb,
  240. rate1l, rate2l, rate2s, rate5_5l,
  241. rate5_5s, rate11l, rate11s, rateXr,
  242. rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
  243. rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
  244. rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
  245. rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
  246. rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
  247. Ar5416RateSize
  248. };
  249. enum ath9k_hal_freq_band {
  250. ATH9K_HAL_FREQ_BAND_5GHZ = 0,
  251. ATH9K_HAL_FREQ_BAND_2GHZ = 1
  252. };
  253. struct base_eep_header {
  254. u16 length;
  255. u16 checksum;
  256. u16 version;
  257. u8 opCapFlags;
  258. u8 eepMisc;
  259. u16 regDmn[2];
  260. u8 macAddr[6];
  261. u8 rxMask;
  262. u8 txMask;
  263. u16 rfSilent;
  264. u16 blueToothOptions;
  265. u16 deviceCap;
  266. u32 binBuildNumber;
  267. u8 deviceType;
  268. u8 pwdclkind;
  269. u8 fastClk5g;
  270. u8 divChain;
  271. u8 rxGainType;
  272. u8 dacHiPwrMode_5G;
  273. u8 openLoopPwrCntl;
  274. u8 dacLpMode;
  275. u8 txGainType;
  276. u8 rcChainMask;
  277. u8 desiredScaleCCK;
  278. u8 pwr_table_offset;
  279. u8 frac_n_5g;
  280. u8 futureBase_3[21];
  281. } __packed;
  282. struct base_eep_header_4k {
  283. u16 length;
  284. u16 checksum;
  285. u16 version;
  286. u8 opCapFlags;
  287. u8 eepMisc;
  288. u16 regDmn[2];
  289. u8 macAddr[6];
  290. u8 rxMask;
  291. u8 txMask;
  292. u16 rfSilent;
  293. u16 blueToothOptions;
  294. u16 deviceCap;
  295. u32 binBuildNumber;
  296. u8 deviceType;
  297. u8 txGainType;
  298. } __packed;
  299. struct spur_chan {
  300. u16 spurChan;
  301. u8 spurRangeLow;
  302. u8 spurRangeHigh;
  303. } __packed;
  304. struct modal_eep_header {
  305. u32 antCtrlChain[AR5416_MAX_CHAINS];
  306. u32 antCtrlCommon;
  307. u8 antennaGainCh[AR5416_MAX_CHAINS];
  308. u8 switchSettling;
  309. u8 txRxAttenCh[AR5416_MAX_CHAINS];
  310. u8 rxTxMarginCh[AR5416_MAX_CHAINS];
  311. u8 adcDesiredSize;
  312. u8 pgaDesiredSize;
  313. u8 xlnaGainCh[AR5416_MAX_CHAINS];
  314. u8 txEndToXpaOff;
  315. u8 txEndToRxOn;
  316. u8 txFrameToXpaOn;
  317. u8 thresh62;
  318. u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
  319. u8 xpdGain;
  320. u8 xpd;
  321. u8 iqCalICh[AR5416_MAX_CHAINS];
  322. u8 iqCalQCh[AR5416_MAX_CHAINS];
  323. u8 pdGainOverlap;
  324. u8 ob;
  325. u8 db;
  326. u8 xpaBiasLvl;
  327. u8 pwrDecreaseFor2Chain;
  328. u8 pwrDecreaseFor3Chain;
  329. u8 txFrameToDataStart;
  330. u8 txFrameToPaOn;
  331. u8 ht40PowerIncForPdadc;
  332. u8 bswAtten[AR5416_MAX_CHAINS];
  333. u8 bswMargin[AR5416_MAX_CHAINS];
  334. u8 swSettleHt40;
  335. u8 xatten2Db[AR5416_MAX_CHAINS];
  336. u8 xatten2Margin[AR5416_MAX_CHAINS];
  337. u8 ob_ch1;
  338. u8 db_ch1;
  339. u8 useAnt1:1,
  340. force_xpaon:1,
  341. local_bias:1,
  342. femBandSelectUsed:1, xlnabufin:1, xlnaisel:2, xlnabufmode:1;
  343. u8 miscBits;
  344. u16 xpaBiasLvlFreq[3];
  345. u8 futureModal[6];
  346. struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
  347. } __packed;
  348. struct calDataPerFreqOpLoop {
  349. u8 pwrPdg[2][5];
  350. u8 vpdPdg[2][5];
  351. u8 pcdac[2][5];
  352. u8 empty[2][5];
  353. } __packed;
  354. struct modal_eep_4k_header {
  355. u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
  356. u32 antCtrlCommon;
  357. u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
  358. u8 switchSettling;
  359. u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
  360. u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
  361. u8 adcDesiredSize;
  362. u8 pgaDesiredSize;
  363. u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
  364. u8 txEndToXpaOff;
  365. u8 txEndToRxOn;
  366. u8 txFrameToXpaOn;
  367. u8 thresh62;
  368. u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
  369. u8 xpdGain;
  370. u8 xpd;
  371. u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
  372. u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
  373. u8 pdGainOverlap;
  374. #ifdef __BIG_ENDIAN_BITFIELD
  375. u8 ob_1:4, ob_0:4;
  376. u8 db1_1:4, db1_0:4;
  377. #else
  378. u8 ob_0:4, ob_1:4;
  379. u8 db1_0:4, db1_1:4;
  380. #endif
  381. u8 xpaBiasLvl;
  382. u8 txFrameToDataStart;
  383. u8 txFrameToPaOn;
  384. u8 ht40PowerIncForPdadc;
  385. u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
  386. u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
  387. u8 swSettleHt40;
  388. u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
  389. u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
  390. #ifdef __BIG_ENDIAN_BITFIELD
  391. u8 db2_1:4, db2_0:4;
  392. #else
  393. u8 db2_0:4, db2_1:4;
  394. #endif
  395. u8 version;
  396. #ifdef __BIG_ENDIAN_BITFIELD
  397. u8 ob_3:4, ob_2:4;
  398. u8 antdiv_ctl1:4, ob_4:4;
  399. u8 db1_3:4, db1_2:4;
  400. u8 antdiv_ctl2:4, db1_4:4;
  401. u8 db2_2:4, db2_3:4;
  402. u8 reserved:4, db2_4:4;
  403. #else
  404. u8 ob_2:4, ob_3:4;
  405. u8 ob_4:4, antdiv_ctl1:4;
  406. u8 db1_2:4, db1_3:4;
  407. u8 db1_4:4, antdiv_ctl2:4;
  408. u8 db2_2:4, db2_3:4;
  409. u8 db2_4:4, reserved:4;
  410. #endif
  411. u8 futureModal[4];
  412. struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
  413. } __packed;
  414. struct base_eep_ar9287_header {
  415. u16 length;
  416. u16 checksum;
  417. u16 version;
  418. u8 opCapFlags;
  419. u8 eepMisc;
  420. u16 regDmn[2];
  421. u8 macAddr[6];
  422. u8 rxMask;
  423. u8 txMask;
  424. u16 rfSilent;
  425. u16 blueToothOptions;
  426. u16 deviceCap;
  427. u32 binBuildNumber;
  428. u8 deviceType;
  429. u8 openLoopPwrCntl;
  430. int8_t pwrTableOffset;
  431. int8_t tempSensSlope;
  432. int8_t tempSensSlopePalOn;
  433. u8 futureBase[29];
  434. } __packed;
  435. struct modal_eep_ar9287_header {
  436. u32 antCtrlChain[AR9287_MAX_CHAINS];
  437. u32 antCtrlCommon;
  438. int8_t antennaGainCh[AR9287_MAX_CHAINS];
  439. u8 switchSettling;
  440. u8 txRxAttenCh[AR9287_MAX_CHAINS];
  441. u8 rxTxMarginCh[AR9287_MAX_CHAINS];
  442. int8_t adcDesiredSize;
  443. u8 txEndToXpaOff;
  444. u8 txEndToRxOn;
  445. u8 txFrameToXpaOn;
  446. u8 thresh62;
  447. int8_t noiseFloorThreshCh[AR9287_MAX_CHAINS];
  448. u8 xpdGain;
  449. u8 xpd;
  450. int8_t iqCalICh[AR9287_MAX_CHAINS];
  451. int8_t iqCalQCh[AR9287_MAX_CHAINS];
  452. u8 pdGainOverlap;
  453. u8 xpaBiasLvl;
  454. u8 txFrameToDataStart;
  455. u8 txFrameToPaOn;
  456. u8 ht40PowerIncForPdadc;
  457. u8 bswAtten[AR9287_MAX_CHAINS];
  458. u8 bswMargin[AR9287_MAX_CHAINS];
  459. u8 swSettleHt40;
  460. u8 version;
  461. u8 db1;
  462. u8 db2;
  463. u8 ob_cck;
  464. u8 ob_psk;
  465. u8 ob_qam;
  466. u8 ob_pal_off;
  467. u8 futureModal[30];
  468. struct spur_chan spurChans[AR9287_EEPROM_MODAL_SPURS];
  469. } __packed;
  470. struct cal_data_per_freq {
  471. u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  472. u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  473. } __packed;
  474. struct cal_data_per_freq_4k {
  475. u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
  476. u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
  477. } __packed;
  478. struct cal_target_power_leg {
  479. u8 bChannel;
  480. u8 tPow2x[4];
  481. } __packed;
  482. struct cal_target_power_ht {
  483. u8 bChannel;
  484. u8 tPow2x[8];
  485. } __packed;
  486. #ifdef __BIG_ENDIAN_BITFIELD
  487. struct cal_ctl_edges {
  488. u8 bChannel;
  489. u8 flag:2, tPower:6;
  490. } __packed;
  491. #else
  492. struct cal_ctl_edges {
  493. u8 bChannel;
  494. u8 tPower:6, flag:2;
  495. } __packed;
  496. #endif
  497. struct cal_data_op_loop_ar9287 {
  498. u8 pwrPdg[2][5];
  499. u8 vpdPdg[2][5];
  500. u8 pcdac[2][5];
  501. u8 empty[2][5];
  502. } __packed;
  503. struct cal_data_per_freq_ar9287 {
  504. u8 pwrPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
  505. u8 vpdPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
  506. } __packed;
  507. union cal_data_per_freq_ar9287_u {
  508. struct cal_data_op_loop_ar9287 calDataOpen;
  509. struct cal_data_per_freq_ar9287 calDataClose;
  510. } __packed;
  511. struct cal_ctl_data_ar9287 {
  512. struct cal_ctl_edges
  513. ctlEdges[AR9287_MAX_CHAINS][AR9287_NUM_BAND_EDGES];
  514. } __packed;
  515. struct cal_ctl_data {
  516. struct cal_ctl_edges
  517. ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
  518. } __packed;
  519. struct cal_ctl_data_4k {
  520. struct cal_ctl_edges
  521. ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES];
  522. } __packed;
  523. struct ar5416_eeprom_def {
  524. struct base_eep_header baseEepHeader;
  525. u8 custData[64];
  526. struct modal_eep_header modalHeader[2];
  527. u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
  528. u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
  529. struct cal_data_per_freq
  530. calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
  531. struct cal_data_per_freq
  532. calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
  533. struct cal_target_power_leg
  534. calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
  535. struct cal_target_power_ht
  536. calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
  537. struct cal_target_power_ht
  538. calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
  539. struct cal_target_power_leg
  540. calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
  541. struct cal_target_power_leg
  542. calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
  543. struct cal_target_power_ht
  544. calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
  545. struct cal_target_power_ht
  546. calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
  547. u8 ctlIndex[AR5416_NUM_CTLS];
  548. struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
  549. u8 padding;
  550. } __packed;
  551. struct ar5416_eeprom_4k {
  552. struct base_eep_header_4k baseEepHeader;
  553. u8 custData[20];
  554. struct modal_eep_4k_header modalHeader;
  555. u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS];
  556. struct cal_data_per_freq_4k
  557. calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS];
  558. struct cal_target_power_leg
  559. calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS];
  560. struct cal_target_power_leg
  561. calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
  562. struct cal_target_power_ht
  563. calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
  564. struct cal_target_power_ht
  565. calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS];
  566. u8 ctlIndex[AR5416_EEP4K_NUM_CTLS];
  567. struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS];
  568. u8 padding;
  569. } __packed;
  570. struct ar9287_eeprom {
  571. struct base_eep_ar9287_header baseEepHeader;
  572. u8 custData[AR9287_DATA_SZ];
  573. struct modal_eep_ar9287_header modalHeader;
  574. u8 calFreqPier2G[AR9287_NUM_2G_CAL_PIERS];
  575. union cal_data_per_freq_ar9287_u
  576. calPierData2G[AR9287_MAX_CHAINS][AR9287_NUM_2G_CAL_PIERS];
  577. struct cal_target_power_leg
  578. calTargetPowerCck[AR9287_NUM_2G_CCK_TARGET_POWERS];
  579. struct cal_target_power_leg
  580. calTargetPower2G[AR9287_NUM_2G_20_TARGET_POWERS];
  581. struct cal_target_power_ht
  582. calTargetPower2GHT20[AR9287_NUM_2G_20_TARGET_POWERS];
  583. struct cal_target_power_ht
  584. calTargetPower2GHT40[AR9287_NUM_2G_40_TARGET_POWERS];
  585. u8 ctlIndex[AR9287_NUM_CTLS];
  586. struct cal_ctl_data_ar9287 ctlData[AR9287_NUM_CTLS];
  587. u8 padding;
  588. } __packed;
  589. enum reg_ext_bitmap {
  590. REG_EXT_FCC_MIDBAND = 0,
  591. REG_EXT_JAPAN_MIDBAND = 1,
  592. REG_EXT_FCC_DFS_HT40 = 2,
  593. REG_EXT_JAPAN_NONDFS_HT40 = 3,
  594. REG_EXT_JAPAN_DFS_HT40 = 4
  595. };
  596. struct ath9k_country_entry {
  597. u16 countryCode;
  598. u16 regDmnEnum;
  599. u16 regDmn5G;
  600. u16 regDmn2G;
  601. u8 isMultidomain;
  602. u8 iso[3];
  603. };
  604. struct eeprom_ops {
  605. int (*check_eeprom)(struct ath_hw *hw);
  606. u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param);
  607. bool (*fill_eeprom)(struct ath_hw *hw);
  608. int (*get_eeprom_ver)(struct ath_hw *hw);
  609. int (*get_eeprom_rev)(struct ath_hw *hw);
  610. u8 (*get_num_ant_config)(struct ath_hw *hw, enum ieee80211_band band);
  611. u32 (*get_eeprom_antenna_cfg)(struct ath_hw *hw,
  612. struct ath9k_channel *chan);
  613. void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan);
  614. void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan);
  615. void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan,
  616. u16 cfgCtl, u8 twiceAntennaReduction,
  617. u8 twiceMaxRegulatoryPower, u8 powerLimit);
  618. u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz);
  619. };
  620. void ath9k_hw_analog_shift_regwrite(struct ath_hw *ah, u32 reg, u32 val);
  621. void ath9k_hw_analog_shift_rmw(struct ath_hw *ah, u32 reg, u32 mask,
  622. u32 shift, u32 val);
  623. int16_t ath9k_hw_interpolate(u16 target, u16 srcLeft, u16 srcRight,
  624. int16_t targetLeft,
  625. int16_t targetRight);
  626. bool ath9k_hw_get_lower_upper_index(u8 target, u8 *pList, u16 listSize,
  627. u16 *indexL, u16 *indexR);
  628. bool ath9k_hw_nvram_read(struct ath_common *common, u32 off, u16 *data);
  629. void ath9k_hw_fill_vpd_table(u8 pwrMin, u8 pwrMax, u8 *pPwrList,
  630. u8 *pVpdList, u16 numIntercepts,
  631. u8 *pRetVpdList);
  632. void ath9k_hw_get_legacy_target_powers(struct ath_hw *ah,
  633. struct ath9k_channel *chan,
  634. struct cal_target_power_leg *powInfo,
  635. u16 numChannels,
  636. struct cal_target_power_leg *pNewPower,
  637. u16 numRates, bool isExtTarget);
  638. void ath9k_hw_get_target_powers(struct ath_hw *ah,
  639. struct ath9k_channel *chan,
  640. struct cal_target_power_ht *powInfo,
  641. u16 numChannels,
  642. struct cal_target_power_ht *pNewPower,
  643. u16 numRates, bool isHt40Target);
  644. u16 ath9k_hw_get_max_edge_power(u16 freq, struct cal_ctl_edges *pRdEdgesPower,
  645. bool is2GHz, int num_band_edges);
  646. void ath9k_hw_update_regulatory_maxpower(struct ath_hw *ah);
  647. int ath9k_hw_eeprom_init(struct ath_hw *ah);
  648. #define ar5416_get_ntxchains(_txchainmask) \
  649. (((_txchainmask >> 2) & 1) + \
  650. ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
  651. extern const struct eeprom_ops eep_def_ops;
  652. extern const struct eeprom_ops eep_4k_ops;
  653. extern const struct eeprom_ops eep_ar9287_ops;
  654. extern const struct eeprom_ops eep_ar9287_ops;
  655. extern const struct eeprom_ops eep_ar9300_ops;
  656. #endif /* EEPROM_H */