vxge-config.c 131 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Exar Corp's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2010 Exar Corp.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include <linux/slab.h>
  19. #include "vxge-traffic.h"
  20. #include "vxge-config.h"
  21. /*
  22. * __vxge_hw_channel_allocate - Allocate memory for channel
  23. * This function allocates required memory for the channel and various arrays
  24. * in the channel
  25. */
  26. struct __vxge_hw_channel*
  27. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  28. enum __vxge_hw_channel_type type,
  29. u32 length, u32 per_dtr_space, void *userdata)
  30. {
  31. struct __vxge_hw_channel *channel;
  32. struct __vxge_hw_device *hldev;
  33. int size = 0;
  34. u32 vp_id;
  35. hldev = vph->vpath->hldev;
  36. vp_id = vph->vpath->vp_id;
  37. switch (type) {
  38. case VXGE_HW_CHANNEL_TYPE_FIFO:
  39. size = sizeof(struct __vxge_hw_fifo);
  40. break;
  41. case VXGE_HW_CHANNEL_TYPE_RING:
  42. size = sizeof(struct __vxge_hw_ring);
  43. break;
  44. default:
  45. break;
  46. }
  47. channel = kzalloc(size, GFP_KERNEL);
  48. if (channel == NULL)
  49. goto exit0;
  50. INIT_LIST_HEAD(&channel->item);
  51. channel->common_reg = hldev->common_reg;
  52. channel->first_vp_id = hldev->first_vp_id;
  53. channel->type = type;
  54. channel->devh = hldev;
  55. channel->vph = vph;
  56. channel->userdata = userdata;
  57. channel->per_dtr_space = per_dtr_space;
  58. channel->length = length;
  59. channel->vp_id = vp_id;
  60. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  61. if (channel->work_arr == NULL)
  62. goto exit1;
  63. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  64. if (channel->free_arr == NULL)
  65. goto exit1;
  66. channel->free_ptr = length;
  67. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  68. if (channel->reserve_arr == NULL)
  69. goto exit1;
  70. channel->reserve_ptr = length;
  71. channel->reserve_top = 0;
  72. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  73. if (channel->orig_arr == NULL)
  74. goto exit1;
  75. return channel;
  76. exit1:
  77. __vxge_hw_channel_free(channel);
  78. exit0:
  79. return NULL;
  80. }
  81. /*
  82. * __vxge_hw_channel_free - Free memory allocated for channel
  83. * This function deallocates memory from the channel and various arrays
  84. * in the channel
  85. */
  86. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  87. {
  88. kfree(channel->work_arr);
  89. kfree(channel->free_arr);
  90. kfree(channel->reserve_arr);
  91. kfree(channel->orig_arr);
  92. kfree(channel);
  93. }
  94. /*
  95. * __vxge_hw_channel_initialize - Initialize a channel
  96. * This function initializes a channel by properly setting the
  97. * various references
  98. */
  99. enum vxge_hw_status
  100. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  101. {
  102. u32 i;
  103. struct __vxge_hw_virtualpath *vpath;
  104. vpath = channel->vph->vpath;
  105. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  106. for (i = 0; i < channel->length; i++)
  107. channel->orig_arr[i] = channel->reserve_arr[i];
  108. }
  109. switch (channel->type) {
  110. case VXGE_HW_CHANNEL_TYPE_FIFO:
  111. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  112. channel->stats = &((struct __vxge_hw_fifo *)
  113. channel)->stats->common_stats;
  114. break;
  115. case VXGE_HW_CHANNEL_TYPE_RING:
  116. vpath->ringh = (struct __vxge_hw_ring *)channel;
  117. channel->stats = &((struct __vxge_hw_ring *)
  118. channel)->stats->common_stats;
  119. break;
  120. default:
  121. break;
  122. }
  123. return VXGE_HW_OK;
  124. }
  125. /*
  126. * __vxge_hw_channel_reset - Resets a channel
  127. * This function resets a channel by properly setting the various references
  128. */
  129. enum vxge_hw_status
  130. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  131. {
  132. u32 i;
  133. for (i = 0; i < channel->length; i++) {
  134. if (channel->reserve_arr != NULL)
  135. channel->reserve_arr[i] = channel->orig_arr[i];
  136. if (channel->free_arr != NULL)
  137. channel->free_arr[i] = NULL;
  138. if (channel->work_arr != NULL)
  139. channel->work_arr[i] = NULL;
  140. }
  141. channel->free_ptr = channel->length;
  142. channel->reserve_ptr = channel->length;
  143. channel->reserve_top = 0;
  144. channel->post_index = 0;
  145. channel->compl_index = 0;
  146. return VXGE_HW_OK;
  147. }
  148. /*
  149. * __vxge_hw_device_pci_e_init
  150. * Initialize certain PCI/PCI-X configuration registers
  151. * with recommended values. Save config space for future hw resets.
  152. */
  153. void
  154. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  155. {
  156. u16 cmd = 0;
  157. /* Set the PErr Repconse bit and SERR in PCI command register. */
  158. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  159. cmd |= 0x140;
  160. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  161. pci_save_state(hldev->pdev);
  162. }
  163. /*
  164. * __vxge_hw_device_register_poll
  165. * Will poll certain register for specified amount of time.
  166. * Will poll until masked bit is not cleared.
  167. */
  168. enum vxge_hw_status
  169. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  170. {
  171. u64 val64;
  172. u32 i = 0;
  173. enum vxge_hw_status ret = VXGE_HW_FAIL;
  174. udelay(10);
  175. do {
  176. val64 = readq(reg);
  177. if (!(val64 & mask))
  178. return VXGE_HW_OK;
  179. udelay(100);
  180. } while (++i <= 9);
  181. i = 0;
  182. do {
  183. val64 = readq(reg);
  184. if (!(val64 & mask))
  185. return VXGE_HW_OK;
  186. mdelay(1);
  187. } while (++i <= max_millis);
  188. return ret;
  189. }
  190. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  191. * in progress
  192. * This routine checks the vpath reset in progress register is turned zero
  193. */
  194. enum vxge_hw_status
  195. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  196. {
  197. enum vxge_hw_status status;
  198. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  199. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  200. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  201. return status;
  202. }
  203. /*
  204. * __vxge_hw_device_toc_get
  205. * This routine sets the swapper and reads the toc pointer and returns the
  206. * memory mapped address of the toc
  207. */
  208. struct vxge_hw_toc_reg __iomem *
  209. __vxge_hw_device_toc_get(void __iomem *bar0)
  210. {
  211. u64 val64;
  212. struct vxge_hw_toc_reg __iomem *toc = NULL;
  213. enum vxge_hw_status status;
  214. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  215. (struct vxge_hw_legacy_reg __iomem *)bar0;
  216. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  217. if (status != VXGE_HW_OK)
  218. goto exit;
  219. val64 = readq(&legacy_reg->toc_first_pointer);
  220. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  221. exit:
  222. return toc;
  223. }
  224. /*
  225. * __vxge_hw_device_reg_addr_get
  226. * This routine sets the swapper and reads the toc pointer and initializes the
  227. * register location pointers in the device object. It waits until the ric is
  228. * completed initializing registers.
  229. */
  230. enum vxge_hw_status
  231. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  232. {
  233. u64 val64;
  234. u32 i;
  235. enum vxge_hw_status status = VXGE_HW_OK;
  236. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  237. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  238. if (hldev->toc_reg == NULL) {
  239. status = VXGE_HW_FAIL;
  240. goto exit;
  241. }
  242. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  243. hldev->common_reg =
  244. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  245. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  246. hldev->mrpcim_reg =
  247. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  248. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  249. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  250. hldev->srpcim_reg[i] =
  251. (struct vxge_hw_srpcim_reg __iomem *)
  252. (hldev->bar0 + val64);
  253. }
  254. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  255. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  256. hldev->vpmgmt_reg[i] =
  257. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  258. }
  259. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  260. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  261. hldev->vpath_reg[i] =
  262. (struct vxge_hw_vpath_reg __iomem *)
  263. (hldev->bar0 + val64);
  264. }
  265. val64 = readq(&hldev->toc_reg->toc_kdfc);
  266. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  267. case 0:
  268. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  269. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  270. break;
  271. default:
  272. break;
  273. }
  274. status = __vxge_hw_device_vpath_reset_in_prog_check(
  275. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  276. exit:
  277. return status;
  278. }
  279. /*
  280. * __vxge_hw_device_id_get
  281. * This routine returns sets the device id and revision numbers into the device
  282. * structure
  283. */
  284. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  285. {
  286. u64 val64;
  287. val64 = readq(&hldev->common_reg->titan_asic_id);
  288. hldev->device_id =
  289. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  290. hldev->major_revision =
  291. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  292. hldev->minor_revision =
  293. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  294. }
  295. /*
  296. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  297. * This routine returns the Access Rights of the driver
  298. */
  299. static u32
  300. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  301. {
  302. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  303. switch (host_type) {
  304. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  305. if (func_id == 0) {
  306. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  307. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  308. }
  309. break;
  310. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  311. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  312. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  313. break;
  314. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  315. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  316. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  317. break;
  318. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  319. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  320. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  321. break;
  322. case VXGE_HW_SR_VH_FUNCTION0:
  323. case VXGE_HW_VH_NORMAL_FUNCTION:
  324. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  325. break;
  326. }
  327. return access_rights;
  328. }
  329. /*
  330. * __vxge_hw_device_is_privilaged
  331. * This routine checks if the device function is privilaged or not
  332. */
  333. enum vxge_hw_status
  334. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  335. {
  336. if (__vxge_hw_device_access_rights_get(host_type,
  337. func_id) &
  338. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  339. return VXGE_HW_OK;
  340. else
  341. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  342. }
  343. /*
  344. * __vxge_hw_device_host_info_get
  345. * This routine returns the host type assignments
  346. */
  347. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  348. {
  349. u64 val64;
  350. u32 i;
  351. val64 = readq(&hldev->common_reg->host_type_assignments);
  352. hldev->host_type =
  353. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  354. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  355. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  356. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  357. continue;
  358. hldev->func_id =
  359. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  360. hldev->access_rights = __vxge_hw_device_access_rights_get(
  361. hldev->host_type, hldev->func_id);
  362. hldev->first_vp_id = i;
  363. break;
  364. }
  365. }
  366. /*
  367. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  368. * link width and signalling rate.
  369. */
  370. static enum vxge_hw_status
  371. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  372. {
  373. int exp_cap;
  374. u16 lnk;
  375. /* Get the negotiated link width and speed from PCI config space */
  376. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  377. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  378. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  379. return VXGE_HW_ERR_INVALID_PCI_INFO;
  380. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  381. case PCIE_LNK_WIDTH_RESRV:
  382. case PCIE_LNK_X1:
  383. case PCIE_LNK_X2:
  384. case PCIE_LNK_X4:
  385. case PCIE_LNK_X8:
  386. break;
  387. default:
  388. return VXGE_HW_ERR_INVALID_PCI_INFO;
  389. }
  390. return VXGE_HW_OK;
  391. }
  392. /*
  393. * __vxge_hw_device_initialize
  394. * Initialize Titan-V hardware.
  395. */
  396. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  397. {
  398. enum vxge_hw_status status = VXGE_HW_OK;
  399. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  400. hldev->func_id)) {
  401. /* Validate the pci-e link width and speed */
  402. status = __vxge_hw_verify_pci_e_info(hldev);
  403. if (status != VXGE_HW_OK)
  404. goto exit;
  405. }
  406. exit:
  407. return status;
  408. }
  409. /**
  410. * vxge_hw_device_hw_info_get - Get the hw information
  411. * Returns the vpath mask that has the bits set for each vpath allocated
  412. * for the driver, FW version information and the first mac addresse for
  413. * each vpath
  414. */
  415. enum vxge_hw_status __devinit
  416. vxge_hw_device_hw_info_get(void __iomem *bar0,
  417. struct vxge_hw_device_hw_info *hw_info)
  418. {
  419. u32 i;
  420. u64 val64;
  421. struct vxge_hw_toc_reg __iomem *toc;
  422. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  423. struct vxge_hw_common_reg __iomem *common_reg;
  424. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  425. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  426. enum vxge_hw_status status;
  427. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  428. toc = __vxge_hw_device_toc_get(bar0);
  429. if (toc == NULL) {
  430. status = VXGE_HW_ERR_CRITICAL;
  431. goto exit;
  432. }
  433. val64 = readq(&toc->toc_common_pointer);
  434. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  435. status = __vxge_hw_device_vpath_reset_in_prog_check(
  436. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  437. if (status != VXGE_HW_OK)
  438. goto exit;
  439. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  440. val64 = readq(&common_reg->host_type_assignments);
  441. hw_info->host_type =
  442. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  443. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  444. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  445. continue;
  446. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  447. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  448. (bar0 + val64);
  449. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  450. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  451. hw_info->func_id) &
  452. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  453. val64 = readq(&toc->toc_mrpcim_pointer);
  454. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  455. (bar0 + val64);
  456. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  457. wmb();
  458. }
  459. val64 = readq(&toc->toc_vpath_pointer[i]);
  460. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  461. hw_info->function_mode =
  462. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  463. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  464. if (status != VXGE_HW_OK)
  465. goto exit;
  466. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  467. if (status != VXGE_HW_OK)
  468. goto exit;
  469. break;
  470. }
  471. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  472. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  473. continue;
  474. val64 = readq(&toc->toc_vpath_pointer[i]);
  475. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  476. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  477. hw_info->mac_addrs[i],
  478. hw_info->mac_addr_masks[i]);
  479. if (status != VXGE_HW_OK)
  480. goto exit;
  481. }
  482. exit:
  483. return status;
  484. }
  485. /*
  486. * vxge_hw_device_initialize - Initialize Titan device.
  487. * Initialize Titan device. Note that all the arguments of this public API
  488. * are 'IN', including @hldev. Driver cooperates with
  489. * OS to find new Titan device, locate its PCI and memory spaces.
  490. *
  491. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  492. * to enable the latter to perform Titan hardware initialization.
  493. */
  494. enum vxge_hw_status __devinit
  495. vxge_hw_device_initialize(
  496. struct __vxge_hw_device **devh,
  497. struct vxge_hw_device_attr *attr,
  498. struct vxge_hw_device_config *device_config)
  499. {
  500. u32 i;
  501. u32 nblocks = 0;
  502. struct __vxge_hw_device *hldev = NULL;
  503. enum vxge_hw_status status = VXGE_HW_OK;
  504. status = __vxge_hw_device_config_check(device_config);
  505. if (status != VXGE_HW_OK)
  506. goto exit;
  507. hldev = (struct __vxge_hw_device *)
  508. vmalloc(sizeof(struct __vxge_hw_device));
  509. if (hldev == NULL) {
  510. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  511. goto exit;
  512. }
  513. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  514. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  515. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  516. /* apply config */
  517. memcpy(&hldev->config, device_config,
  518. sizeof(struct vxge_hw_device_config));
  519. hldev->bar0 = attr->bar0;
  520. hldev->pdev = attr->pdev;
  521. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  522. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  523. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  524. __vxge_hw_device_pci_e_init(hldev);
  525. status = __vxge_hw_device_reg_addr_get(hldev);
  526. if (status != VXGE_HW_OK) {
  527. vfree(hldev);
  528. goto exit;
  529. }
  530. __vxge_hw_device_id_get(hldev);
  531. __vxge_hw_device_host_info_get(hldev);
  532. /* Incrementing for stats blocks */
  533. nblocks++;
  534. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  535. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  536. continue;
  537. if (device_config->vp_config[i].ring.enable ==
  538. VXGE_HW_RING_ENABLE)
  539. nblocks += device_config->vp_config[i].ring.ring_blocks;
  540. if (device_config->vp_config[i].fifo.enable ==
  541. VXGE_HW_FIFO_ENABLE)
  542. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  543. nblocks++;
  544. }
  545. if (__vxge_hw_blockpool_create(hldev,
  546. &hldev->block_pool,
  547. device_config->dma_blockpool_initial + nblocks,
  548. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  549. vxge_hw_device_terminate(hldev);
  550. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  551. goto exit;
  552. }
  553. status = __vxge_hw_device_initialize(hldev);
  554. if (status != VXGE_HW_OK) {
  555. vxge_hw_device_terminate(hldev);
  556. goto exit;
  557. }
  558. *devh = hldev;
  559. exit:
  560. return status;
  561. }
  562. /*
  563. * vxge_hw_device_terminate - Terminate Titan device.
  564. * Terminate HW device.
  565. */
  566. void
  567. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  568. {
  569. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  570. hldev->magic = VXGE_HW_DEVICE_DEAD;
  571. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  572. vfree(hldev);
  573. }
  574. /*
  575. * vxge_hw_device_stats_get - Get the device hw statistics.
  576. * Returns the vpath h/w stats for the device.
  577. */
  578. enum vxge_hw_status
  579. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  580. struct vxge_hw_device_stats_hw_info *hw_stats)
  581. {
  582. u32 i;
  583. enum vxge_hw_status status = VXGE_HW_OK;
  584. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  585. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  586. (hldev->virtual_paths[i].vp_open ==
  587. VXGE_HW_VP_NOT_OPEN))
  588. continue;
  589. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  590. hldev->virtual_paths[i].hw_stats,
  591. sizeof(struct vxge_hw_vpath_stats_hw_info));
  592. status = __vxge_hw_vpath_stats_get(
  593. &hldev->virtual_paths[i],
  594. hldev->virtual_paths[i].hw_stats);
  595. }
  596. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  597. sizeof(struct vxge_hw_device_stats_hw_info));
  598. return status;
  599. }
  600. /*
  601. * vxge_hw_driver_stats_get - Get the device sw statistics.
  602. * Returns the vpath s/w stats for the device.
  603. */
  604. enum vxge_hw_status vxge_hw_driver_stats_get(
  605. struct __vxge_hw_device *hldev,
  606. struct vxge_hw_device_stats_sw_info *sw_stats)
  607. {
  608. enum vxge_hw_status status = VXGE_HW_OK;
  609. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  610. sizeof(struct vxge_hw_device_stats_sw_info));
  611. return status;
  612. }
  613. /*
  614. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  615. * and offset and perform an operation
  616. * Get the statistics from the given location and offset.
  617. */
  618. enum vxge_hw_status
  619. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  620. u32 operation, u32 location, u32 offset, u64 *stat)
  621. {
  622. u64 val64;
  623. enum vxge_hw_status status = VXGE_HW_OK;
  624. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  625. hldev->func_id);
  626. if (status != VXGE_HW_OK)
  627. goto exit;
  628. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  629. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  630. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  631. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  632. status = __vxge_hw_pio_mem_write64(val64,
  633. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  634. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  635. hldev->config.device_poll_millis);
  636. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  637. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  638. else
  639. *stat = 0;
  640. exit:
  641. return status;
  642. }
  643. /*
  644. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  645. * Get the Statistics on aggregate port
  646. */
  647. enum vxge_hw_status
  648. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  649. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  650. {
  651. u64 *val64;
  652. int i;
  653. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  654. enum vxge_hw_status status = VXGE_HW_OK;
  655. val64 = (u64 *)aggr_stats;
  656. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  657. hldev->func_id);
  658. if (status != VXGE_HW_OK)
  659. goto exit;
  660. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  661. status = vxge_hw_mrpcim_stats_access(hldev,
  662. VXGE_HW_STATS_OP_READ,
  663. VXGE_HW_STATS_LOC_AGGR,
  664. ((offset + (104 * port)) >> 3), val64);
  665. if (status != VXGE_HW_OK)
  666. goto exit;
  667. offset += 8;
  668. val64++;
  669. }
  670. exit:
  671. return status;
  672. }
  673. /*
  674. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  675. * Get the Statistics on port
  676. */
  677. enum vxge_hw_status
  678. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  679. struct vxge_hw_xmac_port_stats *port_stats)
  680. {
  681. u64 *val64;
  682. enum vxge_hw_status status = VXGE_HW_OK;
  683. int i;
  684. u32 offset = 0x0;
  685. val64 = (u64 *) port_stats;
  686. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  687. hldev->func_id);
  688. if (status != VXGE_HW_OK)
  689. goto exit;
  690. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  691. status = vxge_hw_mrpcim_stats_access(hldev,
  692. VXGE_HW_STATS_OP_READ,
  693. VXGE_HW_STATS_LOC_AGGR,
  694. ((offset + (608 * port)) >> 3), val64);
  695. if (status != VXGE_HW_OK)
  696. goto exit;
  697. offset += 8;
  698. val64++;
  699. }
  700. exit:
  701. return status;
  702. }
  703. /*
  704. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  705. * Get the XMAC Statistics
  706. */
  707. enum vxge_hw_status
  708. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  709. struct vxge_hw_xmac_stats *xmac_stats)
  710. {
  711. enum vxge_hw_status status = VXGE_HW_OK;
  712. u32 i;
  713. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  714. 0, &xmac_stats->aggr_stats[0]);
  715. if (status != VXGE_HW_OK)
  716. goto exit;
  717. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  718. 1, &xmac_stats->aggr_stats[1]);
  719. if (status != VXGE_HW_OK)
  720. goto exit;
  721. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  722. status = vxge_hw_device_xmac_port_stats_get(hldev,
  723. i, &xmac_stats->port_stats[i]);
  724. if (status != VXGE_HW_OK)
  725. goto exit;
  726. }
  727. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  728. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  729. continue;
  730. status = __vxge_hw_vpath_xmac_tx_stats_get(
  731. &hldev->virtual_paths[i],
  732. &xmac_stats->vpath_tx_stats[i]);
  733. if (status != VXGE_HW_OK)
  734. goto exit;
  735. status = __vxge_hw_vpath_xmac_rx_stats_get(
  736. &hldev->virtual_paths[i],
  737. &xmac_stats->vpath_rx_stats[i]);
  738. if (status != VXGE_HW_OK)
  739. goto exit;
  740. }
  741. exit:
  742. return status;
  743. }
  744. /*
  745. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  746. * This routine is used to dynamically change the debug output
  747. */
  748. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  749. enum vxge_debug_level level, u32 mask)
  750. {
  751. if (hldev == NULL)
  752. return;
  753. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  754. defined(VXGE_DEBUG_ERR_MASK)
  755. hldev->debug_module_mask = mask;
  756. hldev->debug_level = level;
  757. #endif
  758. #if defined(VXGE_DEBUG_ERR_MASK)
  759. hldev->level_err = level & VXGE_ERR;
  760. #endif
  761. #if defined(VXGE_DEBUG_TRACE_MASK)
  762. hldev->level_trace = level & VXGE_TRACE;
  763. #endif
  764. }
  765. /*
  766. * vxge_hw_device_error_level_get - Get the error level
  767. * This routine returns the current error level set
  768. */
  769. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  770. {
  771. #if defined(VXGE_DEBUG_ERR_MASK)
  772. if (hldev == NULL)
  773. return VXGE_ERR;
  774. else
  775. return hldev->level_err;
  776. #else
  777. return 0;
  778. #endif
  779. }
  780. /*
  781. * vxge_hw_device_trace_level_get - Get the trace level
  782. * This routine returns the current trace level set
  783. */
  784. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  785. {
  786. #if defined(VXGE_DEBUG_TRACE_MASK)
  787. if (hldev == NULL)
  788. return VXGE_TRACE;
  789. else
  790. return hldev->level_trace;
  791. #else
  792. return 0;
  793. #endif
  794. }
  795. /*
  796. * vxge_hw_device_debug_mask_get - Get the debug mask
  797. * This routine returns the current debug mask set
  798. */
  799. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  800. {
  801. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  802. if (hldev == NULL)
  803. return 0;
  804. return hldev->debug_module_mask;
  805. #else
  806. return 0;
  807. #endif
  808. }
  809. /*
  810. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  811. * Returns the Pause frame generation and reception capability of the NIC.
  812. */
  813. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  814. u32 port, u32 *tx, u32 *rx)
  815. {
  816. u64 val64;
  817. enum vxge_hw_status status = VXGE_HW_OK;
  818. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  819. status = VXGE_HW_ERR_INVALID_DEVICE;
  820. goto exit;
  821. }
  822. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  823. status = VXGE_HW_ERR_INVALID_PORT;
  824. goto exit;
  825. }
  826. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  827. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  828. goto exit;
  829. }
  830. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  831. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  832. *tx = 1;
  833. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  834. *rx = 1;
  835. exit:
  836. return status;
  837. }
  838. /*
  839. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  840. * It can be used to set or reset Pause frame generation or reception
  841. * support of the NIC.
  842. */
  843. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  844. u32 port, u32 tx, u32 rx)
  845. {
  846. u64 val64;
  847. enum vxge_hw_status status = VXGE_HW_OK;
  848. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  849. status = VXGE_HW_ERR_INVALID_DEVICE;
  850. goto exit;
  851. }
  852. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  853. status = VXGE_HW_ERR_INVALID_PORT;
  854. goto exit;
  855. }
  856. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  857. hldev->func_id);
  858. if (status != VXGE_HW_OK)
  859. goto exit;
  860. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  861. if (tx)
  862. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  863. else
  864. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  865. if (rx)
  866. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  867. else
  868. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  869. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  870. exit:
  871. return status;
  872. }
  873. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  874. {
  875. int link_width, exp_cap;
  876. u16 lnk;
  877. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  878. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  879. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  880. return link_width;
  881. }
  882. /*
  883. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  884. * This function returns the index of memory block
  885. */
  886. static inline u32
  887. __vxge_hw_ring_block_memblock_idx(u8 *block)
  888. {
  889. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  890. }
  891. /*
  892. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  893. * This function sets index to a memory block
  894. */
  895. static inline void
  896. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  897. {
  898. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  899. }
  900. /*
  901. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  902. * in RxD block
  903. * Sets the next block pointer in RxD block
  904. */
  905. static inline void
  906. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  907. {
  908. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  909. }
  910. /*
  911. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  912. * first block
  913. * Returns the dma address of the first RxD block
  914. */
  915. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  916. {
  917. struct vxge_hw_mempool_dma *dma_object;
  918. dma_object = ring->mempool->memblocks_dma_arr;
  919. vxge_assert(dma_object != NULL);
  920. return dma_object->addr;
  921. }
  922. /*
  923. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  924. * This function returns the dma address of a given item
  925. */
  926. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  927. void *item)
  928. {
  929. u32 memblock_idx;
  930. void *memblock;
  931. struct vxge_hw_mempool_dma *memblock_dma_object;
  932. ptrdiff_t dma_item_offset;
  933. /* get owner memblock index */
  934. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  935. /* get owner memblock by memblock index */
  936. memblock = mempoolh->memblocks_arr[memblock_idx];
  937. /* get memblock DMA object by memblock index */
  938. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  939. /* calculate offset in the memblock of this item */
  940. dma_item_offset = (u8 *)item - (u8 *)memblock;
  941. return memblock_dma_object->addr + dma_item_offset;
  942. }
  943. /*
  944. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  945. * This function returns the dma address of a given item
  946. */
  947. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  948. struct __vxge_hw_ring *ring, u32 from,
  949. u32 to)
  950. {
  951. u8 *to_item , *from_item;
  952. dma_addr_t to_dma;
  953. /* get "from" RxD block */
  954. from_item = mempoolh->items_arr[from];
  955. vxge_assert(from_item);
  956. /* get "to" RxD block */
  957. to_item = mempoolh->items_arr[to];
  958. vxge_assert(to_item);
  959. /* return address of the beginning of previous RxD block */
  960. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  961. /* set next pointer for this RxD block to point on
  962. * previous item's DMA start address */
  963. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  964. }
  965. /*
  966. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  967. * block callback
  968. * This function is callback passed to __vxge_hw_mempool_create to create memory
  969. * pool for RxD block
  970. */
  971. static void
  972. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  973. u32 memblock_index,
  974. struct vxge_hw_mempool_dma *dma_object,
  975. u32 index, u32 is_last)
  976. {
  977. u32 i;
  978. void *item = mempoolh->items_arr[index];
  979. struct __vxge_hw_ring *ring =
  980. (struct __vxge_hw_ring *)mempoolh->userdata;
  981. /* format rxds array */
  982. for (i = 0; i < ring->rxds_per_block; i++) {
  983. void *rxdblock_priv;
  984. void *uld_priv;
  985. struct vxge_hw_ring_rxd_1 *rxdp;
  986. u32 reserve_index = ring->channel.reserve_ptr -
  987. (index * ring->rxds_per_block + i + 1);
  988. u32 memblock_item_idx;
  989. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  990. i * ring->rxd_size;
  991. /* Note: memblock_item_idx is index of the item within
  992. * the memblock. For instance, in case of three RxD-blocks
  993. * per memblock this value can be 0, 1 or 2. */
  994. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  995. memblock_index, item,
  996. &memblock_item_idx);
  997. rxdp = (struct vxge_hw_ring_rxd_1 *)
  998. ring->channel.reserve_arr[reserve_index];
  999. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1000. /* pre-format Host_Control */
  1001. rxdp->host_control = (u64)(size_t)uld_priv;
  1002. }
  1003. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1004. if (is_last) {
  1005. /* link last one with first one */
  1006. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1007. }
  1008. if (index > 0) {
  1009. /* link this RxD block with previous one */
  1010. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1011. }
  1012. }
  1013. /*
  1014. * __vxge_hw_ring_replenish - Initial replenish of RxDs
  1015. * This function replenishes the RxDs from reserve array to work array
  1016. */
  1017. enum vxge_hw_status
  1018. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring)
  1019. {
  1020. void *rxd;
  1021. struct __vxge_hw_channel *channel;
  1022. enum vxge_hw_status status = VXGE_HW_OK;
  1023. channel = &ring->channel;
  1024. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1025. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1026. vxge_assert(status == VXGE_HW_OK);
  1027. if (ring->rxd_init) {
  1028. status = ring->rxd_init(rxd, channel->userdata);
  1029. if (status != VXGE_HW_OK) {
  1030. vxge_hw_ring_rxd_free(ring, rxd);
  1031. goto exit;
  1032. }
  1033. }
  1034. vxge_hw_ring_rxd_post(ring, rxd);
  1035. }
  1036. status = VXGE_HW_OK;
  1037. exit:
  1038. return status;
  1039. }
  1040. /*
  1041. * __vxge_hw_ring_create - Create a Ring
  1042. * This function creates Ring and initializes it.
  1043. *
  1044. */
  1045. enum vxge_hw_status
  1046. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1047. struct vxge_hw_ring_attr *attr)
  1048. {
  1049. enum vxge_hw_status status = VXGE_HW_OK;
  1050. struct __vxge_hw_ring *ring;
  1051. u32 ring_length;
  1052. struct vxge_hw_ring_config *config;
  1053. struct __vxge_hw_device *hldev;
  1054. u32 vp_id;
  1055. struct vxge_hw_mempool_cbs ring_mp_callback;
  1056. if ((vp == NULL) || (attr == NULL)) {
  1057. status = VXGE_HW_FAIL;
  1058. goto exit;
  1059. }
  1060. hldev = vp->vpath->hldev;
  1061. vp_id = vp->vpath->vp_id;
  1062. config = &hldev->config.vp_config[vp_id].ring;
  1063. ring_length = config->ring_blocks *
  1064. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1065. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1066. VXGE_HW_CHANNEL_TYPE_RING,
  1067. ring_length,
  1068. attr->per_rxd_space,
  1069. attr->userdata);
  1070. if (ring == NULL) {
  1071. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1072. goto exit;
  1073. }
  1074. vp->vpath->ringh = ring;
  1075. ring->vp_id = vp_id;
  1076. ring->vp_reg = vp->vpath->vp_reg;
  1077. ring->common_reg = hldev->common_reg;
  1078. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1079. ring->config = config;
  1080. ring->callback = attr->callback;
  1081. ring->rxd_init = attr->rxd_init;
  1082. ring->rxd_term = attr->rxd_term;
  1083. ring->buffer_mode = config->buffer_mode;
  1084. ring->rxds_limit = config->rxds_limit;
  1085. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1086. ring->rxd_priv_size =
  1087. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1088. ring->per_rxd_space = attr->per_rxd_space;
  1089. ring->rxd_priv_size =
  1090. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1091. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1092. /* how many RxDs can fit into one block. Depends on configured
  1093. * buffer_mode. */
  1094. ring->rxds_per_block =
  1095. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1096. /* calculate actual RxD block private size */
  1097. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1098. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1099. ring->mempool = __vxge_hw_mempool_create(hldev,
  1100. VXGE_HW_BLOCK_SIZE,
  1101. VXGE_HW_BLOCK_SIZE,
  1102. ring->rxdblock_priv_size,
  1103. ring->config->ring_blocks,
  1104. ring->config->ring_blocks,
  1105. &ring_mp_callback,
  1106. ring);
  1107. if (ring->mempool == NULL) {
  1108. __vxge_hw_ring_delete(vp);
  1109. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1110. }
  1111. status = __vxge_hw_channel_initialize(&ring->channel);
  1112. if (status != VXGE_HW_OK) {
  1113. __vxge_hw_ring_delete(vp);
  1114. goto exit;
  1115. }
  1116. /* Note:
  1117. * Specifying rxd_init callback means two things:
  1118. * 1) rxds need to be initialized by driver at channel-open time;
  1119. * 2) rxds need to be posted at channel-open time
  1120. * (that's what the initial_replenish() below does)
  1121. * Currently we don't have a case when the 1) is done without the 2).
  1122. */
  1123. if (ring->rxd_init) {
  1124. status = vxge_hw_ring_replenish(ring);
  1125. if (status != VXGE_HW_OK) {
  1126. __vxge_hw_ring_delete(vp);
  1127. goto exit;
  1128. }
  1129. }
  1130. /* initial replenish will increment the counter in its post() routine,
  1131. * we have to reset it */
  1132. ring->stats->common_stats.usage_cnt = 0;
  1133. exit:
  1134. return status;
  1135. }
  1136. /*
  1137. * __vxge_hw_ring_abort - Returns the RxD
  1138. * This function terminates the RxDs of ring
  1139. */
  1140. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1141. {
  1142. void *rxdh;
  1143. struct __vxge_hw_channel *channel;
  1144. channel = &ring->channel;
  1145. for (;;) {
  1146. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1147. if (rxdh == NULL)
  1148. break;
  1149. vxge_hw_channel_dtr_complete(channel);
  1150. if (ring->rxd_term)
  1151. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1152. channel->userdata);
  1153. vxge_hw_channel_dtr_free(channel, rxdh);
  1154. }
  1155. return VXGE_HW_OK;
  1156. }
  1157. /*
  1158. * __vxge_hw_ring_reset - Resets the ring
  1159. * This function resets the ring during vpath reset operation
  1160. */
  1161. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1162. {
  1163. enum vxge_hw_status status = VXGE_HW_OK;
  1164. struct __vxge_hw_channel *channel;
  1165. channel = &ring->channel;
  1166. __vxge_hw_ring_abort(ring);
  1167. status = __vxge_hw_channel_reset(channel);
  1168. if (status != VXGE_HW_OK)
  1169. goto exit;
  1170. if (ring->rxd_init) {
  1171. status = vxge_hw_ring_replenish(ring);
  1172. if (status != VXGE_HW_OK)
  1173. goto exit;
  1174. }
  1175. exit:
  1176. return status;
  1177. }
  1178. /*
  1179. * __vxge_hw_ring_delete - Removes the ring
  1180. * This function freeup the memory pool and removes the ring
  1181. */
  1182. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1183. {
  1184. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1185. __vxge_hw_ring_abort(ring);
  1186. if (ring->mempool)
  1187. __vxge_hw_mempool_destroy(ring->mempool);
  1188. vp->vpath->ringh = NULL;
  1189. __vxge_hw_channel_free(&ring->channel);
  1190. return VXGE_HW_OK;
  1191. }
  1192. /*
  1193. * __vxge_hw_mempool_grow
  1194. * Will resize mempool up to %num_allocate value.
  1195. */
  1196. enum vxge_hw_status
  1197. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1198. u32 *num_allocated)
  1199. {
  1200. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1201. u32 n_items = mempool->items_per_memblock;
  1202. u32 start_block_idx = mempool->memblocks_allocated;
  1203. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1204. enum vxge_hw_status status = VXGE_HW_OK;
  1205. *num_allocated = 0;
  1206. if (end_block_idx > mempool->memblocks_max) {
  1207. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1208. goto exit;
  1209. }
  1210. for (i = start_block_idx; i < end_block_idx; i++) {
  1211. u32 j;
  1212. u32 is_last = ((end_block_idx - 1) == i);
  1213. struct vxge_hw_mempool_dma *dma_object =
  1214. mempool->memblocks_dma_arr + i;
  1215. void *the_memblock;
  1216. /* allocate memblock's private part. Each DMA memblock
  1217. * has a space allocated for item's private usage upon
  1218. * mempool's user request. Each time mempool grows, it will
  1219. * allocate new memblock and its private part at once.
  1220. * This helps to minimize memory usage a lot. */
  1221. mempool->memblocks_priv_arr[i] =
  1222. vmalloc(mempool->items_priv_size * n_items);
  1223. if (mempool->memblocks_priv_arr[i] == NULL) {
  1224. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1225. goto exit;
  1226. }
  1227. memset(mempool->memblocks_priv_arr[i], 0,
  1228. mempool->items_priv_size * n_items);
  1229. /* allocate DMA-capable memblock */
  1230. mempool->memblocks_arr[i] =
  1231. __vxge_hw_blockpool_malloc(mempool->devh,
  1232. mempool->memblock_size, dma_object);
  1233. if (mempool->memblocks_arr[i] == NULL) {
  1234. vfree(mempool->memblocks_priv_arr[i]);
  1235. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1236. goto exit;
  1237. }
  1238. (*num_allocated)++;
  1239. mempool->memblocks_allocated++;
  1240. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1241. the_memblock = mempool->memblocks_arr[i];
  1242. /* fill the items hash array */
  1243. for (j = 0; j < n_items; j++) {
  1244. u32 index = i * n_items + j;
  1245. if (first_time && index >= mempool->items_initial)
  1246. break;
  1247. mempool->items_arr[index] =
  1248. ((char *)the_memblock + j*mempool->item_size);
  1249. /* let caller to do more job on each item */
  1250. if (mempool->item_func_alloc != NULL)
  1251. mempool->item_func_alloc(mempool, i,
  1252. dma_object, index, is_last);
  1253. mempool->items_current = index + 1;
  1254. }
  1255. if (first_time && mempool->items_current ==
  1256. mempool->items_initial)
  1257. break;
  1258. }
  1259. exit:
  1260. return status;
  1261. }
  1262. /*
  1263. * vxge_hw_mempool_create
  1264. * This function will create memory pool object. Pool may grow but will
  1265. * never shrink. Pool consists of number of dynamically allocated blocks
  1266. * with size enough to hold %items_initial number of items. Memory is
  1267. * DMA-able but client must map/unmap before interoperating with the device.
  1268. */
  1269. struct vxge_hw_mempool*
  1270. __vxge_hw_mempool_create(
  1271. struct __vxge_hw_device *devh,
  1272. u32 memblock_size,
  1273. u32 item_size,
  1274. u32 items_priv_size,
  1275. u32 items_initial,
  1276. u32 items_max,
  1277. struct vxge_hw_mempool_cbs *mp_callback,
  1278. void *userdata)
  1279. {
  1280. enum vxge_hw_status status = VXGE_HW_OK;
  1281. u32 memblocks_to_allocate;
  1282. struct vxge_hw_mempool *mempool = NULL;
  1283. u32 allocated;
  1284. if (memblock_size < item_size) {
  1285. status = VXGE_HW_FAIL;
  1286. goto exit;
  1287. }
  1288. mempool = (struct vxge_hw_mempool *)
  1289. vmalloc(sizeof(struct vxge_hw_mempool));
  1290. if (mempool == NULL) {
  1291. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1292. goto exit;
  1293. }
  1294. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1295. mempool->devh = devh;
  1296. mempool->memblock_size = memblock_size;
  1297. mempool->items_max = items_max;
  1298. mempool->items_initial = items_initial;
  1299. mempool->item_size = item_size;
  1300. mempool->items_priv_size = items_priv_size;
  1301. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1302. mempool->userdata = userdata;
  1303. mempool->memblocks_allocated = 0;
  1304. mempool->items_per_memblock = memblock_size / item_size;
  1305. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1306. mempool->items_per_memblock;
  1307. /* allocate array of memblocks */
  1308. mempool->memblocks_arr =
  1309. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1310. if (mempool->memblocks_arr == NULL) {
  1311. __vxge_hw_mempool_destroy(mempool);
  1312. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1313. mempool = NULL;
  1314. goto exit;
  1315. }
  1316. memset(mempool->memblocks_arr, 0,
  1317. sizeof(void *) * mempool->memblocks_max);
  1318. /* allocate array of private parts of items per memblocks */
  1319. mempool->memblocks_priv_arr =
  1320. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1321. if (mempool->memblocks_priv_arr == NULL) {
  1322. __vxge_hw_mempool_destroy(mempool);
  1323. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1324. mempool = NULL;
  1325. goto exit;
  1326. }
  1327. memset(mempool->memblocks_priv_arr, 0,
  1328. sizeof(void *) * mempool->memblocks_max);
  1329. /* allocate array of memblocks DMA objects */
  1330. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1331. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1332. mempool->memblocks_max);
  1333. if (mempool->memblocks_dma_arr == NULL) {
  1334. __vxge_hw_mempool_destroy(mempool);
  1335. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1336. mempool = NULL;
  1337. goto exit;
  1338. }
  1339. memset(mempool->memblocks_dma_arr, 0,
  1340. sizeof(struct vxge_hw_mempool_dma) *
  1341. mempool->memblocks_max);
  1342. /* allocate hash array of items */
  1343. mempool->items_arr =
  1344. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1345. if (mempool->items_arr == NULL) {
  1346. __vxge_hw_mempool_destroy(mempool);
  1347. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1348. mempool = NULL;
  1349. goto exit;
  1350. }
  1351. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1352. /* calculate initial number of memblocks */
  1353. memblocks_to_allocate = (mempool->items_initial +
  1354. mempool->items_per_memblock - 1) /
  1355. mempool->items_per_memblock;
  1356. /* pre-allocate the mempool */
  1357. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1358. &allocated);
  1359. if (status != VXGE_HW_OK) {
  1360. __vxge_hw_mempool_destroy(mempool);
  1361. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1362. mempool = NULL;
  1363. goto exit;
  1364. }
  1365. exit:
  1366. return mempool;
  1367. }
  1368. /*
  1369. * vxge_hw_mempool_destroy
  1370. */
  1371. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1372. {
  1373. u32 i, j;
  1374. struct __vxge_hw_device *devh = mempool->devh;
  1375. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1376. struct vxge_hw_mempool_dma *dma_object;
  1377. vxge_assert(mempool->memblocks_arr[i]);
  1378. vxge_assert(mempool->memblocks_dma_arr + i);
  1379. dma_object = mempool->memblocks_dma_arr + i;
  1380. for (j = 0; j < mempool->items_per_memblock; j++) {
  1381. u32 index = i * mempool->items_per_memblock + j;
  1382. /* to skip last partially filled(if any) memblock */
  1383. if (index >= mempool->items_current)
  1384. break;
  1385. }
  1386. vfree(mempool->memblocks_priv_arr[i]);
  1387. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1388. mempool->memblock_size, dma_object);
  1389. }
  1390. vfree(mempool->items_arr);
  1391. vfree(mempool->memblocks_dma_arr);
  1392. vfree(mempool->memblocks_priv_arr);
  1393. vfree(mempool->memblocks_arr);
  1394. vfree(mempool);
  1395. }
  1396. /*
  1397. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1398. * Check the fifo configuration
  1399. */
  1400. enum vxge_hw_status
  1401. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1402. {
  1403. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1404. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1405. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1406. return VXGE_HW_OK;
  1407. }
  1408. /*
  1409. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1410. * Check the vpath configuration
  1411. */
  1412. enum vxge_hw_status
  1413. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1414. {
  1415. enum vxge_hw_status status;
  1416. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1417. (vp_config->min_bandwidth >
  1418. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1419. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1420. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1421. if (status != VXGE_HW_OK)
  1422. return status;
  1423. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1424. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1425. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1426. return VXGE_HW_BADCFG_VPATH_MTU;
  1427. if ((vp_config->rpa_strip_vlan_tag !=
  1428. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1429. (vp_config->rpa_strip_vlan_tag !=
  1430. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1431. (vp_config->rpa_strip_vlan_tag !=
  1432. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1433. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1434. return VXGE_HW_OK;
  1435. }
  1436. /*
  1437. * __vxge_hw_device_config_check - Check device configuration.
  1438. * Check the device configuration
  1439. */
  1440. enum vxge_hw_status
  1441. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1442. {
  1443. u32 i;
  1444. enum vxge_hw_status status;
  1445. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1446. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1447. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1448. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1449. return VXGE_HW_BADCFG_INTR_MODE;
  1450. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1451. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1452. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1453. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1454. status = __vxge_hw_device_vpath_config_check(
  1455. &new_config->vp_config[i]);
  1456. if (status != VXGE_HW_OK)
  1457. return status;
  1458. }
  1459. return VXGE_HW_OK;
  1460. }
  1461. /*
  1462. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1463. * Initialize Titan device config with default values.
  1464. */
  1465. enum vxge_hw_status __devinit
  1466. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1467. {
  1468. u32 i;
  1469. device_config->dma_blockpool_initial =
  1470. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1471. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1472. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1473. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1474. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1475. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1476. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1477. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1478. device_config->vp_config[i].vp_id = i;
  1479. device_config->vp_config[i].min_bandwidth =
  1480. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1481. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1482. device_config->vp_config[i].ring.ring_blocks =
  1483. VXGE_HW_DEF_RING_BLOCKS;
  1484. device_config->vp_config[i].ring.buffer_mode =
  1485. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1486. device_config->vp_config[i].ring.scatter_mode =
  1487. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1488. device_config->vp_config[i].ring.rxds_limit =
  1489. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1490. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1491. device_config->vp_config[i].fifo.fifo_blocks =
  1492. VXGE_HW_MIN_FIFO_BLOCKS;
  1493. device_config->vp_config[i].fifo.max_frags =
  1494. VXGE_HW_MAX_FIFO_FRAGS;
  1495. device_config->vp_config[i].fifo.memblock_size =
  1496. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1497. device_config->vp_config[i].fifo.alignment_size =
  1498. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1499. device_config->vp_config[i].fifo.intr =
  1500. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1501. device_config->vp_config[i].fifo.no_snoop_bits =
  1502. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1503. device_config->vp_config[i].tti.intr_enable =
  1504. VXGE_HW_TIM_INTR_DEFAULT;
  1505. device_config->vp_config[i].tti.btimer_val =
  1506. VXGE_HW_USE_FLASH_DEFAULT;
  1507. device_config->vp_config[i].tti.timer_ac_en =
  1508. VXGE_HW_USE_FLASH_DEFAULT;
  1509. device_config->vp_config[i].tti.timer_ci_en =
  1510. VXGE_HW_USE_FLASH_DEFAULT;
  1511. device_config->vp_config[i].tti.timer_ri_en =
  1512. VXGE_HW_USE_FLASH_DEFAULT;
  1513. device_config->vp_config[i].tti.rtimer_val =
  1514. VXGE_HW_USE_FLASH_DEFAULT;
  1515. device_config->vp_config[i].tti.util_sel =
  1516. VXGE_HW_USE_FLASH_DEFAULT;
  1517. device_config->vp_config[i].tti.ltimer_val =
  1518. VXGE_HW_USE_FLASH_DEFAULT;
  1519. device_config->vp_config[i].tti.urange_a =
  1520. VXGE_HW_USE_FLASH_DEFAULT;
  1521. device_config->vp_config[i].tti.uec_a =
  1522. VXGE_HW_USE_FLASH_DEFAULT;
  1523. device_config->vp_config[i].tti.urange_b =
  1524. VXGE_HW_USE_FLASH_DEFAULT;
  1525. device_config->vp_config[i].tti.uec_b =
  1526. VXGE_HW_USE_FLASH_DEFAULT;
  1527. device_config->vp_config[i].tti.urange_c =
  1528. VXGE_HW_USE_FLASH_DEFAULT;
  1529. device_config->vp_config[i].tti.uec_c =
  1530. VXGE_HW_USE_FLASH_DEFAULT;
  1531. device_config->vp_config[i].tti.uec_d =
  1532. VXGE_HW_USE_FLASH_DEFAULT;
  1533. device_config->vp_config[i].rti.intr_enable =
  1534. VXGE_HW_TIM_INTR_DEFAULT;
  1535. device_config->vp_config[i].rti.btimer_val =
  1536. VXGE_HW_USE_FLASH_DEFAULT;
  1537. device_config->vp_config[i].rti.timer_ac_en =
  1538. VXGE_HW_USE_FLASH_DEFAULT;
  1539. device_config->vp_config[i].rti.timer_ci_en =
  1540. VXGE_HW_USE_FLASH_DEFAULT;
  1541. device_config->vp_config[i].rti.timer_ri_en =
  1542. VXGE_HW_USE_FLASH_DEFAULT;
  1543. device_config->vp_config[i].rti.rtimer_val =
  1544. VXGE_HW_USE_FLASH_DEFAULT;
  1545. device_config->vp_config[i].rti.util_sel =
  1546. VXGE_HW_USE_FLASH_DEFAULT;
  1547. device_config->vp_config[i].rti.ltimer_val =
  1548. VXGE_HW_USE_FLASH_DEFAULT;
  1549. device_config->vp_config[i].rti.urange_a =
  1550. VXGE_HW_USE_FLASH_DEFAULT;
  1551. device_config->vp_config[i].rti.uec_a =
  1552. VXGE_HW_USE_FLASH_DEFAULT;
  1553. device_config->vp_config[i].rti.urange_b =
  1554. VXGE_HW_USE_FLASH_DEFAULT;
  1555. device_config->vp_config[i].rti.uec_b =
  1556. VXGE_HW_USE_FLASH_DEFAULT;
  1557. device_config->vp_config[i].rti.urange_c =
  1558. VXGE_HW_USE_FLASH_DEFAULT;
  1559. device_config->vp_config[i].rti.uec_c =
  1560. VXGE_HW_USE_FLASH_DEFAULT;
  1561. device_config->vp_config[i].rti.uec_d =
  1562. VXGE_HW_USE_FLASH_DEFAULT;
  1563. device_config->vp_config[i].mtu =
  1564. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1565. device_config->vp_config[i].rpa_strip_vlan_tag =
  1566. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1567. }
  1568. return VXGE_HW_OK;
  1569. }
  1570. /*
  1571. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1572. * Set the swapper bits appropriately for the lagacy section.
  1573. */
  1574. enum vxge_hw_status
  1575. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1576. {
  1577. u64 val64;
  1578. enum vxge_hw_status status = VXGE_HW_OK;
  1579. val64 = readq(&legacy_reg->toc_swapper_fb);
  1580. wmb();
  1581. switch (val64) {
  1582. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1583. return status;
  1584. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1585. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1586. &legacy_reg->pifm_rd_swap_en);
  1587. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1588. &legacy_reg->pifm_rd_flip_en);
  1589. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1590. &legacy_reg->pifm_wr_swap_en);
  1591. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1592. &legacy_reg->pifm_wr_flip_en);
  1593. break;
  1594. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1595. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1596. &legacy_reg->pifm_rd_swap_en);
  1597. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1598. &legacy_reg->pifm_wr_swap_en);
  1599. break;
  1600. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1601. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1602. &legacy_reg->pifm_rd_flip_en);
  1603. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1604. &legacy_reg->pifm_wr_flip_en);
  1605. break;
  1606. }
  1607. wmb();
  1608. val64 = readq(&legacy_reg->toc_swapper_fb);
  1609. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1610. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1611. return status;
  1612. }
  1613. /*
  1614. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1615. * Set the swapper bits appropriately for the vpath.
  1616. */
  1617. enum vxge_hw_status
  1618. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1619. {
  1620. #ifndef __BIG_ENDIAN
  1621. u64 val64;
  1622. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1623. wmb();
  1624. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1625. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1626. wmb();
  1627. #endif
  1628. return VXGE_HW_OK;
  1629. }
  1630. /*
  1631. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1632. * Set the swapper bits appropriately for the vpath.
  1633. */
  1634. enum vxge_hw_status
  1635. __vxge_hw_kdfc_swapper_set(
  1636. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1637. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1638. {
  1639. u64 val64;
  1640. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1641. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1642. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1643. wmb();
  1644. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1645. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1646. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1647. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1648. wmb();
  1649. }
  1650. return VXGE_HW_OK;
  1651. }
  1652. /*
  1653. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1654. * Get device configuration. Permits to retrieve at run-time configuration
  1655. * values that were used to initialize and configure the device.
  1656. */
  1657. enum vxge_hw_status
  1658. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1659. struct vxge_hw_device_config *dev_config, int size)
  1660. {
  1661. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1662. return VXGE_HW_ERR_INVALID_DEVICE;
  1663. if (size != sizeof(struct vxge_hw_device_config))
  1664. return VXGE_HW_ERR_VERSION_CONFLICT;
  1665. memcpy(dev_config, &hldev->config,
  1666. sizeof(struct vxge_hw_device_config));
  1667. return VXGE_HW_OK;
  1668. }
  1669. /*
  1670. * vxge_hw_mgmt_reg_read - Read Titan register.
  1671. */
  1672. enum vxge_hw_status
  1673. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1674. enum vxge_hw_mgmt_reg_type type,
  1675. u32 index, u32 offset, u64 *value)
  1676. {
  1677. enum vxge_hw_status status = VXGE_HW_OK;
  1678. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1679. status = VXGE_HW_ERR_INVALID_DEVICE;
  1680. goto exit;
  1681. }
  1682. switch (type) {
  1683. case vxge_hw_mgmt_reg_type_legacy:
  1684. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1685. status = VXGE_HW_ERR_INVALID_OFFSET;
  1686. break;
  1687. }
  1688. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1689. break;
  1690. case vxge_hw_mgmt_reg_type_toc:
  1691. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1692. status = VXGE_HW_ERR_INVALID_OFFSET;
  1693. break;
  1694. }
  1695. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1696. break;
  1697. case vxge_hw_mgmt_reg_type_common:
  1698. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1699. status = VXGE_HW_ERR_INVALID_OFFSET;
  1700. break;
  1701. }
  1702. *value = readq((void __iomem *)hldev->common_reg + offset);
  1703. break;
  1704. case vxge_hw_mgmt_reg_type_mrpcim:
  1705. if (!(hldev->access_rights &
  1706. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1707. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1708. break;
  1709. }
  1710. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1711. status = VXGE_HW_ERR_INVALID_OFFSET;
  1712. break;
  1713. }
  1714. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1715. break;
  1716. case vxge_hw_mgmt_reg_type_srpcim:
  1717. if (!(hldev->access_rights &
  1718. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1719. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1720. break;
  1721. }
  1722. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1723. status = VXGE_HW_ERR_INVALID_INDEX;
  1724. break;
  1725. }
  1726. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1727. status = VXGE_HW_ERR_INVALID_OFFSET;
  1728. break;
  1729. }
  1730. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1731. offset);
  1732. break;
  1733. case vxge_hw_mgmt_reg_type_vpmgmt:
  1734. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1735. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1736. status = VXGE_HW_ERR_INVALID_INDEX;
  1737. break;
  1738. }
  1739. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1740. status = VXGE_HW_ERR_INVALID_OFFSET;
  1741. break;
  1742. }
  1743. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1744. offset);
  1745. break;
  1746. case vxge_hw_mgmt_reg_type_vpath:
  1747. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1748. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1749. status = VXGE_HW_ERR_INVALID_INDEX;
  1750. break;
  1751. }
  1752. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1753. status = VXGE_HW_ERR_INVALID_INDEX;
  1754. break;
  1755. }
  1756. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1757. status = VXGE_HW_ERR_INVALID_OFFSET;
  1758. break;
  1759. }
  1760. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1761. offset);
  1762. break;
  1763. default:
  1764. status = VXGE_HW_ERR_INVALID_TYPE;
  1765. break;
  1766. }
  1767. exit:
  1768. return status;
  1769. }
  1770. /*
  1771. * vxge_hw_vpath_strip_fcs_check - Check for FCS strip.
  1772. */
  1773. enum vxge_hw_status
  1774. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask)
  1775. {
  1776. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  1777. enum vxge_hw_status status = VXGE_HW_OK;
  1778. int i = 0, j = 0;
  1779. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1780. if (!((vpath_mask) & vxge_mBIT(i)))
  1781. continue;
  1782. vpmgmt_reg = hldev->vpmgmt_reg[i];
  1783. for (j = 0; j < VXGE_HW_MAC_MAX_MAC_PORT_ID; j++) {
  1784. if (readq(&vpmgmt_reg->rxmac_cfg0_port_vpmgmt_clone[j])
  1785. & VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS)
  1786. return VXGE_HW_FAIL;
  1787. }
  1788. }
  1789. return status;
  1790. }
  1791. /*
  1792. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1793. */
  1794. enum vxge_hw_status
  1795. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1796. enum vxge_hw_mgmt_reg_type type,
  1797. u32 index, u32 offset, u64 value)
  1798. {
  1799. enum vxge_hw_status status = VXGE_HW_OK;
  1800. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1801. status = VXGE_HW_ERR_INVALID_DEVICE;
  1802. goto exit;
  1803. }
  1804. switch (type) {
  1805. case vxge_hw_mgmt_reg_type_legacy:
  1806. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1807. status = VXGE_HW_ERR_INVALID_OFFSET;
  1808. break;
  1809. }
  1810. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1811. break;
  1812. case vxge_hw_mgmt_reg_type_toc:
  1813. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1814. status = VXGE_HW_ERR_INVALID_OFFSET;
  1815. break;
  1816. }
  1817. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1818. break;
  1819. case vxge_hw_mgmt_reg_type_common:
  1820. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1821. status = VXGE_HW_ERR_INVALID_OFFSET;
  1822. break;
  1823. }
  1824. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1825. break;
  1826. case vxge_hw_mgmt_reg_type_mrpcim:
  1827. if (!(hldev->access_rights &
  1828. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1829. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1830. break;
  1831. }
  1832. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1833. status = VXGE_HW_ERR_INVALID_OFFSET;
  1834. break;
  1835. }
  1836. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1837. break;
  1838. case vxge_hw_mgmt_reg_type_srpcim:
  1839. if (!(hldev->access_rights &
  1840. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1841. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1842. break;
  1843. }
  1844. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1845. status = VXGE_HW_ERR_INVALID_INDEX;
  1846. break;
  1847. }
  1848. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1849. status = VXGE_HW_ERR_INVALID_OFFSET;
  1850. break;
  1851. }
  1852. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  1853. offset);
  1854. break;
  1855. case vxge_hw_mgmt_reg_type_vpmgmt:
  1856. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1857. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1858. status = VXGE_HW_ERR_INVALID_INDEX;
  1859. break;
  1860. }
  1861. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1862. status = VXGE_HW_ERR_INVALID_OFFSET;
  1863. break;
  1864. }
  1865. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  1866. offset);
  1867. break;
  1868. case vxge_hw_mgmt_reg_type_vpath:
  1869. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  1870. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1871. status = VXGE_HW_ERR_INVALID_INDEX;
  1872. break;
  1873. }
  1874. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1875. status = VXGE_HW_ERR_INVALID_OFFSET;
  1876. break;
  1877. }
  1878. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  1879. offset);
  1880. break;
  1881. default:
  1882. status = VXGE_HW_ERR_INVALID_TYPE;
  1883. break;
  1884. }
  1885. exit:
  1886. return status;
  1887. }
  1888. /*
  1889. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  1890. * list callback
  1891. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1892. * pool for TxD list
  1893. */
  1894. static void
  1895. __vxge_hw_fifo_mempool_item_alloc(
  1896. struct vxge_hw_mempool *mempoolh,
  1897. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  1898. u32 index, u32 is_last)
  1899. {
  1900. u32 memblock_item_idx;
  1901. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  1902. struct vxge_hw_fifo_txd *txdp =
  1903. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  1904. struct __vxge_hw_fifo *fifo =
  1905. (struct __vxge_hw_fifo *)mempoolh->userdata;
  1906. void *memblock = mempoolh->memblocks_arr[memblock_index];
  1907. vxge_assert(txdp);
  1908. txdp->host_control = (u64) (size_t)
  1909. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  1910. &memblock_item_idx);
  1911. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  1912. vxge_assert(txdl_priv);
  1913. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  1914. /* pre-format HW's TxDL's private */
  1915. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  1916. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  1917. txdl_priv->dma_handle = dma_object->handle;
  1918. txdl_priv->memblock = memblock;
  1919. txdl_priv->first_txdp = txdp;
  1920. txdl_priv->next_txdl_priv = NULL;
  1921. txdl_priv->alloc_frags = 0;
  1922. }
  1923. /*
  1924. * __vxge_hw_fifo_create - Create a FIFO
  1925. * This function creates FIFO and initializes it.
  1926. */
  1927. enum vxge_hw_status
  1928. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  1929. struct vxge_hw_fifo_attr *attr)
  1930. {
  1931. enum vxge_hw_status status = VXGE_HW_OK;
  1932. struct __vxge_hw_fifo *fifo;
  1933. struct vxge_hw_fifo_config *config;
  1934. u32 txdl_size, txdl_per_memblock;
  1935. struct vxge_hw_mempool_cbs fifo_mp_callback;
  1936. struct __vxge_hw_virtualpath *vpath;
  1937. if ((vp == NULL) || (attr == NULL)) {
  1938. status = VXGE_HW_ERR_INVALID_HANDLE;
  1939. goto exit;
  1940. }
  1941. vpath = vp->vpath;
  1942. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  1943. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  1944. txdl_per_memblock = config->memblock_size / txdl_size;
  1945. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  1946. VXGE_HW_CHANNEL_TYPE_FIFO,
  1947. config->fifo_blocks * txdl_per_memblock,
  1948. attr->per_txdl_space, attr->userdata);
  1949. if (fifo == NULL) {
  1950. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1951. goto exit;
  1952. }
  1953. vpath->fifoh = fifo;
  1954. fifo->nofl_db = vpath->nofl_db;
  1955. fifo->vp_id = vpath->vp_id;
  1956. fifo->vp_reg = vpath->vp_reg;
  1957. fifo->stats = &vpath->sw_stats->fifo_stats;
  1958. fifo->config = config;
  1959. /* apply "interrupts per txdl" attribute */
  1960. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  1961. if (fifo->config->intr)
  1962. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  1963. fifo->no_snoop_bits = config->no_snoop_bits;
  1964. /*
  1965. * FIFO memory management strategy:
  1966. *
  1967. * TxDL split into three independent parts:
  1968. * - set of TxD's
  1969. * - TxD HW private part
  1970. * - driver private part
  1971. *
  1972. * Adaptative memory allocation used. i.e. Memory allocated on
  1973. * demand with the size which will fit into one memory block.
  1974. * One memory block may contain more than one TxDL.
  1975. *
  1976. * During "reserve" operations more memory can be allocated on demand
  1977. * for example due to FIFO full condition.
  1978. *
  1979. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  1980. * routine which will essentially stop the channel and free resources.
  1981. */
  1982. /* TxDL common private size == TxDL private + driver private */
  1983. fifo->priv_size =
  1984. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  1985. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1986. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1987. fifo->per_txdl_space = attr->per_txdl_space;
  1988. /* recompute txdl size to be cacheline aligned */
  1989. fifo->txdl_size = txdl_size;
  1990. fifo->txdl_per_memblock = txdl_per_memblock;
  1991. fifo->txdl_term = attr->txdl_term;
  1992. fifo->callback = attr->callback;
  1993. if (fifo->txdl_per_memblock == 0) {
  1994. __vxge_hw_fifo_delete(vp);
  1995. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  1996. goto exit;
  1997. }
  1998. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  1999. fifo->mempool =
  2000. __vxge_hw_mempool_create(vpath->hldev,
  2001. fifo->config->memblock_size,
  2002. fifo->txdl_size,
  2003. fifo->priv_size,
  2004. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2005. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2006. &fifo_mp_callback,
  2007. fifo);
  2008. if (fifo->mempool == NULL) {
  2009. __vxge_hw_fifo_delete(vp);
  2010. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2011. goto exit;
  2012. }
  2013. status = __vxge_hw_channel_initialize(&fifo->channel);
  2014. if (status != VXGE_HW_OK) {
  2015. __vxge_hw_fifo_delete(vp);
  2016. goto exit;
  2017. }
  2018. vxge_assert(fifo->channel.reserve_ptr);
  2019. exit:
  2020. return status;
  2021. }
  2022. /*
  2023. * __vxge_hw_fifo_abort - Returns the TxD
  2024. * This function terminates the TxDs of fifo
  2025. */
  2026. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2027. {
  2028. void *txdlh;
  2029. for (;;) {
  2030. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2031. if (txdlh == NULL)
  2032. break;
  2033. vxge_hw_channel_dtr_complete(&fifo->channel);
  2034. if (fifo->txdl_term) {
  2035. fifo->txdl_term(txdlh,
  2036. VXGE_HW_TXDL_STATE_POSTED,
  2037. fifo->channel.userdata);
  2038. }
  2039. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2040. }
  2041. return VXGE_HW_OK;
  2042. }
  2043. /*
  2044. * __vxge_hw_fifo_reset - Resets the fifo
  2045. * This function resets the fifo during vpath reset operation
  2046. */
  2047. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2048. {
  2049. enum vxge_hw_status status = VXGE_HW_OK;
  2050. __vxge_hw_fifo_abort(fifo);
  2051. status = __vxge_hw_channel_reset(&fifo->channel);
  2052. return status;
  2053. }
  2054. /*
  2055. * __vxge_hw_fifo_delete - Removes the FIFO
  2056. * This function freeup the memory pool and removes the FIFO
  2057. */
  2058. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2059. {
  2060. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2061. __vxge_hw_fifo_abort(fifo);
  2062. if (fifo->mempool)
  2063. __vxge_hw_mempool_destroy(fifo->mempool);
  2064. vp->vpath->fifoh = NULL;
  2065. __vxge_hw_channel_free(&fifo->channel);
  2066. return VXGE_HW_OK;
  2067. }
  2068. /*
  2069. * __vxge_hw_vpath_pci_read - Read the content of given address
  2070. * in pci config space.
  2071. * Read from the vpath pci config space.
  2072. */
  2073. enum vxge_hw_status
  2074. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2075. u32 phy_func_0, u32 offset, u32 *val)
  2076. {
  2077. u64 val64;
  2078. enum vxge_hw_status status = VXGE_HW_OK;
  2079. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2080. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2081. if (phy_func_0)
  2082. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2083. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2084. wmb();
  2085. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2086. &vp_reg->pci_config_access_cfg2);
  2087. wmb();
  2088. status = __vxge_hw_device_register_poll(
  2089. &vp_reg->pci_config_access_cfg2,
  2090. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2091. if (status != VXGE_HW_OK)
  2092. goto exit;
  2093. val64 = readq(&vp_reg->pci_config_access_status);
  2094. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2095. status = VXGE_HW_FAIL;
  2096. *val = 0;
  2097. } else
  2098. *val = (u32)vxge_bVALn(val64, 32, 32);
  2099. exit:
  2100. return status;
  2101. }
  2102. /*
  2103. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2104. * Returns the function number of the vpath.
  2105. */
  2106. u32
  2107. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2108. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2109. {
  2110. u64 val64;
  2111. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2112. return
  2113. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2114. }
  2115. /*
  2116. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2117. */
  2118. static inline void
  2119. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2120. u64 dta_struct_sel)
  2121. {
  2122. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2123. wmb();
  2124. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2125. writeq(0, &vpath_reg->rts_access_steer_data1);
  2126. wmb();
  2127. }
  2128. /*
  2129. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2130. * part number and product description.
  2131. */
  2132. enum vxge_hw_status
  2133. __vxge_hw_vpath_card_info_get(
  2134. u32 vp_id,
  2135. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2136. struct vxge_hw_device_hw_info *hw_info)
  2137. {
  2138. u32 i, j;
  2139. u64 val64;
  2140. u64 data1 = 0ULL;
  2141. u64 data2 = 0ULL;
  2142. enum vxge_hw_status status = VXGE_HW_OK;
  2143. u8 *serial_number = hw_info->serial_number;
  2144. u8 *part_number = hw_info->part_number;
  2145. u8 *product_desc = hw_info->product_desc;
  2146. __vxge_hw_read_rts_ds(vpath_reg,
  2147. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2148. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2149. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2150. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2151. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2152. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2153. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2154. status = __vxge_hw_pio_mem_write64(val64,
  2155. &vpath_reg->rts_access_steer_ctrl,
  2156. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2157. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2158. if (status != VXGE_HW_OK)
  2159. return status;
  2160. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2161. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2162. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2163. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2164. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2165. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2166. status = VXGE_HW_OK;
  2167. } else
  2168. *serial_number = 0;
  2169. __vxge_hw_read_rts_ds(vpath_reg,
  2170. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2171. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2172. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2173. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2174. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2175. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2176. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2177. status = __vxge_hw_pio_mem_write64(val64,
  2178. &vpath_reg->rts_access_steer_ctrl,
  2179. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2180. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2181. if (status != VXGE_HW_OK)
  2182. return status;
  2183. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2184. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2185. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2186. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2187. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2188. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2189. status = VXGE_HW_OK;
  2190. } else
  2191. *part_number = 0;
  2192. j = 0;
  2193. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2194. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2195. __vxge_hw_read_rts_ds(vpath_reg, i);
  2196. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2197. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2198. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2199. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2200. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2201. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2202. status = __vxge_hw_pio_mem_write64(val64,
  2203. &vpath_reg->rts_access_steer_ctrl,
  2204. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2205. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2206. if (status != VXGE_HW_OK)
  2207. return status;
  2208. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2209. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2210. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2211. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2212. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2213. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2214. status = VXGE_HW_OK;
  2215. } else
  2216. *product_desc = 0;
  2217. }
  2218. return status;
  2219. }
  2220. /*
  2221. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2222. * Returns FW Version
  2223. */
  2224. enum vxge_hw_status
  2225. __vxge_hw_vpath_fw_ver_get(
  2226. u32 vp_id,
  2227. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2228. struct vxge_hw_device_hw_info *hw_info)
  2229. {
  2230. u64 val64;
  2231. u64 data1 = 0ULL;
  2232. u64 data2 = 0ULL;
  2233. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2234. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2235. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2236. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2237. enum vxge_hw_status status = VXGE_HW_OK;
  2238. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2239. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2240. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2241. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2242. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2243. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2244. status = __vxge_hw_pio_mem_write64(val64,
  2245. &vpath_reg->rts_access_steer_ctrl,
  2246. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2247. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2248. if (status != VXGE_HW_OK)
  2249. goto exit;
  2250. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2251. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2252. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2253. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2254. fw_date->day =
  2255. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2256. data1);
  2257. fw_date->month =
  2258. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2259. data1);
  2260. fw_date->year =
  2261. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2262. data1);
  2263. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2264. fw_date->month, fw_date->day, fw_date->year);
  2265. fw_version->major =
  2266. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2267. fw_version->minor =
  2268. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2269. fw_version->build =
  2270. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2271. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2272. fw_version->major, fw_version->minor, fw_version->build);
  2273. flash_date->day =
  2274. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2275. flash_date->month =
  2276. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2277. flash_date->year =
  2278. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2279. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2280. "%2.2d/%2.2d/%4.4d",
  2281. flash_date->month, flash_date->day, flash_date->year);
  2282. flash_version->major =
  2283. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2284. flash_version->minor =
  2285. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2286. flash_version->build =
  2287. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2288. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2289. flash_version->major, flash_version->minor,
  2290. flash_version->build);
  2291. status = VXGE_HW_OK;
  2292. } else
  2293. status = VXGE_HW_FAIL;
  2294. exit:
  2295. return status;
  2296. }
  2297. /*
  2298. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2299. * Returns pci function mode
  2300. */
  2301. u64
  2302. __vxge_hw_vpath_pci_func_mode_get(
  2303. u32 vp_id,
  2304. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2305. {
  2306. u64 val64;
  2307. u64 data1 = 0ULL;
  2308. enum vxge_hw_status status = VXGE_HW_OK;
  2309. __vxge_hw_read_rts_ds(vpath_reg,
  2310. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2311. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2312. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2313. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2314. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2315. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2316. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2317. status = __vxge_hw_pio_mem_write64(val64,
  2318. &vpath_reg->rts_access_steer_ctrl,
  2319. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2320. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2321. if (status != VXGE_HW_OK)
  2322. goto exit;
  2323. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2324. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2325. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2326. status = VXGE_HW_OK;
  2327. } else {
  2328. data1 = 0;
  2329. status = VXGE_HW_FAIL;
  2330. }
  2331. exit:
  2332. return data1;
  2333. }
  2334. /**
  2335. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2336. * @hldev: HW device.
  2337. * @on_off: TRUE if flickering to be on, FALSE to be off
  2338. *
  2339. * Flicker the link LED.
  2340. */
  2341. enum vxge_hw_status
  2342. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2343. u64 on_off)
  2344. {
  2345. u64 val64;
  2346. enum vxge_hw_status status = VXGE_HW_OK;
  2347. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2348. if (hldev == NULL) {
  2349. status = VXGE_HW_ERR_INVALID_DEVICE;
  2350. goto exit;
  2351. }
  2352. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2353. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2354. wmb();
  2355. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2356. writeq(0, &vp_reg->rts_access_steer_data1);
  2357. wmb();
  2358. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2359. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2360. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2361. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2362. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2363. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2364. status = __vxge_hw_pio_mem_write64(val64,
  2365. &vp_reg->rts_access_steer_ctrl,
  2366. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2367. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2368. exit:
  2369. return status;
  2370. }
  2371. /*
  2372. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2373. */
  2374. enum vxge_hw_status
  2375. __vxge_hw_vpath_rts_table_get(
  2376. struct __vxge_hw_vpath_handle *vp,
  2377. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2378. {
  2379. u64 val64;
  2380. struct __vxge_hw_virtualpath *vpath;
  2381. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2382. enum vxge_hw_status status = VXGE_HW_OK;
  2383. if (vp == NULL) {
  2384. status = VXGE_HW_ERR_INVALID_HANDLE;
  2385. goto exit;
  2386. }
  2387. vpath = vp->vpath;
  2388. vp_reg = vpath->vp_reg;
  2389. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2390. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2391. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2392. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2393. if ((rts_table ==
  2394. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2395. (rts_table ==
  2396. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2397. (rts_table ==
  2398. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2399. (rts_table ==
  2400. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2401. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2402. }
  2403. status = __vxge_hw_pio_mem_write64(val64,
  2404. &vp_reg->rts_access_steer_ctrl,
  2405. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2406. vpath->hldev->config.device_poll_millis);
  2407. if (status != VXGE_HW_OK)
  2408. goto exit;
  2409. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2410. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2411. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2412. if ((rts_table ==
  2413. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2414. (rts_table ==
  2415. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2416. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2417. }
  2418. status = VXGE_HW_OK;
  2419. } else
  2420. status = VXGE_HW_FAIL;
  2421. exit:
  2422. return status;
  2423. }
  2424. /*
  2425. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2426. */
  2427. enum vxge_hw_status
  2428. __vxge_hw_vpath_rts_table_set(
  2429. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2430. u32 offset, u64 data1, u64 data2)
  2431. {
  2432. u64 val64;
  2433. struct __vxge_hw_virtualpath *vpath;
  2434. enum vxge_hw_status status = VXGE_HW_OK;
  2435. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2436. if (vp == NULL) {
  2437. status = VXGE_HW_ERR_INVALID_HANDLE;
  2438. goto exit;
  2439. }
  2440. vpath = vp->vpath;
  2441. vp_reg = vpath->vp_reg;
  2442. writeq(data1, &vp_reg->rts_access_steer_data0);
  2443. wmb();
  2444. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2445. (rts_table ==
  2446. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2447. writeq(data2, &vp_reg->rts_access_steer_data1);
  2448. wmb();
  2449. }
  2450. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2451. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2452. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2453. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2454. status = __vxge_hw_pio_mem_write64(val64,
  2455. &vp_reg->rts_access_steer_ctrl,
  2456. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2457. vpath->hldev->config.device_poll_millis);
  2458. if (status != VXGE_HW_OK)
  2459. goto exit;
  2460. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2461. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2462. status = VXGE_HW_OK;
  2463. else
  2464. status = VXGE_HW_FAIL;
  2465. exit:
  2466. return status;
  2467. }
  2468. /*
  2469. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2470. * from MAC address table.
  2471. */
  2472. enum vxge_hw_status
  2473. __vxge_hw_vpath_addr_get(
  2474. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2475. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2476. {
  2477. u32 i;
  2478. u64 val64;
  2479. u64 data1 = 0ULL;
  2480. u64 data2 = 0ULL;
  2481. enum vxge_hw_status status = VXGE_HW_OK;
  2482. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2483. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2484. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2485. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2486. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2487. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2488. status = __vxge_hw_pio_mem_write64(val64,
  2489. &vpath_reg->rts_access_steer_ctrl,
  2490. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2491. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2492. if (status != VXGE_HW_OK)
  2493. goto exit;
  2494. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2495. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2496. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2497. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2498. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2499. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2500. data2);
  2501. for (i = ETH_ALEN; i > 0; i--) {
  2502. macaddr[i-1] = (u8)(data1 & 0xFF);
  2503. data1 >>= 8;
  2504. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2505. data2 >>= 8;
  2506. }
  2507. status = VXGE_HW_OK;
  2508. } else
  2509. status = VXGE_HW_FAIL;
  2510. exit:
  2511. return status;
  2512. }
  2513. /*
  2514. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2515. */
  2516. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2517. struct __vxge_hw_vpath_handle *vp,
  2518. enum vxge_hw_rth_algoritms algorithm,
  2519. struct vxge_hw_rth_hash_types *hash_type,
  2520. u16 bucket_size)
  2521. {
  2522. u64 data0, data1;
  2523. enum vxge_hw_status status = VXGE_HW_OK;
  2524. if (vp == NULL) {
  2525. status = VXGE_HW_ERR_INVALID_HANDLE;
  2526. goto exit;
  2527. }
  2528. status = __vxge_hw_vpath_rts_table_get(vp,
  2529. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2530. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2531. 0, &data0, &data1);
  2532. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2533. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2534. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2535. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2536. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2537. if (hash_type->hash_type_tcpipv4_en)
  2538. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2539. if (hash_type->hash_type_ipv4_en)
  2540. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2541. if (hash_type->hash_type_tcpipv6_en)
  2542. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2543. if (hash_type->hash_type_ipv6_en)
  2544. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2545. if (hash_type->hash_type_tcpipv6ex_en)
  2546. data0 |=
  2547. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2548. if (hash_type->hash_type_ipv6ex_en)
  2549. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2550. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2551. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2552. else
  2553. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2554. status = __vxge_hw_vpath_rts_table_set(vp,
  2555. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2556. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2557. 0, data0, 0);
  2558. exit:
  2559. return status;
  2560. }
  2561. static void
  2562. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2563. u16 flag, u8 *itable)
  2564. {
  2565. switch (flag) {
  2566. case 1:
  2567. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2568. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2569. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2570. itable[j]);
  2571. case 2:
  2572. *data0 |=
  2573. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2574. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2575. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2576. itable[j]);
  2577. case 3:
  2578. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2579. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2580. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2581. itable[j]);
  2582. case 4:
  2583. *data1 |=
  2584. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2585. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2586. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2587. itable[j]);
  2588. default:
  2589. return;
  2590. }
  2591. }
  2592. /*
  2593. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2594. */
  2595. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2596. struct __vxge_hw_vpath_handle **vpath_handles,
  2597. u32 vpath_count,
  2598. u8 *mtable,
  2599. u8 *itable,
  2600. u32 itable_size)
  2601. {
  2602. u32 i, j, action, rts_table;
  2603. u64 data0;
  2604. u64 data1;
  2605. u32 max_entries;
  2606. enum vxge_hw_status status = VXGE_HW_OK;
  2607. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2608. if (vp == NULL) {
  2609. status = VXGE_HW_ERR_INVALID_HANDLE;
  2610. goto exit;
  2611. }
  2612. max_entries = (((u32)1) << itable_size);
  2613. if (vp->vpath->hldev->config.rth_it_type
  2614. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2615. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2616. rts_table =
  2617. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2618. for (j = 0; j < max_entries; j++) {
  2619. data1 = 0;
  2620. data0 =
  2621. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2622. itable[j]);
  2623. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2624. action, rts_table, j, data0, data1);
  2625. if (status != VXGE_HW_OK)
  2626. goto exit;
  2627. }
  2628. for (j = 0; j < max_entries; j++) {
  2629. data1 = 0;
  2630. data0 =
  2631. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2632. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2633. itable[j]);
  2634. status = __vxge_hw_vpath_rts_table_set(
  2635. vpath_handles[mtable[itable[j]]], action,
  2636. rts_table, j, data0, data1);
  2637. if (status != VXGE_HW_OK)
  2638. goto exit;
  2639. }
  2640. } else {
  2641. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2642. rts_table =
  2643. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2644. for (i = 0; i < vpath_count; i++) {
  2645. for (j = 0; j < max_entries;) {
  2646. data0 = 0;
  2647. data1 = 0;
  2648. while (j < max_entries) {
  2649. if (mtable[itable[j]] != i) {
  2650. j++;
  2651. continue;
  2652. }
  2653. vxge_hw_rts_rth_data0_data1_get(j,
  2654. &data0, &data1, 1, itable);
  2655. j++;
  2656. break;
  2657. }
  2658. while (j < max_entries) {
  2659. if (mtable[itable[j]] != i) {
  2660. j++;
  2661. continue;
  2662. }
  2663. vxge_hw_rts_rth_data0_data1_get(j,
  2664. &data0, &data1, 2, itable);
  2665. j++;
  2666. break;
  2667. }
  2668. while (j < max_entries) {
  2669. if (mtable[itable[j]] != i) {
  2670. j++;
  2671. continue;
  2672. }
  2673. vxge_hw_rts_rth_data0_data1_get(j,
  2674. &data0, &data1, 3, itable);
  2675. j++;
  2676. break;
  2677. }
  2678. while (j < max_entries) {
  2679. if (mtable[itable[j]] != i) {
  2680. j++;
  2681. continue;
  2682. }
  2683. vxge_hw_rts_rth_data0_data1_get(j,
  2684. &data0, &data1, 4, itable);
  2685. j++;
  2686. break;
  2687. }
  2688. if (data0 != 0) {
  2689. status = __vxge_hw_vpath_rts_table_set(
  2690. vpath_handles[i],
  2691. action, rts_table,
  2692. 0, data0, data1);
  2693. if (status != VXGE_HW_OK)
  2694. goto exit;
  2695. }
  2696. }
  2697. }
  2698. }
  2699. exit:
  2700. return status;
  2701. }
  2702. /**
  2703. * vxge_hw_vpath_check_leak - Check for memory leak
  2704. * @ringh: Handle to the ring object used for receive
  2705. *
  2706. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2707. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2708. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2709. *
  2710. */
  2711. enum vxge_hw_status
  2712. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2713. {
  2714. enum vxge_hw_status status = VXGE_HW_OK;
  2715. u64 rxd_new_count, rxd_spat;
  2716. if (ring == NULL)
  2717. return status;
  2718. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2719. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2720. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2721. if (rxd_new_count >= rxd_spat)
  2722. status = VXGE_HW_FAIL;
  2723. return status;
  2724. }
  2725. /*
  2726. * __vxge_hw_vpath_mgmt_read
  2727. * This routine reads the vpath_mgmt registers
  2728. */
  2729. static enum vxge_hw_status
  2730. __vxge_hw_vpath_mgmt_read(
  2731. struct __vxge_hw_device *hldev,
  2732. struct __vxge_hw_virtualpath *vpath)
  2733. {
  2734. u32 i, mtu = 0, max_pyld = 0;
  2735. u64 val64;
  2736. enum vxge_hw_status status = VXGE_HW_OK;
  2737. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2738. val64 = readq(&vpath->vpmgmt_reg->
  2739. rxmac_cfg0_port_vpmgmt_clone[i]);
  2740. max_pyld =
  2741. (u32)
  2742. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2743. (val64);
  2744. if (mtu < max_pyld)
  2745. mtu = max_pyld;
  2746. }
  2747. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2748. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2749. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2750. if (val64 & vxge_mBIT(i))
  2751. vpath->vsport_number = i;
  2752. }
  2753. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2754. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2755. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2756. else
  2757. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2758. return status;
  2759. }
  2760. /*
  2761. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2762. * This routine checks the vpath_rst_in_prog register to see if
  2763. * adapter completed the reset process for the vpath
  2764. */
  2765. enum vxge_hw_status
  2766. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2767. {
  2768. enum vxge_hw_status status;
  2769. status = __vxge_hw_device_register_poll(
  2770. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2771. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2772. 1 << (16 - vpath->vp_id)),
  2773. vpath->hldev->config.device_poll_millis);
  2774. return status;
  2775. }
  2776. /*
  2777. * __vxge_hw_vpath_reset
  2778. * This routine resets the vpath on the device
  2779. */
  2780. enum vxge_hw_status
  2781. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2782. {
  2783. u64 val64;
  2784. enum vxge_hw_status status = VXGE_HW_OK;
  2785. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2786. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2787. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2788. return status;
  2789. }
  2790. /*
  2791. * __vxge_hw_vpath_sw_reset
  2792. * This routine resets the vpath structures
  2793. */
  2794. enum vxge_hw_status
  2795. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2796. {
  2797. enum vxge_hw_status status = VXGE_HW_OK;
  2798. struct __vxge_hw_virtualpath *vpath;
  2799. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2800. if (vpath->ringh) {
  2801. status = __vxge_hw_ring_reset(vpath->ringh);
  2802. if (status != VXGE_HW_OK)
  2803. goto exit;
  2804. }
  2805. if (vpath->fifoh)
  2806. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2807. exit:
  2808. return status;
  2809. }
  2810. /*
  2811. * __vxge_hw_vpath_prc_configure
  2812. * This routine configures the prc registers of virtual path using the config
  2813. * passed
  2814. */
  2815. void
  2816. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2817. {
  2818. u64 val64;
  2819. struct __vxge_hw_virtualpath *vpath;
  2820. struct vxge_hw_vp_config *vp_config;
  2821. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2822. vpath = &hldev->virtual_paths[vp_id];
  2823. vp_reg = vpath->vp_reg;
  2824. vp_config = vpath->vp_config;
  2825. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2826. return;
  2827. val64 = readq(&vp_reg->prc_cfg1);
  2828. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2829. writeq(val64, &vp_reg->prc_cfg1);
  2830. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2831. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2832. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2833. val64 = readq(&vp_reg->prc_cfg7);
  2834. if (vpath->vp_config->ring.scatter_mode !=
  2835. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2836. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2837. switch (vpath->vp_config->ring.scatter_mode) {
  2838. case VXGE_HW_RING_SCATTER_MODE_A:
  2839. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2840. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  2841. break;
  2842. case VXGE_HW_RING_SCATTER_MODE_B:
  2843. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2844. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  2845. break;
  2846. case VXGE_HW_RING_SCATTER_MODE_C:
  2847. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2848. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  2849. break;
  2850. }
  2851. }
  2852. writeq(val64, &vp_reg->prc_cfg7);
  2853. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  2854. __vxge_hw_ring_first_block_address_get(
  2855. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  2856. val64 = readq(&vp_reg->prc_cfg4);
  2857. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  2858. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  2859. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  2860. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  2861. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  2862. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2863. else
  2864. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2865. writeq(val64, &vp_reg->prc_cfg4);
  2866. }
  2867. /*
  2868. * __vxge_hw_vpath_kdfc_configure
  2869. * This routine configures the kdfc registers of virtual path using the
  2870. * config passed
  2871. */
  2872. enum vxge_hw_status
  2873. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2874. {
  2875. u64 val64;
  2876. u64 vpath_stride;
  2877. enum vxge_hw_status status = VXGE_HW_OK;
  2878. struct __vxge_hw_virtualpath *vpath;
  2879. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2880. vpath = &hldev->virtual_paths[vp_id];
  2881. vp_reg = vpath->vp_reg;
  2882. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  2883. if (status != VXGE_HW_OK)
  2884. goto exit;
  2885. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  2886. vpath->max_kdfc_db =
  2887. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  2888. val64+1)/2;
  2889. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  2890. vpath->max_nofl_db = vpath->max_kdfc_db;
  2891. if (vpath->max_nofl_db <
  2892. ((vpath->vp_config->fifo.memblock_size /
  2893. (vpath->vp_config->fifo.max_frags *
  2894. sizeof(struct vxge_hw_fifo_txd))) *
  2895. vpath->vp_config->fifo.fifo_blocks)) {
  2896. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  2897. }
  2898. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  2899. (vpath->max_nofl_db*2)-1);
  2900. }
  2901. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  2902. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  2903. &vp_reg->kdfc_fifo_trpl_ctrl);
  2904. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  2905. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  2906. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  2907. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  2908. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  2909. #ifndef __BIG_ENDIAN
  2910. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  2911. #endif
  2912. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  2913. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  2914. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  2915. wmb();
  2916. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  2917. vpath->nofl_db =
  2918. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  2919. (hldev->kdfc + (vp_id *
  2920. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  2921. vpath_stride)));
  2922. exit:
  2923. return status;
  2924. }
  2925. /*
  2926. * __vxge_hw_vpath_mac_configure
  2927. * This routine configures the mac of virtual path using the config passed
  2928. */
  2929. enum vxge_hw_status
  2930. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2931. {
  2932. u64 val64;
  2933. enum vxge_hw_status status = VXGE_HW_OK;
  2934. struct __vxge_hw_virtualpath *vpath;
  2935. struct vxge_hw_vp_config *vp_config;
  2936. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2937. vpath = &hldev->virtual_paths[vp_id];
  2938. vp_reg = vpath->vp_reg;
  2939. vp_config = vpath->vp_config;
  2940. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  2941. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  2942. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  2943. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  2944. if (vp_config->rpa_strip_vlan_tag !=
  2945. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  2946. if (vp_config->rpa_strip_vlan_tag)
  2947. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2948. else
  2949. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2950. }
  2951. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  2952. val64 = readq(&vp_reg->rxmac_vcfg0);
  2953. if (vp_config->mtu !=
  2954. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  2955. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  2956. if ((vp_config->mtu +
  2957. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  2958. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2959. vp_config->mtu +
  2960. VXGE_HW_MAC_HEADER_MAX_SIZE);
  2961. else
  2962. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2963. vpath->max_mtu);
  2964. }
  2965. writeq(val64, &vp_reg->rxmac_vcfg0);
  2966. val64 = readq(&vp_reg->rxmac_vcfg1);
  2967. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  2968. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  2969. if (hldev->config.rth_it_type ==
  2970. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  2971. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  2972. 0x2) |
  2973. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  2974. }
  2975. writeq(val64, &vp_reg->rxmac_vcfg1);
  2976. }
  2977. return status;
  2978. }
  2979. /*
  2980. * __vxge_hw_vpath_tim_configure
  2981. * This routine configures the tim registers of virtual path using the config
  2982. * passed
  2983. */
  2984. enum vxge_hw_status
  2985. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2986. {
  2987. u64 val64;
  2988. enum vxge_hw_status status = VXGE_HW_OK;
  2989. struct __vxge_hw_virtualpath *vpath;
  2990. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2991. struct vxge_hw_vp_config *config;
  2992. vpath = &hldev->virtual_paths[vp_id];
  2993. vp_reg = vpath->vp_reg;
  2994. config = vpath->vp_config;
  2995. writeq((u64)0, &vp_reg->tim_dest_addr);
  2996. writeq((u64)0, &vp_reg->tim_vpath_map);
  2997. writeq((u64)0, &vp_reg->tim_bitmap);
  2998. writeq((u64)0, &vp_reg->tim_remap);
  2999. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3000. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3001. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3002. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3003. val64 = readq(&vp_reg->tim_pci_cfg);
  3004. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3005. writeq(val64, &vp_reg->tim_pci_cfg);
  3006. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3007. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3008. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3009. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3010. 0x3ffffff);
  3011. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3012. config->tti.btimer_val);
  3013. }
  3014. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3015. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3016. if (config->tti.timer_ac_en)
  3017. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3018. else
  3019. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3020. }
  3021. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3022. if (config->tti.timer_ci_en)
  3023. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3024. else
  3025. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3026. }
  3027. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3028. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3029. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3030. config->tti.urange_a);
  3031. }
  3032. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3033. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3034. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3035. config->tti.urange_b);
  3036. }
  3037. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3038. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3039. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3040. config->tti.urange_c);
  3041. }
  3042. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3043. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3044. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3045. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3046. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3047. config->tti.uec_a);
  3048. }
  3049. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3050. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3051. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3052. config->tti.uec_b);
  3053. }
  3054. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3055. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3056. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3057. config->tti.uec_c);
  3058. }
  3059. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3060. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3061. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3062. config->tti.uec_d);
  3063. }
  3064. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3065. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3066. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3067. if (config->tti.timer_ri_en)
  3068. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3069. else
  3070. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3071. }
  3072. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3073. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3074. 0x3ffffff);
  3075. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3076. config->tti.rtimer_val);
  3077. }
  3078. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3079. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3080. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3081. config->tti.util_sel);
  3082. }
  3083. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3084. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3085. 0x3ffffff);
  3086. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3087. config->tti.ltimer_val);
  3088. }
  3089. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3090. }
  3091. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3092. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3093. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3094. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3095. 0x3ffffff);
  3096. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3097. config->rti.btimer_val);
  3098. }
  3099. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3100. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3101. if (config->rti.timer_ac_en)
  3102. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3103. else
  3104. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3105. }
  3106. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3107. if (config->rti.timer_ci_en)
  3108. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3109. else
  3110. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3111. }
  3112. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3113. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3114. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3115. config->rti.urange_a);
  3116. }
  3117. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3118. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3119. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3120. config->rti.urange_b);
  3121. }
  3122. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3123. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3124. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3125. config->rti.urange_c);
  3126. }
  3127. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3128. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3129. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3130. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3131. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3132. config->rti.uec_a);
  3133. }
  3134. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3135. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3136. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3137. config->rti.uec_b);
  3138. }
  3139. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3140. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3141. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3142. config->rti.uec_c);
  3143. }
  3144. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3145. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3146. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3147. config->rti.uec_d);
  3148. }
  3149. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3150. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3151. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3152. if (config->rti.timer_ri_en)
  3153. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3154. else
  3155. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3156. }
  3157. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3158. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3159. 0x3ffffff);
  3160. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3161. config->rti.rtimer_val);
  3162. }
  3163. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3164. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3165. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3166. config->rti.util_sel);
  3167. }
  3168. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3169. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3170. 0x3ffffff);
  3171. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3172. config->rti.ltimer_val);
  3173. }
  3174. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3175. }
  3176. val64 = 0;
  3177. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3178. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3179. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3180. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3181. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3182. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3183. return status;
  3184. }
  3185. void
  3186. vxge_hw_vpath_tti_ci_set(struct __vxge_hw_device *hldev, u32 vp_id)
  3187. {
  3188. struct __vxge_hw_virtualpath *vpath;
  3189. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3190. struct vxge_hw_vp_config *config;
  3191. u64 val64;
  3192. vpath = &hldev->virtual_paths[vp_id];
  3193. vp_reg = vpath->vp_reg;
  3194. config = vpath->vp_config;
  3195. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3196. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3197. if (config->tti.timer_ci_en != VXGE_HW_TIM_TIMER_CI_ENABLE) {
  3198. config->tti.timer_ci_en = VXGE_HW_TIM_TIMER_CI_ENABLE;
  3199. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3200. writeq(val64,
  3201. &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3202. }
  3203. }
  3204. }
  3205. /*
  3206. * __vxge_hw_vpath_initialize
  3207. * This routine is the final phase of init which initializes the
  3208. * registers of the vpath using the configuration passed.
  3209. */
  3210. enum vxge_hw_status
  3211. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3212. {
  3213. u64 val64;
  3214. u32 val32;
  3215. enum vxge_hw_status status = VXGE_HW_OK;
  3216. struct __vxge_hw_virtualpath *vpath;
  3217. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3218. vpath = &hldev->virtual_paths[vp_id];
  3219. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3220. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3221. goto exit;
  3222. }
  3223. vp_reg = vpath->vp_reg;
  3224. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3225. if (status != VXGE_HW_OK)
  3226. goto exit;
  3227. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3228. if (status != VXGE_HW_OK)
  3229. goto exit;
  3230. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3231. if (status != VXGE_HW_OK)
  3232. goto exit;
  3233. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3234. if (status != VXGE_HW_OK)
  3235. goto exit;
  3236. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3237. /* Get MRRS value from device control */
  3238. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3239. if (status == VXGE_HW_OK) {
  3240. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3241. val64 &=
  3242. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3243. val64 |=
  3244. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3245. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3246. }
  3247. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3248. val64 |=
  3249. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3250. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3251. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3252. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3253. exit:
  3254. return status;
  3255. }
  3256. /*
  3257. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3258. * This routine is the initial phase of init which resets the vpath and
  3259. * initializes the software support structures.
  3260. */
  3261. enum vxge_hw_status
  3262. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3263. struct vxge_hw_vp_config *config)
  3264. {
  3265. struct __vxge_hw_virtualpath *vpath;
  3266. enum vxge_hw_status status = VXGE_HW_OK;
  3267. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3268. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3269. goto exit;
  3270. }
  3271. vpath = &hldev->virtual_paths[vp_id];
  3272. vpath->vp_id = vp_id;
  3273. vpath->vp_open = VXGE_HW_VP_OPEN;
  3274. vpath->hldev = hldev;
  3275. vpath->vp_config = config;
  3276. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3277. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3278. __vxge_hw_vpath_reset(hldev, vp_id);
  3279. status = __vxge_hw_vpath_reset_check(vpath);
  3280. if (status != VXGE_HW_OK) {
  3281. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3282. goto exit;
  3283. }
  3284. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3285. if (status != VXGE_HW_OK) {
  3286. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3287. goto exit;
  3288. }
  3289. INIT_LIST_HEAD(&vpath->vpath_handles);
  3290. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3291. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3292. hldev->tim_int_mask1, vp_id);
  3293. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3294. if (status != VXGE_HW_OK)
  3295. __vxge_hw_vp_terminate(hldev, vp_id);
  3296. exit:
  3297. return status;
  3298. }
  3299. /*
  3300. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3301. * This routine closes all channels it opened and freeup memory
  3302. */
  3303. void
  3304. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3305. {
  3306. struct __vxge_hw_virtualpath *vpath;
  3307. vpath = &hldev->virtual_paths[vp_id];
  3308. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3309. goto exit;
  3310. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3311. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3312. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3313. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3314. exit:
  3315. return;
  3316. }
  3317. /*
  3318. * vxge_hw_vpath_mtu_set - Set MTU.
  3319. * Set new MTU value. Example, to use jumbo frames:
  3320. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3321. */
  3322. enum vxge_hw_status
  3323. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3324. {
  3325. u64 val64;
  3326. enum vxge_hw_status status = VXGE_HW_OK;
  3327. struct __vxge_hw_virtualpath *vpath;
  3328. if (vp == NULL) {
  3329. status = VXGE_HW_ERR_INVALID_HANDLE;
  3330. goto exit;
  3331. }
  3332. vpath = vp->vpath;
  3333. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3334. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3335. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3336. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3337. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3338. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3339. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3340. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3341. exit:
  3342. return status;
  3343. }
  3344. /*
  3345. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3346. * This function is used to open access to virtual path of an
  3347. * adapter for offload, GRO operations. This function returns
  3348. * synchronously.
  3349. */
  3350. enum vxge_hw_status
  3351. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3352. struct vxge_hw_vpath_attr *attr,
  3353. struct __vxge_hw_vpath_handle **vpath_handle)
  3354. {
  3355. struct __vxge_hw_virtualpath *vpath;
  3356. struct __vxge_hw_vpath_handle *vp;
  3357. enum vxge_hw_status status;
  3358. vpath = &hldev->virtual_paths[attr->vp_id];
  3359. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3360. status = VXGE_HW_ERR_INVALID_STATE;
  3361. goto vpath_open_exit1;
  3362. }
  3363. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3364. &hldev->config.vp_config[attr->vp_id]);
  3365. if (status != VXGE_HW_OK)
  3366. goto vpath_open_exit1;
  3367. vp = (struct __vxge_hw_vpath_handle *)
  3368. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3369. if (vp == NULL) {
  3370. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3371. goto vpath_open_exit2;
  3372. }
  3373. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3374. vp->vpath = vpath;
  3375. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3376. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3377. if (status != VXGE_HW_OK)
  3378. goto vpath_open_exit6;
  3379. }
  3380. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3381. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3382. if (status != VXGE_HW_OK)
  3383. goto vpath_open_exit7;
  3384. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3385. }
  3386. vpath->fifoh->tx_intr_num =
  3387. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3388. VXGE_HW_VPATH_INTR_TX;
  3389. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3390. VXGE_HW_BLOCK_SIZE);
  3391. if (vpath->stats_block == NULL) {
  3392. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3393. goto vpath_open_exit8;
  3394. }
  3395. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3396. stats_block->memblock;
  3397. memset(vpath->hw_stats, 0,
  3398. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3399. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3400. vpath->hw_stats;
  3401. vpath->hw_stats_sav =
  3402. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3403. memset(vpath->hw_stats_sav, 0,
  3404. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3405. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3406. status = vxge_hw_vpath_stats_enable(vp);
  3407. if (status != VXGE_HW_OK)
  3408. goto vpath_open_exit8;
  3409. list_add(&vp->item, &vpath->vpath_handles);
  3410. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3411. *vpath_handle = vp;
  3412. attr->fifo_attr.userdata = vpath->fifoh;
  3413. attr->ring_attr.userdata = vpath->ringh;
  3414. return VXGE_HW_OK;
  3415. vpath_open_exit8:
  3416. if (vpath->ringh != NULL)
  3417. __vxge_hw_ring_delete(vp);
  3418. vpath_open_exit7:
  3419. if (vpath->fifoh != NULL)
  3420. __vxge_hw_fifo_delete(vp);
  3421. vpath_open_exit6:
  3422. vfree(vp);
  3423. vpath_open_exit2:
  3424. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3425. vpath_open_exit1:
  3426. return status;
  3427. }
  3428. /**
  3429. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3430. * (vpath) open
  3431. * @vp: Handle got from previous vpath open
  3432. *
  3433. * This function is used to close access to virtual path opened
  3434. * earlier.
  3435. */
  3436. void
  3437. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3438. {
  3439. struct __vxge_hw_virtualpath *vpath = NULL;
  3440. u64 new_count, val64, val164;
  3441. struct __vxge_hw_ring *ring;
  3442. vpath = vp->vpath;
  3443. ring = vpath->ringh;
  3444. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3445. new_count &= 0x1fff;
  3446. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3447. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3448. &vpath->vp_reg->prc_rxd_doorbell);
  3449. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3450. val164 /= 2;
  3451. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3452. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3453. val64 &= 0x1ff;
  3454. /*
  3455. * Each RxD is of 4 qwords
  3456. */
  3457. new_count -= (val64 + 1);
  3458. val64 = min(val164, new_count) / 4;
  3459. ring->rxds_limit = min(ring->rxds_limit, val64);
  3460. if (ring->rxds_limit < 4)
  3461. ring->rxds_limit = 4;
  3462. }
  3463. /*
  3464. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3465. * This function is used to close access to virtual path opened
  3466. * earlier.
  3467. */
  3468. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3469. {
  3470. struct __vxge_hw_virtualpath *vpath = NULL;
  3471. struct __vxge_hw_device *devh = NULL;
  3472. u32 vp_id = vp->vpath->vp_id;
  3473. u32 is_empty = TRUE;
  3474. enum vxge_hw_status status = VXGE_HW_OK;
  3475. vpath = vp->vpath;
  3476. devh = vpath->hldev;
  3477. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3478. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3479. goto vpath_close_exit;
  3480. }
  3481. list_del(&vp->item);
  3482. if (!list_empty(&vpath->vpath_handles)) {
  3483. list_add(&vp->item, &vpath->vpath_handles);
  3484. is_empty = FALSE;
  3485. }
  3486. if (!is_empty) {
  3487. status = VXGE_HW_FAIL;
  3488. goto vpath_close_exit;
  3489. }
  3490. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3491. if (vpath->ringh != NULL)
  3492. __vxge_hw_ring_delete(vp);
  3493. if (vpath->fifoh != NULL)
  3494. __vxge_hw_fifo_delete(vp);
  3495. if (vpath->stats_block != NULL)
  3496. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3497. vfree(vp);
  3498. __vxge_hw_vp_terminate(devh, vp_id);
  3499. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3500. vpath_close_exit:
  3501. return status;
  3502. }
  3503. /*
  3504. * vxge_hw_vpath_reset - Resets vpath
  3505. * This function is used to request a reset of vpath
  3506. */
  3507. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3508. {
  3509. enum vxge_hw_status status;
  3510. u32 vp_id;
  3511. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3512. vp_id = vpath->vp_id;
  3513. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3514. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3515. goto exit;
  3516. }
  3517. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3518. if (status == VXGE_HW_OK)
  3519. vpath->sw_stats->soft_reset_cnt++;
  3520. exit:
  3521. return status;
  3522. }
  3523. /*
  3524. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3525. * This function poll's for the vpath reset completion and re initializes
  3526. * the vpath.
  3527. */
  3528. enum vxge_hw_status
  3529. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3530. {
  3531. struct __vxge_hw_virtualpath *vpath = NULL;
  3532. enum vxge_hw_status status;
  3533. struct __vxge_hw_device *hldev;
  3534. u32 vp_id;
  3535. vp_id = vp->vpath->vp_id;
  3536. vpath = vp->vpath;
  3537. hldev = vpath->hldev;
  3538. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3539. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3540. goto exit;
  3541. }
  3542. status = __vxge_hw_vpath_reset_check(vpath);
  3543. if (status != VXGE_HW_OK)
  3544. goto exit;
  3545. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3546. if (status != VXGE_HW_OK)
  3547. goto exit;
  3548. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3549. if (status != VXGE_HW_OK)
  3550. goto exit;
  3551. if (vpath->ringh != NULL)
  3552. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3553. memset(vpath->hw_stats, 0,
  3554. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3555. memset(vpath->hw_stats_sav, 0,
  3556. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3557. writeq(vpath->stats_block->dma_addr,
  3558. &vpath->vp_reg->stats_cfg);
  3559. status = vxge_hw_vpath_stats_enable(vp);
  3560. exit:
  3561. return status;
  3562. }
  3563. /*
  3564. * vxge_hw_vpath_enable - Enable vpath.
  3565. * This routine clears the vpath reset thereby enabling a vpath
  3566. * to start forwarding frames and generating interrupts.
  3567. */
  3568. void
  3569. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3570. {
  3571. struct __vxge_hw_device *hldev;
  3572. u64 val64;
  3573. hldev = vp->vpath->hldev;
  3574. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3575. 1 << (16 - vp->vpath->vp_id));
  3576. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3577. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3578. }
  3579. /*
  3580. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3581. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3582. * the adapter to update stats into the host memory
  3583. */
  3584. enum vxge_hw_status
  3585. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3586. {
  3587. enum vxge_hw_status status = VXGE_HW_OK;
  3588. struct __vxge_hw_virtualpath *vpath;
  3589. vpath = vp->vpath;
  3590. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3591. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3592. goto exit;
  3593. }
  3594. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3595. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3596. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3597. exit:
  3598. return status;
  3599. }
  3600. /*
  3601. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3602. * and offset and perform an operation
  3603. */
  3604. enum vxge_hw_status
  3605. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3606. u32 operation, u32 offset, u64 *stat)
  3607. {
  3608. u64 val64;
  3609. enum vxge_hw_status status = VXGE_HW_OK;
  3610. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3611. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3612. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3613. goto vpath_stats_access_exit;
  3614. }
  3615. vp_reg = vpath->vp_reg;
  3616. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3617. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3618. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3619. status = __vxge_hw_pio_mem_write64(val64,
  3620. &vp_reg->xmac_stats_access_cmd,
  3621. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3622. vpath->hldev->config.device_poll_millis);
  3623. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3624. *stat = readq(&vp_reg->xmac_stats_access_data);
  3625. else
  3626. *stat = 0;
  3627. vpath_stats_access_exit:
  3628. return status;
  3629. }
  3630. /*
  3631. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3632. */
  3633. enum vxge_hw_status
  3634. __vxge_hw_vpath_xmac_tx_stats_get(
  3635. struct __vxge_hw_virtualpath *vpath,
  3636. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3637. {
  3638. u64 *val64;
  3639. int i;
  3640. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3641. enum vxge_hw_status status = VXGE_HW_OK;
  3642. val64 = (u64 *) vpath_tx_stats;
  3643. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3644. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3645. goto exit;
  3646. }
  3647. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3648. status = __vxge_hw_vpath_stats_access(vpath,
  3649. VXGE_HW_STATS_OP_READ,
  3650. offset, val64);
  3651. if (status != VXGE_HW_OK)
  3652. goto exit;
  3653. offset++;
  3654. val64++;
  3655. }
  3656. exit:
  3657. return status;
  3658. }
  3659. /*
  3660. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3661. */
  3662. enum vxge_hw_status
  3663. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3664. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3665. {
  3666. u64 *val64;
  3667. enum vxge_hw_status status = VXGE_HW_OK;
  3668. int i;
  3669. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3670. val64 = (u64 *) vpath_rx_stats;
  3671. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3672. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3673. goto exit;
  3674. }
  3675. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3676. status = __vxge_hw_vpath_stats_access(vpath,
  3677. VXGE_HW_STATS_OP_READ,
  3678. offset >> 3, val64);
  3679. if (status != VXGE_HW_OK)
  3680. goto exit;
  3681. offset += 8;
  3682. val64++;
  3683. }
  3684. exit:
  3685. return status;
  3686. }
  3687. /*
  3688. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3689. */
  3690. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3691. struct __vxge_hw_virtualpath *vpath,
  3692. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3693. {
  3694. u64 val64;
  3695. enum vxge_hw_status status = VXGE_HW_OK;
  3696. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3697. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3698. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3699. goto exit;
  3700. }
  3701. vp_reg = vpath->vp_reg;
  3702. val64 = readq(&vp_reg->vpath_debug_stats0);
  3703. hw_stats->ini_num_mwr_sent =
  3704. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3705. val64 = readq(&vp_reg->vpath_debug_stats1);
  3706. hw_stats->ini_num_mrd_sent =
  3707. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3708. val64 = readq(&vp_reg->vpath_debug_stats2);
  3709. hw_stats->ini_num_cpl_rcvd =
  3710. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3711. val64 = readq(&vp_reg->vpath_debug_stats3);
  3712. hw_stats->ini_num_mwr_byte_sent =
  3713. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3714. val64 = readq(&vp_reg->vpath_debug_stats4);
  3715. hw_stats->ini_num_cpl_byte_rcvd =
  3716. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3717. val64 = readq(&vp_reg->vpath_debug_stats5);
  3718. hw_stats->wrcrdtarb_xoff =
  3719. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3720. val64 = readq(&vp_reg->vpath_debug_stats6);
  3721. hw_stats->rdcrdtarb_xoff =
  3722. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3723. val64 = readq(&vp_reg->vpath_genstats_count01);
  3724. hw_stats->vpath_genstats_count0 =
  3725. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3726. val64);
  3727. val64 = readq(&vp_reg->vpath_genstats_count01);
  3728. hw_stats->vpath_genstats_count1 =
  3729. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3730. val64);
  3731. val64 = readq(&vp_reg->vpath_genstats_count23);
  3732. hw_stats->vpath_genstats_count2 =
  3733. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3734. val64);
  3735. val64 = readq(&vp_reg->vpath_genstats_count01);
  3736. hw_stats->vpath_genstats_count3 =
  3737. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3738. val64);
  3739. val64 = readq(&vp_reg->vpath_genstats_count4);
  3740. hw_stats->vpath_genstats_count4 =
  3741. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3742. val64);
  3743. val64 = readq(&vp_reg->vpath_genstats_count5);
  3744. hw_stats->vpath_genstats_count5 =
  3745. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3746. val64);
  3747. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3748. if (status != VXGE_HW_OK)
  3749. goto exit;
  3750. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3751. if (status != VXGE_HW_OK)
  3752. goto exit;
  3753. VXGE_HW_VPATH_STATS_PIO_READ(
  3754. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3755. hw_stats->prog_event_vnum0 =
  3756. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3757. hw_stats->prog_event_vnum1 =
  3758. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3759. VXGE_HW_VPATH_STATS_PIO_READ(
  3760. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3761. hw_stats->prog_event_vnum2 =
  3762. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3763. hw_stats->prog_event_vnum3 =
  3764. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3765. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3766. hw_stats->rx_multi_cast_frame_discard =
  3767. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3768. val64 = readq(&vp_reg->rx_frm_transferred);
  3769. hw_stats->rx_frm_transferred =
  3770. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3771. val64 = readq(&vp_reg->rxd_returned);
  3772. hw_stats->rxd_returned =
  3773. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3774. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3775. hw_stats->rx_mpa_len_fail_frms =
  3776. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3777. hw_stats->rx_mpa_mrk_fail_frms =
  3778. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3779. hw_stats->rx_mpa_crc_fail_frms =
  3780. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3781. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3782. hw_stats->rx_permitted_frms =
  3783. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3784. hw_stats->rx_vp_reset_discarded_frms =
  3785. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3786. hw_stats->rx_wol_frms =
  3787. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3788. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3789. hw_stats->tx_vp_reset_discarded_frms =
  3790. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3791. val64);
  3792. exit:
  3793. return status;
  3794. }
  3795. /*
  3796. * __vxge_hw_blockpool_create - Create block pool
  3797. */
  3798. enum vxge_hw_status
  3799. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3800. struct __vxge_hw_blockpool *blockpool,
  3801. u32 pool_size,
  3802. u32 pool_max)
  3803. {
  3804. u32 i;
  3805. struct __vxge_hw_blockpool_entry *entry = NULL;
  3806. void *memblock;
  3807. dma_addr_t dma_addr;
  3808. struct pci_dev *dma_handle;
  3809. struct pci_dev *acc_handle;
  3810. enum vxge_hw_status status = VXGE_HW_OK;
  3811. if (blockpool == NULL) {
  3812. status = VXGE_HW_FAIL;
  3813. goto blockpool_create_exit;
  3814. }
  3815. blockpool->hldev = hldev;
  3816. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3817. blockpool->pool_size = 0;
  3818. blockpool->pool_max = pool_max;
  3819. blockpool->req_out = 0;
  3820. INIT_LIST_HEAD(&blockpool->free_block_list);
  3821. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3822. for (i = 0; i < pool_size + pool_max; i++) {
  3823. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3824. GFP_KERNEL);
  3825. if (entry == NULL) {
  3826. __vxge_hw_blockpool_destroy(blockpool);
  3827. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3828. goto blockpool_create_exit;
  3829. }
  3830. list_add(&entry->item, &blockpool->free_entry_list);
  3831. }
  3832. for (i = 0; i < pool_size; i++) {
  3833. memblock = vxge_os_dma_malloc(
  3834. hldev->pdev,
  3835. VXGE_HW_BLOCK_SIZE,
  3836. &dma_handle,
  3837. &acc_handle);
  3838. if (memblock == NULL) {
  3839. __vxge_hw_blockpool_destroy(blockpool);
  3840. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3841. goto blockpool_create_exit;
  3842. }
  3843. dma_addr = pci_map_single(hldev->pdev, memblock,
  3844. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3845. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3846. dma_addr))) {
  3847. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3848. __vxge_hw_blockpool_destroy(blockpool);
  3849. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3850. goto blockpool_create_exit;
  3851. }
  3852. if (!list_empty(&blockpool->free_entry_list))
  3853. entry = (struct __vxge_hw_blockpool_entry *)
  3854. list_first_entry(&blockpool->free_entry_list,
  3855. struct __vxge_hw_blockpool_entry,
  3856. item);
  3857. if (entry == NULL)
  3858. entry =
  3859. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3860. GFP_KERNEL);
  3861. if (entry != NULL) {
  3862. list_del(&entry->item);
  3863. entry->length = VXGE_HW_BLOCK_SIZE;
  3864. entry->memblock = memblock;
  3865. entry->dma_addr = dma_addr;
  3866. entry->acc_handle = acc_handle;
  3867. entry->dma_handle = dma_handle;
  3868. list_add(&entry->item,
  3869. &blockpool->free_block_list);
  3870. blockpool->pool_size++;
  3871. } else {
  3872. __vxge_hw_blockpool_destroy(blockpool);
  3873. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3874. goto blockpool_create_exit;
  3875. }
  3876. }
  3877. blockpool_create_exit:
  3878. return status;
  3879. }
  3880. /*
  3881. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  3882. */
  3883. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  3884. {
  3885. struct __vxge_hw_device *hldev;
  3886. struct list_head *p, *n;
  3887. u16 ret;
  3888. if (blockpool == NULL) {
  3889. ret = 1;
  3890. goto exit;
  3891. }
  3892. hldev = blockpool->hldev;
  3893. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3894. pci_unmap_single(hldev->pdev,
  3895. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3896. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3897. PCI_DMA_BIDIRECTIONAL);
  3898. vxge_os_dma_free(hldev->pdev,
  3899. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3900. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  3901. list_del(
  3902. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3903. kfree(p);
  3904. blockpool->pool_size--;
  3905. }
  3906. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  3907. list_del(
  3908. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3909. kfree((void *)p);
  3910. }
  3911. ret = 0;
  3912. exit:
  3913. return;
  3914. }
  3915. /*
  3916. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  3917. */
  3918. static
  3919. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  3920. {
  3921. u32 nreq = 0, i;
  3922. if ((blockpool->pool_size + blockpool->req_out) <
  3923. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  3924. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  3925. blockpool->req_out += nreq;
  3926. }
  3927. for (i = 0; i < nreq; i++)
  3928. vxge_os_dma_malloc_async(
  3929. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3930. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  3931. }
  3932. /*
  3933. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  3934. */
  3935. static
  3936. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  3937. {
  3938. struct list_head *p, *n;
  3939. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3940. if (blockpool->pool_size < blockpool->pool_max)
  3941. break;
  3942. pci_unmap_single(
  3943. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3944. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3945. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3946. PCI_DMA_BIDIRECTIONAL);
  3947. vxge_os_dma_free(
  3948. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3949. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3950. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  3951. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  3952. list_add(p, &blockpool->free_entry_list);
  3953. blockpool->pool_size--;
  3954. }
  3955. }
  3956. /*
  3957. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  3958. * Adds a block to block pool
  3959. */
  3960. void vxge_hw_blockpool_block_add(
  3961. struct __vxge_hw_device *devh,
  3962. void *block_addr,
  3963. u32 length,
  3964. struct pci_dev *dma_h,
  3965. struct pci_dev *acc_handle)
  3966. {
  3967. struct __vxge_hw_blockpool *blockpool;
  3968. struct __vxge_hw_blockpool_entry *entry = NULL;
  3969. dma_addr_t dma_addr;
  3970. enum vxge_hw_status status = VXGE_HW_OK;
  3971. u32 req_out;
  3972. blockpool = &devh->block_pool;
  3973. if (block_addr == NULL) {
  3974. blockpool->req_out--;
  3975. status = VXGE_HW_FAIL;
  3976. goto exit;
  3977. }
  3978. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  3979. PCI_DMA_BIDIRECTIONAL);
  3980. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  3981. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  3982. blockpool->req_out--;
  3983. status = VXGE_HW_FAIL;
  3984. goto exit;
  3985. }
  3986. if (!list_empty(&blockpool->free_entry_list))
  3987. entry = (struct __vxge_hw_blockpool_entry *)
  3988. list_first_entry(&blockpool->free_entry_list,
  3989. struct __vxge_hw_blockpool_entry,
  3990. item);
  3991. if (entry == NULL)
  3992. entry = (struct __vxge_hw_blockpool_entry *)
  3993. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  3994. else
  3995. list_del(&entry->item);
  3996. if (entry != NULL) {
  3997. entry->length = length;
  3998. entry->memblock = block_addr;
  3999. entry->dma_addr = dma_addr;
  4000. entry->acc_handle = acc_handle;
  4001. entry->dma_handle = dma_h;
  4002. list_add(&entry->item, &blockpool->free_block_list);
  4003. blockpool->pool_size++;
  4004. status = VXGE_HW_OK;
  4005. } else
  4006. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4007. blockpool->req_out--;
  4008. req_out = blockpool->req_out;
  4009. exit:
  4010. return;
  4011. }
  4012. /*
  4013. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4014. * Allocates a block of memory of given size, either from block pool
  4015. * or by calling vxge_os_dma_malloc()
  4016. */
  4017. void *
  4018. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4019. struct vxge_hw_mempool_dma *dma_object)
  4020. {
  4021. struct __vxge_hw_blockpool_entry *entry = NULL;
  4022. struct __vxge_hw_blockpool *blockpool;
  4023. void *memblock = NULL;
  4024. enum vxge_hw_status status = VXGE_HW_OK;
  4025. blockpool = &devh->block_pool;
  4026. if (size != blockpool->block_size) {
  4027. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4028. &dma_object->handle,
  4029. &dma_object->acc_handle);
  4030. if (memblock == NULL) {
  4031. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4032. goto exit;
  4033. }
  4034. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4035. PCI_DMA_BIDIRECTIONAL);
  4036. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4037. dma_object->addr))) {
  4038. vxge_os_dma_free(devh->pdev, memblock,
  4039. &dma_object->acc_handle);
  4040. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4041. goto exit;
  4042. }
  4043. } else {
  4044. if (!list_empty(&blockpool->free_block_list))
  4045. entry = (struct __vxge_hw_blockpool_entry *)
  4046. list_first_entry(&blockpool->free_block_list,
  4047. struct __vxge_hw_blockpool_entry,
  4048. item);
  4049. if (entry != NULL) {
  4050. list_del(&entry->item);
  4051. dma_object->addr = entry->dma_addr;
  4052. dma_object->handle = entry->dma_handle;
  4053. dma_object->acc_handle = entry->acc_handle;
  4054. memblock = entry->memblock;
  4055. list_add(&entry->item,
  4056. &blockpool->free_entry_list);
  4057. blockpool->pool_size--;
  4058. }
  4059. if (memblock != NULL)
  4060. __vxge_hw_blockpool_blocks_add(blockpool);
  4061. }
  4062. exit:
  4063. return memblock;
  4064. }
  4065. /*
  4066. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4067. __vxge_hw_blockpool_malloc
  4068. */
  4069. void
  4070. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4071. void *memblock, u32 size,
  4072. struct vxge_hw_mempool_dma *dma_object)
  4073. {
  4074. struct __vxge_hw_blockpool_entry *entry = NULL;
  4075. struct __vxge_hw_blockpool *blockpool;
  4076. enum vxge_hw_status status = VXGE_HW_OK;
  4077. blockpool = &devh->block_pool;
  4078. if (size != blockpool->block_size) {
  4079. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4080. PCI_DMA_BIDIRECTIONAL);
  4081. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4082. } else {
  4083. if (!list_empty(&blockpool->free_entry_list))
  4084. entry = (struct __vxge_hw_blockpool_entry *)
  4085. list_first_entry(&blockpool->free_entry_list,
  4086. struct __vxge_hw_blockpool_entry,
  4087. item);
  4088. if (entry == NULL)
  4089. entry = (struct __vxge_hw_blockpool_entry *)
  4090. vmalloc(sizeof(
  4091. struct __vxge_hw_blockpool_entry));
  4092. else
  4093. list_del(&entry->item);
  4094. if (entry != NULL) {
  4095. entry->length = size;
  4096. entry->memblock = memblock;
  4097. entry->dma_addr = dma_object->addr;
  4098. entry->acc_handle = dma_object->acc_handle;
  4099. entry->dma_handle = dma_object->handle;
  4100. list_add(&entry->item,
  4101. &blockpool->free_block_list);
  4102. blockpool->pool_size++;
  4103. status = VXGE_HW_OK;
  4104. } else
  4105. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4106. if (status == VXGE_HW_OK)
  4107. __vxge_hw_blockpool_blocks_remove(blockpool);
  4108. }
  4109. }
  4110. /*
  4111. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4112. * This function allocates a block from block pool or from the system
  4113. */
  4114. struct __vxge_hw_blockpool_entry *
  4115. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4116. {
  4117. struct __vxge_hw_blockpool_entry *entry = NULL;
  4118. struct __vxge_hw_blockpool *blockpool;
  4119. blockpool = &devh->block_pool;
  4120. if (size == blockpool->block_size) {
  4121. if (!list_empty(&blockpool->free_block_list))
  4122. entry = (struct __vxge_hw_blockpool_entry *)
  4123. list_first_entry(&blockpool->free_block_list,
  4124. struct __vxge_hw_blockpool_entry,
  4125. item);
  4126. if (entry != NULL) {
  4127. list_del(&entry->item);
  4128. blockpool->pool_size--;
  4129. }
  4130. }
  4131. if (entry != NULL)
  4132. __vxge_hw_blockpool_blocks_add(blockpool);
  4133. return entry;
  4134. }
  4135. /*
  4136. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4137. * @devh: Hal device
  4138. * @entry: Entry of block to be freed
  4139. *
  4140. * This function frees a block from block pool
  4141. */
  4142. void
  4143. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4144. struct __vxge_hw_blockpool_entry *entry)
  4145. {
  4146. struct __vxge_hw_blockpool *blockpool;
  4147. blockpool = &devh->block_pool;
  4148. if (entry->length == blockpool->block_size) {
  4149. list_add(&entry->item, &blockpool->free_block_list);
  4150. blockpool->pool_size++;
  4151. }
  4152. __vxge_hw_blockpool_blocks_remove(blockpool);
  4153. }