tg3.c 396 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <linux/brcmphy.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/ip.h>
  38. #include <linux/tcp.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/firmware.h>
  43. #include <net/checksum.h>
  44. #include <net/ip.h>
  45. #include <asm/system.h>
  46. #include <asm/io.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/uaccess.h>
  49. #ifdef CONFIG_SPARC
  50. #include <asm/idprom.h>
  51. #include <asm/prom.h>
  52. #endif
  53. #define BAR_0 0
  54. #define BAR_2 2
  55. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  56. #define TG3_VLAN_TAG_USED 1
  57. #else
  58. #define TG3_VLAN_TAG_USED 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define TG3_MAJ_NUM 3
  63. #define TG3_MIN_NUM 112
  64. #define DRV_MODULE_VERSION \
  65. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  66. #define DRV_MODULE_RELDATE "July 11, 2010"
  67. #define TG3_DEF_MAC_MODE 0
  68. #define TG3_DEF_RX_MODE 0
  69. #define TG3_DEF_TX_MODE 0
  70. #define TG3_DEF_MSG_ENABLE \
  71. (NETIF_MSG_DRV | \
  72. NETIF_MSG_PROBE | \
  73. NETIF_MSG_LINK | \
  74. NETIF_MSG_TIMER | \
  75. NETIF_MSG_IFDOWN | \
  76. NETIF_MSG_IFUP | \
  77. NETIF_MSG_RX_ERR | \
  78. NETIF_MSG_TX_ERR)
  79. /* length of time before we decide the hardware is borked,
  80. * and dev->tx_timeout() should be called to fix the problem
  81. */
  82. #define TG3_TX_TIMEOUT (5 * HZ)
  83. /* hardware minimum and maximum for a single frame's data payload */
  84. #define TG3_MIN_MTU 60
  85. #define TG3_MAX_MTU(tp) \
  86. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  87. /* These numbers seem to be hard coded in the NIC firmware somehow.
  88. * You can't change the ring sizes, but you can change where you place
  89. * them in the NIC onboard memory.
  90. */
  91. #define TG3_RX_RING_SIZE 512
  92. #define TG3_DEF_RX_RING_PENDING 200
  93. #define TG3_RX_JUMBO_RING_SIZE 256
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_RX_RCB_RING_SIZE(tp) \
  103. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  104. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  105. #define TG3_TX_RING_SIZE 512
  106. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  107. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RING_SIZE)
  109. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  110. TG3_RX_JUMBO_RING_SIZE)
  111. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  112. TG3_RX_RCB_RING_SIZE(tp))
  113. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  114. TG3_TX_RING_SIZE)
  115. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  116. #define TG3_RX_DMA_ALIGN 16
  117. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  118. #define TG3_DMA_BYTE_ENAB 64
  119. #define TG3_RX_STD_DMA_SZ 1536
  120. #define TG3_RX_JMB_DMA_SZ 9046
  121. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  122. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  123. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  124. #define TG3_RX_STD_BUFF_RING_SIZE \
  125. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  126. #define TG3_RX_JMB_BUFF_RING_SIZE \
  127. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  128. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  129. * that are at least dword aligned when used in PCIX mode. The driver
  130. * works around this bug by double copying the packet. This workaround
  131. * is built into the normal double copy length check for efficiency.
  132. *
  133. * However, the double copy is only necessary on those architectures
  134. * where unaligned memory accesses are inefficient. For those architectures
  135. * where unaligned memory accesses incur little penalty, we can reintegrate
  136. * the 5701 in the normal rx path. Doing so saves a device structure
  137. * dereference by hardcoding the double copy threshold in place.
  138. */
  139. #define TG3_RX_COPY_THRESHOLD 256
  140. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  141. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  142. #else
  143. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  144. #endif
  145. /* minimum number of free TX descriptors required to wake up TX process */
  146. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  147. #define TG3_RAW_IP_ALIGN 2
  148. /* number of ETHTOOL_GSTATS u64's */
  149. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  150. #define TG3_NUM_TEST 6
  151. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  152. #define FIRMWARE_TG3 "tigon/tg3.bin"
  153. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  154. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  155. static char version[] __devinitdata =
  156. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  157. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  158. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  159. MODULE_LICENSE("GPL");
  160. MODULE_VERSION(DRV_MODULE_VERSION);
  161. MODULE_FIRMWARE(FIRMWARE_TG3);
  162. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  163. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  164. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  165. module_param(tg3_debug, int, 0);
  166. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  167. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  251. {}
  252. };
  253. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  254. static const struct {
  255. const char string[ETH_GSTRING_LEN];
  256. } ethtool_stats_keys[TG3_NUM_STATS] = {
  257. { "rx_octets" },
  258. { "rx_fragments" },
  259. { "rx_ucast_packets" },
  260. { "rx_mcast_packets" },
  261. { "rx_bcast_packets" },
  262. { "rx_fcs_errors" },
  263. { "rx_align_errors" },
  264. { "rx_xon_pause_rcvd" },
  265. { "rx_xoff_pause_rcvd" },
  266. { "rx_mac_ctrl_rcvd" },
  267. { "rx_xoff_entered" },
  268. { "rx_frame_too_long_errors" },
  269. { "rx_jabbers" },
  270. { "rx_undersize_packets" },
  271. { "rx_in_length_errors" },
  272. { "rx_out_length_errors" },
  273. { "rx_64_or_less_octet_packets" },
  274. { "rx_65_to_127_octet_packets" },
  275. { "rx_128_to_255_octet_packets" },
  276. { "rx_256_to_511_octet_packets" },
  277. { "rx_512_to_1023_octet_packets" },
  278. { "rx_1024_to_1522_octet_packets" },
  279. { "rx_1523_to_2047_octet_packets" },
  280. { "rx_2048_to_4095_octet_packets" },
  281. { "rx_4096_to_8191_octet_packets" },
  282. { "rx_8192_to_9022_octet_packets" },
  283. { "tx_octets" },
  284. { "tx_collisions" },
  285. { "tx_xon_sent" },
  286. { "tx_xoff_sent" },
  287. { "tx_flow_control" },
  288. { "tx_mac_errors" },
  289. { "tx_single_collisions" },
  290. { "tx_mult_collisions" },
  291. { "tx_deferred" },
  292. { "tx_excessive_collisions" },
  293. { "tx_late_collisions" },
  294. { "tx_collide_2times" },
  295. { "tx_collide_3times" },
  296. { "tx_collide_4times" },
  297. { "tx_collide_5times" },
  298. { "tx_collide_6times" },
  299. { "tx_collide_7times" },
  300. { "tx_collide_8times" },
  301. { "tx_collide_9times" },
  302. { "tx_collide_10times" },
  303. { "tx_collide_11times" },
  304. { "tx_collide_12times" },
  305. { "tx_collide_13times" },
  306. { "tx_collide_14times" },
  307. { "tx_collide_15times" },
  308. { "tx_ucast_packets" },
  309. { "tx_mcast_packets" },
  310. { "tx_bcast_packets" },
  311. { "tx_carrier_sense_errors" },
  312. { "tx_discards" },
  313. { "tx_errors" },
  314. { "dma_writeq_full" },
  315. { "dma_write_prioq_full" },
  316. { "rxbds_empty" },
  317. { "rx_discards" },
  318. { "rx_errors" },
  319. { "rx_threshold_hit" },
  320. { "dma_readq_full" },
  321. { "dma_read_prioq_full" },
  322. { "tx_comp_queue_full" },
  323. { "ring_set_send_prod_index" },
  324. { "ring_status_update" },
  325. { "nic_irqs" },
  326. { "nic_avoided_irqs" },
  327. { "nic_tx_threshold_hit" }
  328. };
  329. static const struct {
  330. const char string[ETH_GSTRING_LEN];
  331. } ethtool_test_keys[TG3_NUM_TEST] = {
  332. { "nvram test (online) " },
  333. { "link test (online) " },
  334. { "register test (offline)" },
  335. { "memory test (offline)" },
  336. { "loopback test (offline)" },
  337. { "interrupt test (offline)" },
  338. };
  339. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->regs + off);
  342. }
  343. static u32 tg3_read32(struct tg3 *tp, u32 off)
  344. {
  345. return readl(tp->regs + off);
  346. }
  347. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  348. {
  349. writel(val, tp->aperegs + off);
  350. }
  351. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  352. {
  353. return readl(tp->aperegs + off);
  354. }
  355. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. unsigned long flags;
  358. spin_lock_irqsave(&tp->indirect_lock, flags);
  359. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  360. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  361. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  362. }
  363. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. writel(val, tp->regs + off);
  366. readl(tp->regs + off);
  367. }
  368. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  379. {
  380. unsigned long flags;
  381. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  382. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  383. TG3_64BIT_REG_LOW, val);
  384. return;
  385. }
  386. if (off == TG3_RX_STD_PROD_IDX_REG) {
  387. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  388. TG3_64BIT_REG_LOW, val);
  389. return;
  390. }
  391. spin_lock_irqsave(&tp->indirect_lock, flags);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  393. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  394. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  395. /* In indirect mode when disabling interrupts, we also need
  396. * to clear the interrupt bit in the GRC local ctrl register.
  397. */
  398. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  399. (val == 0x1)) {
  400. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  401. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  402. }
  403. }
  404. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  405. {
  406. unsigned long flags;
  407. u32 val;
  408. spin_lock_irqsave(&tp->indirect_lock, flags);
  409. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  410. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  411. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  412. return val;
  413. }
  414. /* usec_wait specifies the wait time in usec when writing to certain registers
  415. * where it is unsafe to read back the register without some delay.
  416. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  417. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  418. */
  419. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  420. {
  421. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  422. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  423. /* Non-posted methods */
  424. tp->write32(tp, off, val);
  425. else {
  426. /* Posted method */
  427. tg3_write32(tp, off, val);
  428. if (usec_wait)
  429. udelay(usec_wait);
  430. tp->read32(tp, off);
  431. }
  432. /* Wait again after the read for the posted method to guarantee that
  433. * the wait time is met.
  434. */
  435. if (usec_wait)
  436. udelay(usec_wait);
  437. }
  438. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. tp->write32_mbox(tp, off, val);
  441. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  442. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  443. tp->read32_mbox(tp, off);
  444. }
  445. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  446. {
  447. void __iomem *mbox = tp->regs + off;
  448. writel(val, mbox);
  449. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  450. writel(val, mbox);
  451. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  452. readl(mbox);
  453. }
  454. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  455. {
  456. return readl(tp->regs + off + GRCMBOX_BASE);
  457. }
  458. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  459. {
  460. writel(val, tp->regs + off + GRCMBOX_BASE);
  461. }
  462. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  463. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  464. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  465. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  466. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  467. #define tw32(reg, val) tp->write32(tp, reg, val)
  468. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  469. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  470. #define tr32(reg) tp->read32(tp, reg)
  471. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  472. {
  473. unsigned long flags;
  474. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  475. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  476. return;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  480. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  481. /* Always leave this as zero. */
  482. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  483. } else {
  484. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  485. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  486. /* Always leave this as zero. */
  487. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  488. }
  489. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  490. }
  491. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  492. {
  493. unsigned long flags;
  494. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  495. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  496. *val = 0;
  497. return;
  498. }
  499. spin_lock_irqsave(&tp->indirect_lock, flags);
  500. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  502. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  503. /* Always leave this as zero. */
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  505. } else {
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. *val = tr32(TG3PCI_MEM_WIN_DATA);
  508. /* Always leave this as zero. */
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. }
  511. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  512. }
  513. static void tg3_ape_lock_init(struct tg3 *tp)
  514. {
  515. int i;
  516. u32 regbase;
  517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  518. regbase = TG3_APE_LOCK_GRANT;
  519. else
  520. regbase = TG3_APE_PER_LOCK_GRANT;
  521. /* Make sure the driver hasn't any stale locks. */
  522. for (i = 0; i < 8; i++)
  523. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  524. }
  525. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  526. {
  527. int i, off;
  528. int ret = 0;
  529. u32 status, req, gnt;
  530. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  531. return 0;
  532. switch (locknum) {
  533. case TG3_APE_LOCK_GRC:
  534. case TG3_APE_LOCK_MEM:
  535. break;
  536. default:
  537. return -EINVAL;
  538. }
  539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  540. req = TG3_APE_LOCK_REQ;
  541. gnt = TG3_APE_LOCK_GRANT;
  542. } else {
  543. req = TG3_APE_PER_LOCK_REQ;
  544. gnt = TG3_APE_PER_LOCK_GRANT;
  545. }
  546. off = 4 * locknum;
  547. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  548. /* Wait for up to 1 millisecond to acquire lock. */
  549. for (i = 0; i < 100; i++) {
  550. status = tg3_ape_read32(tp, gnt + off);
  551. if (status == APE_LOCK_GRANT_DRIVER)
  552. break;
  553. udelay(10);
  554. }
  555. if (status != APE_LOCK_GRANT_DRIVER) {
  556. /* Revoke the lock request. */
  557. tg3_ape_write32(tp, gnt + off,
  558. APE_LOCK_GRANT_DRIVER);
  559. ret = -EBUSY;
  560. }
  561. return ret;
  562. }
  563. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  564. {
  565. u32 gnt;
  566. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  567. return;
  568. switch (locknum) {
  569. case TG3_APE_LOCK_GRC:
  570. case TG3_APE_LOCK_MEM:
  571. break;
  572. default:
  573. return;
  574. }
  575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  576. gnt = TG3_APE_LOCK_GRANT;
  577. else
  578. gnt = TG3_APE_PER_LOCK_GRANT;
  579. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  580. }
  581. static void tg3_disable_ints(struct tg3 *tp)
  582. {
  583. int i;
  584. tw32(TG3PCI_MISC_HOST_CTRL,
  585. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  586. for (i = 0; i < tp->irq_max; i++)
  587. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  588. }
  589. static void tg3_enable_ints(struct tg3 *tp)
  590. {
  591. int i;
  592. tp->irq_sync = 0;
  593. wmb();
  594. tw32(TG3PCI_MISC_HOST_CTRL,
  595. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  596. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  597. for (i = 0; i < tp->irq_cnt; i++) {
  598. struct tg3_napi *tnapi = &tp->napi[i];
  599. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  600. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  601. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  602. tp->coal_now |= tnapi->coal_now;
  603. }
  604. /* Force an initial interrupt */
  605. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  606. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  607. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  608. else
  609. tw32(HOSTCC_MODE, tp->coal_now);
  610. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  611. }
  612. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  613. {
  614. struct tg3 *tp = tnapi->tp;
  615. struct tg3_hw_status *sblk = tnapi->hw_status;
  616. unsigned int work_exists = 0;
  617. /* check for phy events */
  618. if (!(tp->tg3_flags &
  619. (TG3_FLAG_USE_LINKCHG_REG |
  620. TG3_FLAG_POLL_SERDES))) {
  621. if (sblk->status & SD_STATUS_LINK_CHG)
  622. work_exists = 1;
  623. }
  624. /* check for RX/TX work to do */
  625. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  626. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  627. work_exists = 1;
  628. return work_exists;
  629. }
  630. /* tg3_int_reenable
  631. * similar to tg3_enable_ints, but it accurately determines whether there
  632. * is new work pending and can return without flushing the PIO write
  633. * which reenables interrupts
  634. */
  635. static void tg3_int_reenable(struct tg3_napi *tnapi)
  636. {
  637. struct tg3 *tp = tnapi->tp;
  638. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  639. mmiowb();
  640. /* When doing tagged status, this work check is unnecessary.
  641. * The last_tag we write above tells the chip which piece of
  642. * work we've completed.
  643. */
  644. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  645. tg3_has_work(tnapi))
  646. tw32(HOSTCC_MODE, tp->coalesce_mode |
  647. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  648. }
  649. static void tg3_napi_disable(struct tg3 *tp)
  650. {
  651. int i;
  652. for (i = tp->irq_cnt - 1; i >= 0; i--)
  653. napi_disable(&tp->napi[i].napi);
  654. }
  655. static void tg3_napi_enable(struct tg3 *tp)
  656. {
  657. int i;
  658. for (i = 0; i < tp->irq_cnt; i++)
  659. napi_enable(&tp->napi[i].napi);
  660. }
  661. static inline void tg3_netif_stop(struct tg3 *tp)
  662. {
  663. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  664. tg3_napi_disable(tp);
  665. netif_tx_disable(tp->dev);
  666. }
  667. static inline void tg3_netif_start(struct tg3 *tp)
  668. {
  669. /* NOTE: unconditional netif_tx_wake_all_queues is only
  670. * appropriate so long as all callers are assured to
  671. * have free tx slots (such as after tg3_init_hw)
  672. */
  673. netif_tx_wake_all_queues(tp->dev);
  674. tg3_napi_enable(tp);
  675. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  676. tg3_enable_ints(tp);
  677. }
  678. static void tg3_switch_clocks(struct tg3 *tp)
  679. {
  680. u32 clock_ctrl;
  681. u32 orig_clock_ctrl;
  682. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  683. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  684. return;
  685. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  686. orig_clock_ctrl = clock_ctrl;
  687. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  688. CLOCK_CTRL_CLKRUN_OENABLE |
  689. 0x1f);
  690. tp->pci_clock_ctrl = clock_ctrl;
  691. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  692. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  693. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  694. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  695. }
  696. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  697. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  698. clock_ctrl |
  699. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  700. 40);
  701. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  702. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  703. 40);
  704. }
  705. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  706. }
  707. #define PHY_BUSY_LOOPS 5000
  708. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  709. {
  710. u32 frame_val;
  711. unsigned int loops;
  712. int ret;
  713. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  714. tw32_f(MAC_MI_MODE,
  715. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  716. udelay(80);
  717. }
  718. *val = 0x0;
  719. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  720. MI_COM_PHY_ADDR_MASK);
  721. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  722. MI_COM_REG_ADDR_MASK);
  723. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  724. tw32_f(MAC_MI_COM, frame_val);
  725. loops = PHY_BUSY_LOOPS;
  726. while (loops != 0) {
  727. udelay(10);
  728. frame_val = tr32(MAC_MI_COM);
  729. if ((frame_val & MI_COM_BUSY) == 0) {
  730. udelay(5);
  731. frame_val = tr32(MAC_MI_COM);
  732. break;
  733. }
  734. loops -= 1;
  735. }
  736. ret = -EBUSY;
  737. if (loops != 0) {
  738. *val = frame_val & MI_COM_DATA_MASK;
  739. ret = 0;
  740. }
  741. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  742. tw32_f(MAC_MI_MODE, tp->mi_mode);
  743. udelay(80);
  744. }
  745. return ret;
  746. }
  747. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  748. {
  749. u32 frame_val;
  750. unsigned int loops;
  751. int ret;
  752. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  753. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  754. return 0;
  755. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  756. tw32_f(MAC_MI_MODE,
  757. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  758. udelay(80);
  759. }
  760. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  761. MI_COM_PHY_ADDR_MASK);
  762. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  763. MI_COM_REG_ADDR_MASK);
  764. frame_val |= (val & MI_COM_DATA_MASK);
  765. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  766. tw32_f(MAC_MI_COM, frame_val);
  767. loops = PHY_BUSY_LOOPS;
  768. while (loops != 0) {
  769. udelay(10);
  770. frame_val = tr32(MAC_MI_COM);
  771. if ((frame_val & MI_COM_BUSY) == 0) {
  772. udelay(5);
  773. frame_val = tr32(MAC_MI_COM);
  774. break;
  775. }
  776. loops -= 1;
  777. }
  778. ret = -EBUSY;
  779. if (loops != 0)
  780. ret = 0;
  781. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  782. tw32_f(MAC_MI_MODE, tp->mi_mode);
  783. udelay(80);
  784. }
  785. return ret;
  786. }
  787. static int tg3_bmcr_reset(struct tg3 *tp)
  788. {
  789. u32 phy_control;
  790. int limit, err;
  791. /* OK, reset it, and poll the BMCR_RESET bit until it
  792. * clears or we time out.
  793. */
  794. phy_control = BMCR_RESET;
  795. err = tg3_writephy(tp, MII_BMCR, phy_control);
  796. if (err != 0)
  797. return -EBUSY;
  798. limit = 5000;
  799. while (limit--) {
  800. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  801. if (err != 0)
  802. return -EBUSY;
  803. if ((phy_control & BMCR_RESET) == 0) {
  804. udelay(40);
  805. break;
  806. }
  807. udelay(10);
  808. }
  809. if (limit < 0)
  810. return -EBUSY;
  811. return 0;
  812. }
  813. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  814. {
  815. struct tg3 *tp = bp->priv;
  816. u32 val;
  817. spin_lock_bh(&tp->lock);
  818. if (tg3_readphy(tp, reg, &val))
  819. val = -EIO;
  820. spin_unlock_bh(&tp->lock);
  821. return val;
  822. }
  823. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  824. {
  825. struct tg3 *tp = bp->priv;
  826. u32 ret = 0;
  827. spin_lock_bh(&tp->lock);
  828. if (tg3_writephy(tp, reg, val))
  829. ret = -EIO;
  830. spin_unlock_bh(&tp->lock);
  831. return ret;
  832. }
  833. static int tg3_mdio_reset(struct mii_bus *bp)
  834. {
  835. return 0;
  836. }
  837. static void tg3_mdio_config_5785(struct tg3 *tp)
  838. {
  839. u32 val;
  840. struct phy_device *phydev;
  841. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  842. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  843. case PHY_ID_BCM50610:
  844. case PHY_ID_BCM50610M:
  845. val = MAC_PHYCFG2_50610_LED_MODES;
  846. break;
  847. case PHY_ID_BCMAC131:
  848. val = MAC_PHYCFG2_AC131_LED_MODES;
  849. break;
  850. case PHY_ID_RTL8211C:
  851. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  852. break;
  853. case PHY_ID_RTL8201E:
  854. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  855. break;
  856. default:
  857. return;
  858. }
  859. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  860. tw32(MAC_PHYCFG2, val);
  861. val = tr32(MAC_PHYCFG1);
  862. val &= ~(MAC_PHYCFG1_RGMII_INT |
  863. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  864. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  865. tw32(MAC_PHYCFG1, val);
  866. return;
  867. }
  868. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  869. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  870. MAC_PHYCFG2_FMODE_MASK_MASK |
  871. MAC_PHYCFG2_GMODE_MASK_MASK |
  872. MAC_PHYCFG2_ACT_MASK_MASK |
  873. MAC_PHYCFG2_QUAL_MASK_MASK |
  874. MAC_PHYCFG2_INBAND_ENABLE;
  875. tw32(MAC_PHYCFG2, val);
  876. val = tr32(MAC_PHYCFG1);
  877. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  878. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  879. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  880. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  881. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  882. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  883. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  884. }
  885. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  886. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  887. tw32(MAC_PHYCFG1, val);
  888. val = tr32(MAC_EXT_RGMII_MODE);
  889. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  890. MAC_RGMII_MODE_RX_QUALITY |
  891. MAC_RGMII_MODE_RX_ACTIVITY |
  892. MAC_RGMII_MODE_RX_ENG_DET |
  893. MAC_RGMII_MODE_TX_ENABLE |
  894. MAC_RGMII_MODE_TX_LOWPWR |
  895. MAC_RGMII_MODE_TX_RESET);
  896. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  897. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  898. val |= MAC_RGMII_MODE_RX_INT_B |
  899. MAC_RGMII_MODE_RX_QUALITY |
  900. MAC_RGMII_MODE_RX_ACTIVITY |
  901. MAC_RGMII_MODE_RX_ENG_DET;
  902. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  903. val |= MAC_RGMII_MODE_TX_ENABLE |
  904. MAC_RGMII_MODE_TX_LOWPWR |
  905. MAC_RGMII_MODE_TX_RESET;
  906. }
  907. tw32(MAC_EXT_RGMII_MODE, val);
  908. }
  909. static void tg3_mdio_start(struct tg3 *tp)
  910. {
  911. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  912. tw32_f(MAC_MI_MODE, tp->mi_mode);
  913. udelay(80);
  914. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  915. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  916. tg3_mdio_config_5785(tp);
  917. }
  918. static int tg3_mdio_init(struct tg3 *tp)
  919. {
  920. int i;
  921. u32 reg;
  922. struct phy_device *phydev;
  923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  925. u32 is_serdes;
  926. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  927. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  928. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  929. else
  930. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  931. TG3_CPMU_PHY_STRAP_IS_SERDES;
  932. if (is_serdes)
  933. tp->phy_addr += 7;
  934. } else
  935. tp->phy_addr = TG3_PHY_MII_ADDR;
  936. tg3_mdio_start(tp);
  937. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  938. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  939. return 0;
  940. tp->mdio_bus = mdiobus_alloc();
  941. if (tp->mdio_bus == NULL)
  942. return -ENOMEM;
  943. tp->mdio_bus->name = "tg3 mdio bus";
  944. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  945. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  946. tp->mdio_bus->priv = tp;
  947. tp->mdio_bus->parent = &tp->pdev->dev;
  948. tp->mdio_bus->read = &tg3_mdio_read;
  949. tp->mdio_bus->write = &tg3_mdio_write;
  950. tp->mdio_bus->reset = &tg3_mdio_reset;
  951. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  952. tp->mdio_bus->irq = &tp->mdio_irq[0];
  953. for (i = 0; i < PHY_MAX_ADDR; i++)
  954. tp->mdio_bus->irq[i] = PHY_POLL;
  955. /* The bus registration will look for all the PHYs on the mdio bus.
  956. * Unfortunately, it does not ensure the PHY is powered up before
  957. * accessing the PHY ID registers. A chip reset is the
  958. * quickest way to bring the device back to an operational state..
  959. */
  960. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  961. tg3_bmcr_reset(tp);
  962. i = mdiobus_register(tp->mdio_bus);
  963. if (i) {
  964. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  965. mdiobus_free(tp->mdio_bus);
  966. return i;
  967. }
  968. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  969. if (!phydev || !phydev->drv) {
  970. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  971. mdiobus_unregister(tp->mdio_bus);
  972. mdiobus_free(tp->mdio_bus);
  973. return -ENODEV;
  974. }
  975. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  976. case PHY_ID_BCM57780:
  977. phydev->interface = PHY_INTERFACE_MODE_GMII;
  978. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  979. break;
  980. case PHY_ID_BCM50610:
  981. case PHY_ID_BCM50610M:
  982. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  983. PHY_BRCM_RX_REFCLK_UNUSED |
  984. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  985. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  986. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  987. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  988. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  989. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  990. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  991. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  992. /* fallthru */
  993. case PHY_ID_RTL8211C:
  994. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  995. break;
  996. case PHY_ID_RTL8201E:
  997. case PHY_ID_BCMAC131:
  998. phydev->interface = PHY_INTERFACE_MODE_MII;
  999. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1000. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  1001. break;
  1002. }
  1003. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  1004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1005. tg3_mdio_config_5785(tp);
  1006. return 0;
  1007. }
  1008. static void tg3_mdio_fini(struct tg3 *tp)
  1009. {
  1010. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  1011. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  1012. mdiobus_unregister(tp->mdio_bus);
  1013. mdiobus_free(tp->mdio_bus);
  1014. }
  1015. }
  1016. /* tp->lock is held. */
  1017. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1018. {
  1019. u32 val;
  1020. val = tr32(GRC_RX_CPU_EVENT);
  1021. val |= GRC_RX_CPU_DRIVER_EVENT;
  1022. tw32_f(GRC_RX_CPU_EVENT, val);
  1023. tp->last_event_jiffies = jiffies;
  1024. }
  1025. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1026. /* tp->lock is held. */
  1027. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1028. {
  1029. int i;
  1030. unsigned int delay_cnt;
  1031. long time_remain;
  1032. /* If enough time has passed, no wait is necessary. */
  1033. time_remain = (long)(tp->last_event_jiffies + 1 +
  1034. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1035. (long)jiffies;
  1036. if (time_remain < 0)
  1037. return;
  1038. /* Check if we can shorten the wait time. */
  1039. delay_cnt = jiffies_to_usecs(time_remain);
  1040. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1041. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1042. delay_cnt = (delay_cnt >> 3) + 1;
  1043. for (i = 0; i < delay_cnt; i++) {
  1044. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1045. break;
  1046. udelay(8);
  1047. }
  1048. }
  1049. /* tp->lock is held. */
  1050. static void tg3_ump_link_report(struct tg3 *tp)
  1051. {
  1052. u32 reg;
  1053. u32 val;
  1054. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1055. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1056. return;
  1057. tg3_wait_for_event_ack(tp);
  1058. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1059. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1060. val = 0;
  1061. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1062. val = reg << 16;
  1063. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1064. val |= (reg & 0xffff);
  1065. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1066. val = 0;
  1067. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1068. val = reg << 16;
  1069. if (!tg3_readphy(tp, MII_LPA, &reg))
  1070. val |= (reg & 0xffff);
  1071. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1072. val = 0;
  1073. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1074. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1075. val = reg << 16;
  1076. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1077. val |= (reg & 0xffff);
  1078. }
  1079. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1080. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1081. val = reg << 16;
  1082. else
  1083. val = 0;
  1084. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1085. tg3_generate_fw_event(tp);
  1086. }
  1087. static void tg3_link_report(struct tg3 *tp)
  1088. {
  1089. if (!netif_carrier_ok(tp->dev)) {
  1090. netif_info(tp, link, tp->dev, "Link is down\n");
  1091. tg3_ump_link_report(tp);
  1092. } else if (netif_msg_link(tp)) {
  1093. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1094. (tp->link_config.active_speed == SPEED_1000 ?
  1095. 1000 :
  1096. (tp->link_config.active_speed == SPEED_100 ?
  1097. 100 : 10)),
  1098. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1099. "full" : "half"));
  1100. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1101. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1102. "on" : "off",
  1103. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1104. "on" : "off");
  1105. tg3_ump_link_report(tp);
  1106. }
  1107. }
  1108. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1109. {
  1110. u16 miireg;
  1111. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1112. miireg = ADVERTISE_PAUSE_CAP;
  1113. else if (flow_ctrl & FLOW_CTRL_TX)
  1114. miireg = ADVERTISE_PAUSE_ASYM;
  1115. else if (flow_ctrl & FLOW_CTRL_RX)
  1116. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1117. else
  1118. miireg = 0;
  1119. return miireg;
  1120. }
  1121. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1122. {
  1123. u16 miireg;
  1124. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1125. miireg = ADVERTISE_1000XPAUSE;
  1126. else if (flow_ctrl & FLOW_CTRL_TX)
  1127. miireg = ADVERTISE_1000XPSE_ASYM;
  1128. else if (flow_ctrl & FLOW_CTRL_RX)
  1129. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1130. else
  1131. miireg = 0;
  1132. return miireg;
  1133. }
  1134. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1135. {
  1136. u8 cap = 0;
  1137. if (lcladv & ADVERTISE_1000XPAUSE) {
  1138. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1139. if (rmtadv & LPA_1000XPAUSE)
  1140. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1141. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1142. cap = FLOW_CTRL_RX;
  1143. } else {
  1144. if (rmtadv & LPA_1000XPAUSE)
  1145. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1146. }
  1147. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1148. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1149. cap = FLOW_CTRL_TX;
  1150. }
  1151. return cap;
  1152. }
  1153. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1154. {
  1155. u8 autoneg;
  1156. u8 flowctrl = 0;
  1157. u32 old_rx_mode = tp->rx_mode;
  1158. u32 old_tx_mode = tp->tx_mode;
  1159. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1160. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1161. else
  1162. autoneg = tp->link_config.autoneg;
  1163. if (autoneg == AUTONEG_ENABLE &&
  1164. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1165. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1166. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1167. else
  1168. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1169. } else
  1170. flowctrl = tp->link_config.flowctrl;
  1171. tp->link_config.active_flowctrl = flowctrl;
  1172. if (flowctrl & FLOW_CTRL_RX)
  1173. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1174. else
  1175. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1176. if (old_rx_mode != tp->rx_mode)
  1177. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1178. if (flowctrl & FLOW_CTRL_TX)
  1179. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1180. else
  1181. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1182. if (old_tx_mode != tp->tx_mode)
  1183. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1184. }
  1185. static void tg3_adjust_link(struct net_device *dev)
  1186. {
  1187. u8 oldflowctrl, linkmesg = 0;
  1188. u32 mac_mode, lcl_adv, rmt_adv;
  1189. struct tg3 *tp = netdev_priv(dev);
  1190. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1191. spin_lock_bh(&tp->lock);
  1192. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1193. MAC_MODE_HALF_DUPLEX);
  1194. oldflowctrl = tp->link_config.active_flowctrl;
  1195. if (phydev->link) {
  1196. lcl_adv = 0;
  1197. rmt_adv = 0;
  1198. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1199. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1200. else if (phydev->speed == SPEED_1000 ||
  1201. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1202. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1203. else
  1204. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1205. if (phydev->duplex == DUPLEX_HALF)
  1206. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1207. else {
  1208. lcl_adv = tg3_advert_flowctrl_1000T(
  1209. tp->link_config.flowctrl);
  1210. if (phydev->pause)
  1211. rmt_adv = LPA_PAUSE_CAP;
  1212. if (phydev->asym_pause)
  1213. rmt_adv |= LPA_PAUSE_ASYM;
  1214. }
  1215. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1216. } else
  1217. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1218. if (mac_mode != tp->mac_mode) {
  1219. tp->mac_mode = mac_mode;
  1220. tw32_f(MAC_MODE, tp->mac_mode);
  1221. udelay(40);
  1222. }
  1223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1224. if (phydev->speed == SPEED_10)
  1225. tw32(MAC_MI_STAT,
  1226. MAC_MI_STAT_10MBPS_MODE |
  1227. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1228. else
  1229. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1230. }
  1231. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1232. tw32(MAC_TX_LENGTHS,
  1233. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1234. (6 << TX_LENGTHS_IPG_SHIFT) |
  1235. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1236. else
  1237. tw32(MAC_TX_LENGTHS,
  1238. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1239. (6 << TX_LENGTHS_IPG_SHIFT) |
  1240. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1241. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1242. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1243. phydev->speed != tp->link_config.active_speed ||
  1244. phydev->duplex != tp->link_config.active_duplex ||
  1245. oldflowctrl != tp->link_config.active_flowctrl)
  1246. linkmesg = 1;
  1247. tp->link_config.active_speed = phydev->speed;
  1248. tp->link_config.active_duplex = phydev->duplex;
  1249. spin_unlock_bh(&tp->lock);
  1250. if (linkmesg)
  1251. tg3_link_report(tp);
  1252. }
  1253. static int tg3_phy_init(struct tg3 *tp)
  1254. {
  1255. struct phy_device *phydev;
  1256. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1257. return 0;
  1258. /* Bring the PHY back to a known state. */
  1259. tg3_bmcr_reset(tp);
  1260. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1261. /* Attach the MAC to the PHY. */
  1262. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1263. phydev->dev_flags, phydev->interface);
  1264. if (IS_ERR(phydev)) {
  1265. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1266. return PTR_ERR(phydev);
  1267. }
  1268. /* Mask with MAC supported features. */
  1269. switch (phydev->interface) {
  1270. case PHY_INTERFACE_MODE_GMII:
  1271. case PHY_INTERFACE_MODE_RGMII:
  1272. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1273. phydev->supported &= (PHY_GBIT_FEATURES |
  1274. SUPPORTED_Pause |
  1275. SUPPORTED_Asym_Pause);
  1276. break;
  1277. }
  1278. /* fallthru */
  1279. case PHY_INTERFACE_MODE_MII:
  1280. phydev->supported &= (PHY_BASIC_FEATURES |
  1281. SUPPORTED_Pause |
  1282. SUPPORTED_Asym_Pause);
  1283. break;
  1284. default:
  1285. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1286. return -EINVAL;
  1287. }
  1288. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1289. phydev->advertising = phydev->supported;
  1290. return 0;
  1291. }
  1292. static void tg3_phy_start(struct tg3 *tp)
  1293. {
  1294. struct phy_device *phydev;
  1295. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1296. return;
  1297. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1298. if (tp->link_config.phy_is_low_power) {
  1299. tp->link_config.phy_is_low_power = 0;
  1300. phydev->speed = tp->link_config.orig_speed;
  1301. phydev->duplex = tp->link_config.orig_duplex;
  1302. phydev->autoneg = tp->link_config.orig_autoneg;
  1303. phydev->advertising = tp->link_config.orig_advertising;
  1304. }
  1305. phy_start(phydev);
  1306. phy_start_aneg(phydev);
  1307. }
  1308. static void tg3_phy_stop(struct tg3 *tp)
  1309. {
  1310. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1311. return;
  1312. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1313. }
  1314. static void tg3_phy_fini(struct tg3 *tp)
  1315. {
  1316. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1317. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1318. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1319. }
  1320. }
  1321. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1322. {
  1323. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1324. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1325. }
  1326. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1327. {
  1328. u32 phytest;
  1329. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1330. u32 phy;
  1331. tg3_writephy(tp, MII_TG3_FET_TEST,
  1332. phytest | MII_TG3_FET_SHADOW_EN);
  1333. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1334. if (enable)
  1335. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1336. else
  1337. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1338. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1339. }
  1340. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1341. }
  1342. }
  1343. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1344. {
  1345. u32 reg;
  1346. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1347. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1349. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1350. return;
  1351. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1352. tg3_phy_fet_toggle_apd(tp, enable);
  1353. return;
  1354. }
  1355. reg = MII_TG3_MISC_SHDW_WREN |
  1356. MII_TG3_MISC_SHDW_SCR5_SEL |
  1357. MII_TG3_MISC_SHDW_SCR5_LPED |
  1358. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1359. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1360. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1361. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1362. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1363. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1364. reg = MII_TG3_MISC_SHDW_WREN |
  1365. MII_TG3_MISC_SHDW_APD_SEL |
  1366. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1367. if (enable)
  1368. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1369. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1370. }
  1371. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1372. {
  1373. u32 phy;
  1374. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1375. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1376. return;
  1377. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1378. u32 ephy;
  1379. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1380. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1381. tg3_writephy(tp, MII_TG3_FET_TEST,
  1382. ephy | MII_TG3_FET_SHADOW_EN);
  1383. if (!tg3_readphy(tp, reg, &phy)) {
  1384. if (enable)
  1385. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1386. else
  1387. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1388. tg3_writephy(tp, reg, phy);
  1389. }
  1390. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1391. }
  1392. } else {
  1393. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1394. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1395. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1396. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1397. if (enable)
  1398. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1399. else
  1400. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1401. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1402. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1403. }
  1404. }
  1405. }
  1406. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1407. {
  1408. u32 val;
  1409. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1410. return;
  1411. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1412. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1413. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1414. (val | (1 << 15) | (1 << 4)));
  1415. }
  1416. static void tg3_phy_apply_otp(struct tg3 *tp)
  1417. {
  1418. u32 otp, phy;
  1419. if (!tp->phy_otp)
  1420. return;
  1421. otp = tp->phy_otp;
  1422. /* Enable SM_DSP clock and tx 6dB coding. */
  1423. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1424. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1425. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1426. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1427. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1428. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1429. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1430. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1431. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1432. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1433. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1434. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1435. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1436. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1437. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1438. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1439. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1440. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1441. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1442. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1443. /* Turn off SM_DSP clock. */
  1444. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1445. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1446. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1447. }
  1448. static int tg3_wait_macro_done(struct tg3 *tp)
  1449. {
  1450. int limit = 100;
  1451. while (limit--) {
  1452. u32 tmp32;
  1453. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1454. if ((tmp32 & 0x1000) == 0)
  1455. break;
  1456. }
  1457. }
  1458. if (limit < 0)
  1459. return -EBUSY;
  1460. return 0;
  1461. }
  1462. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1463. {
  1464. static const u32 test_pat[4][6] = {
  1465. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1466. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1467. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1468. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1469. };
  1470. int chan;
  1471. for (chan = 0; chan < 4; chan++) {
  1472. int i;
  1473. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1474. (chan * 0x2000) | 0x0200);
  1475. tg3_writephy(tp, 0x16, 0x0002);
  1476. for (i = 0; i < 6; i++)
  1477. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1478. test_pat[chan][i]);
  1479. tg3_writephy(tp, 0x16, 0x0202);
  1480. if (tg3_wait_macro_done(tp)) {
  1481. *resetp = 1;
  1482. return -EBUSY;
  1483. }
  1484. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1485. (chan * 0x2000) | 0x0200);
  1486. tg3_writephy(tp, 0x16, 0x0082);
  1487. if (tg3_wait_macro_done(tp)) {
  1488. *resetp = 1;
  1489. return -EBUSY;
  1490. }
  1491. tg3_writephy(tp, 0x16, 0x0802);
  1492. if (tg3_wait_macro_done(tp)) {
  1493. *resetp = 1;
  1494. return -EBUSY;
  1495. }
  1496. for (i = 0; i < 6; i += 2) {
  1497. u32 low, high;
  1498. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1499. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1500. tg3_wait_macro_done(tp)) {
  1501. *resetp = 1;
  1502. return -EBUSY;
  1503. }
  1504. low &= 0x7fff;
  1505. high &= 0x000f;
  1506. if (low != test_pat[chan][i] ||
  1507. high != test_pat[chan][i+1]) {
  1508. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1509. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1510. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1511. return -EBUSY;
  1512. }
  1513. }
  1514. }
  1515. return 0;
  1516. }
  1517. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1518. {
  1519. int chan;
  1520. for (chan = 0; chan < 4; chan++) {
  1521. int i;
  1522. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1523. (chan * 0x2000) | 0x0200);
  1524. tg3_writephy(tp, 0x16, 0x0002);
  1525. for (i = 0; i < 6; i++)
  1526. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1527. tg3_writephy(tp, 0x16, 0x0202);
  1528. if (tg3_wait_macro_done(tp))
  1529. return -EBUSY;
  1530. }
  1531. return 0;
  1532. }
  1533. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1534. {
  1535. u32 reg32, phy9_orig;
  1536. int retries, do_phy_reset, err;
  1537. retries = 10;
  1538. do_phy_reset = 1;
  1539. do {
  1540. if (do_phy_reset) {
  1541. err = tg3_bmcr_reset(tp);
  1542. if (err)
  1543. return err;
  1544. do_phy_reset = 0;
  1545. }
  1546. /* Disable transmitter and interrupt. */
  1547. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1548. continue;
  1549. reg32 |= 0x3000;
  1550. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1551. /* Set full-duplex, 1000 mbps. */
  1552. tg3_writephy(tp, MII_BMCR,
  1553. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1554. /* Set to master mode. */
  1555. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1556. continue;
  1557. tg3_writephy(tp, MII_TG3_CTRL,
  1558. (MII_TG3_CTRL_AS_MASTER |
  1559. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1560. /* Enable SM_DSP_CLOCK and 6dB. */
  1561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1562. /* Block the PHY control access. */
  1563. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1564. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1565. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1566. if (!err)
  1567. break;
  1568. } while (--retries);
  1569. err = tg3_phy_reset_chanpat(tp);
  1570. if (err)
  1571. return err;
  1572. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1573. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1574. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1575. tg3_writephy(tp, 0x16, 0x0000);
  1576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1578. /* Set Extended packet length bit for jumbo frames */
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1580. } else {
  1581. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1582. }
  1583. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1584. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1585. reg32 &= ~0x3000;
  1586. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1587. } else if (!err)
  1588. err = -EBUSY;
  1589. return err;
  1590. }
  1591. /* This will reset the tigon3 PHY if there is no valid
  1592. * link unless the FORCE argument is non-zero.
  1593. */
  1594. static int tg3_phy_reset(struct tg3 *tp)
  1595. {
  1596. u32 cpmuctrl;
  1597. u32 phy_status;
  1598. int err;
  1599. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1600. u32 val;
  1601. val = tr32(GRC_MISC_CFG);
  1602. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1603. udelay(40);
  1604. }
  1605. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1606. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1607. if (err != 0)
  1608. return -EBUSY;
  1609. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1610. netif_carrier_off(tp->dev);
  1611. tg3_link_report(tp);
  1612. }
  1613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1616. err = tg3_phy_reset_5703_4_5(tp);
  1617. if (err)
  1618. return err;
  1619. goto out;
  1620. }
  1621. cpmuctrl = 0;
  1622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1623. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1624. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1625. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1626. tw32(TG3_CPMU_CTRL,
  1627. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1628. }
  1629. err = tg3_bmcr_reset(tp);
  1630. if (err)
  1631. return err;
  1632. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1633. u32 phy;
  1634. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1635. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1636. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1637. }
  1638. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1639. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1640. u32 val;
  1641. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1642. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1643. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1644. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1645. udelay(40);
  1646. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1647. }
  1648. }
  1649. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1651. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1652. return 0;
  1653. tg3_phy_apply_otp(tp);
  1654. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1655. tg3_phy_toggle_apd(tp, true);
  1656. else
  1657. tg3_phy_toggle_apd(tp, false);
  1658. out:
  1659. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1660. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1661. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1662. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1663. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1664. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1665. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1666. }
  1667. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1668. tg3_writephy(tp, 0x1c, 0x8d68);
  1669. tg3_writephy(tp, 0x1c, 0x8d68);
  1670. }
  1671. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1672. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1673. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1674. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1675. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1676. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1677. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1678. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1679. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1680. } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1681. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1682. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1683. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1684. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1685. tg3_writephy(tp, MII_TG3_TEST1,
  1686. MII_TG3_TEST1_TRIM_EN | 0x4);
  1687. } else
  1688. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1689. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1690. }
  1691. /* Set Extended packet length bit (bit 14) on all chips that */
  1692. /* support jumbo frames */
  1693. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1694. /* Cannot do read-modify-write on 5401 */
  1695. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1696. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1697. u32 phy_reg;
  1698. /* Set bit 14 with read-modify-write to preserve other bits */
  1699. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1700. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1701. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1702. }
  1703. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1704. * jumbo frames transmission.
  1705. */
  1706. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1707. u32 phy_reg;
  1708. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1709. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1710. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1711. }
  1712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1713. /* adjust output voltage */
  1714. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1715. }
  1716. tg3_phy_toggle_automdix(tp, 1);
  1717. tg3_phy_set_wirespeed(tp);
  1718. return 0;
  1719. }
  1720. static void tg3_frob_aux_power(struct tg3 *tp)
  1721. {
  1722. struct tg3 *tp_peer = tp;
  1723. /* The GPIOs do something completely different on 57765. */
  1724. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1726. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1727. return;
  1728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1731. struct net_device *dev_peer;
  1732. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1733. /* remove_one() may have been run on the peer. */
  1734. if (!dev_peer)
  1735. tp_peer = tp;
  1736. else
  1737. tp_peer = netdev_priv(dev_peer);
  1738. }
  1739. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1740. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1741. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1742. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1744. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1745. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1746. (GRC_LCLCTRL_GPIO_OE0 |
  1747. GRC_LCLCTRL_GPIO_OE1 |
  1748. GRC_LCLCTRL_GPIO_OE2 |
  1749. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1750. GRC_LCLCTRL_GPIO_OUTPUT1),
  1751. 100);
  1752. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1753. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1754. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1755. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1756. GRC_LCLCTRL_GPIO_OE1 |
  1757. GRC_LCLCTRL_GPIO_OE2 |
  1758. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1759. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1760. tp->grc_local_ctrl;
  1761. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1762. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1763. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1764. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1765. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1766. } else {
  1767. u32 no_gpio2;
  1768. u32 grc_local_ctrl = 0;
  1769. if (tp_peer != tp &&
  1770. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1771. return;
  1772. /* Workaround to prevent overdrawing Amps. */
  1773. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1774. ASIC_REV_5714) {
  1775. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1776. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1777. grc_local_ctrl, 100);
  1778. }
  1779. /* On 5753 and variants, GPIO2 cannot be used. */
  1780. no_gpio2 = tp->nic_sram_data_cfg &
  1781. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1782. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1783. GRC_LCLCTRL_GPIO_OE1 |
  1784. GRC_LCLCTRL_GPIO_OE2 |
  1785. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1786. GRC_LCLCTRL_GPIO_OUTPUT2;
  1787. if (no_gpio2) {
  1788. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1789. GRC_LCLCTRL_GPIO_OUTPUT2);
  1790. }
  1791. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1792. grc_local_ctrl, 100);
  1793. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1794. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1795. grc_local_ctrl, 100);
  1796. if (!no_gpio2) {
  1797. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1798. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1799. grc_local_ctrl, 100);
  1800. }
  1801. }
  1802. } else {
  1803. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1804. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1805. if (tp_peer != tp &&
  1806. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1807. return;
  1808. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1809. (GRC_LCLCTRL_GPIO_OE1 |
  1810. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1811. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1812. GRC_LCLCTRL_GPIO_OE1, 100);
  1813. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1814. (GRC_LCLCTRL_GPIO_OE1 |
  1815. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1816. }
  1817. }
  1818. }
  1819. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1820. {
  1821. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1822. return 1;
  1823. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1824. if (speed != SPEED_10)
  1825. return 1;
  1826. } else if (speed == SPEED_10)
  1827. return 1;
  1828. return 0;
  1829. }
  1830. static int tg3_setup_phy(struct tg3 *, int);
  1831. #define RESET_KIND_SHUTDOWN 0
  1832. #define RESET_KIND_INIT 1
  1833. #define RESET_KIND_SUSPEND 2
  1834. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1835. static int tg3_halt_cpu(struct tg3 *, u32);
  1836. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1837. {
  1838. u32 val;
  1839. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1841. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1842. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1843. sg_dig_ctrl |=
  1844. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1845. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1846. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1847. }
  1848. return;
  1849. }
  1850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1851. tg3_bmcr_reset(tp);
  1852. val = tr32(GRC_MISC_CFG);
  1853. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1854. udelay(40);
  1855. return;
  1856. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1857. u32 phytest;
  1858. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1859. u32 phy;
  1860. tg3_writephy(tp, MII_ADVERTISE, 0);
  1861. tg3_writephy(tp, MII_BMCR,
  1862. BMCR_ANENABLE | BMCR_ANRESTART);
  1863. tg3_writephy(tp, MII_TG3_FET_TEST,
  1864. phytest | MII_TG3_FET_SHADOW_EN);
  1865. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1866. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1867. tg3_writephy(tp,
  1868. MII_TG3_FET_SHDW_AUXMODE4,
  1869. phy);
  1870. }
  1871. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1872. }
  1873. return;
  1874. } else if (do_low_power) {
  1875. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1876. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1877. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1878. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1879. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1880. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1881. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1882. }
  1883. /* The PHY should not be powered down on some chips because
  1884. * of bugs.
  1885. */
  1886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1887. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1888. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1889. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1890. return;
  1891. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1892. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1893. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1894. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1895. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1896. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1897. }
  1898. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1899. }
  1900. /* tp->lock is held. */
  1901. static int tg3_nvram_lock(struct tg3 *tp)
  1902. {
  1903. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1904. int i;
  1905. if (tp->nvram_lock_cnt == 0) {
  1906. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1907. for (i = 0; i < 8000; i++) {
  1908. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1909. break;
  1910. udelay(20);
  1911. }
  1912. if (i == 8000) {
  1913. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1914. return -ENODEV;
  1915. }
  1916. }
  1917. tp->nvram_lock_cnt++;
  1918. }
  1919. return 0;
  1920. }
  1921. /* tp->lock is held. */
  1922. static void tg3_nvram_unlock(struct tg3 *tp)
  1923. {
  1924. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1925. if (tp->nvram_lock_cnt > 0)
  1926. tp->nvram_lock_cnt--;
  1927. if (tp->nvram_lock_cnt == 0)
  1928. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1929. }
  1930. }
  1931. /* tp->lock is held. */
  1932. static void tg3_enable_nvram_access(struct tg3 *tp)
  1933. {
  1934. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1935. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1936. u32 nvaccess = tr32(NVRAM_ACCESS);
  1937. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1938. }
  1939. }
  1940. /* tp->lock is held. */
  1941. static void tg3_disable_nvram_access(struct tg3 *tp)
  1942. {
  1943. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1944. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1945. u32 nvaccess = tr32(NVRAM_ACCESS);
  1946. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1947. }
  1948. }
  1949. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1950. u32 offset, u32 *val)
  1951. {
  1952. u32 tmp;
  1953. int i;
  1954. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1955. return -EINVAL;
  1956. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1957. EEPROM_ADDR_DEVID_MASK |
  1958. EEPROM_ADDR_READ);
  1959. tw32(GRC_EEPROM_ADDR,
  1960. tmp |
  1961. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1962. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1963. EEPROM_ADDR_ADDR_MASK) |
  1964. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1965. for (i = 0; i < 1000; i++) {
  1966. tmp = tr32(GRC_EEPROM_ADDR);
  1967. if (tmp & EEPROM_ADDR_COMPLETE)
  1968. break;
  1969. msleep(1);
  1970. }
  1971. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1972. return -EBUSY;
  1973. tmp = tr32(GRC_EEPROM_DATA);
  1974. /*
  1975. * The data will always be opposite the native endian
  1976. * format. Perform a blind byteswap to compensate.
  1977. */
  1978. *val = swab32(tmp);
  1979. return 0;
  1980. }
  1981. #define NVRAM_CMD_TIMEOUT 10000
  1982. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1983. {
  1984. int i;
  1985. tw32(NVRAM_CMD, nvram_cmd);
  1986. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1987. udelay(10);
  1988. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1989. udelay(10);
  1990. break;
  1991. }
  1992. }
  1993. if (i == NVRAM_CMD_TIMEOUT)
  1994. return -EBUSY;
  1995. return 0;
  1996. }
  1997. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1998. {
  1999. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2000. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2001. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2002. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2003. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2004. addr = ((addr / tp->nvram_pagesize) <<
  2005. ATMEL_AT45DB0X1B_PAGE_POS) +
  2006. (addr % tp->nvram_pagesize);
  2007. return addr;
  2008. }
  2009. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2010. {
  2011. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2012. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2013. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2014. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2015. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2016. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2017. tp->nvram_pagesize) +
  2018. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2019. return addr;
  2020. }
  2021. /* NOTE: Data read in from NVRAM is byteswapped according to
  2022. * the byteswapping settings for all other register accesses.
  2023. * tg3 devices are BE devices, so on a BE machine, the data
  2024. * returned will be exactly as it is seen in NVRAM. On a LE
  2025. * machine, the 32-bit value will be byteswapped.
  2026. */
  2027. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2028. {
  2029. int ret;
  2030. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2031. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2032. offset = tg3_nvram_phys_addr(tp, offset);
  2033. if (offset > NVRAM_ADDR_MSK)
  2034. return -EINVAL;
  2035. ret = tg3_nvram_lock(tp);
  2036. if (ret)
  2037. return ret;
  2038. tg3_enable_nvram_access(tp);
  2039. tw32(NVRAM_ADDR, offset);
  2040. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2041. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2042. if (ret == 0)
  2043. *val = tr32(NVRAM_RDDATA);
  2044. tg3_disable_nvram_access(tp);
  2045. tg3_nvram_unlock(tp);
  2046. return ret;
  2047. }
  2048. /* Ensures NVRAM data is in bytestream format. */
  2049. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2050. {
  2051. u32 v;
  2052. int res = tg3_nvram_read(tp, offset, &v);
  2053. if (!res)
  2054. *val = cpu_to_be32(v);
  2055. return res;
  2056. }
  2057. /* tp->lock is held. */
  2058. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2059. {
  2060. u32 addr_high, addr_low;
  2061. int i;
  2062. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2063. tp->dev->dev_addr[1]);
  2064. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2065. (tp->dev->dev_addr[3] << 16) |
  2066. (tp->dev->dev_addr[4] << 8) |
  2067. (tp->dev->dev_addr[5] << 0));
  2068. for (i = 0; i < 4; i++) {
  2069. if (i == 1 && skip_mac_1)
  2070. continue;
  2071. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2072. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2073. }
  2074. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2076. for (i = 0; i < 12; i++) {
  2077. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2078. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2079. }
  2080. }
  2081. addr_high = (tp->dev->dev_addr[0] +
  2082. tp->dev->dev_addr[1] +
  2083. tp->dev->dev_addr[2] +
  2084. tp->dev->dev_addr[3] +
  2085. tp->dev->dev_addr[4] +
  2086. tp->dev->dev_addr[5]) &
  2087. TX_BACKOFF_SEED_MASK;
  2088. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2089. }
  2090. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2091. {
  2092. u32 misc_host_ctrl;
  2093. bool device_should_wake, do_low_power;
  2094. /* Make sure register accesses (indirect or otherwise)
  2095. * will function correctly.
  2096. */
  2097. pci_write_config_dword(tp->pdev,
  2098. TG3PCI_MISC_HOST_CTRL,
  2099. tp->misc_host_ctrl);
  2100. switch (state) {
  2101. case PCI_D0:
  2102. pci_enable_wake(tp->pdev, state, false);
  2103. pci_set_power_state(tp->pdev, PCI_D0);
  2104. /* Switch out of Vaux if it is a NIC */
  2105. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2106. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2107. return 0;
  2108. case PCI_D1:
  2109. case PCI_D2:
  2110. case PCI_D3hot:
  2111. break;
  2112. default:
  2113. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2114. state);
  2115. return -EINVAL;
  2116. }
  2117. /* Restore the CLKREQ setting. */
  2118. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2119. u16 lnkctl;
  2120. pci_read_config_word(tp->pdev,
  2121. tp->pcie_cap + PCI_EXP_LNKCTL,
  2122. &lnkctl);
  2123. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2124. pci_write_config_word(tp->pdev,
  2125. tp->pcie_cap + PCI_EXP_LNKCTL,
  2126. lnkctl);
  2127. }
  2128. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2129. tw32(TG3PCI_MISC_HOST_CTRL,
  2130. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2131. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2132. device_may_wakeup(&tp->pdev->dev) &&
  2133. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2134. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2135. do_low_power = false;
  2136. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2137. !tp->link_config.phy_is_low_power) {
  2138. struct phy_device *phydev;
  2139. u32 phyid, advertising;
  2140. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2141. tp->link_config.phy_is_low_power = 1;
  2142. tp->link_config.orig_speed = phydev->speed;
  2143. tp->link_config.orig_duplex = phydev->duplex;
  2144. tp->link_config.orig_autoneg = phydev->autoneg;
  2145. tp->link_config.orig_advertising = phydev->advertising;
  2146. advertising = ADVERTISED_TP |
  2147. ADVERTISED_Pause |
  2148. ADVERTISED_Autoneg |
  2149. ADVERTISED_10baseT_Half;
  2150. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2151. device_should_wake) {
  2152. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2153. advertising |=
  2154. ADVERTISED_100baseT_Half |
  2155. ADVERTISED_100baseT_Full |
  2156. ADVERTISED_10baseT_Full;
  2157. else
  2158. advertising |= ADVERTISED_10baseT_Full;
  2159. }
  2160. phydev->advertising = advertising;
  2161. phy_start_aneg(phydev);
  2162. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2163. if (phyid != PHY_ID_BCMAC131) {
  2164. phyid &= PHY_BCM_OUI_MASK;
  2165. if (phyid == PHY_BCM_OUI_1 ||
  2166. phyid == PHY_BCM_OUI_2 ||
  2167. phyid == PHY_BCM_OUI_3)
  2168. do_low_power = true;
  2169. }
  2170. }
  2171. } else {
  2172. do_low_power = true;
  2173. if (tp->link_config.phy_is_low_power == 0) {
  2174. tp->link_config.phy_is_low_power = 1;
  2175. tp->link_config.orig_speed = tp->link_config.speed;
  2176. tp->link_config.orig_duplex = tp->link_config.duplex;
  2177. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2178. }
  2179. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2180. tp->link_config.speed = SPEED_10;
  2181. tp->link_config.duplex = DUPLEX_HALF;
  2182. tp->link_config.autoneg = AUTONEG_ENABLE;
  2183. tg3_setup_phy(tp, 0);
  2184. }
  2185. }
  2186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2187. u32 val;
  2188. val = tr32(GRC_VCPU_EXT_CTRL);
  2189. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2190. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2191. int i;
  2192. u32 val;
  2193. for (i = 0; i < 200; i++) {
  2194. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2195. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2196. break;
  2197. msleep(1);
  2198. }
  2199. }
  2200. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2201. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2202. WOL_DRV_STATE_SHUTDOWN |
  2203. WOL_DRV_WOL |
  2204. WOL_SET_MAGIC_PKT);
  2205. if (device_should_wake) {
  2206. u32 mac_mode;
  2207. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2208. if (do_low_power) {
  2209. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2210. udelay(40);
  2211. }
  2212. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2213. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2214. else
  2215. mac_mode = MAC_MODE_PORT_MODE_MII;
  2216. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2217. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2218. ASIC_REV_5700) {
  2219. u32 speed = (tp->tg3_flags &
  2220. TG3_FLAG_WOL_SPEED_100MB) ?
  2221. SPEED_100 : SPEED_10;
  2222. if (tg3_5700_link_polarity(tp, speed))
  2223. mac_mode |= MAC_MODE_LINK_POLARITY;
  2224. else
  2225. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2226. }
  2227. } else {
  2228. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2229. }
  2230. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2231. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2232. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2233. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2234. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2235. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2236. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2237. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2238. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2239. mac_mode |= tp->mac_mode &
  2240. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2241. if (mac_mode & MAC_MODE_APE_TX_EN)
  2242. mac_mode |= MAC_MODE_TDE_ENABLE;
  2243. }
  2244. tw32_f(MAC_MODE, mac_mode);
  2245. udelay(100);
  2246. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2247. udelay(10);
  2248. }
  2249. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2250. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2252. u32 base_val;
  2253. base_val = tp->pci_clock_ctrl;
  2254. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2255. CLOCK_CTRL_TXCLK_DISABLE);
  2256. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2257. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2258. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2259. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2260. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2261. /* do nothing */
  2262. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2263. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2264. u32 newbits1, newbits2;
  2265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2266. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2267. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2268. CLOCK_CTRL_TXCLK_DISABLE |
  2269. CLOCK_CTRL_ALTCLK);
  2270. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2271. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2272. newbits1 = CLOCK_CTRL_625_CORE;
  2273. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2274. } else {
  2275. newbits1 = CLOCK_CTRL_ALTCLK;
  2276. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2277. }
  2278. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2279. 40);
  2280. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2281. 40);
  2282. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2283. u32 newbits3;
  2284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2286. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2287. CLOCK_CTRL_TXCLK_DISABLE |
  2288. CLOCK_CTRL_44MHZ_CORE);
  2289. } else {
  2290. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2291. }
  2292. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2293. tp->pci_clock_ctrl | newbits3, 40);
  2294. }
  2295. }
  2296. if (!(device_should_wake) &&
  2297. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2298. tg3_power_down_phy(tp, do_low_power);
  2299. tg3_frob_aux_power(tp);
  2300. /* Workaround for unstable PLL clock */
  2301. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2302. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2303. u32 val = tr32(0x7d00);
  2304. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2305. tw32(0x7d00, val);
  2306. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2307. int err;
  2308. err = tg3_nvram_lock(tp);
  2309. tg3_halt_cpu(tp, RX_CPU_BASE);
  2310. if (!err)
  2311. tg3_nvram_unlock(tp);
  2312. }
  2313. }
  2314. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2315. if (device_should_wake)
  2316. pci_enable_wake(tp->pdev, state, true);
  2317. /* Finally, set the new power state. */
  2318. pci_set_power_state(tp->pdev, state);
  2319. return 0;
  2320. }
  2321. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2322. {
  2323. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2324. case MII_TG3_AUX_STAT_10HALF:
  2325. *speed = SPEED_10;
  2326. *duplex = DUPLEX_HALF;
  2327. break;
  2328. case MII_TG3_AUX_STAT_10FULL:
  2329. *speed = SPEED_10;
  2330. *duplex = DUPLEX_FULL;
  2331. break;
  2332. case MII_TG3_AUX_STAT_100HALF:
  2333. *speed = SPEED_100;
  2334. *duplex = DUPLEX_HALF;
  2335. break;
  2336. case MII_TG3_AUX_STAT_100FULL:
  2337. *speed = SPEED_100;
  2338. *duplex = DUPLEX_FULL;
  2339. break;
  2340. case MII_TG3_AUX_STAT_1000HALF:
  2341. *speed = SPEED_1000;
  2342. *duplex = DUPLEX_HALF;
  2343. break;
  2344. case MII_TG3_AUX_STAT_1000FULL:
  2345. *speed = SPEED_1000;
  2346. *duplex = DUPLEX_FULL;
  2347. break;
  2348. default:
  2349. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2350. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2351. SPEED_10;
  2352. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2353. DUPLEX_HALF;
  2354. break;
  2355. }
  2356. *speed = SPEED_INVALID;
  2357. *duplex = DUPLEX_INVALID;
  2358. break;
  2359. }
  2360. }
  2361. static void tg3_phy_copper_begin(struct tg3 *tp)
  2362. {
  2363. u32 new_adv;
  2364. int i;
  2365. if (tp->link_config.phy_is_low_power) {
  2366. /* Entering low power mode. Disable gigabit and
  2367. * 100baseT advertisements.
  2368. */
  2369. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2370. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2371. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2372. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2373. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2374. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2375. } else if (tp->link_config.speed == SPEED_INVALID) {
  2376. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2377. tp->link_config.advertising &=
  2378. ~(ADVERTISED_1000baseT_Half |
  2379. ADVERTISED_1000baseT_Full);
  2380. new_adv = ADVERTISE_CSMA;
  2381. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2382. new_adv |= ADVERTISE_10HALF;
  2383. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2384. new_adv |= ADVERTISE_10FULL;
  2385. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2386. new_adv |= ADVERTISE_100HALF;
  2387. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2388. new_adv |= ADVERTISE_100FULL;
  2389. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2390. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2391. if (tp->link_config.advertising &
  2392. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2393. new_adv = 0;
  2394. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2395. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2396. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2397. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2398. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2399. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2400. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2401. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2402. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2403. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2404. } else {
  2405. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2406. }
  2407. } else {
  2408. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2409. new_adv |= ADVERTISE_CSMA;
  2410. /* Asking for a specific link mode. */
  2411. if (tp->link_config.speed == SPEED_1000) {
  2412. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2413. if (tp->link_config.duplex == DUPLEX_FULL)
  2414. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2415. else
  2416. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2417. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2418. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2419. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2420. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2421. } else {
  2422. if (tp->link_config.speed == SPEED_100) {
  2423. if (tp->link_config.duplex == DUPLEX_FULL)
  2424. new_adv |= ADVERTISE_100FULL;
  2425. else
  2426. new_adv |= ADVERTISE_100HALF;
  2427. } else {
  2428. if (tp->link_config.duplex == DUPLEX_FULL)
  2429. new_adv |= ADVERTISE_10FULL;
  2430. else
  2431. new_adv |= ADVERTISE_10HALF;
  2432. }
  2433. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2434. new_adv = 0;
  2435. }
  2436. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2437. }
  2438. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2439. tp->link_config.speed != SPEED_INVALID) {
  2440. u32 bmcr, orig_bmcr;
  2441. tp->link_config.active_speed = tp->link_config.speed;
  2442. tp->link_config.active_duplex = tp->link_config.duplex;
  2443. bmcr = 0;
  2444. switch (tp->link_config.speed) {
  2445. default:
  2446. case SPEED_10:
  2447. break;
  2448. case SPEED_100:
  2449. bmcr |= BMCR_SPEED100;
  2450. break;
  2451. case SPEED_1000:
  2452. bmcr |= TG3_BMCR_SPEED1000;
  2453. break;
  2454. }
  2455. if (tp->link_config.duplex == DUPLEX_FULL)
  2456. bmcr |= BMCR_FULLDPLX;
  2457. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2458. (bmcr != orig_bmcr)) {
  2459. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2460. for (i = 0; i < 1500; i++) {
  2461. u32 tmp;
  2462. udelay(10);
  2463. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2464. tg3_readphy(tp, MII_BMSR, &tmp))
  2465. continue;
  2466. if (!(tmp & BMSR_LSTATUS)) {
  2467. udelay(40);
  2468. break;
  2469. }
  2470. }
  2471. tg3_writephy(tp, MII_BMCR, bmcr);
  2472. udelay(40);
  2473. }
  2474. } else {
  2475. tg3_writephy(tp, MII_BMCR,
  2476. BMCR_ANENABLE | BMCR_ANRESTART);
  2477. }
  2478. }
  2479. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2480. {
  2481. int err;
  2482. /* Turn off tap power management. */
  2483. /* Set Extended packet length bit */
  2484. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2485. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2486. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2487. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2488. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2489. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2490. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2491. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2492. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2493. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2494. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2495. udelay(40);
  2496. return err;
  2497. }
  2498. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2499. {
  2500. u32 adv_reg, all_mask = 0;
  2501. if (mask & ADVERTISED_10baseT_Half)
  2502. all_mask |= ADVERTISE_10HALF;
  2503. if (mask & ADVERTISED_10baseT_Full)
  2504. all_mask |= ADVERTISE_10FULL;
  2505. if (mask & ADVERTISED_100baseT_Half)
  2506. all_mask |= ADVERTISE_100HALF;
  2507. if (mask & ADVERTISED_100baseT_Full)
  2508. all_mask |= ADVERTISE_100FULL;
  2509. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2510. return 0;
  2511. if ((adv_reg & all_mask) != all_mask)
  2512. return 0;
  2513. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2514. u32 tg3_ctrl;
  2515. all_mask = 0;
  2516. if (mask & ADVERTISED_1000baseT_Half)
  2517. all_mask |= ADVERTISE_1000HALF;
  2518. if (mask & ADVERTISED_1000baseT_Full)
  2519. all_mask |= ADVERTISE_1000FULL;
  2520. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2521. return 0;
  2522. if ((tg3_ctrl & all_mask) != all_mask)
  2523. return 0;
  2524. }
  2525. return 1;
  2526. }
  2527. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2528. {
  2529. u32 curadv, reqadv;
  2530. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2531. return 1;
  2532. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2533. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2534. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2535. if (curadv != reqadv)
  2536. return 0;
  2537. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2538. tg3_readphy(tp, MII_LPA, rmtadv);
  2539. } else {
  2540. /* Reprogram the advertisement register, even if it
  2541. * does not affect the current link. If the link
  2542. * gets renegotiated in the future, we can save an
  2543. * additional renegotiation cycle by advertising
  2544. * it correctly in the first place.
  2545. */
  2546. if (curadv != reqadv) {
  2547. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2548. ADVERTISE_PAUSE_ASYM);
  2549. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2550. }
  2551. }
  2552. return 1;
  2553. }
  2554. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2555. {
  2556. int current_link_up;
  2557. u32 bmsr, dummy;
  2558. u32 lcl_adv, rmt_adv;
  2559. u16 current_speed;
  2560. u8 current_duplex;
  2561. int i, err;
  2562. tw32(MAC_EVENT, 0);
  2563. tw32_f(MAC_STATUS,
  2564. (MAC_STATUS_SYNC_CHANGED |
  2565. MAC_STATUS_CFG_CHANGED |
  2566. MAC_STATUS_MI_COMPLETION |
  2567. MAC_STATUS_LNKSTATE_CHANGED));
  2568. udelay(40);
  2569. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2570. tw32_f(MAC_MI_MODE,
  2571. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2572. udelay(80);
  2573. }
  2574. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2575. /* Some third-party PHYs need to be reset on link going
  2576. * down.
  2577. */
  2578. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2581. netif_carrier_ok(tp->dev)) {
  2582. tg3_readphy(tp, MII_BMSR, &bmsr);
  2583. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2584. !(bmsr & BMSR_LSTATUS))
  2585. force_reset = 1;
  2586. }
  2587. if (force_reset)
  2588. tg3_phy_reset(tp);
  2589. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2590. tg3_readphy(tp, MII_BMSR, &bmsr);
  2591. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2592. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2593. bmsr = 0;
  2594. if (!(bmsr & BMSR_LSTATUS)) {
  2595. err = tg3_init_5401phy_dsp(tp);
  2596. if (err)
  2597. return err;
  2598. tg3_readphy(tp, MII_BMSR, &bmsr);
  2599. for (i = 0; i < 1000; i++) {
  2600. udelay(10);
  2601. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2602. (bmsr & BMSR_LSTATUS)) {
  2603. udelay(40);
  2604. break;
  2605. }
  2606. }
  2607. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2608. TG3_PHY_REV_BCM5401_B0 &&
  2609. !(bmsr & BMSR_LSTATUS) &&
  2610. tp->link_config.active_speed == SPEED_1000) {
  2611. err = tg3_phy_reset(tp);
  2612. if (!err)
  2613. err = tg3_init_5401phy_dsp(tp);
  2614. if (err)
  2615. return err;
  2616. }
  2617. }
  2618. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2619. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2620. /* 5701 {A0,B0} CRC bug workaround */
  2621. tg3_writephy(tp, 0x15, 0x0a75);
  2622. tg3_writephy(tp, 0x1c, 0x8c68);
  2623. tg3_writephy(tp, 0x1c, 0x8d68);
  2624. tg3_writephy(tp, 0x1c, 0x8c68);
  2625. }
  2626. /* Clear pending interrupts... */
  2627. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2628. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2629. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2630. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2631. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2632. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2635. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2636. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2637. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2638. else
  2639. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2640. }
  2641. current_link_up = 0;
  2642. current_speed = SPEED_INVALID;
  2643. current_duplex = DUPLEX_INVALID;
  2644. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2645. u32 val;
  2646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2647. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2648. if (!(val & (1 << 10))) {
  2649. val |= (1 << 10);
  2650. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2651. goto relink;
  2652. }
  2653. }
  2654. bmsr = 0;
  2655. for (i = 0; i < 100; i++) {
  2656. tg3_readphy(tp, MII_BMSR, &bmsr);
  2657. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2658. (bmsr & BMSR_LSTATUS))
  2659. break;
  2660. udelay(40);
  2661. }
  2662. if (bmsr & BMSR_LSTATUS) {
  2663. u32 aux_stat, bmcr;
  2664. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2665. for (i = 0; i < 2000; i++) {
  2666. udelay(10);
  2667. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2668. aux_stat)
  2669. break;
  2670. }
  2671. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2672. &current_speed,
  2673. &current_duplex);
  2674. bmcr = 0;
  2675. for (i = 0; i < 200; i++) {
  2676. tg3_readphy(tp, MII_BMCR, &bmcr);
  2677. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2678. continue;
  2679. if (bmcr && bmcr != 0x7fff)
  2680. break;
  2681. udelay(10);
  2682. }
  2683. lcl_adv = 0;
  2684. rmt_adv = 0;
  2685. tp->link_config.active_speed = current_speed;
  2686. tp->link_config.active_duplex = current_duplex;
  2687. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2688. if ((bmcr & BMCR_ANENABLE) &&
  2689. tg3_copper_is_advertising_all(tp,
  2690. tp->link_config.advertising)) {
  2691. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2692. &rmt_adv))
  2693. current_link_up = 1;
  2694. }
  2695. } else {
  2696. if (!(bmcr & BMCR_ANENABLE) &&
  2697. tp->link_config.speed == current_speed &&
  2698. tp->link_config.duplex == current_duplex &&
  2699. tp->link_config.flowctrl ==
  2700. tp->link_config.active_flowctrl) {
  2701. current_link_up = 1;
  2702. }
  2703. }
  2704. if (current_link_up == 1 &&
  2705. tp->link_config.active_duplex == DUPLEX_FULL)
  2706. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2707. }
  2708. relink:
  2709. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2710. u32 tmp;
  2711. tg3_phy_copper_begin(tp);
  2712. tg3_readphy(tp, MII_BMSR, &tmp);
  2713. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2714. (tmp & BMSR_LSTATUS))
  2715. current_link_up = 1;
  2716. }
  2717. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2718. if (current_link_up == 1) {
  2719. if (tp->link_config.active_speed == SPEED_100 ||
  2720. tp->link_config.active_speed == SPEED_10)
  2721. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2722. else
  2723. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2724. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2725. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2726. else
  2727. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2728. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2729. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2730. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2732. if (current_link_up == 1 &&
  2733. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2734. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2735. else
  2736. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2737. }
  2738. /* ??? Without this setting Netgear GA302T PHY does not
  2739. * ??? send/receive packets...
  2740. */
  2741. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2742. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2743. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2745. udelay(80);
  2746. }
  2747. tw32_f(MAC_MODE, tp->mac_mode);
  2748. udelay(40);
  2749. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2750. /* Polled via timer. */
  2751. tw32_f(MAC_EVENT, 0);
  2752. } else {
  2753. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2754. }
  2755. udelay(40);
  2756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2757. current_link_up == 1 &&
  2758. tp->link_config.active_speed == SPEED_1000 &&
  2759. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2760. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2761. udelay(120);
  2762. tw32_f(MAC_STATUS,
  2763. (MAC_STATUS_SYNC_CHANGED |
  2764. MAC_STATUS_CFG_CHANGED));
  2765. udelay(40);
  2766. tg3_write_mem(tp,
  2767. NIC_SRAM_FIRMWARE_MBOX,
  2768. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2769. }
  2770. /* Prevent send BD corruption. */
  2771. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2772. u16 oldlnkctl, newlnkctl;
  2773. pci_read_config_word(tp->pdev,
  2774. tp->pcie_cap + PCI_EXP_LNKCTL,
  2775. &oldlnkctl);
  2776. if (tp->link_config.active_speed == SPEED_100 ||
  2777. tp->link_config.active_speed == SPEED_10)
  2778. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2779. else
  2780. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2781. if (newlnkctl != oldlnkctl)
  2782. pci_write_config_word(tp->pdev,
  2783. tp->pcie_cap + PCI_EXP_LNKCTL,
  2784. newlnkctl);
  2785. }
  2786. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2787. if (current_link_up)
  2788. netif_carrier_on(tp->dev);
  2789. else
  2790. netif_carrier_off(tp->dev);
  2791. tg3_link_report(tp);
  2792. }
  2793. return 0;
  2794. }
  2795. struct tg3_fiber_aneginfo {
  2796. int state;
  2797. #define ANEG_STATE_UNKNOWN 0
  2798. #define ANEG_STATE_AN_ENABLE 1
  2799. #define ANEG_STATE_RESTART_INIT 2
  2800. #define ANEG_STATE_RESTART 3
  2801. #define ANEG_STATE_DISABLE_LINK_OK 4
  2802. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2803. #define ANEG_STATE_ABILITY_DETECT 6
  2804. #define ANEG_STATE_ACK_DETECT_INIT 7
  2805. #define ANEG_STATE_ACK_DETECT 8
  2806. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2807. #define ANEG_STATE_COMPLETE_ACK 10
  2808. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2809. #define ANEG_STATE_IDLE_DETECT 12
  2810. #define ANEG_STATE_LINK_OK 13
  2811. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2812. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2813. u32 flags;
  2814. #define MR_AN_ENABLE 0x00000001
  2815. #define MR_RESTART_AN 0x00000002
  2816. #define MR_AN_COMPLETE 0x00000004
  2817. #define MR_PAGE_RX 0x00000008
  2818. #define MR_NP_LOADED 0x00000010
  2819. #define MR_TOGGLE_TX 0x00000020
  2820. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2821. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2822. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2823. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2824. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2825. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2826. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2827. #define MR_TOGGLE_RX 0x00002000
  2828. #define MR_NP_RX 0x00004000
  2829. #define MR_LINK_OK 0x80000000
  2830. unsigned long link_time, cur_time;
  2831. u32 ability_match_cfg;
  2832. int ability_match_count;
  2833. char ability_match, idle_match, ack_match;
  2834. u32 txconfig, rxconfig;
  2835. #define ANEG_CFG_NP 0x00000080
  2836. #define ANEG_CFG_ACK 0x00000040
  2837. #define ANEG_CFG_RF2 0x00000020
  2838. #define ANEG_CFG_RF1 0x00000010
  2839. #define ANEG_CFG_PS2 0x00000001
  2840. #define ANEG_CFG_PS1 0x00008000
  2841. #define ANEG_CFG_HD 0x00004000
  2842. #define ANEG_CFG_FD 0x00002000
  2843. #define ANEG_CFG_INVAL 0x00001f06
  2844. };
  2845. #define ANEG_OK 0
  2846. #define ANEG_DONE 1
  2847. #define ANEG_TIMER_ENAB 2
  2848. #define ANEG_FAILED -1
  2849. #define ANEG_STATE_SETTLE_TIME 10000
  2850. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2851. struct tg3_fiber_aneginfo *ap)
  2852. {
  2853. u16 flowctrl;
  2854. unsigned long delta;
  2855. u32 rx_cfg_reg;
  2856. int ret;
  2857. if (ap->state == ANEG_STATE_UNKNOWN) {
  2858. ap->rxconfig = 0;
  2859. ap->link_time = 0;
  2860. ap->cur_time = 0;
  2861. ap->ability_match_cfg = 0;
  2862. ap->ability_match_count = 0;
  2863. ap->ability_match = 0;
  2864. ap->idle_match = 0;
  2865. ap->ack_match = 0;
  2866. }
  2867. ap->cur_time++;
  2868. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2869. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2870. if (rx_cfg_reg != ap->ability_match_cfg) {
  2871. ap->ability_match_cfg = rx_cfg_reg;
  2872. ap->ability_match = 0;
  2873. ap->ability_match_count = 0;
  2874. } else {
  2875. if (++ap->ability_match_count > 1) {
  2876. ap->ability_match = 1;
  2877. ap->ability_match_cfg = rx_cfg_reg;
  2878. }
  2879. }
  2880. if (rx_cfg_reg & ANEG_CFG_ACK)
  2881. ap->ack_match = 1;
  2882. else
  2883. ap->ack_match = 0;
  2884. ap->idle_match = 0;
  2885. } else {
  2886. ap->idle_match = 1;
  2887. ap->ability_match_cfg = 0;
  2888. ap->ability_match_count = 0;
  2889. ap->ability_match = 0;
  2890. ap->ack_match = 0;
  2891. rx_cfg_reg = 0;
  2892. }
  2893. ap->rxconfig = rx_cfg_reg;
  2894. ret = ANEG_OK;
  2895. switch (ap->state) {
  2896. case ANEG_STATE_UNKNOWN:
  2897. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2898. ap->state = ANEG_STATE_AN_ENABLE;
  2899. /* fallthru */
  2900. case ANEG_STATE_AN_ENABLE:
  2901. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2902. if (ap->flags & MR_AN_ENABLE) {
  2903. ap->link_time = 0;
  2904. ap->cur_time = 0;
  2905. ap->ability_match_cfg = 0;
  2906. ap->ability_match_count = 0;
  2907. ap->ability_match = 0;
  2908. ap->idle_match = 0;
  2909. ap->ack_match = 0;
  2910. ap->state = ANEG_STATE_RESTART_INIT;
  2911. } else {
  2912. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2913. }
  2914. break;
  2915. case ANEG_STATE_RESTART_INIT:
  2916. ap->link_time = ap->cur_time;
  2917. ap->flags &= ~(MR_NP_LOADED);
  2918. ap->txconfig = 0;
  2919. tw32(MAC_TX_AUTO_NEG, 0);
  2920. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2921. tw32_f(MAC_MODE, tp->mac_mode);
  2922. udelay(40);
  2923. ret = ANEG_TIMER_ENAB;
  2924. ap->state = ANEG_STATE_RESTART;
  2925. /* fallthru */
  2926. case ANEG_STATE_RESTART:
  2927. delta = ap->cur_time - ap->link_time;
  2928. if (delta > ANEG_STATE_SETTLE_TIME)
  2929. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2930. else
  2931. ret = ANEG_TIMER_ENAB;
  2932. break;
  2933. case ANEG_STATE_DISABLE_LINK_OK:
  2934. ret = ANEG_DONE;
  2935. break;
  2936. case ANEG_STATE_ABILITY_DETECT_INIT:
  2937. ap->flags &= ~(MR_TOGGLE_TX);
  2938. ap->txconfig = ANEG_CFG_FD;
  2939. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2940. if (flowctrl & ADVERTISE_1000XPAUSE)
  2941. ap->txconfig |= ANEG_CFG_PS1;
  2942. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2943. ap->txconfig |= ANEG_CFG_PS2;
  2944. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2945. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2946. tw32_f(MAC_MODE, tp->mac_mode);
  2947. udelay(40);
  2948. ap->state = ANEG_STATE_ABILITY_DETECT;
  2949. break;
  2950. case ANEG_STATE_ABILITY_DETECT:
  2951. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2952. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2953. break;
  2954. case ANEG_STATE_ACK_DETECT_INIT:
  2955. ap->txconfig |= ANEG_CFG_ACK;
  2956. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2957. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2958. tw32_f(MAC_MODE, tp->mac_mode);
  2959. udelay(40);
  2960. ap->state = ANEG_STATE_ACK_DETECT;
  2961. /* fallthru */
  2962. case ANEG_STATE_ACK_DETECT:
  2963. if (ap->ack_match != 0) {
  2964. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2965. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2966. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2967. } else {
  2968. ap->state = ANEG_STATE_AN_ENABLE;
  2969. }
  2970. } else if (ap->ability_match != 0 &&
  2971. ap->rxconfig == 0) {
  2972. ap->state = ANEG_STATE_AN_ENABLE;
  2973. }
  2974. break;
  2975. case ANEG_STATE_COMPLETE_ACK_INIT:
  2976. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2977. ret = ANEG_FAILED;
  2978. break;
  2979. }
  2980. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2981. MR_LP_ADV_HALF_DUPLEX |
  2982. MR_LP_ADV_SYM_PAUSE |
  2983. MR_LP_ADV_ASYM_PAUSE |
  2984. MR_LP_ADV_REMOTE_FAULT1 |
  2985. MR_LP_ADV_REMOTE_FAULT2 |
  2986. MR_LP_ADV_NEXT_PAGE |
  2987. MR_TOGGLE_RX |
  2988. MR_NP_RX);
  2989. if (ap->rxconfig & ANEG_CFG_FD)
  2990. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2991. if (ap->rxconfig & ANEG_CFG_HD)
  2992. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2993. if (ap->rxconfig & ANEG_CFG_PS1)
  2994. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2995. if (ap->rxconfig & ANEG_CFG_PS2)
  2996. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2997. if (ap->rxconfig & ANEG_CFG_RF1)
  2998. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2999. if (ap->rxconfig & ANEG_CFG_RF2)
  3000. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3001. if (ap->rxconfig & ANEG_CFG_NP)
  3002. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3003. ap->link_time = ap->cur_time;
  3004. ap->flags ^= (MR_TOGGLE_TX);
  3005. if (ap->rxconfig & 0x0008)
  3006. ap->flags |= MR_TOGGLE_RX;
  3007. if (ap->rxconfig & ANEG_CFG_NP)
  3008. ap->flags |= MR_NP_RX;
  3009. ap->flags |= MR_PAGE_RX;
  3010. ap->state = ANEG_STATE_COMPLETE_ACK;
  3011. ret = ANEG_TIMER_ENAB;
  3012. break;
  3013. case ANEG_STATE_COMPLETE_ACK:
  3014. if (ap->ability_match != 0 &&
  3015. ap->rxconfig == 0) {
  3016. ap->state = ANEG_STATE_AN_ENABLE;
  3017. break;
  3018. }
  3019. delta = ap->cur_time - ap->link_time;
  3020. if (delta > ANEG_STATE_SETTLE_TIME) {
  3021. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3022. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3023. } else {
  3024. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3025. !(ap->flags & MR_NP_RX)) {
  3026. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3027. } else {
  3028. ret = ANEG_FAILED;
  3029. }
  3030. }
  3031. }
  3032. break;
  3033. case ANEG_STATE_IDLE_DETECT_INIT:
  3034. ap->link_time = ap->cur_time;
  3035. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3036. tw32_f(MAC_MODE, tp->mac_mode);
  3037. udelay(40);
  3038. ap->state = ANEG_STATE_IDLE_DETECT;
  3039. ret = ANEG_TIMER_ENAB;
  3040. break;
  3041. case ANEG_STATE_IDLE_DETECT:
  3042. if (ap->ability_match != 0 &&
  3043. ap->rxconfig == 0) {
  3044. ap->state = ANEG_STATE_AN_ENABLE;
  3045. break;
  3046. }
  3047. delta = ap->cur_time - ap->link_time;
  3048. if (delta > ANEG_STATE_SETTLE_TIME) {
  3049. /* XXX another gem from the Broadcom driver :( */
  3050. ap->state = ANEG_STATE_LINK_OK;
  3051. }
  3052. break;
  3053. case ANEG_STATE_LINK_OK:
  3054. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3055. ret = ANEG_DONE;
  3056. break;
  3057. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3058. /* ??? unimplemented */
  3059. break;
  3060. case ANEG_STATE_NEXT_PAGE_WAIT:
  3061. /* ??? unimplemented */
  3062. break;
  3063. default:
  3064. ret = ANEG_FAILED;
  3065. break;
  3066. }
  3067. return ret;
  3068. }
  3069. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3070. {
  3071. int res = 0;
  3072. struct tg3_fiber_aneginfo aninfo;
  3073. int status = ANEG_FAILED;
  3074. unsigned int tick;
  3075. u32 tmp;
  3076. tw32_f(MAC_TX_AUTO_NEG, 0);
  3077. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3078. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3079. udelay(40);
  3080. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3081. udelay(40);
  3082. memset(&aninfo, 0, sizeof(aninfo));
  3083. aninfo.flags |= MR_AN_ENABLE;
  3084. aninfo.state = ANEG_STATE_UNKNOWN;
  3085. aninfo.cur_time = 0;
  3086. tick = 0;
  3087. while (++tick < 195000) {
  3088. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3089. if (status == ANEG_DONE || status == ANEG_FAILED)
  3090. break;
  3091. udelay(1);
  3092. }
  3093. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3094. tw32_f(MAC_MODE, tp->mac_mode);
  3095. udelay(40);
  3096. *txflags = aninfo.txconfig;
  3097. *rxflags = aninfo.flags;
  3098. if (status == ANEG_DONE &&
  3099. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3100. MR_LP_ADV_FULL_DUPLEX)))
  3101. res = 1;
  3102. return res;
  3103. }
  3104. static void tg3_init_bcm8002(struct tg3 *tp)
  3105. {
  3106. u32 mac_status = tr32(MAC_STATUS);
  3107. int i;
  3108. /* Reset when initting first time or we have a link. */
  3109. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3110. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3111. return;
  3112. /* Set PLL lock range. */
  3113. tg3_writephy(tp, 0x16, 0x8007);
  3114. /* SW reset */
  3115. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3116. /* Wait for reset to complete. */
  3117. /* XXX schedule_timeout() ... */
  3118. for (i = 0; i < 500; i++)
  3119. udelay(10);
  3120. /* Config mode; select PMA/Ch 1 regs. */
  3121. tg3_writephy(tp, 0x10, 0x8411);
  3122. /* Enable auto-lock and comdet, select txclk for tx. */
  3123. tg3_writephy(tp, 0x11, 0x0a10);
  3124. tg3_writephy(tp, 0x18, 0x00a0);
  3125. tg3_writephy(tp, 0x16, 0x41ff);
  3126. /* Assert and deassert POR. */
  3127. tg3_writephy(tp, 0x13, 0x0400);
  3128. udelay(40);
  3129. tg3_writephy(tp, 0x13, 0x0000);
  3130. tg3_writephy(tp, 0x11, 0x0a50);
  3131. udelay(40);
  3132. tg3_writephy(tp, 0x11, 0x0a10);
  3133. /* Wait for signal to stabilize */
  3134. /* XXX schedule_timeout() ... */
  3135. for (i = 0; i < 15000; i++)
  3136. udelay(10);
  3137. /* Deselect the channel register so we can read the PHYID
  3138. * later.
  3139. */
  3140. tg3_writephy(tp, 0x10, 0x8011);
  3141. }
  3142. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3143. {
  3144. u16 flowctrl;
  3145. u32 sg_dig_ctrl, sg_dig_status;
  3146. u32 serdes_cfg, expected_sg_dig_ctrl;
  3147. int workaround, port_a;
  3148. int current_link_up;
  3149. serdes_cfg = 0;
  3150. expected_sg_dig_ctrl = 0;
  3151. workaround = 0;
  3152. port_a = 1;
  3153. current_link_up = 0;
  3154. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3155. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3156. workaround = 1;
  3157. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3158. port_a = 0;
  3159. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3160. /* preserve bits 20-23 for voltage regulator */
  3161. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3162. }
  3163. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3164. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3165. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3166. if (workaround) {
  3167. u32 val = serdes_cfg;
  3168. if (port_a)
  3169. val |= 0xc010000;
  3170. else
  3171. val |= 0x4010000;
  3172. tw32_f(MAC_SERDES_CFG, val);
  3173. }
  3174. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3175. }
  3176. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3177. tg3_setup_flow_control(tp, 0, 0);
  3178. current_link_up = 1;
  3179. }
  3180. goto out;
  3181. }
  3182. /* Want auto-negotiation. */
  3183. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3184. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3185. if (flowctrl & ADVERTISE_1000XPAUSE)
  3186. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3187. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3188. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3189. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3190. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3191. tp->serdes_counter &&
  3192. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3193. MAC_STATUS_RCVD_CFG)) ==
  3194. MAC_STATUS_PCS_SYNCED)) {
  3195. tp->serdes_counter--;
  3196. current_link_up = 1;
  3197. goto out;
  3198. }
  3199. restart_autoneg:
  3200. if (workaround)
  3201. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3202. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3203. udelay(5);
  3204. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3205. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3206. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3207. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3208. MAC_STATUS_SIGNAL_DET)) {
  3209. sg_dig_status = tr32(SG_DIG_STATUS);
  3210. mac_status = tr32(MAC_STATUS);
  3211. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3212. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3213. u32 local_adv = 0, remote_adv = 0;
  3214. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3215. local_adv |= ADVERTISE_1000XPAUSE;
  3216. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3217. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3218. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3219. remote_adv |= LPA_1000XPAUSE;
  3220. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3221. remote_adv |= LPA_1000XPAUSE_ASYM;
  3222. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3223. current_link_up = 1;
  3224. tp->serdes_counter = 0;
  3225. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3226. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3227. if (tp->serdes_counter)
  3228. tp->serdes_counter--;
  3229. else {
  3230. if (workaround) {
  3231. u32 val = serdes_cfg;
  3232. if (port_a)
  3233. val |= 0xc010000;
  3234. else
  3235. val |= 0x4010000;
  3236. tw32_f(MAC_SERDES_CFG, val);
  3237. }
  3238. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3239. udelay(40);
  3240. /* Link parallel detection - link is up */
  3241. /* only if we have PCS_SYNC and not */
  3242. /* receiving config code words */
  3243. mac_status = tr32(MAC_STATUS);
  3244. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3245. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3246. tg3_setup_flow_control(tp, 0, 0);
  3247. current_link_up = 1;
  3248. tp->tg3_flags2 |=
  3249. TG3_FLG2_PARALLEL_DETECT;
  3250. tp->serdes_counter =
  3251. SERDES_PARALLEL_DET_TIMEOUT;
  3252. } else
  3253. goto restart_autoneg;
  3254. }
  3255. }
  3256. } else {
  3257. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3258. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3259. }
  3260. out:
  3261. return current_link_up;
  3262. }
  3263. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3264. {
  3265. int current_link_up = 0;
  3266. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3267. goto out;
  3268. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3269. u32 txflags, rxflags;
  3270. int i;
  3271. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3272. u32 local_adv = 0, remote_adv = 0;
  3273. if (txflags & ANEG_CFG_PS1)
  3274. local_adv |= ADVERTISE_1000XPAUSE;
  3275. if (txflags & ANEG_CFG_PS2)
  3276. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3277. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3278. remote_adv |= LPA_1000XPAUSE;
  3279. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3280. remote_adv |= LPA_1000XPAUSE_ASYM;
  3281. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3282. current_link_up = 1;
  3283. }
  3284. for (i = 0; i < 30; i++) {
  3285. udelay(20);
  3286. tw32_f(MAC_STATUS,
  3287. (MAC_STATUS_SYNC_CHANGED |
  3288. MAC_STATUS_CFG_CHANGED));
  3289. udelay(40);
  3290. if ((tr32(MAC_STATUS) &
  3291. (MAC_STATUS_SYNC_CHANGED |
  3292. MAC_STATUS_CFG_CHANGED)) == 0)
  3293. break;
  3294. }
  3295. mac_status = tr32(MAC_STATUS);
  3296. if (current_link_up == 0 &&
  3297. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3298. !(mac_status & MAC_STATUS_RCVD_CFG))
  3299. current_link_up = 1;
  3300. } else {
  3301. tg3_setup_flow_control(tp, 0, 0);
  3302. /* Forcing 1000FD link up. */
  3303. current_link_up = 1;
  3304. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3305. udelay(40);
  3306. tw32_f(MAC_MODE, tp->mac_mode);
  3307. udelay(40);
  3308. }
  3309. out:
  3310. return current_link_up;
  3311. }
  3312. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3313. {
  3314. u32 orig_pause_cfg;
  3315. u16 orig_active_speed;
  3316. u8 orig_active_duplex;
  3317. u32 mac_status;
  3318. int current_link_up;
  3319. int i;
  3320. orig_pause_cfg = tp->link_config.active_flowctrl;
  3321. orig_active_speed = tp->link_config.active_speed;
  3322. orig_active_duplex = tp->link_config.active_duplex;
  3323. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3324. netif_carrier_ok(tp->dev) &&
  3325. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3326. mac_status = tr32(MAC_STATUS);
  3327. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3328. MAC_STATUS_SIGNAL_DET |
  3329. MAC_STATUS_CFG_CHANGED |
  3330. MAC_STATUS_RCVD_CFG);
  3331. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3332. MAC_STATUS_SIGNAL_DET)) {
  3333. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3334. MAC_STATUS_CFG_CHANGED));
  3335. return 0;
  3336. }
  3337. }
  3338. tw32_f(MAC_TX_AUTO_NEG, 0);
  3339. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3340. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3341. tw32_f(MAC_MODE, tp->mac_mode);
  3342. udelay(40);
  3343. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3344. tg3_init_bcm8002(tp);
  3345. /* Enable link change event even when serdes polling. */
  3346. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3347. udelay(40);
  3348. current_link_up = 0;
  3349. mac_status = tr32(MAC_STATUS);
  3350. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3351. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3352. else
  3353. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3354. tp->napi[0].hw_status->status =
  3355. (SD_STATUS_UPDATED |
  3356. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3357. for (i = 0; i < 100; i++) {
  3358. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3359. MAC_STATUS_CFG_CHANGED));
  3360. udelay(5);
  3361. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3362. MAC_STATUS_CFG_CHANGED |
  3363. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3364. break;
  3365. }
  3366. mac_status = tr32(MAC_STATUS);
  3367. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3368. current_link_up = 0;
  3369. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3370. tp->serdes_counter == 0) {
  3371. tw32_f(MAC_MODE, (tp->mac_mode |
  3372. MAC_MODE_SEND_CONFIGS));
  3373. udelay(1);
  3374. tw32_f(MAC_MODE, tp->mac_mode);
  3375. }
  3376. }
  3377. if (current_link_up == 1) {
  3378. tp->link_config.active_speed = SPEED_1000;
  3379. tp->link_config.active_duplex = DUPLEX_FULL;
  3380. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3381. LED_CTRL_LNKLED_OVERRIDE |
  3382. LED_CTRL_1000MBPS_ON));
  3383. } else {
  3384. tp->link_config.active_speed = SPEED_INVALID;
  3385. tp->link_config.active_duplex = DUPLEX_INVALID;
  3386. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3387. LED_CTRL_LNKLED_OVERRIDE |
  3388. LED_CTRL_TRAFFIC_OVERRIDE));
  3389. }
  3390. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3391. if (current_link_up)
  3392. netif_carrier_on(tp->dev);
  3393. else
  3394. netif_carrier_off(tp->dev);
  3395. tg3_link_report(tp);
  3396. } else {
  3397. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3398. if (orig_pause_cfg != now_pause_cfg ||
  3399. orig_active_speed != tp->link_config.active_speed ||
  3400. orig_active_duplex != tp->link_config.active_duplex)
  3401. tg3_link_report(tp);
  3402. }
  3403. return 0;
  3404. }
  3405. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3406. {
  3407. int current_link_up, err = 0;
  3408. u32 bmsr, bmcr;
  3409. u16 current_speed;
  3410. u8 current_duplex;
  3411. u32 local_adv, remote_adv;
  3412. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3413. tw32_f(MAC_MODE, tp->mac_mode);
  3414. udelay(40);
  3415. tw32(MAC_EVENT, 0);
  3416. tw32_f(MAC_STATUS,
  3417. (MAC_STATUS_SYNC_CHANGED |
  3418. MAC_STATUS_CFG_CHANGED |
  3419. MAC_STATUS_MI_COMPLETION |
  3420. MAC_STATUS_LNKSTATE_CHANGED));
  3421. udelay(40);
  3422. if (force_reset)
  3423. tg3_phy_reset(tp);
  3424. current_link_up = 0;
  3425. current_speed = SPEED_INVALID;
  3426. current_duplex = DUPLEX_INVALID;
  3427. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3428. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3429. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3430. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3431. bmsr |= BMSR_LSTATUS;
  3432. else
  3433. bmsr &= ~BMSR_LSTATUS;
  3434. }
  3435. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3436. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3437. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3438. /* do nothing, just check for link up at the end */
  3439. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3440. u32 adv, new_adv;
  3441. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3442. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3443. ADVERTISE_1000XPAUSE |
  3444. ADVERTISE_1000XPSE_ASYM |
  3445. ADVERTISE_SLCT);
  3446. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3447. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3448. new_adv |= ADVERTISE_1000XHALF;
  3449. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3450. new_adv |= ADVERTISE_1000XFULL;
  3451. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3452. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3453. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3454. tg3_writephy(tp, MII_BMCR, bmcr);
  3455. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3456. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3457. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3458. return err;
  3459. }
  3460. } else {
  3461. u32 new_bmcr;
  3462. bmcr &= ~BMCR_SPEED1000;
  3463. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3464. if (tp->link_config.duplex == DUPLEX_FULL)
  3465. new_bmcr |= BMCR_FULLDPLX;
  3466. if (new_bmcr != bmcr) {
  3467. /* BMCR_SPEED1000 is a reserved bit that needs
  3468. * to be set on write.
  3469. */
  3470. new_bmcr |= BMCR_SPEED1000;
  3471. /* Force a linkdown */
  3472. if (netif_carrier_ok(tp->dev)) {
  3473. u32 adv;
  3474. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3475. adv &= ~(ADVERTISE_1000XFULL |
  3476. ADVERTISE_1000XHALF |
  3477. ADVERTISE_SLCT);
  3478. tg3_writephy(tp, MII_ADVERTISE, adv);
  3479. tg3_writephy(tp, MII_BMCR, bmcr |
  3480. BMCR_ANRESTART |
  3481. BMCR_ANENABLE);
  3482. udelay(10);
  3483. netif_carrier_off(tp->dev);
  3484. }
  3485. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3486. bmcr = new_bmcr;
  3487. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3488. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3489. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3490. ASIC_REV_5714) {
  3491. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3492. bmsr |= BMSR_LSTATUS;
  3493. else
  3494. bmsr &= ~BMSR_LSTATUS;
  3495. }
  3496. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3497. }
  3498. }
  3499. if (bmsr & BMSR_LSTATUS) {
  3500. current_speed = SPEED_1000;
  3501. current_link_up = 1;
  3502. if (bmcr & BMCR_FULLDPLX)
  3503. current_duplex = DUPLEX_FULL;
  3504. else
  3505. current_duplex = DUPLEX_HALF;
  3506. local_adv = 0;
  3507. remote_adv = 0;
  3508. if (bmcr & BMCR_ANENABLE) {
  3509. u32 common;
  3510. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3511. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3512. common = local_adv & remote_adv;
  3513. if (common & (ADVERTISE_1000XHALF |
  3514. ADVERTISE_1000XFULL)) {
  3515. if (common & ADVERTISE_1000XFULL)
  3516. current_duplex = DUPLEX_FULL;
  3517. else
  3518. current_duplex = DUPLEX_HALF;
  3519. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3520. /* Link is up via parallel detect */
  3521. } else {
  3522. current_link_up = 0;
  3523. }
  3524. }
  3525. }
  3526. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3527. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3528. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3529. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3530. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3531. tw32_f(MAC_MODE, tp->mac_mode);
  3532. udelay(40);
  3533. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3534. tp->link_config.active_speed = current_speed;
  3535. tp->link_config.active_duplex = current_duplex;
  3536. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3537. if (current_link_up)
  3538. netif_carrier_on(tp->dev);
  3539. else {
  3540. netif_carrier_off(tp->dev);
  3541. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3542. }
  3543. tg3_link_report(tp);
  3544. }
  3545. return err;
  3546. }
  3547. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3548. {
  3549. if (tp->serdes_counter) {
  3550. /* Give autoneg time to complete. */
  3551. tp->serdes_counter--;
  3552. return;
  3553. }
  3554. if (!netif_carrier_ok(tp->dev) &&
  3555. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3556. u32 bmcr;
  3557. tg3_readphy(tp, MII_BMCR, &bmcr);
  3558. if (bmcr & BMCR_ANENABLE) {
  3559. u32 phy1, phy2;
  3560. /* Select shadow register 0x1f */
  3561. tg3_writephy(tp, 0x1c, 0x7c00);
  3562. tg3_readphy(tp, 0x1c, &phy1);
  3563. /* Select expansion interrupt status register */
  3564. tg3_writephy(tp, 0x17, 0x0f01);
  3565. tg3_readphy(tp, 0x15, &phy2);
  3566. tg3_readphy(tp, 0x15, &phy2);
  3567. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3568. /* We have signal detect and not receiving
  3569. * config code words, link is up by parallel
  3570. * detection.
  3571. */
  3572. bmcr &= ~BMCR_ANENABLE;
  3573. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3574. tg3_writephy(tp, MII_BMCR, bmcr);
  3575. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3576. }
  3577. }
  3578. } else if (netif_carrier_ok(tp->dev) &&
  3579. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3580. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3581. u32 phy2;
  3582. /* Select expansion interrupt status register */
  3583. tg3_writephy(tp, 0x17, 0x0f01);
  3584. tg3_readphy(tp, 0x15, &phy2);
  3585. if (phy2 & 0x20) {
  3586. u32 bmcr;
  3587. /* Config code words received, turn on autoneg. */
  3588. tg3_readphy(tp, MII_BMCR, &bmcr);
  3589. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3590. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3591. }
  3592. }
  3593. }
  3594. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3595. {
  3596. int err;
  3597. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  3598. err = tg3_setup_fiber_phy(tp, force_reset);
  3599. else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  3600. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3601. else
  3602. err = tg3_setup_copper_phy(tp, force_reset);
  3603. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3604. u32 val, scale;
  3605. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3606. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3607. scale = 65;
  3608. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3609. scale = 6;
  3610. else
  3611. scale = 12;
  3612. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3613. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3614. tw32(GRC_MISC_CFG, val);
  3615. }
  3616. if (tp->link_config.active_speed == SPEED_1000 &&
  3617. tp->link_config.active_duplex == DUPLEX_HALF)
  3618. tw32(MAC_TX_LENGTHS,
  3619. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3620. (6 << TX_LENGTHS_IPG_SHIFT) |
  3621. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3622. else
  3623. tw32(MAC_TX_LENGTHS,
  3624. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3625. (6 << TX_LENGTHS_IPG_SHIFT) |
  3626. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3627. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3628. if (netif_carrier_ok(tp->dev)) {
  3629. tw32(HOSTCC_STAT_COAL_TICKS,
  3630. tp->coal.stats_block_coalesce_usecs);
  3631. } else {
  3632. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3633. }
  3634. }
  3635. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3636. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3637. if (!netif_carrier_ok(tp->dev))
  3638. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3639. tp->pwrmgmt_thresh;
  3640. else
  3641. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3642. tw32(PCIE_PWR_MGMT_THRESH, val);
  3643. }
  3644. return err;
  3645. }
  3646. /* This is called whenever we suspect that the system chipset is re-
  3647. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3648. * is bogus tx completions. We try to recover by setting the
  3649. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3650. * in the workqueue.
  3651. */
  3652. static void tg3_tx_recover(struct tg3 *tp)
  3653. {
  3654. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3655. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3656. netdev_warn(tp->dev,
  3657. "The system may be re-ordering memory-mapped I/O "
  3658. "cycles to the network device, attempting to recover. "
  3659. "Please report the problem to the driver maintainer "
  3660. "and include system chipset information.\n");
  3661. spin_lock(&tp->lock);
  3662. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3663. spin_unlock(&tp->lock);
  3664. }
  3665. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3666. {
  3667. smp_mb();
  3668. return tnapi->tx_pending -
  3669. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3670. }
  3671. /* Tigon3 never reports partial packet sends. So we do not
  3672. * need special logic to handle SKBs that have not had all
  3673. * of their frags sent yet, like SunGEM does.
  3674. */
  3675. static void tg3_tx(struct tg3_napi *tnapi)
  3676. {
  3677. struct tg3 *tp = tnapi->tp;
  3678. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3679. u32 sw_idx = tnapi->tx_cons;
  3680. struct netdev_queue *txq;
  3681. int index = tnapi - tp->napi;
  3682. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3683. index--;
  3684. txq = netdev_get_tx_queue(tp->dev, index);
  3685. while (sw_idx != hw_idx) {
  3686. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3687. struct sk_buff *skb = ri->skb;
  3688. int i, tx_bug = 0;
  3689. if (unlikely(skb == NULL)) {
  3690. tg3_tx_recover(tp);
  3691. return;
  3692. }
  3693. pci_unmap_single(tp->pdev,
  3694. dma_unmap_addr(ri, mapping),
  3695. skb_headlen(skb),
  3696. PCI_DMA_TODEVICE);
  3697. ri->skb = NULL;
  3698. sw_idx = NEXT_TX(sw_idx);
  3699. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3700. ri = &tnapi->tx_buffers[sw_idx];
  3701. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3702. tx_bug = 1;
  3703. pci_unmap_page(tp->pdev,
  3704. dma_unmap_addr(ri, mapping),
  3705. skb_shinfo(skb)->frags[i].size,
  3706. PCI_DMA_TODEVICE);
  3707. sw_idx = NEXT_TX(sw_idx);
  3708. }
  3709. dev_kfree_skb(skb);
  3710. if (unlikely(tx_bug)) {
  3711. tg3_tx_recover(tp);
  3712. return;
  3713. }
  3714. }
  3715. tnapi->tx_cons = sw_idx;
  3716. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3717. * before checking for netif_queue_stopped(). Without the
  3718. * memory barrier, there is a small possibility that tg3_start_xmit()
  3719. * will miss it and cause the queue to be stopped forever.
  3720. */
  3721. smp_mb();
  3722. if (unlikely(netif_tx_queue_stopped(txq) &&
  3723. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3724. __netif_tx_lock(txq, smp_processor_id());
  3725. if (netif_tx_queue_stopped(txq) &&
  3726. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3727. netif_tx_wake_queue(txq);
  3728. __netif_tx_unlock(txq);
  3729. }
  3730. }
  3731. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3732. {
  3733. if (!ri->skb)
  3734. return;
  3735. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3736. map_sz, PCI_DMA_FROMDEVICE);
  3737. dev_kfree_skb_any(ri->skb);
  3738. ri->skb = NULL;
  3739. }
  3740. /* Returns size of skb allocated or < 0 on error.
  3741. *
  3742. * We only need to fill in the address because the other members
  3743. * of the RX descriptor are invariant, see tg3_init_rings.
  3744. *
  3745. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3746. * posting buffers we only dirty the first cache line of the RX
  3747. * descriptor (containing the address). Whereas for the RX status
  3748. * buffers the cpu only reads the last cacheline of the RX descriptor
  3749. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3750. */
  3751. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3752. u32 opaque_key, u32 dest_idx_unmasked)
  3753. {
  3754. struct tg3_rx_buffer_desc *desc;
  3755. struct ring_info *map, *src_map;
  3756. struct sk_buff *skb;
  3757. dma_addr_t mapping;
  3758. int skb_size, dest_idx;
  3759. src_map = NULL;
  3760. switch (opaque_key) {
  3761. case RXD_OPAQUE_RING_STD:
  3762. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3763. desc = &tpr->rx_std[dest_idx];
  3764. map = &tpr->rx_std_buffers[dest_idx];
  3765. skb_size = tp->rx_pkt_map_sz;
  3766. break;
  3767. case RXD_OPAQUE_RING_JUMBO:
  3768. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3769. desc = &tpr->rx_jmb[dest_idx].std;
  3770. map = &tpr->rx_jmb_buffers[dest_idx];
  3771. skb_size = TG3_RX_JMB_MAP_SZ;
  3772. break;
  3773. default:
  3774. return -EINVAL;
  3775. }
  3776. /* Do not overwrite any of the map or rp information
  3777. * until we are sure we can commit to a new buffer.
  3778. *
  3779. * Callers depend upon this behavior and assume that
  3780. * we leave everything unchanged if we fail.
  3781. */
  3782. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3783. if (skb == NULL)
  3784. return -ENOMEM;
  3785. skb_reserve(skb, tp->rx_offset);
  3786. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3787. PCI_DMA_FROMDEVICE);
  3788. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3789. dev_kfree_skb(skb);
  3790. return -EIO;
  3791. }
  3792. map->skb = skb;
  3793. dma_unmap_addr_set(map, mapping, mapping);
  3794. desc->addr_hi = ((u64)mapping >> 32);
  3795. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3796. return skb_size;
  3797. }
  3798. /* We only need to move over in the address because the other
  3799. * members of the RX descriptor are invariant. See notes above
  3800. * tg3_alloc_rx_skb for full details.
  3801. */
  3802. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3803. struct tg3_rx_prodring_set *dpr,
  3804. u32 opaque_key, int src_idx,
  3805. u32 dest_idx_unmasked)
  3806. {
  3807. struct tg3 *tp = tnapi->tp;
  3808. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3809. struct ring_info *src_map, *dest_map;
  3810. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3811. int dest_idx;
  3812. switch (opaque_key) {
  3813. case RXD_OPAQUE_RING_STD:
  3814. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3815. dest_desc = &dpr->rx_std[dest_idx];
  3816. dest_map = &dpr->rx_std_buffers[dest_idx];
  3817. src_desc = &spr->rx_std[src_idx];
  3818. src_map = &spr->rx_std_buffers[src_idx];
  3819. break;
  3820. case RXD_OPAQUE_RING_JUMBO:
  3821. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3822. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3823. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3824. src_desc = &spr->rx_jmb[src_idx].std;
  3825. src_map = &spr->rx_jmb_buffers[src_idx];
  3826. break;
  3827. default:
  3828. return;
  3829. }
  3830. dest_map->skb = src_map->skb;
  3831. dma_unmap_addr_set(dest_map, mapping,
  3832. dma_unmap_addr(src_map, mapping));
  3833. dest_desc->addr_hi = src_desc->addr_hi;
  3834. dest_desc->addr_lo = src_desc->addr_lo;
  3835. /* Ensure that the update to the skb happens after the physical
  3836. * addresses have been transferred to the new BD location.
  3837. */
  3838. smp_wmb();
  3839. src_map->skb = NULL;
  3840. }
  3841. /* The RX ring scheme is composed of multiple rings which post fresh
  3842. * buffers to the chip, and one special ring the chip uses to report
  3843. * status back to the host.
  3844. *
  3845. * The special ring reports the status of received packets to the
  3846. * host. The chip does not write into the original descriptor the
  3847. * RX buffer was obtained from. The chip simply takes the original
  3848. * descriptor as provided by the host, updates the status and length
  3849. * field, then writes this into the next status ring entry.
  3850. *
  3851. * Each ring the host uses to post buffers to the chip is described
  3852. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3853. * it is first placed into the on-chip ram. When the packet's length
  3854. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3855. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3856. * which is within the range of the new packet's length is chosen.
  3857. *
  3858. * The "separate ring for rx status" scheme may sound queer, but it makes
  3859. * sense from a cache coherency perspective. If only the host writes
  3860. * to the buffer post rings, and only the chip writes to the rx status
  3861. * rings, then cache lines never move beyond shared-modified state.
  3862. * If both the host and chip were to write into the same ring, cache line
  3863. * eviction could occur since both entities want it in an exclusive state.
  3864. */
  3865. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3866. {
  3867. struct tg3 *tp = tnapi->tp;
  3868. u32 work_mask, rx_std_posted = 0;
  3869. u32 std_prod_idx, jmb_prod_idx;
  3870. u32 sw_idx = tnapi->rx_rcb_ptr;
  3871. u16 hw_idx;
  3872. int received;
  3873. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3874. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3875. /*
  3876. * We need to order the read of hw_idx and the read of
  3877. * the opaque cookie.
  3878. */
  3879. rmb();
  3880. work_mask = 0;
  3881. received = 0;
  3882. std_prod_idx = tpr->rx_std_prod_idx;
  3883. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3884. while (sw_idx != hw_idx && budget > 0) {
  3885. struct ring_info *ri;
  3886. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3887. unsigned int len;
  3888. struct sk_buff *skb;
  3889. dma_addr_t dma_addr;
  3890. u32 opaque_key, desc_idx, *post_ptr;
  3891. bool hw_vlan __maybe_unused = false;
  3892. u16 vtag __maybe_unused = 0;
  3893. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3894. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3895. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3896. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3897. dma_addr = dma_unmap_addr(ri, mapping);
  3898. skb = ri->skb;
  3899. post_ptr = &std_prod_idx;
  3900. rx_std_posted++;
  3901. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3902. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3903. dma_addr = dma_unmap_addr(ri, mapping);
  3904. skb = ri->skb;
  3905. post_ptr = &jmb_prod_idx;
  3906. } else
  3907. goto next_pkt_nopost;
  3908. work_mask |= opaque_key;
  3909. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3910. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3911. drop_it:
  3912. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3913. desc_idx, *post_ptr);
  3914. drop_it_no_recycle:
  3915. /* Other statistics kept track of by card. */
  3916. tp->net_stats.rx_dropped++;
  3917. goto next_pkt;
  3918. }
  3919. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3920. ETH_FCS_LEN;
  3921. if (len > TG3_RX_COPY_THRESH(tp)) {
  3922. int skb_size;
  3923. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3924. *post_ptr);
  3925. if (skb_size < 0)
  3926. goto drop_it;
  3927. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3928. PCI_DMA_FROMDEVICE);
  3929. /* Ensure that the update to the skb happens
  3930. * after the usage of the old DMA mapping.
  3931. */
  3932. smp_wmb();
  3933. ri->skb = NULL;
  3934. skb_put(skb, len);
  3935. } else {
  3936. struct sk_buff *copy_skb;
  3937. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3938. desc_idx, *post_ptr);
  3939. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3940. TG3_RAW_IP_ALIGN);
  3941. if (copy_skb == NULL)
  3942. goto drop_it_no_recycle;
  3943. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  3944. skb_put(copy_skb, len);
  3945. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3946. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3947. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3948. /* We'll reuse the original ring buffer. */
  3949. skb = copy_skb;
  3950. }
  3951. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3952. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3953. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3954. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3955. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3956. else
  3957. skb->ip_summed = CHECKSUM_NONE;
  3958. skb->protocol = eth_type_trans(skb, tp->dev);
  3959. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3960. skb->protocol != htons(ETH_P_8021Q)) {
  3961. dev_kfree_skb(skb);
  3962. goto next_pkt;
  3963. }
  3964. if (desc->type_flags & RXD_FLAG_VLAN &&
  3965. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  3966. vtag = desc->err_vlan & RXD_VLAN_MASK;
  3967. #if TG3_VLAN_TAG_USED
  3968. if (tp->vlgrp)
  3969. hw_vlan = true;
  3970. else
  3971. #endif
  3972. {
  3973. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  3974. __skb_push(skb, VLAN_HLEN);
  3975. memmove(ve, skb->data + VLAN_HLEN,
  3976. ETH_ALEN * 2);
  3977. ve->h_vlan_proto = htons(ETH_P_8021Q);
  3978. ve->h_vlan_TCI = htons(vtag);
  3979. }
  3980. }
  3981. #if TG3_VLAN_TAG_USED
  3982. if (hw_vlan)
  3983. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  3984. else
  3985. #endif
  3986. napi_gro_receive(&tnapi->napi, skb);
  3987. received++;
  3988. budget--;
  3989. next_pkt:
  3990. (*post_ptr)++;
  3991. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3992. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3993. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3994. tpr->rx_std_prod_idx);
  3995. work_mask &= ~RXD_OPAQUE_RING_STD;
  3996. rx_std_posted = 0;
  3997. }
  3998. next_pkt_nopost:
  3999. sw_idx++;
  4000. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  4001. /* Refresh hw_idx to see if there is new work */
  4002. if (sw_idx == hw_idx) {
  4003. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4004. rmb();
  4005. }
  4006. }
  4007. /* ACK the status ring. */
  4008. tnapi->rx_rcb_ptr = sw_idx;
  4009. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4010. /* Refill RX ring(s). */
  4011. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4012. if (work_mask & RXD_OPAQUE_RING_STD) {
  4013. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4014. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4015. tpr->rx_std_prod_idx);
  4016. }
  4017. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4018. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  4019. TG3_RX_JUMBO_RING_SIZE;
  4020. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4021. tpr->rx_jmb_prod_idx);
  4022. }
  4023. mmiowb();
  4024. } else if (work_mask) {
  4025. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4026. * updated before the producer indices can be updated.
  4027. */
  4028. smp_wmb();
  4029. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4030. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  4031. if (tnapi != &tp->napi[1])
  4032. napi_schedule(&tp->napi[1].napi);
  4033. }
  4034. return received;
  4035. }
  4036. static void tg3_poll_link(struct tg3 *tp)
  4037. {
  4038. /* handle link change and other phy events */
  4039. if (!(tp->tg3_flags &
  4040. (TG3_FLAG_USE_LINKCHG_REG |
  4041. TG3_FLAG_POLL_SERDES))) {
  4042. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4043. if (sblk->status & SD_STATUS_LINK_CHG) {
  4044. sblk->status = SD_STATUS_UPDATED |
  4045. (sblk->status & ~SD_STATUS_LINK_CHG);
  4046. spin_lock(&tp->lock);
  4047. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4048. tw32_f(MAC_STATUS,
  4049. (MAC_STATUS_SYNC_CHANGED |
  4050. MAC_STATUS_CFG_CHANGED |
  4051. MAC_STATUS_MI_COMPLETION |
  4052. MAC_STATUS_LNKSTATE_CHANGED));
  4053. udelay(40);
  4054. } else
  4055. tg3_setup_phy(tp, 0);
  4056. spin_unlock(&tp->lock);
  4057. }
  4058. }
  4059. }
  4060. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4061. struct tg3_rx_prodring_set *dpr,
  4062. struct tg3_rx_prodring_set *spr)
  4063. {
  4064. u32 si, di, cpycnt, src_prod_idx;
  4065. int i, err = 0;
  4066. while (1) {
  4067. src_prod_idx = spr->rx_std_prod_idx;
  4068. /* Make sure updates to the rx_std_buffers[] entries and the
  4069. * standard producer index are seen in the correct order.
  4070. */
  4071. smp_rmb();
  4072. if (spr->rx_std_cons_idx == src_prod_idx)
  4073. break;
  4074. if (spr->rx_std_cons_idx < src_prod_idx)
  4075. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4076. else
  4077. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4078. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4079. si = spr->rx_std_cons_idx;
  4080. di = dpr->rx_std_prod_idx;
  4081. for (i = di; i < di + cpycnt; i++) {
  4082. if (dpr->rx_std_buffers[i].skb) {
  4083. cpycnt = i - di;
  4084. err = -ENOSPC;
  4085. break;
  4086. }
  4087. }
  4088. if (!cpycnt)
  4089. break;
  4090. /* Ensure that updates to the rx_std_buffers ring and the
  4091. * shadowed hardware producer ring from tg3_recycle_skb() are
  4092. * ordered correctly WRT the skb check above.
  4093. */
  4094. smp_rmb();
  4095. memcpy(&dpr->rx_std_buffers[di],
  4096. &spr->rx_std_buffers[si],
  4097. cpycnt * sizeof(struct ring_info));
  4098. for (i = 0; i < cpycnt; i++, di++, si++) {
  4099. struct tg3_rx_buffer_desc *sbd, *dbd;
  4100. sbd = &spr->rx_std[si];
  4101. dbd = &dpr->rx_std[di];
  4102. dbd->addr_hi = sbd->addr_hi;
  4103. dbd->addr_lo = sbd->addr_lo;
  4104. }
  4105. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4106. TG3_RX_RING_SIZE;
  4107. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4108. TG3_RX_RING_SIZE;
  4109. }
  4110. while (1) {
  4111. src_prod_idx = spr->rx_jmb_prod_idx;
  4112. /* Make sure updates to the rx_jmb_buffers[] entries and
  4113. * the jumbo producer index are seen in the correct order.
  4114. */
  4115. smp_rmb();
  4116. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4117. break;
  4118. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4119. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4120. else
  4121. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4122. cpycnt = min(cpycnt,
  4123. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4124. si = spr->rx_jmb_cons_idx;
  4125. di = dpr->rx_jmb_prod_idx;
  4126. for (i = di; i < di + cpycnt; i++) {
  4127. if (dpr->rx_jmb_buffers[i].skb) {
  4128. cpycnt = i - di;
  4129. err = -ENOSPC;
  4130. break;
  4131. }
  4132. }
  4133. if (!cpycnt)
  4134. break;
  4135. /* Ensure that updates to the rx_jmb_buffers ring and the
  4136. * shadowed hardware producer ring from tg3_recycle_skb() are
  4137. * ordered correctly WRT the skb check above.
  4138. */
  4139. smp_rmb();
  4140. memcpy(&dpr->rx_jmb_buffers[di],
  4141. &spr->rx_jmb_buffers[si],
  4142. cpycnt * sizeof(struct ring_info));
  4143. for (i = 0; i < cpycnt; i++, di++, si++) {
  4144. struct tg3_rx_buffer_desc *sbd, *dbd;
  4145. sbd = &spr->rx_jmb[si].std;
  4146. dbd = &dpr->rx_jmb[di].std;
  4147. dbd->addr_hi = sbd->addr_hi;
  4148. dbd->addr_lo = sbd->addr_lo;
  4149. }
  4150. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4151. TG3_RX_JUMBO_RING_SIZE;
  4152. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4153. TG3_RX_JUMBO_RING_SIZE;
  4154. }
  4155. return err;
  4156. }
  4157. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4158. {
  4159. struct tg3 *tp = tnapi->tp;
  4160. /* run TX completion thread */
  4161. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4162. tg3_tx(tnapi);
  4163. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4164. return work_done;
  4165. }
  4166. /* run RX thread, within the bounds set by NAPI.
  4167. * All RX "locking" is done by ensuring outside
  4168. * code synchronizes with tg3->napi.poll()
  4169. */
  4170. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4171. work_done += tg3_rx(tnapi, budget - work_done);
  4172. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4173. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4174. int i, err = 0;
  4175. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4176. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4177. for (i = 1; i < tp->irq_cnt; i++)
  4178. err |= tg3_rx_prodring_xfer(tp, dpr,
  4179. tp->napi[i].prodring);
  4180. wmb();
  4181. if (std_prod_idx != dpr->rx_std_prod_idx)
  4182. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4183. dpr->rx_std_prod_idx);
  4184. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4185. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4186. dpr->rx_jmb_prod_idx);
  4187. mmiowb();
  4188. if (err)
  4189. tw32_f(HOSTCC_MODE, tp->coal_now);
  4190. }
  4191. return work_done;
  4192. }
  4193. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4194. {
  4195. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4196. struct tg3 *tp = tnapi->tp;
  4197. int work_done = 0;
  4198. struct tg3_hw_status *sblk = tnapi->hw_status;
  4199. while (1) {
  4200. work_done = tg3_poll_work(tnapi, work_done, budget);
  4201. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4202. goto tx_recovery;
  4203. if (unlikely(work_done >= budget))
  4204. break;
  4205. /* tp->last_tag is used in tg3_int_reenable() below
  4206. * to tell the hw how much work has been processed,
  4207. * so we must read it before checking for more work.
  4208. */
  4209. tnapi->last_tag = sblk->status_tag;
  4210. tnapi->last_irq_tag = tnapi->last_tag;
  4211. rmb();
  4212. /* check for RX/TX work to do */
  4213. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4214. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4215. napi_complete(napi);
  4216. /* Reenable interrupts. */
  4217. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4218. mmiowb();
  4219. break;
  4220. }
  4221. }
  4222. return work_done;
  4223. tx_recovery:
  4224. /* work_done is guaranteed to be less than budget. */
  4225. napi_complete(napi);
  4226. schedule_work(&tp->reset_task);
  4227. return work_done;
  4228. }
  4229. static int tg3_poll(struct napi_struct *napi, int budget)
  4230. {
  4231. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4232. struct tg3 *tp = tnapi->tp;
  4233. int work_done = 0;
  4234. struct tg3_hw_status *sblk = tnapi->hw_status;
  4235. while (1) {
  4236. tg3_poll_link(tp);
  4237. work_done = tg3_poll_work(tnapi, work_done, budget);
  4238. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4239. goto tx_recovery;
  4240. if (unlikely(work_done >= budget))
  4241. break;
  4242. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4243. /* tp->last_tag is used in tg3_int_reenable() below
  4244. * to tell the hw how much work has been processed,
  4245. * so we must read it before checking for more work.
  4246. */
  4247. tnapi->last_tag = sblk->status_tag;
  4248. tnapi->last_irq_tag = tnapi->last_tag;
  4249. rmb();
  4250. } else
  4251. sblk->status &= ~SD_STATUS_UPDATED;
  4252. if (likely(!tg3_has_work(tnapi))) {
  4253. napi_complete(napi);
  4254. tg3_int_reenable(tnapi);
  4255. break;
  4256. }
  4257. }
  4258. return work_done;
  4259. tx_recovery:
  4260. /* work_done is guaranteed to be less than budget. */
  4261. napi_complete(napi);
  4262. schedule_work(&tp->reset_task);
  4263. return work_done;
  4264. }
  4265. static void tg3_irq_quiesce(struct tg3 *tp)
  4266. {
  4267. int i;
  4268. BUG_ON(tp->irq_sync);
  4269. tp->irq_sync = 1;
  4270. smp_mb();
  4271. for (i = 0; i < tp->irq_cnt; i++)
  4272. synchronize_irq(tp->napi[i].irq_vec);
  4273. }
  4274. static inline int tg3_irq_sync(struct tg3 *tp)
  4275. {
  4276. return tp->irq_sync;
  4277. }
  4278. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4279. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4280. * with as well. Most of the time, this is not necessary except when
  4281. * shutting down the device.
  4282. */
  4283. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4284. {
  4285. spin_lock_bh(&tp->lock);
  4286. if (irq_sync)
  4287. tg3_irq_quiesce(tp);
  4288. }
  4289. static inline void tg3_full_unlock(struct tg3 *tp)
  4290. {
  4291. spin_unlock_bh(&tp->lock);
  4292. }
  4293. /* One-shot MSI handler - Chip automatically disables interrupt
  4294. * after sending MSI so driver doesn't have to do it.
  4295. */
  4296. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4297. {
  4298. struct tg3_napi *tnapi = dev_id;
  4299. struct tg3 *tp = tnapi->tp;
  4300. prefetch(tnapi->hw_status);
  4301. if (tnapi->rx_rcb)
  4302. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4303. if (likely(!tg3_irq_sync(tp)))
  4304. napi_schedule(&tnapi->napi);
  4305. return IRQ_HANDLED;
  4306. }
  4307. /* MSI ISR - No need to check for interrupt sharing and no need to
  4308. * flush status block and interrupt mailbox. PCI ordering rules
  4309. * guarantee that MSI will arrive after the status block.
  4310. */
  4311. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4312. {
  4313. struct tg3_napi *tnapi = dev_id;
  4314. struct tg3 *tp = tnapi->tp;
  4315. prefetch(tnapi->hw_status);
  4316. if (tnapi->rx_rcb)
  4317. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4318. /*
  4319. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4320. * chip-internal interrupt pending events.
  4321. * Writing non-zero to intr-mbox-0 additional tells the
  4322. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4323. * event coalescing.
  4324. */
  4325. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4326. if (likely(!tg3_irq_sync(tp)))
  4327. napi_schedule(&tnapi->napi);
  4328. return IRQ_RETVAL(1);
  4329. }
  4330. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4331. {
  4332. struct tg3_napi *tnapi = dev_id;
  4333. struct tg3 *tp = tnapi->tp;
  4334. struct tg3_hw_status *sblk = tnapi->hw_status;
  4335. unsigned int handled = 1;
  4336. /* In INTx mode, it is possible for the interrupt to arrive at
  4337. * the CPU before the status block posted prior to the interrupt.
  4338. * Reading the PCI State register will confirm whether the
  4339. * interrupt is ours and will flush the status block.
  4340. */
  4341. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4342. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4343. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4344. handled = 0;
  4345. goto out;
  4346. }
  4347. }
  4348. /*
  4349. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4350. * chip-internal interrupt pending events.
  4351. * Writing non-zero to intr-mbox-0 additional tells the
  4352. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4353. * event coalescing.
  4354. *
  4355. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4356. * spurious interrupts. The flush impacts performance but
  4357. * excessive spurious interrupts can be worse in some cases.
  4358. */
  4359. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4360. if (tg3_irq_sync(tp))
  4361. goto out;
  4362. sblk->status &= ~SD_STATUS_UPDATED;
  4363. if (likely(tg3_has_work(tnapi))) {
  4364. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4365. napi_schedule(&tnapi->napi);
  4366. } else {
  4367. /* No work, shared interrupt perhaps? re-enable
  4368. * interrupts, and flush that PCI write
  4369. */
  4370. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4371. 0x00000000);
  4372. }
  4373. out:
  4374. return IRQ_RETVAL(handled);
  4375. }
  4376. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4377. {
  4378. struct tg3_napi *tnapi = dev_id;
  4379. struct tg3 *tp = tnapi->tp;
  4380. struct tg3_hw_status *sblk = tnapi->hw_status;
  4381. unsigned int handled = 1;
  4382. /* In INTx mode, it is possible for the interrupt to arrive at
  4383. * the CPU before the status block posted prior to the interrupt.
  4384. * Reading the PCI State register will confirm whether the
  4385. * interrupt is ours and will flush the status block.
  4386. */
  4387. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4388. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4389. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4390. handled = 0;
  4391. goto out;
  4392. }
  4393. }
  4394. /*
  4395. * writing any value to intr-mbox-0 clears PCI INTA# and
  4396. * chip-internal interrupt pending events.
  4397. * writing non-zero to intr-mbox-0 additional tells the
  4398. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4399. * event coalescing.
  4400. *
  4401. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4402. * spurious interrupts. The flush impacts performance but
  4403. * excessive spurious interrupts can be worse in some cases.
  4404. */
  4405. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4406. /*
  4407. * In a shared interrupt configuration, sometimes other devices'
  4408. * interrupts will scream. We record the current status tag here
  4409. * so that the above check can report that the screaming interrupts
  4410. * are unhandled. Eventually they will be silenced.
  4411. */
  4412. tnapi->last_irq_tag = sblk->status_tag;
  4413. if (tg3_irq_sync(tp))
  4414. goto out;
  4415. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4416. napi_schedule(&tnapi->napi);
  4417. out:
  4418. return IRQ_RETVAL(handled);
  4419. }
  4420. /* ISR for interrupt test */
  4421. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4422. {
  4423. struct tg3_napi *tnapi = dev_id;
  4424. struct tg3 *tp = tnapi->tp;
  4425. struct tg3_hw_status *sblk = tnapi->hw_status;
  4426. if ((sblk->status & SD_STATUS_UPDATED) ||
  4427. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4428. tg3_disable_ints(tp);
  4429. return IRQ_RETVAL(1);
  4430. }
  4431. return IRQ_RETVAL(0);
  4432. }
  4433. static int tg3_init_hw(struct tg3 *, int);
  4434. static int tg3_halt(struct tg3 *, int, int);
  4435. /* Restart hardware after configuration changes, self-test, etc.
  4436. * Invoked with tp->lock held.
  4437. */
  4438. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4439. __releases(tp->lock)
  4440. __acquires(tp->lock)
  4441. {
  4442. int err;
  4443. err = tg3_init_hw(tp, reset_phy);
  4444. if (err) {
  4445. netdev_err(tp->dev,
  4446. "Failed to re-initialize device, aborting\n");
  4447. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4448. tg3_full_unlock(tp);
  4449. del_timer_sync(&tp->timer);
  4450. tp->irq_sync = 0;
  4451. tg3_napi_enable(tp);
  4452. dev_close(tp->dev);
  4453. tg3_full_lock(tp, 0);
  4454. }
  4455. return err;
  4456. }
  4457. #ifdef CONFIG_NET_POLL_CONTROLLER
  4458. static void tg3_poll_controller(struct net_device *dev)
  4459. {
  4460. int i;
  4461. struct tg3 *tp = netdev_priv(dev);
  4462. for (i = 0; i < tp->irq_cnt; i++)
  4463. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4464. }
  4465. #endif
  4466. static void tg3_reset_task(struct work_struct *work)
  4467. {
  4468. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4469. int err;
  4470. unsigned int restart_timer;
  4471. tg3_full_lock(tp, 0);
  4472. if (!netif_running(tp->dev)) {
  4473. tg3_full_unlock(tp);
  4474. return;
  4475. }
  4476. tg3_full_unlock(tp);
  4477. tg3_phy_stop(tp);
  4478. tg3_netif_stop(tp);
  4479. tg3_full_lock(tp, 1);
  4480. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4481. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4482. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4483. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4484. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4485. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4486. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4487. }
  4488. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4489. err = tg3_init_hw(tp, 1);
  4490. if (err)
  4491. goto out;
  4492. tg3_netif_start(tp);
  4493. if (restart_timer)
  4494. mod_timer(&tp->timer, jiffies + 1);
  4495. out:
  4496. tg3_full_unlock(tp);
  4497. if (!err)
  4498. tg3_phy_start(tp);
  4499. }
  4500. static void tg3_dump_short_state(struct tg3 *tp)
  4501. {
  4502. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4503. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4504. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4505. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4506. }
  4507. static void tg3_tx_timeout(struct net_device *dev)
  4508. {
  4509. struct tg3 *tp = netdev_priv(dev);
  4510. if (netif_msg_tx_err(tp)) {
  4511. netdev_err(dev, "transmit timed out, resetting\n");
  4512. tg3_dump_short_state(tp);
  4513. }
  4514. schedule_work(&tp->reset_task);
  4515. }
  4516. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4517. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4518. {
  4519. u32 base = (u32) mapping & 0xffffffff;
  4520. return ((base > 0xffffdcc0) &&
  4521. (base + len + 8 < base));
  4522. }
  4523. /* Test for DMA addresses > 40-bit */
  4524. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4525. int len)
  4526. {
  4527. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4528. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4529. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4530. return 0;
  4531. #else
  4532. return 0;
  4533. #endif
  4534. }
  4535. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4536. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4537. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4538. struct sk_buff *skb, u32 last_plus_one,
  4539. u32 *start, u32 base_flags, u32 mss)
  4540. {
  4541. struct tg3 *tp = tnapi->tp;
  4542. struct sk_buff *new_skb;
  4543. dma_addr_t new_addr = 0;
  4544. u32 entry = *start;
  4545. int i, ret = 0;
  4546. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4547. new_skb = skb_copy(skb, GFP_ATOMIC);
  4548. else {
  4549. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4550. new_skb = skb_copy_expand(skb,
  4551. skb_headroom(skb) + more_headroom,
  4552. skb_tailroom(skb), GFP_ATOMIC);
  4553. }
  4554. if (!new_skb) {
  4555. ret = -1;
  4556. } else {
  4557. /* New SKB is guaranteed to be linear. */
  4558. entry = *start;
  4559. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4560. PCI_DMA_TODEVICE);
  4561. /* Make sure the mapping succeeded */
  4562. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4563. ret = -1;
  4564. dev_kfree_skb(new_skb);
  4565. new_skb = NULL;
  4566. /* Make sure new skb does not cross any 4G boundaries.
  4567. * Drop the packet if it does.
  4568. */
  4569. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4570. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4571. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4572. PCI_DMA_TODEVICE);
  4573. ret = -1;
  4574. dev_kfree_skb(new_skb);
  4575. new_skb = NULL;
  4576. } else {
  4577. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4578. base_flags, 1 | (mss << 1));
  4579. *start = NEXT_TX(entry);
  4580. }
  4581. }
  4582. /* Now clean up the sw ring entries. */
  4583. i = 0;
  4584. while (entry != last_plus_one) {
  4585. int len;
  4586. if (i == 0)
  4587. len = skb_headlen(skb);
  4588. else
  4589. len = skb_shinfo(skb)->frags[i-1].size;
  4590. pci_unmap_single(tp->pdev,
  4591. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4592. mapping),
  4593. len, PCI_DMA_TODEVICE);
  4594. if (i == 0) {
  4595. tnapi->tx_buffers[entry].skb = new_skb;
  4596. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4597. new_addr);
  4598. } else {
  4599. tnapi->tx_buffers[entry].skb = NULL;
  4600. }
  4601. entry = NEXT_TX(entry);
  4602. i++;
  4603. }
  4604. dev_kfree_skb(skb);
  4605. return ret;
  4606. }
  4607. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4608. dma_addr_t mapping, int len, u32 flags,
  4609. u32 mss_and_is_end)
  4610. {
  4611. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4612. int is_end = (mss_and_is_end & 0x1);
  4613. u32 mss = (mss_and_is_end >> 1);
  4614. u32 vlan_tag = 0;
  4615. if (is_end)
  4616. flags |= TXD_FLAG_END;
  4617. if (flags & TXD_FLAG_VLAN) {
  4618. vlan_tag = flags >> 16;
  4619. flags &= 0xffff;
  4620. }
  4621. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4622. txd->addr_hi = ((u64) mapping >> 32);
  4623. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4624. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4625. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4626. }
  4627. /* hard_start_xmit for devices that don't have any bugs and
  4628. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4629. */
  4630. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4631. struct net_device *dev)
  4632. {
  4633. struct tg3 *tp = netdev_priv(dev);
  4634. u32 len, entry, base_flags, mss;
  4635. dma_addr_t mapping;
  4636. struct tg3_napi *tnapi;
  4637. struct netdev_queue *txq;
  4638. unsigned int i, last;
  4639. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4640. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4641. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4642. tnapi++;
  4643. /* We are running in BH disabled context with netif_tx_lock
  4644. * and TX reclaim runs via tp->napi.poll inside of a software
  4645. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4646. * no IRQ context deadlocks to worry about either. Rejoice!
  4647. */
  4648. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4649. if (!netif_tx_queue_stopped(txq)) {
  4650. netif_tx_stop_queue(txq);
  4651. /* This is a hard error, log it. */
  4652. netdev_err(dev,
  4653. "BUG! Tx Ring full when queue awake!\n");
  4654. }
  4655. return NETDEV_TX_BUSY;
  4656. }
  4657. entry = tnapi->tx_prod;
  4658. base_flags = 0;
  4659. mss = skb_shinfo(skb)->gso_size;
  4660. if (mss) {
  4661. int tcp_opt_len, ip_tcp_len;
  4662. u32 hdrlen;
  4663. if (skb_header_cloned(skb) &&
  4664. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4665. dev_kfree_skb(skb);
  4666. goto out_unlock;
  4667. }
  4668. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4669. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4670. else {
  4671. struct iphdr *iph = ip_hdr(skb);
  4672. tcp_opt_len = tcp_optlen(skb);
  4673. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4674. iph->check = 0;
  4675. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4676. hdrlen = ip_tcp_len + tcp_opt_len;
  4677. }
  4678. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4679. mss |= (hdrlen & 0xc) << 12;
  4680. if (hdrlen & 0x10)
  4681. base_flags |= 0x00000010;
  4682. base_flags |= (hdrlen & 0x3e0) << 5;
  4683. } else
  4684. mss |= hdrlen << 9;
  4685. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4686. TXD_FLAG_CPU_POST_DMA);
  4687. tcp_hdr(skb)->check = 0;
  4688. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4689. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4690. }
  4691. #if TG3_VLAN_TAG_USED
  4692. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4693. base_flags |= (TXD_FLAG_VLAN |
  4694. (vlan_tx_tag_get(skb) << 16));
  4695. #endif
  4696. len = skb_headlen(skb);
  4697. /* Queue skb data, a.k.a. the main skb fragment. */
  4698. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4699. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4700. dev_kfree_skb(skb);
  4701. goto out_unlock;
  4702. }
  4703. tnapi->tx_buffers[entry].skb = skb;
  4704. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4705. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4706. !mss && skb->len > ETH_DATA_LEN)
  4707. base_flags |= TXD_FLAG_JMB_PKT;
  4708. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4709. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4710. entry = NEXT_TX(entry);
  4711. /* Now loop through additional data fragments, and queue them. */
  4712. if (skb_shinfo(skb)->nr_frags > 0) {
  4713. last = skb_shinfo(skb)->nr_frags - 1;
  4714. for (i = 0; i <= last; i++) {
  4715. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4716. len = frag->size;
  4717. mapping = pci_map_page(tp->pdev,
  4718. frag->page,
  4719. frag->page_offset,
  4720. len, PCI_DMA_TODEVICE);
  4721. if (pci_dma_mapping_error(tp->pdev, mapping))
  4722. goto dma_error;
  4723. tnapi->tx_buffers[entry].skb = NULL;
  4724. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4725. mapping);
  4726. tg3_set_txd(tnapi, entry, mapping, len,
  4727. base_flags, (i == last) | (mss << 1));
  4728. entry = NEXT_TX(entry);
  4729. }
  4730. }
  4731. /* Packets are ready, update Tx producer idx local and on card. */
  4732. tw32_tx_mbox(tnapi->prodmbox, entry);
  4733. tnapi->tx_prod = entry;
  4734. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4735. netif_tx_stop_queue(txq);
  4736. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4737. netif_tx_wake_queue(txq);
  4738. }
  4739. out_unlock:
  4740. mmiowb();
  4741. return NETDEV_TX_OK;
  4742. dma_error:
  4743. last = i;
  4744. entry = tnapi->tx_prod;
  4745. tnapi->tx_buffers[entry].skb = NULL;
  4746. pci_unmap_single(tp->pdev,
  4747. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4748. skb_headlen(skb),
  4749. PCI_DMA_TODEVICE);
  4750. for (i = 0; i <= last; i++) {
  4751. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4752. entry = NEXT_TX(entry);
  4753. pci_unmap_page(tp->pdev,
  4754. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4755. mapping),
  4756. frag->size, PCI_DMA_TODEVICE);
  4757. }
  4758. dev_kfree_skb(skb);
  4759. return NETDEV_TX_OK;
  4760. }
  4761. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4762. struct net_device *);
  4763. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4764. * TSO header is greater than 80 bytes.
  4765. */
  4766. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4767. {
  4768. struct sk_buff *segs, *nskb;
  4769. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4770. /* Estimate the number of fragments in the worst case */
  4771. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4772. netif_stop_queue(tp->dev);
  4773. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4774. return NETDEV_TX_BUSY;
  4775. netif_wake_queue(tp->dev);
  4776. }
  4777. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4778. if (IS_ERR(segs))
  4779. goto tg3_tso_bug_end;
  4780. do {
  4781. nskb = segs;
  4782. segs = segs->next;
  4783. nskb->next = NULL;
  4784. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4785. } while (segs);
  4786. tg3_tso_bug_end:
  4787. dev_kfree_skb(skb);
  4788. return NETDEV_TX_OK;
  4789. }
  4790. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4791. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4792. */
  4793. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4794. struct net_device *dev)
  4795. {
  4796. struct tg3 *tp = netdev_priv(dev);
  4797. u32 len, entry, base_flags, mss;
  4798. int would_hit_hwbug;
  4799. dma_addr_t mapping;
  4800. struct tg3_napi *tnapi;
  4801. struct netdev_queue *txq;
  4802. unsigned int i, last;
  4803. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4804. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4805. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4806. tnapi++;
  4807. /* We are running in BH disabled context with netif_tx_lock
  4808. * and TX reclaim runs via tp->napi.poll inside of a software
  4809. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4810. * no IRQ context deadlocks to worry about either. Rejoice!
  4811. */
  4812. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4813. if (!netif_tx_queue_stopped(txq)) {
  4814. netif_tx_stop_queue(txq);
  4815. /* This is a hard error, log it. */
  4816. netdev_err(dev,
  4817. "BUG! Tx Ring full when queue awake!\n");
  4818. }
  4819. return NETDEV_TX_BUSY;
  4820. }
  4821. entry = tnapi->tx_prod;
  4822. base_flags = 0;
  4823. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4824. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4825. mss = skb_shinfo(skb)->gso_size;
  4826. if (mss) {
  4827. struct iphdr *iph;
  4828. u32 tcp_opt_len, hdr_len;
  4829. if (skb_header_cloned(skb) &&
  4830. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4831. dev_kfree_skb(skb);
  4832. goto out_unlock;
  4833. }
  4834. iph = ip_hdr(skb);
  4835. tcp_opt_len = tcp_optlen(skb);
  4836. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  4837. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4838. } else {
  4839. u32 ip_tcp_len;
  4840. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4841. hdr_len = ip_tcp_len + tcp_opt_len;
  4842. iph->check = 0;
  4843. iph->tot_len = htons(mss + hdr_len);
  4844. }
  4845. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4846. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4847. return tg3_tso_bug(tp, skb);
  4848. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4849. TXD_FLAG_CPU_POST_DMA);
  4850. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4851. tcp_hdr(skb)->check = 0;
  4852. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4853. } else
  4854. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4855. iph->daddr, 0,
  4856. IPPROTO_TCP,
  4857. 0);
  4858. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4859. mss |= (hdr_len & 0xc) << 12;
  4860. if (hdr_len & 0x10)
  4861. base_flags |= 0x00000010;
  4862. base_flags |= (hdr_len & 0x3e0) << 5;
  4863. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4864. mss |= hdr_len << 9;
  4865. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4867. if (tcp_opt_len || iph->ihl > 5) {
  4868. int tsflags;
  4869. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4870. mss |= (tsflags << 11);
  4871. }
  4872. } else {
  4873. if (tcp_opt_len || iph->ihl > 5) {
  4874. int tsflags;
  4875. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4876. base_flags |= tsflags << 12;
  4877. }
  4878. }
  4879. }
  4880. #if TG3_VLAN_TAG_USED
  4881. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4882. base_flags |= (TXD_FLAG_VLAN |
  4883. (vlan_tx_tag_get(skb) << 16));
  4884. #endif
  4885. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4886. !mss && skb->len > ETH_DATA_LEN)
  4887. base_flags |= TXD_FLAG_JMB_PKT;
  4888. len = skb_headlen(skb);
  4889. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4890. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4891. dev_kfree_skb(skb);
  4892. goto out_unlock;
  4893. }
  4894. tnapi->tx_buffers[entry].skb = skb;
  4895. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4896. would_hit_hwbug = 0;
  4897. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4898. would_hit_hwbug = 1;
  4899. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4900. tg3_4g_overflow_test(mapping, len))
  4901. would_hit_hwbug = 1;
  4902. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4903. tg3_40bit_overflow_test(tp, mapping, len))
  4904. would_hit_hwbug = 1;
  4905. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4906. would_hit_hwbug = 1;
  4907. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4908. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4909. entry = NEXT_TX(entry);
  4910. /* Now loop through additional data fragments, and queue them. */
  4911. if (skb_shinfo(skb)->nr_frags > 0) {
  4912. last = skb_shinfo(skb)->nr_frags - 1;
  4913. for (i = 0; i <= last; i++) {
  4914. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4915. len = frag->size;
  4916. mapping = pci_map_page(tp->pdev,
  4917. frag->page,
  4918. frag->page_offset,
  4919. len, PCI_DMA_TODEVICE);
  4920. tnapi->tx_buffers[entry].skb = NULL;
  4921. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4922. mapping);
  4923. if (pci_dma_mapping_error(tp->pdev, mapping))
  4924. goto dma_error;
  4925. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4926. len <= 8)
  4927. would_hit_hwbug = 1;
  4928. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4929. tg3_4g_overflow_test(mapping, len))
  4930. would_hit_hwbug = 1;
  4931. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4932. tg3_40bit_overflow_test(tp, mapping, len))
  4933. would_hit_hwbug = 1;
  4934. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4935. tg3_set_txd(tnapi, entry, mapping, len,
  4936. base_flags, (i == last)|(mss << 1));
  4937. else
  4938. tg3_set_txd(tnapi, entry, mapping, len,
  4939. base_flags, (i == last));
  4940. entry = NEXT_TX(entry);
  4941. }
  4942. }
  4943. if (would_hit_hwbug) {
  4944. u32 last_plus_one = entry;
  4945. u32 start;
  4946. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4947. start &= (TG3_TX_RING_SIZE - 1);
  4948. /* If the workaround fails due to memory/mapping
  4949. * failure, silently drop this packet.
  4950. */
  4951. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4952. &start, base_flags, mss))
  4953. goto out_unlock;
  4954. entry = start;
  4955. }
  4956. /* Packets are ready, update Tx producer idx local and on card. */
  4957. tw32_tx_mbox(tnapi->prodmbox, entry);
  4958. tnapi->tx_prod = entry;
  4959. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4960. netif_tx_stop_queue(txq);
  4961. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4962. netif_tx_wake_queue(txq);
  4963. }
  4964. out_unlock:
  4965. mmiowb();
  4966. return NETDEV_TX_OK;
  4967. dma_error:
  4968. last = i;
  4969. entry = tnapi->tx_prod;
  4970. tnapi->tx_buffers[entry].skb = NULL;
  4971. pci_unmap_single(tp->pdev,
  4972. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4973. skb_headlen(skb),
  4974. PCI_DMA_TODEVICE);
  4975. for (i = 0; i <= last; i++) {
  4976. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4977. entry = NEXT_TX(entry);
  4978. pci_unmap_page(tp->pdev,
  4979. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4980. mapping),
  4981. frag->size, PCI_DMA_TODEVICE);
  4982. }
  4983. dev_kfree_skb(skb);
  4984. return NETDEV_TX_OK;
  4985. }
  4986. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4987. int new_mtu)
  4988. {
  4989. dev->mtu = new_mtu;
  4990. if (new_mtu > ETH_DATA_LEN) {
  4991. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4992. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4993. ethtool_op_set_tso(dev, 0);
  4994. } else {
  4995. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4996. }
  4997. } else {
  4998. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4999. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5000. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5001. }
  5002. }
  5003. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5004. {
  5005. struct tg3 *tp = netdev_priv(dev);
  5006. int err;
  5007. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5008. return -EINVAL;
  5009. if (!netif_running(dev)) {
  5010. /* We'll just catch it later when the
  5011. * device is up'd.
  5012. */
  5013. tg3_set_mtu(dev, tp, new_mtu);
  5014. return 0;
  5015. }
  5016. tg3_phy_stop(tp);
  5017. tg3_netif_stop(tp);
  5018. tg3_full_lock(tp, 1);
  5019. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5020. tg3_set_mtu(dev, tp, new_mtu);
  5021. err = tg3_restart_hw(tp, 0);
  5022. if (!err)
  5023. tg3_netif_start(tp);
  5024. tg3_full_unlock(tp);
  5025. if (!err)
  5026. tg3_phy_start(tp);
  5027. return err;
  5028. }
  5029. static void tg3_rx_prodring_free(struct tg3 *tp,
  5030. struct tg3_rx_prodring_set *tpr)
  5031. {
  5032. int i;
  5033. if (tpr != &tp->prodring[0]) {
  5034. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5035. i = (i + 1) % TG3_RX_RING_SIZE)
  5036. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5037. tp->rx_pkt_map_sz);
  5038. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5039. for (i = tpr->rx_jmb_cons_idx;
  5040. i != tpr->rx_jmb_prod_idx;
  5041. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  5042. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5043. TG3_RX_JMB_MAP_SZ);
  5044. }
  5045. }
  5046. return;
  5047. }
  5048. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5049. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5050. tp->rx_pkt_map_sz);
  5051. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5052. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5053. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5054. TG3_RX_JMB_MAP_SZ);
  5055. }
  5056. }
  5057. /* Initialize rx rings for packet processing.
  5058. *
  5059. * The chip has been shut down and the driver detached from
  5060. * the networking, so no interrupts or new tx packets will
  5061. * end up in the driver. tp->{tx,}lock are held and thus
  5062. * we may not sleep.
  5063. */
  5064. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5065. struct tg3_rx_prodring_set *tpr)
  5066. {
  5067. u32 i, rx_pkt_dma_sz;
  5068. tpr->rx_std_cons_idx = 0;
  5069. tpr->rx_std_prod_idx = 0;
  5070. tpr->rx_jmb_cons_idx = 0;
  5071. tpr->rx_jmb_prod_idx = 0;
  5072. if (tpr != &tp->prodring[0]) {
  5073. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5074. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5075. memset(&tpr->rx_jmb_buffers[0], 0,
  5076. TG3_RX_JMB_BUFF_RING_SIZE);
  5077. goto done;
  5078. }
  5079. /* Zero out all descriptors. */
  5080. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5081. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5082. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5083. tp->dev->mtu > ETH_DATA_LEN)
  5084. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5085. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5086. /* Initialize invariants of the rings, we only set this
  5087. * stuff once. This works because the card does not
  5088. * write into the rx buffer posting rings.
  5089. */
  5090. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5091. struct tg3_rx_buffer_desc *rxd;
  5092. rxd = &tpr->rx_std[i];
  5093. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5094. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5095. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5096. (i << RXD_OPAQUE_INDEX_SHIFT));
  5097. }
  5098. /* Now allocate fresh SKBs for each rx ring. */
  5099. for (i = 0; i < tp->rx_pending; i++) {
  5100. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5101. netdev_warn(tp->dev,
  5102. "Using a smaller RX standard ring. Only "
  5103. "%d out of %d buffers were allocated "
  5104. "successfully\n", i, tp->rx_pending);
  5105. if (i == 0)
  5106. goto initfail;
  5107. tp->rx_pending = i;
  5108. break;
  5109. }
  5110. }
  5111. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5112. goto done;
  5113. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5114. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5115. goto done;
  5116. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5117. struct tg3_rx_buffer_desc *rxd;
  5118. rxd = &tpr->rx_jmb[i].std;
  5119. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5120. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5121. RXD_FLAG_JUMBO;
  5122. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5123. (i << RXD_OPAQUE_INDEX_SHIFT));
  5124. }
  5125. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5126. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5127. netdev_warn(tp->dev,
  5128. "Using a smaller RX jumbo ring. Only %d "
  5129. "out of %d buffers were allocated "
  5130. "successfully\n", i, tp->rx_jumbo_pending);
  5131. if (i == 0)
  5132. goto initfail;
  5133. tp->rx_jumbo_pending = i;
  5134. break;
  5135. }
  5136. }
  5137. done:
  5138. return 0;
  5139. initfail:
  5140. tg3_rx_prodring_free(tp, tpr);
  5141. return -ENOMEM;
  5142. }
  5143. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5144. struct tg3_rx_prodring_set *tpr)
  5145. {
  5146. kfree(tpr->rx_std_buffers);
  5147. tpr->rx_std_buffers = NULL;
  5148. kfree(tpr->rx_jmb_buffers);
  5149. tpr->rx_jmb_buffers = NULL;
  5150. if (tpr->rx_std) {
  5151. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5152. tpr->rx_std, tpr->rx_std_mapping);
  5153. tpr->rx_std = NULL;
  5154. }
  5155. if (tpr->rx_jmb) {
  5156. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5157. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5158. tpr->rx_jmb = NULL;
  5159. }
  5160. }
  5161. static int tg3_rx_prodring_init(struct tg3 *tp,
  5162. struct tg3_rx_prodring_set *tpr)
  5163. {
  5164. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5165. if (!tpr->rx_std_buffers)
  5166. return -ENOMEM;
  5167. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5168. &tpr->rx_std_mapping);
  5169. if (!tpr->rx_std)
  5170. goto err_out;
  5171. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5172. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5173. GFP_KERNEL);
  5174. if (!tpr->rx_jmb_buffers)
  5175. goto err_out;
  5176. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5177. TG3_RX_JUMBO_RING_BYTES,
  5178. &tpr->rx_jmb_mapping);
  5179. if (!tpr->rx_jmb)
  5180. goto err_out;
  5181. }
  5182. return 0;
  5183. err_out:
  5184. tg3_rx_prodring_fini(tp, tpr);
  5185. return -ENOMEM;
  5186. }
  5187. /* Free up pending packets in all rx/tx rings.
  5188. *
  5189. * The chip has been shut down and the driver detached from
  5190. * the networking, so no interrupts or new tx packets will
  5191. * end up in the driver. tp->{tx,}lock is not held and we are not
  5192. * in an interrupt context and thus may sleep.
  5193. */
  5194. static void tg3_free_rings(struct tg3 *tp)
  5195. {
  5196. int i, j;
  5197. for (j = 0; j < tp->irq_cnt; j++) {
  5198. struct tg3_napi *tnapi = &tp->napi[j];
  5199. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5200. if (!tnapi->tx_buffers)
  5201. continue;
  5202. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5203. struct ring_info *txp;
  5204. struct sk_buff *skb;
  5205. unsigned int k;
  5206. txp = &tnapi->tx_buffers[i];
  5207. skb = txp->skb;
  5208. if (skb == NULL) {
  5209. i++;
  5210. continue;
  5211. }
  5212. pci_unmap_single(tp->pdev,
  5213. dma_unmap_addr(txp, mapping),
  5214. skb_headlen(skb),
  5215. PCI_DMA_TODEVICE);
  5216. txp->skb = NULL;
  5217. i++;
  5218. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5219. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5220. pci_unmap_page(tp->pdev,
  5221. dma_unmap_addr(txp, mapping),
  5222. skb_shinfo(skb)->frags[k].size,
  5223. PCI_DMA_TODEVICE);
  5224. i++;
  5225. }
  5226. dev_kfree_skb_any(skb);
  5227. }
  5228. }
  5229. }
  5230. /* Initialize tx/rx rings for packet processing.
  5231. *
  5232. * The chip has been shut down and the driver detached from
  5233. * the networking, so no interrupts or new tx packets will
  5234. * end up in the driver. tp->{tx,}lock are held and thus
  5235. * we may not sleep.
  5236. */
  5237. static int tg3_init_rings(struct tg3 *tp)
  5238. {
  5239. int i;
  5240. /* Free up all the SKBs. */
  5241. tg3_free_rings(tp);
  5242. for (i = 0; i < tp->irq_cnt; i++) {
  5243. struct tg3_napi *tnapi = &tp->napi[i];
  5244. tnapi->last_tag = 0;
  5245. tnapi->last_irq_tag = 0;
  5246. tnapi->hw_status->status = 0;
  5247. tnapi->hw_status->status_tag = 0;
  5248. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5249. tnapi->tx_prod = 0;
  5250. tnapi->tx_cons = 0;
  5251. if (tnapi->tx_ring)
  5252. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5253. tnapi->rx_rcb_ptr = 0;
  5254. if (tnapi->rx_rcb)
  5255. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5256. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5257. tg3_free_rings(tp);
  5258. return -ENOMEM;
  5259. }
  5260. }
  5261. return 0;
  5262. }
  5263. /*
  5264. * Must not be invoked with interrupt sources disabled and
  5265. * the hardware shutdown down.
  5266. */
  5267. static void tg3_free_consistent(struct tg3 *tp)
  5268. {
  5269. int i;
  5270. for (i = 0; i < tp->irq_cnt; i++) {
  5271. struct tg3_napi *tnapi = &tp->napi[i];
  5272. if (tnapi->tx_ring) {
  5273. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5274. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5275. tnapi->tx_ring = NULL;
  5276. }
  5277. kfree(tnapi->tx_buffers);
  5278. tnapi->tx_buffers = NULL;
  5279. if (tnapi->rx_rcb) {
  5280. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5281. tnapi->rx_rcb,
  5282. tnapi->rx_rcb_mapping);
  5283. tnapi->rx_rcb = NULL;
  5284. }
  5285. if (tnapi->hw_status) {
  5286. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5287. tnapi->hw_status,
  5288. tnapi->status_mapping);
  5289. tnapi->hw_status = NULL;
  5290. }
  5291. }
  5292. if (tp->hw_stats) {
  5293. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5294. tp->hw_stats, tp->stats_mapping);
  5295. tp->hw_stats = NULL;
  5296. }
  5297. for (i = 0; i < tp->irq_cnt; i++)
  5298. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5299. }
  5300. /*
  5301. * Must not be invoked with interrupt sources disabled and
  5302. * the hardware shutdown down. Can sleep.
  5303. */
  5304. static int tg3_alloc_consistent(struct tg3 *tp)
  5305. {
  5306. int i;
  5307. for (i = 0; i < tp->irq_cnt; i++) {
  5308. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5309. goto err_out;
  5310. }
  5311. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5312. sizeof(struct tg3_hw_stats),
  5313. &tp->stats_mapping);
  5314. if (!tp->hw_stats)
  5315. goto err_out;
  5316. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5317. for (i = 0; i < tp->irq_cnt; i++) {
  5318. struct tg3_napi *tnapi = &tp->napi[i];
  5319. struct tg3_hw_status *sblk;
  5320. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5321. TG3_HW_STATUS_SIZE,
  5322. &tnapi->status_mapping);
  5323. if (!tnapi->hw_status)
  5324. goto err_out;
  5325. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5326. sblk = tnapi->hw_status;
  5327. /* If multivector TSS is enabled, vector 0 does not handle
  5328. * tx interrupts. Don't allocate any resources for it.
  5329. */
  5330. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5331. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5332. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5333. TG3_TX_RING_SIZE,
  5334. GFP_KERNEL);
  5335. if (!tnapi->tx_buffers)
  5336. goto err_out;
  5337. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5338. TG3_TX_RING_BYTES,
  5339. &tnapi->tx_desc_mapping);
  5340. if (!tnapi->tx_ring)
  5341. goto err_out;
  5342. }
  5343. /*
  5344. * When RSS is enabled, the status block format changes
  5345. * slightly. The "rx_jumbo_consumer", "reserved",
  5346. * and "rx_mini_consumer" members get mapped to the
  5347. * other three rx return ring producer indexes.
  5348. */
  5349. switch (i) {
  5350. default:
  5351. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5352. break;
  5353. case 2:
  5354. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5355. break;
  5356. case 3:
  5357. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5358. break;
  5359. case 4:
  5360. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5361. break;
  5362. }
  5363. tnapi->prodring = &tp->prodring[i];
  5364. /*
  5365. * If multivector RSS is enabled, vector 0 does not handle
  5366. * rx or tx interrupts. Don't allocate any resources for it.
  5367. */
  5368. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5369. continue;
  5370. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5371. TG3_RX_RCB_RING_BYTES(tp),
  5372. &tnapi->rx_rcb_mapping);
  5373. if (!tnapi->rx_rcb)
  5374. goto err_out;
  5375. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5376. }
  5377. return 0;
  5378. err_out:
  5379. tg3_free_consistent(tp);
  5380. return -ENOMEM;
  5381. }
  5382. #define MAX_WAIT_CNT 1000
  5383. /* To stop a block, clear the enable bit and poll till it
  5384. * clears. tp->lock is held.
  5385. */
  5386. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5387. {
  5388. unsigned int i;
  5389. u32 val;
  5390. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5391. switch (ofs) {
  5392. case RCVLSC_MODE:
  5393. case DMAC_MODE:
  5394. case MBFREE_MODE:
  5395. case BUFMGR_MODE:
  5396. case MEMARB_MODE:
  5397. /* We can't enable/disable these bits of the
  5398. * 5705/5750, just say success.
  5399. */
  5400. return 0;
  5401. default:
  5402. break;
  5403. }
  5404. }
  5405. val = tr32(ofs);
  5406. val &= ~enable_bit;
  5407. tw32_f(ofs, val);
  5408. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5409. udelay(100);
  5410. val = tr32(ofs);
  5411. if ((val & enable_bit) == 0)
  5412. break;
  5413. }
  5414. if (i == MAX_WAIT_CNT && !silent) {
  5415. dev_err(&tp->pdev->dev,
  5416. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5417. ofs, enable_bit);
  5418. return -ENODEV;
  5419. }
  5420. return 0;
  5421. }
  5422. /* tp->lock is held. */
  5423. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5424. {
  5425. int i, err;
  5426. tg3_disable_ints(tp);
  5427. tp->rx_mode &= ~RX_MODE_ENABLE;
  5428. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5429. udelay(10);
  5430. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5431. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5432. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5433. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5434. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5435. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5436. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5437. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5438. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5439. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5440. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5441. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5442. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5443. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5444. tw32_f(MAC_MODE, tp->mac_mode);
  5445. udelay(40);
  5446. tp->tx_mode &= ~TX_MODE_ENABLE;
  5447. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5448. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5449. udelay(100);
  5450. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5451. break;
  5452. }
  5453. if (i >= MAX_WAIT_CNT) {
  5454. dev_err(&tp->pdev->dev,
  5455. "%s timed out, TX_MODE_ENABLE will not clear "
  5456. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5457. err |= -ENODEV;
  5458. }
  5459. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5460. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5461. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5462. tw32(FTQ_RESET, 0xffffffff);
  5463. tw32(FTQ_RESET, 0x00000000);
  5464. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5465. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5466. for (i = 0; i < tp->irq_cnt; i++) {
  5467. struct tg3_napi *tnapi = &tp->napi[i];
  5468. if (tnapi->hw_status)
  5469. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5470. }
  5471. if (tp->hw_stats)
  5472. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5473. return err;
  5474. }
  5475. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5476. {
  5477. int i;
  5478. u32 apedata;
  5479. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5480. if (apedata != APE_SEG_SIG_MAGIC)
  5481. return;
  5482. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5483. if (!(apedata & APE_FW_STATUS_READY))
  5484. return;
  5485. /* Wait for up to 1 millisecond for APE to service previous event. */
  5486. for (i = 0; i < 10; i++) {
  5487. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5488. return;
  5489. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5490. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5491. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5492. event | APE_EVENT_STATUS_EVENT_PENDING);
  5493. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5494. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5495. break;
  5496. udelay(100);
  5497. }
  5498. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5499. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5500. }
  5501. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5502. {
  5503. u32 event;
  5504. u32 apedata;
  5505. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5506. return;
  5507. switch (kind) {
  5508. case RESET_KIND_INIT:
  5509. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5510. APE_HOST_SEG_SIG_MAGIC);
  5511. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5512. APE_HOST_SEG_LEN_MAGIC);
  5513. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5514. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5515. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5516. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5517. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5518. APE_HOST_BEHAV_NO_PHYLOCK);
  5519. event = APE_EVENT_STATUS_STATE_START;
  5520. break;
  5521. case RESET_KIND_SHUTDOWN:
  5522. /* With the interface we are currently using,
  5523. * APE does not track driver state. Wiping
  5524. * out the HOST SEGMENT SIGNATURE forces
  5525. * the APE to assume OS absent status.
  5526. */
  5527. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5528. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5529. break;
  5530. case RESET_KIND_SUSPEND:
  5531. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5532. break;
  5533. default:
  5534. return;
  5535. }
  5536. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5537. tg3_ape_send_event(tp, event);
  5538. }
  5539. /* tp->lock is held. */
  5540. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5541. {
  5542. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5543. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5544. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5545. switch (kind) {
  5546. case RESET_KIND_INIT:
  5547. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5548. DRV_STATE_START);
  5549. break;
  5550. case RESET_KIND_SHUTDOWN:
  5551. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5552. DRV_STATE_UNLOAD);
  5553. break;
  5554. case RESET_KIND_SUSPEND:
  5555. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5556. DRV_STATE_SUSPEND);
  5557. break;
  5558. default:
  5559. break;
  5560. }
  5561. }
  5562. if (kind == RESET_KIND_INIT ||
  5563. kind == RESET_KIND_SUSPEND)
  5564. tg3_ape_driver_state_change(tp, kind);
  5565. }
  5566. /* tp->lock is held. */
  5567. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5568. {
  5569. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5570. switch (kind) {
  5571. case RESET_KIND_INIT:
  5572. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5573. DRV_STATE_START_DONE);
  5574. break;
  5575. case RESET_KIND_SHUTDOWN:
  5576. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5577. DRV_STATE_UNLOAD_DONE);
  5578. break;
  5579. default:
  5580. break;
  5581. }
  5582. }
  5583. if (kind == RESET_KIND_SHUTDOWN)
  5584. tg3_ape_driver_state_change(tp, kind);
  5585. }
  5586. /* tp->lock is held. */
  5587. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5588. {
  5589. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5590. switch (kind) {
  5591. case RESET_KIND_INIT:
  5592. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5593. DRV_STATE_START);
  5594. break;
  5595. case RESET_KIND_SHUTDOWN:
  5596. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5597. DRV_STATE_UNLOAD);
  5598. break;
  5599. case RESET_KIND_SUSPEND:
  5600. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5601. DRV_STATE_SUSPEND);
  5602. break;
  5603. default:
  5604. break;
  5605. }
  5606. }
  5607. }
  5608. static int tg3_poll_fw(struct tg3 *tp)
  5609. {
  5610. int i;
  5611. u32 val;
  5612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5613. /* Wait up to 20ms for init done. */
  5614. for (i = 0; i < 200; i++) {
  5615. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5616. return 0;
  5617. udelay(100);
  5618. }
  5619. return -ENODEV;
  5620. }
  5621. /* Wait for firmware initialization to complete. */
  5622. for (i = 0; i < 100000; i++) {
  5623. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5624. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5625. break;
  5626. udelay(10);
  5627. }
  5628. /* Chip might not be fitted with firmware. Some Sun onboard
  5629. * parts are configured like that. So don't signal the timeout
  5630. * of the above loop as an error, but do report the lack of
  5631. * running firmware once.
  5632. */
  5633. if (i >= 100000 &&
  5634. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5635. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5636. netdev_info(tp->dev, "No firmware running\n");
  5637. }
  5638. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5639. /* The 57765 A0 needs a little more
  5640. * time to do some important work.
  5641. */
  5642. mdelay(10);
  5643. }
  5644. return 0;
  5645. }
  5646. /* Save PCI command register before chip reset */
  5647. static void tg3_save_pci_state(struct tg3 *tp)
  5648. {
  5649. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5650. }
  5651. /* Restore PCI state after chip reset */
  5652. static void tg3_restore_pci_state(struct tg3 *tp)
  5653. {
  5654. u32 val;
  5655. /* Re-enable indirect register accesses. */
  5656. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5657. tp->misc_host_ctrl);
  5658. /* Set MAX PCI retry to zero. */
  5659. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5660. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5661. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5662. val |= PCISTATE_RETRY_SAME_DMA;
  5663. /* Allow reads and writes to the APE register and memory space. */
  5664. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5665. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5666. PCISTATE_ALLOW_APE_SHMEM_WR |
  5667. PCISTATE_ALLOW_APE_PSPACE_WR;
  5668. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5669. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5670. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5671. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5672. pcie_set_readrq(tp->pdev, 4096);
  5673. else {
  5674. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5675. tp->pci_cacheline_sz);
  5676. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5677. tp->pci_lat_timer);
  5678. }
  5679. }
  5680. /* Make sure PCI-X relaxed ordering bit is clear. */
  5681. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5682. u16 pcix_cmd;
  5683. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5684. &pcix_cmd);
  5685. pcix_cmd &= ~PCI_X_CMD_ERO;
  5686. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5687. pcix_cmd);
  5688. }
  5689. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5690. /* Chip reset on 5780 will reset MSI enable bit,
  5691. * so need to restore it.
  5692. */
  5693. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5694. u16 ctrl;
  5695. pci_read_config_word(tp->pdev,
  5696. tp->msi_cap + PCI_MSI_FLAGS,
  5697. &ctrl);
  5698. pci_write_config_word(tp->pdev,
  5699. tp->msi_cap + PCI_MSI_FLAGS,
  5700. ctrl | PCI_MSI_FLAGS_ENABLE);
  5701. val = tr32(MSGINT_MODE);
  5702. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5703. }
  5704. }
  5705. }
  5706. static void tg3_stop_fw(struct tg3 *);
  5707. /* tp->lock is held. */
  5708. static int tg3_chip_reset(struct tg3 *tp)
  5709. {
  5710. u32 val;
  5711. void (*write_op)(struct tg3 *, u32, u32);
  5712. int i, err;
  5713. tg3_nvram_lock(tp);
  5714. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5715. /* No matching tg3_nvram_unlock() after this because
  5716. * chip reset below will undo the nvram lock.
  5717. */
  5718. tp->nvram_lock_cnt = 0;
  5719. /* GRC_MISC_CFG core clock reset will clear the memory
  5720. * enable bit in PCI register 4 and the MSI enable bit
  5721. * on some chips, so we save relevant registers here.
  5722. */
  5723. tg3_save_pci_state(tp);
  5724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5725. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5726. tw32(GRC_FASTBOOT_PC, 0);
  5727. /*
  5728. * We must avoid the readl() that normally takes place.
  5729. * It locks machines, causes machine checks, and other
  5730. * fun things. So, temporarily disable the 5701
  5731. * hardware workaround, while we do the reset.
  5732. */
  5733. write_op = tp->write32;
  5734. if (write_op == tg3_write_flush_reg32)
  5735. tp->write32 = tg3_write32;
  5736. /* Prevent the irq handler from reading or writing PCI registers
  5737. * during chip reset when the memory enable bit in the PCI command
  5738. * register may be cleared. The chip does not generate interrupt
  5739. * at this time, but the irq handler may still be called due to irq
  5740. * sharing or irqpoll.
  5741. */
  5742. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5743. for (i = 0; i < tp->irq_cnt; i++) {
  5744. struct tg3_napi *tnapi = &tp->napi[i];
  5745. if (tnapi->hw_status) {
  5746. tnapi->hw_status->status = 0;
  5747. tnapi->hw_status->status_tag = 0;
  5748. }
  5749. tnapi->last_tag = 0;
  5750. tnapi->last_irq_tag = 0;
  5751. }
  5752. smp_mb();
  5753. for (i = 0; i < tp->irq_cnt; i++)
  5754. synchronize_irq(tp->napi[i].irq_vec);
  5755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5756. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5757. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5758. }
  5759. /* do the reset */
  5760. val = GRC_MISC_CFG_CORECLK_RESET;
  5761. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5762. if (tr32(0x7e2c) == 0x60) {
  5763. tw32(0x7e2c, 0x20);
  5764. }
  5765. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5766. tw32(GRC_MISC_CFG, (1 << 29));
  5767. val |= (1 << 29);
  5768. }
  5769. }
  5770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5771. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5772. tw32(GRC_VCPU_EXT_CTRL,
  5773. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5774. }
  5775. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5776. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5777. tw32(GRC_MISC_CFG, val);
  5778. /* restore 5701 hardware bug workaround write method */
  5779. tp->write32 = write_op;
  5780. /* Unfortunately, we have to delay before the PCI read back.
  5781. * Some 575X chips even will not respond to a PCI cfg access
  5782. * when the reset command is given to the chip.
  5783. *
  5784. * How do these hardware designers expect things to work
  5785. * properly if the PCI write is posted for a long period
  5786. * of time? It is always necessary to have some method by
  5787. * which a register read back can occur to push the write
  5788. * out which does the reset.
  5789. *
  5790. * For most tg3 variants the trick below was working.
  5791. * Ho hum...
  5792. */
  5793. udelay(120);
  5794. /* Flush PCI posted writes. The normal MMIO registers
  5795. * are inaccessible at this time so this is the only
  5796. * way to make this reliably (actually, this is no longer
  5797. * the case, see above). I tried to use indirect
  5798. * register read/write but this upset some 5701 variants.
  5799. */
  5800. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5801. udelay(120);
  5802. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5803. u16 val16;
  5804. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5805. int i;
  5806. u32 cfg_val;
  5807. /* Wait for link training to complete. */
  5808. for (i = 0; i < 5000; i++)
  5809. udelay(100);
  5810. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5811. pci_write_config_dword(tp->pdev, 0xc4,
  5812. cfg_val | (1 << 15));
  5813. }
  5814. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5815. pci_read_config_word(tp->pdev,
  5816. tp->pcie_cap + PCI_EXP_DEVCTL,
  5817. &val16);
  5818. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5819. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5820. /*
  5821. * Older PCIe devices only support the 128 byte
  5822. * MPS setting. Enforce the restriction.
  5823. */
  5824. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5825. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5826. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5827. pci_write_config_word(tp->pdev,
  5828. tp->pcie_cap + PCI_EXP_DEVCTL,
  5829. val16);
  5830. pcie_set_readrq(tp->pdev, 4096);
  5831. /* Clear error status */
  5832. pci_write_config_word(tp->pdev,
  5833. tp->pcie_cap + PCI_EXP_DEVSTA,
  5834. PCI_EXP_DEVSTA_CED |
  5835. PCI_EXP_DEVSTA_NFED |
  5836. PCI_EXP_DEVSTA_FED |
  5837. PCI_EXP_DEVSTA_URD);
  5838. }
  5839. tg3_restore_pci_state(tp);
  5840. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5841. val = 0;
  5842. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5843. val = tr32(MEMARB_MODE);
  5844. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5845. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5846. tg3_stop_fw(tp);
  5847. tw32(0x5000, 0x400);
  5848. }
  5849. tw32(GRC_MODE, tp->grc_mode);
  5850. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5851. val = tr32(0xc4);
  5852. tw32(0xc4, val | (1 << 15));
  5853. }
  5854. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5856. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5857. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5858. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5859. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5860. }
  5861. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5862. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5863. tw32_f(MAC_MODE, tp->mac_mode);
  5864. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5865. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5866. tw32_f(MAC_MODE, tp->mac_mode);
  5867. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5868. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5869. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5870. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5871. tw32_f(MAC_MODE, tp->mac_mode);
  5872. } else
  5873. tw32_f(MAC_MODE, 0);
  5874. udelay(40);
  5875. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5876. err = tg3_poll_fw(tp);
  5877. if (err)
  5878. return err;
  5879. tg3_mdio_start(tp);
  5880. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5881. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5882. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5883. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5884. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
  5885. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5886. val = tr32(0x7c00);
  5887. tw32(0x7c00, val | (1 << 25));
  5888. }
  5889. /* Reprobe ASF enable state. */
  5890. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5891. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5892. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5893. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5894. u32 nic_cfg;
  5895. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5896. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5897. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5898. tp->last_event_jiffies = jiffies;
  5899. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5900. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5901. }
  5902. }
  5903. return 0;
  5904. }
  5905. /* tp->lock is held. */
  5906. static void tg3_stop_fw(struct tg3 *tp)
  5907. {
  5908. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5909. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5910. /* Wait for RX cpu to ACK the previous event. */
  5911. tg3_wait_for_event_ack(tp);
  5912. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5913. tg3_generate_fw_event(tp);
  5914. /* Wait for RX cpu to ACK this event. */
  5915. tg3_wait_for_event_ack(tp);
  5916. }
  5917. }
  5918. /* tp->lock is held. */
  5919. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5920. {
  5921. int err;
  5922. tg3_stop_fw(tp);
  5923. tg3_write_sig_pre_reset(tp, kind);
  5924. tg3_abort_hw(tp, silent);
  5925. err = tg3_chip_reset(tp);
  5926. __tg3_set_mac_addr(tp, 0);
  5927. tg3_write_sig_legacy(tp, kind);
  5928. tg3_write_sig_post_reset(tp, kind);
  5929. if (err)
  5930. return err;
  5931. return 0;
  5932. }
  5933. #define RX_CPU_SCRATCH_BASE 0x30000
  5934. #define RX_CPU_SCRATCH_SIZE 0x04000
  5935. #define TX_CPU_SCRATCH_BASE 0x34000
  5936. #define TX_CPU_SCRATCH_SIZE 0x04000
  5937. /* tp->lock is held. */
  5938. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5939. {
  5940. int i;
  5941. BUG_ON(offset == TX_CPU_BASE &&
  5942. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5944. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5945. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5946. return 0;
  5947. }
  5948. if (offset == RX_CPU_BASE) {
  5949. for (i = 0; i < 10000; i++) {
  5950. tw32(offset + CPU_STATE, 0xffffffff);
  5951. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5952. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5953. break;
  5954. }
  5955. tw32(offset + CPU_STATE, 0xffffffff);
  5956. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5957. udelay(10);
  5958. } else {
  5959. for (i = 0; i < 10000; i++) {
  5960. tw32(offset + CPU_STATE, 0xffffffff);
  5961. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5962. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5963. break;
  5964. }
  5965. }
  5966. if (i >= 10000) {
  5967. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5968. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5969. return -ENODEV;
  5970. }
  5971. /* Clear firmware's nvram arbitration. */
  5972. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5973. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5974. return 0;
  5975. }
  5976. struct fw_info {
  5977. unsigned int fw_base;
  5978. unsigned int fw_len;
  5979. const __be32 *fw_data;
  5980. };
  5981. /* tp->lock is held. */
  5982. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5983. int cpu_scratch_size, struct fw_info *info)
  5984. {
  5985. int err, lock_err, i;
  5986. void (*write_op)(struct tg3 *, u32, u32);
  5987. if (cpu_base == TX_CPU_BASE &&
  5988. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5989. netdev_err(tp->dev,
  5990. "%s: Trying to load TX cpu firmware which is 5705\n",
  5991. __func__);
  5992. return -EINVAL;
  5993. }
  5994. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5995. write_op = tg3_write_mem;
  5996. else
  5997. write_op = tg3_write_indirect_reg32;
  5998. /* It is possible that bootcode is still loading at this point.
  5999. * Get the nvram lock first before halting the cpu.
  6000. */
  6001. lock_err = tg3_nvram_lock(tp);
  6002. err = tg3_halt_cpu(tp, cpu_base);
  6003. if (!lock_err)
  6004. tg3_nvram_unlock(tp);
  6005. if (err)
  6006. goto out;
  6007. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6008. write_op(tp, cpu_scratch_base + i, 0);
  6009. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6010. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6011. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6012. write_op(tp, (cpu_scratch_base +
  6013. (info->fw_base & 0xffff) +
  6014. (i * sizeof(u32))),
  6015. be32_to_cpu(info->fw_data[i]));
  6016. err = 0;
  6017. out:
  6018. return err;
  6019. }
  6020. /* tp->lock is held. */
  6021. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6022. {
  6023. struct fw_info info;
  6024. const __be32 *fw_data;
  6025. int err, i;
  6026. fw_data = (void *)tp->fw->data;
  6027. /* Firmware blob starts with version numbers, followed by
  6028. start address and length. We are setting complete length.
  6029. length = end_address_of_bss - start_address_of_text.
  6030. Remainder is the blob to be loaded contiguously
  6031. from start address. */
  6032. info.fw_base = be32_to_cpu(fw_data[1]);
  6033. info.fw_len = tp->fw->size - 12;
  6034. info.fw_data = &fw_data[3];
  6035. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6036. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6037. &info);
  6038. if (err)
  6039. return err;
  6040. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6041. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6042. &info);
  6043. if (err)
  6044. return err;
  6045. /* Now startup only the RX cpu. */
  6046. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6047. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6048. for (i = 0; i < 5; i++) {
  6049. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6050. break;
  6051. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6052. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6053. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6054. udelay(1000);
  6055. }
  6056. if (i >= 5) {
  6057. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6058. "should be %08x\n", __func__,
  6059. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6060. return -ENODEV;
  6061. }
  6062. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6063. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6064. return 0;
  6065. }
  6066. /* 5705 needs a special version of the TSO firmware. */
  6067. /* tp->lock is held. */
  6068. static int tg3_load_tso_firmware(struct tg3 *tp)
  6069. {
  6070. struct fw_info info;
  6071. const __be32 *fw_data;
  6072. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6073. int err, i;
  6074. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6075. return 0;
  6076. fw_data = (void *)tp->fw->data;
  6077. /* Firmware blob starts with version numbers, followed by
  6078. start address and length. We are setting complete length.
  6079. length = end_address_of_bss - start_address_of_text.
  6080. Remainder is the blob to be loaded contiguously
  6081. from start address. */
  6082. info.fw_base = be32_to_cpu(fw_data[1]);
  6083. cpu_scratch_size = tp->fw_len;
  6084. info.fw_len = tp->fw->size - 12;
  6085. info.fw_data = &fw_data[3];
  6086. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6087. cpu_base = RX_CPU_BASE;
  6088. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6089. } else {
  6090. cpu_base = TX_CPU_BASE;
  6091. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6092. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6093. }
  6094. err = tg3_load_firmware_cpu(tp, cpu_base,
  6095. cpu_scratch_base, cpu_scratch_size,
  6096. &info);
  6097. if (err)
  6098. return err;
  6099. /* Now startup the cpu. */
  6100. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6101. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6102. for (i = 0; i < 5; i++) {
  6103. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6104. break;
  6105. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6106. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6107. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6108. udelay(1000);
  6109. }
  6110. if (i >= 5) {
  6111. netdev_err(tp->dev,
  6112. "%s fails to set CPU PC, is %08x should be %08x\n",
  6113. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6114. return -ENODEV;
  6115. }
  6116. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6117. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6118. return 0;
  6119. }
  6120. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6121. {
  6122. struct tg3 *tp = netdev_priv(dev);
  6123. struct sockaddr *addr = p;
  6124. int err = 0, skip_mac_1 = 0;
  6125. if (!is_valid_ether_addr(addr->sa_data))
  6126. return -EINVAL;
  6127. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6128. if (!netif_running(dev))
  6129. return 0;
  6130. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6131. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6132. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6133. addr0_low = tr32(MAC_ADDR_0_LOW);
  6134. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6135. addr1_low = tr32(MAC_ADDR_1_LOW);
  6136. /* Skip MAC addr 1 if ASF is using it. */
  6137. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6138. !(addr1_high == 0 && addr1_low == 0))
  6139. skip_mac_1 = 1;
  6140. }
  6141. spin_lock_bh(&tp->lock);
  6142. __tg3_set_mac_addr(tp, skip_mac_1);
  6143. spin_unlock_bh(&tp->lock);
  6144. return err;
  6145. }
  6146. /* tp->lock is held. */
  6147. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6148. dma_addr_t mapping, u32 maxlen_flags,
  6149. u32 nic_addr)
  6150. {
  6151. tg3_write_mem(tp,
  6152. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6153. ((u64) mapping >> 32));
  6154. tg3_write_mem(tp,
  6155. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6156. ((u64) mapping & 0xffffffff));
  6157. tg3_write_mem(tp,
  6158. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6159. maxlen_flags);
  6160. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6161. tg3_write_mem(tp,
  6162. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6163. nic_addr);
  6164. }
  6165. static void __tg3_set_rx_mode(struct net_device *);
  6166. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6167. {
  6168. int i;
  6169. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6170. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6171. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6172. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6173. } else {
  6174. tw32(HOSTCC_TXCOL_TICKS, 0);
  6175. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6176. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6177. }
  6178. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6179. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6180. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6181. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6182. } else {
  6183. tw32(HOSTCC_RXCOL_TICKS, 0);
  6184. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6185. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6186. }
  6187. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6188. u32 val = ec->stats_block_coalesce_usecs;
  6189. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6190. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6191. if (!netif_carrier_ok(tp->dev))
  6192. val = 0;
  6193. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6194. }
  6195. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6196. u32 reg;
  6197. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6198. tw32(reg, ec->rx_coalesce_usecs);
  6199. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6200. tw32(reg, ec->rx_max_coalesced_frames);
  6201. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6202. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6203. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6204. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6205. tw32(reg, ec->tx_coalesce_usecs);
  6206. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6207. tw32(reg, ec->tx_max_coalesced_frames);
  6208. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6209. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6210. }
  6211. }
  6212. for (; i < tp->irq_max - 1; i++) {
  6213. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6214. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6215. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6216. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6217. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6218. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6219. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6220. }
  6221. }
  6222. }
  6223. /* tp->lock is held. */
  6224. static void tg3_rings_reset(struct tg3 *tp)
  6225. {
  6226. int i;
  6227. u32 stblk, txrcb, rxrcb, limit;
  6228. struct tg3_napi *tnapi = &tp->napi[0];
  6229. /* Disable all transmit rings but the first. */
  6230. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6231. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6232. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6233. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6234. else
  6235. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6236. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6237. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6238. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6239. BDINFO_FLAGS_DISABLED);
  6240. /* Disable all receive return rings but the first. */
  6241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6243. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6244. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6245. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6246. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6247. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6248. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6249. else
  6250. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6251. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6252. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6253. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6254. BDINFO_FLAGS_DISABLED);
  6255. /* Disable interrupts */
  6256. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6257. /* Zero mailbox registers. */
  6258. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6259. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6260. tp->napi[i].tx_prod = 0;
  6261. tp->napi[i].tx_cons = 0;
  6262. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6263. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6264. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6265. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6266. }
  6267. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6268. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6269. } else {
  6270. tp->napi[0].tx_prod = 0;
  6271. tp->napi[0].tx_cons = 0;
  6272. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6273. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6274. }
  6275. /* Make sure the NIC-based send BD rings are disabled. */
  6276. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6277. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6278. for (i = 0; i < 16; i++)
  6279. tw32_tx_mbox(mbox + i * 8, 0);
  6280. }
  6281. txrcb = NIC_SRAM_SEND_RCB;
  6282. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6283. /* Clear status block in ram. */
  6284. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6285. /* Set status block DMA address */
  6286. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6287. ((u64) tnapi->status_mapping >> 32));
  6288. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6289. ((u64) tnapi->status_mapping & 0xffffffff));
  6290. if (tnapi->tx_ring) {
  6291. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6292. (TG3_TX_RING_SIZE <<
  6293. BDINFO_FLAGS_MAXLEN_SHIFT),
  6294. NIC_SRAM_TX_BUFFER_DESC);
  6295. txrcb += TG3_BDINFO_SIZE;
  6296. }
  6297. if (tnapi->rx_rcb) {
  6298. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6299. (TG3_RX_RCB_RING_SIZE(tp) <<
  6300. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6301. rxrcb += TG3_BDINFO_SIZE;
  6302. }
  6303. stblk = HOSTCC_STATBLCK_RING1;
  6304. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6305. u64 mapping = (u64)tnapi->status_mapping;
  6306. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6307. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6308. /* Clear status block in ram. */
  6309. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6310. if (tnapi->tx_ring) {
  6311. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6312. (TG3_TX_RING_SIZE <<
  6313. BDINFO_FLAGS_MAXLEN_SHIFT),
  6314. NIC_SRAM_TX_BUFFER_DESC);
  6315. txrcb += TG3_BDINFO_SIZE;
  6316. }
  6317. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6318. (TG3_RX_RCB_RING_SIZE(tp) <<
  6319. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6320. stblk += 8;
  6321. rxrcb += TG3_BDINFO_SIZE;
  6322. }
  6323. }
  6324. /* tp->lock is held. */
  6325. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6326. {
  6327. u32 val, rdmac_mode;
  6328. int i, err, limit;
  6329. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6330. tg3_disable_ints(tp);
  6331. tg3_stop_fw(tp);
  6332. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6333. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6334. tg3_abort_hw(tp, 1);
  6335. if (reset_phy)
  6336. tg3_phy_reset(tp);
  6337. err = tg3_chip_reset(tp);
  6338. if (err)
  6339. return err;
  6340. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6341. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6342. val = tr32(TG3_CPMU_CTRL);
  6343. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6344. tw32(TG3_CPMU_CTRL, val);
  6345. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6346. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6347. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6348. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6349. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6350. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6351. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6352. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6353. val = tr32(TG3_CPMU_HST_ACC);
  6354. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6355. val |= CPMU_HST_ACC_MACCLK_6_25;
  6356. tw32(TG3_CPMU_HST_ACC, val);
  6357. }
  6358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6359. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6360. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6361. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6362. tw32(PCIE_PWR_MGMT_THRESH, val);
  6363. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6364. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6365. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6366. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6367. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6368. }
  6369. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6370. u32 grc_mode = tr32(GRC_MODE);
  6371. /* Access the lower 1K of PL PCIE block registers. */
  6372. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6373. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6374. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6375. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6376. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6377. tw32(GRC_MODE, grc_mode);
  6378. }
  6379. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6380. u32 grc_mode = tr32(GRC_MODE);
  6381. /* Access the lower 1K of PL PCIE block registers. */
  6382. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6383. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6384. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6385. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6386. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6387. tw32(GRC_MODE, grc_mode);
  6388. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6389. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6390. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6391. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6392. }
  6393. /* This works around an issue with Athlon chipsets on
  6394. * B3 tigon3 silicon. This bit has no effect on any
  6395. * other revision. But do not set this on PCI Express
  6396. * chips and don't even touch the clocks if the CPMU is present.
  6397. */
  6398. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6399. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6400. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6401. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6402. }
  6403. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6404. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6405. val = tr32(TG3PCI_PCISTATE);
  6406. val |= PCISTATE_RETRY_SAME_DMA;
  6407. tw32(TG3PCI_PCISTATE, val);
  6408. }
  6409. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6410. /* Allow reads and writes to the
  6411. * APE register and memory space.
  6412. */
  6413. val = tr32(TG3PCI_PCISTATE);
  6414. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6415. PCISTATE_ALLOW_APE_SHMEM_WR |
  6416. PCISTATE_ALLOW_APE_PSPACE_WR;
  6417. tw32(TG3PCI_PCISTATE, val);
  6418. }
  6419. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6420. /* Enable some hw fixes. */
  6421. val = tr32(TG3PCI_MSI_DATA);
  6422. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6423. tw32(TG3PCI_MSI_DATA, val);
  6424. }
  6425. /* Descriptor ring init may make accesses to the
  6426. * NIC SRAM area to setup the TX descriptors, so we
  6427. * can only do this after the hardware has been
  6428. * successfully reset.
  6429. */
  6430. err = tg3_init_rings(tp);
  6431. if (err)
  6432. return err;
  6433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6434. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6435. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6436. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6437. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6438. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6439. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6440. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6441. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6442. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6443. /* This value is determined during the probe time DMA
  6444. * engine test, tg3_test_dma.
  6445. */
  6446. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6447. }
  6448. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6449. GRC_MODE_4X_NIC_SEND_RINGS |
  6450. GRC_MODE_NO_TX_PHDR_CSUM |
  6451. GRC_MODE_NO_RX_PHDR_CSUM);
  6452. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6453. /* Pseudo-header checksum is done by hardware logic and not
  6454. * the offload processers, so make the chip do the pseudo-
  6455. * header checksums on receive. For transmit it is more
  6456. * convenient to do the pseudo-header checksum in software
  6457. * as Linux does that on transmit for us in all cases.
  6458. */
  6459. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6460. tw32(GRC_MODE,
  6461. tp->grc_mode |
  6462. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6463. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6464. val = tr32(GRC_MISC_CFG);
  6465. val &= ~0xff;
  6466. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6467. tw32(GRC_MISC_CFG, val);
  6468. /* Initialize MBUF/DESC pool. */
  6469. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6470. /* Do nothing. */
  6471. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6472. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6473. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6474. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6475. else
  6476. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6477. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6478. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6479. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6480. int fw_len;
  6481. fw_len = tp->fw_len;
  6482. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6483. tw32(BUFMGR_MB_POOL_ADDR,
  6484. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6485. tw32(BUFMGR_MB_POOL_SIZE,
  6486. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6487. }
  6488. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6489. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6490. tp->bufmgr_config.mbuf_read_dma_low_water);
  6491. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6492. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6493. tw32(BUFMGR_MB_HIGH_WATER,
  6494. tp->bufmgr_config.mbuf_high_water);
  6495. } else {
  6496. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6497. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6498. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6499. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6500. tw32(BUFMGR_MB_HIGH_WATER,
  6501. tp->bufmgr_config.mbuf_high_water_jumbo);
  6502. }
  6503. tw32(BUFMGR_DMA_LOW_WATER,
  6504. tp->bufmgr_config.dma_low_water);
  6505. tw32(BUFMGR_DMA_HIGH_WATER,
  6506. tp->bufmgr_config.dma_high_water);
  6507. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6508. for (i = 0; i < 2000; i++) {
  6509. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6510. break;
  6511. udelay(10);
  6512. }
  6513. if (i >= 2000) {
  6514. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6515. return -ENODEV;
  6516. }
  6517. /* Setup replenish threshold. */
  6518. val = tp->rx_pending / 8;
  6519. if (val == 0)
  6520. val = 1;
  6521. else if (val > tp->rx_std_max_post)
  6522. val = tp->rx_std_max_post;
  6523. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6524. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6525. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6526. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6527. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6528. }
  6529. tw32(RCVBDI_STD_THRESH, val);
  6530. /* Initialize TG3_BDINFO's at:
  6531. * RCVDBDI_STD_BD: standard eth size rx ring
  6532. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6533. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6534. *
  6535. * like so:
  6536. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6537. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6538. * ring attribute flags
  6539. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6540. *
  6541. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6542. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6543. *
  6544. * The size of each ring is fixed in the firmware, but the location is
  6545. * configurable.
  6546. */
  6547. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6548. ((u64) tpr->rx_std_mapping >> 32));
  6549. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6550. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6551. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6552. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6553. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6554. NIC_SRAM_RX_BUFFER_DESC);
  6555. /* Disable the mini ring */
  6556. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6557. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6558. BDINFO_FLAGS_DISABLED);
  6559. /* Program the jumbo buffer descriptor ring control
  6560. * blocks on those devices that have them.
  6561. */
  6562. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6563. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6564. /* Setup replenish threshold. */
  6565. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6566. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6567. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6568. ((u64) tpr->rx_jmb_mapping >> 32));
  6569. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6570. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6571. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6572. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6573. BDINFO_FLAGS_USE_EXT_RECV);
  6574. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6576. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6577. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6578. } else {
  6579. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6580. BDINFO_FLAGS_DISABLED);
  6581. }
  6582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6585. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6586. (TG3_RX_STD_DMA_SZ << 2);
  6587. else
  6588. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6589. } else
  6590. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6591. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6592. tpr->rx_std_prod_idx = tp->rx_pending;
  6593. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6594. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6595. tp->rx_jumbo_pending : 0;
  6596. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6600. tw32(STD_REPLENISH_LWM, 32);
  6601. tw32(JMB_REPLENISH_LWM, 16);
  6602. }
  6603. tg3_rings_reset(tp);
  6604. /* Initialize MAC address and backoff seed. */
  6605. __tg3_set_mac_addr(tp, 0);
  6606. /* MTU + ethernet header + FCS + optional VLAN tag */
  6607. tw32(MAC_RX_MTU_SIZE,
  6608. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6609. /* The slot time is changed by tg3_setup_phy if we
  6610. * run at gigabit with half duplex.
  6611. */
  6612. tw32(MAC_TX_LENGTHS,
  6613. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6614. (6 << TX_LENGTHS_IPG_SHIFT) |
  6615. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6616. /* Receive rules. */
  6617. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6618. tw32(RCVLPC_CONFIG, 0x0181);
  6619. /* Calculate RDMAC_MODE setting early, we need it to determine
  6620. * the RCVLPC_STATE_ENABLE mask.
  6621. */
  6622. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6623. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6624. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6625. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6626. RDMAC_MODE_LNGREAD_ENAB);
  6627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6629. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6632. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6633. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6634. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6635. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6636. /* If statement applies to 5705 and 5750 PCI devices only */
  6637. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6638. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6639. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6640. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6641. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6642. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6643. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6644. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6645. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6646. }
  6647. }
  6648. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6649. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6650. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6651. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6652. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6654. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6655. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6656. /* Receive/send statistics. */
  6657. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6658. val = tr32(RCVLPC_STATS_ENABLE);
  6659. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6660. tw32(RCVLPC_STATS_ENABLE, val);
  6661. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6662. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6663. val = tr32(RCVLPC_STATS_ENABLE);
  6664. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6665. tw32(RCVLPC_STATS_ENABLE, val);
  6666. } else {
  6667. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6668. }
  6669. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6670. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6671. tw32(SNDDATAI_STATSCTRL,
  6672. (SNDDATAI_SCTRL_ENABLE |
  6673. SNDDATAI_SCTRL_FASTUPD));
  6674. /* Setup host coalescing engine. */
  6675. tw32(HOSTCC_MODE, 0);
  6676. for (i = 0; i < 2000; i++) {
  6677. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6678. break;
  6679. udelay(10);
  6680. }
  6681. __tg3_set_coalesce(tp, &tp->coal);
  6682. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6683. /* Status/statistics block address. See tg3_timer,
  6684. * the tg3_periodic_fetch_stats call there, and
  6685. * tg3_get_stats to see how this works for 5705/5750 chips.
  6686. */
  6687. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6688. ((u64) tp->stats_mapping >> 32));
  6689. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6690. ((u64) tp->stats_mapping & 0xffffffff));
  6691. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6692. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6693. /* Clear statistics and status block memory areas */
  6694. for (i = NIC_SRAM_STATS_BLK;
  6695. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6696. i += sizeof(u32)) {
  6697. tg3_write_mem(tp, i, 0);
  6698. udelay(40);
  6699. }
  6700. }
  6701. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6702. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6703. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6704. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6705. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6706. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6707. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6708. /* reset to prevent losing 1st rx packet intermittently */
  6709. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6710. udelay(10);
  6711. }
  6712. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6713. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6714. else
  6715. tp->mac_mode = 0;
  6716. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6717. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6718. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6719. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6720. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6721. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6722. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6723. udelay(40);
  6724. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6725. * If TG3_FLG2_IS_NIC is zero, we should read the
  6726. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6727. * whether used as inputs or outputs, are set by boot code after
  6728. * reset.
  6729. */
  6730. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6731. u32 gpio_mask;
  6732. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6733. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6734. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6736. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6737. GRC_LCLCTRL_GPIO_OUTPUT3;
  6738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6739. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6740. tp->grc_local_ctrl &= ~gpio_mask;
  6741. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6742. /* GPIO1 must be driven high for eeprom write protect */
  6743. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6744. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6745. GRC_LCLCTRL_GPIO_OUTPUT1);
  6746. }
  6747. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6748. udelay(100);
  6749. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6750. val = tr32(MSGINT_MODE);
  6751. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6752. tw32(MSGINT_MODE, val);
  6753. }
  6754. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6755. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6756. udelay(40);
  6757. }
  6758. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6759. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6760. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6761. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6762. WDMAC_MODE_LNGREAD_ENAB);
  6763. /* If statement applies to 5705 and 5750 PCI devices only */
  6764. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6765. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6767. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6768. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6769. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6770. /* nothing */
  6771. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6772. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6773. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6774. val |= WDMAC_MODE_RX_ACCEL;
  6775. }
  6776. }
  6777. /* Enable host coalescing bug fix */
  6778. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6779. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6781. val |= WDMAC_MODE_BURST_ALL_DATA;
  6782. tw32_f(WDMAC_MODE, val);
  6783. udelay(40);
  6784. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6785. u16 pcix_cmd;
  6786. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6787. &pcix_cmd);
  6788. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6789. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6790. pcix_cmd |= PCI_X_CMD_READ_2K;
  6791. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6792. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6793. pcix_cmd |= PCI_X_CMD_READ_2K;
  6794. }
  6795. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6796. pcix_cmd);
  6797. }
  6798. tw32_f(RDMAC_MODE, rdmac_mode);
  6799. udelay(40);
  6800. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6801. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6802. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6804. tw32(SNDDATAC_MODE,
  6805. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6806. else
  6807. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6808. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6809. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6810. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6811. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6812. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6813. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6814. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6815. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6816. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6817. tw32(SNDBDI_MODE, val);
  6818. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6819. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6820. err = tg3_load_5701_a0_firmware_fix(tp);
  6821. if (err)
  6822. return err;
  6823. }
  6824. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6825. err = tg3_load_tso_firmware(tp);
  6826. if (err)
  6827. return err;
  6828. }
  6829. tp->tx_mode = TX_MODE_ENABLE;
  6830. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  6832. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  6833. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6834. udelay(100);
  6835. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6836. u32 reg = MAC_RSS_INDIR_TBL_0;
  6837. u8 *ent = (u8 *)&val;
  6838. /* Setup the indirection table */
  6839. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6840. int idx = i % sizeof(val);
  6841. ent[idx] = i % (tp->irq_cnt - 1);
  6842. if (idx == sizeof(val) - 1) {
  6843. tw32(reg, val);
  6844. reg += 4;
  6845. }
  6846. }
  6847. /* Setup the "secret" hash key. */
  6848. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6849. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6850. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6851. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6852. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6853. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6854. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6855. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6856. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6857. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6858. }
  6859. tp->rx_mode = RX_MODE_ENABLE;
  6860. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6861. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6862. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6863. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6864. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6865. RX_MODE_RSS_IPV6_HASH_EN |
  6866. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6867. RX_MODE_RSS_IPV4_HASH_EN |
  6868. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6869. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6870. udelay(10);
  6871. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6872. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6873. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6874. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6875. udelay(10);
  6876. }
  6877. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6878. udelay(10);
  6879. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6880. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6881. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6882. /* Set drive transmission level to 1.2V */
  6883. /* only if the signal pre-emphasis bit is not set */
  6884. val = tr32(MAC_SERDES_CFG);
  6885. val &= 0xfffff000;
  6886. val |= 0x880;
  6887. tw32(MAC_SERDES_CFG, val);
  6888. }
  6889. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6890. tw32(MAC_SERDES_CFG, 0x616000);
  6891. }
  6892. /* Prevent chip from dropping frames when flow control
  6893. * is enabled.
  6894. */
  6895. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6896. val = 1;
  6897. else
  6898. val = 2;
  6899. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6901. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6902. /* Use hardware link auto-negotiation */
  6903. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6904. }
  6905. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6906. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6907. u32 tmp;
  6908. tmp = tr32(SERDES_RX_CTRL);
  6909. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6910. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6911. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6912. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6913. }
  6914. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6915. if (tp->link_config.phy_is_low_power) {
  6916. tp->link_config.phy_is_low_power = 0;
  6917. tp->link_config.speed = tp->link_config.orig_speed;
  6918. tp->link_config.duplex = tp->link_config.orig_duplex;
  6919. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6920. }
  6921. err = tg3_setup_phy(tp, 0);
  6922. if (err)
  6923. return err;
  6924. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6925. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6926. u32 tmp;
  6927. /* Clear CRC stats. */
  6928. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6929. tg3_writephy(tp, MII_TG3_TEST1,
  6930. tmp | MII_TG3_TEST1_CRC_EN);
  6931. tg3_readphy(tp, 0x14, &tmp);
  6932. }
  6933. }
  6934. }
  6935. __tg3_set_rx_mode(tp->dev);
  6936. /* Initialize receive rules. */
  6937. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6938. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6939. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6940. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6941. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6942. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6943. limit = 8;
  6944. else
  6945. limit = 16;
  6946. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6947. limit -= 4;
  6948. switch (limit) {
  6949. case 16:
  6950. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6951. case 15:
  6952. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6953. case 14:
  6954. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6955. case 13:
  6956. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6957. case 12:
  6958. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6959. case 11:
  6960. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6961. case 10:
  6962. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6963. case 9:
  6964. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6965. case 8:
  6966. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6967. case 7:
  6968. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6969. case 6:
  6970. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6971. case 5:
  6972. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6973. case 4:
  6974. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6975. case 3:
  6976. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6977. case 2:
  6978. case 1:
  6979. default:
  6980. break;
  6981. }
  6982. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6983. /* Write our heartbeat update interval to APE. */
  6984. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6985. APE_HOST_HEARTBEAT_INT_DISABLE);
  6986. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6987. return 0;
  6988. }
  6989. /* Called at device open time to get the chip ready for
  6990. * packet processing. Invoked with tp->lock held.
  6991. */
  6992. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6993. {
  6994. tg3_switch_clocks(tp);
  6995. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6996. return tg3_reset_hw(tp, reset_phy);
  6997. }
  6998. #define TG3_STAT_ADD32(PSTAT, REG) \
  6999. do { u32 __val = tr32(REG); \
  7000. (PSTAT)->low += __val; \
  7001. if ((PSTAT)->low < __val) \
  7002. (PSTAT)->high += 1; \
  7003. } while (0)
  7004. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7005. {
  7006. struct tg3_hw_stats *sp = tp->hw_stats;
  7007. if (!netif_carrier_ok(tp->dev))
  7008. return;
  7009. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7010. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7011. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7012. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7013. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7014. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7015. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7016. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7017. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7018. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7019. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7020. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7021. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7022. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7023. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7024. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7025. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7026. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7027. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7028. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7029. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7030. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7031. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7032. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7033. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7034. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7035. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7036. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7037. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7038. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7039. }
  7040. static void tg3_timer(unsigned long __opaque)
  7041. {
  7042. struct tg3 *tp = (struct tg3 *) __opaque;
  7043. if (tp->irq_sync)
  7044. goto restart_timer;
  7045. spin_lock(&tp->lock);
  7046. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7047. /* All of this garbage is because when using non-tagged
  7048. * IRQ status the mailbox/status_block protocol the chip
  7049. * uses with the cpu is race prone.
  7050. */
  7051. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7052. tw32(GRC_LOCAL_CTRL,
  7053. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7054. } else {
  7055. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7056. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7057. }
  7058. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7059. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7060. spin_unlock(&tp->lock);
  7061. schedule_work(&tp->reset_task);
  7062. return;
  7063. }
  7064. }
  7065. /* This part only runs once per second. */
  7066. if (!--tp->timer_counter) {
  7067. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7068. tg3_periodic_fetch_stats(tp);
  7069. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7070. u32 mac_stat;
  7071. int phy_event;
  7072. mac_stat = tr32(MAC_STATUS);
  7073. phy_event = 0;
  7074. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7075. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7076. phy_event = 1;
  7077. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7078. phy_event = 1;
  7079. if (phy_event)
  7080. tg3_setup_phy(tp, 0);
  7081. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7082. u32 mac_stat = tr32(MAC_STATUS);
  7083. int need_setup = 0;
  7084. if (netif_carrier_ok(tp->dev) &&
  7085. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7086. need_setup = 1;
  7087. }
  7088. if (!netif_carrier_ok(tp->dev) &&
  7089. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7090. MAC_STATUS_SIGNAL_DET))) {
  7091. need_setup = 1;
  7092. }
  7093. if (need_setup) {
  7094. if (!tp->serdes_counter) {
  7095. tw32_f(MAC_MODE,
  7096. (tp->mac_mode &
  7097. ~MAC_MODE_PORT_MODE_MASK));
  7098. udelay(40);
  7099. tw32_f(MAC_MODE, tp->mac_mode);
  7100. udelay(40);
  7101. }
  7102. tg3_setup_phy(tp, 0);
  7103. }
  7104. } else if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  7105. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7106. tg3_serdes_parallel_detect(tp);
  7107. }
  7108. tp->timer_counter = tp->timer_multiplier;
  7109. }
  7110. /* Heartbeat is only sent once every 2 seconds.
  7111. *
  7112. * The heartbeat is to tell the ASF firmware that the host
  7113. * driver is still alive. In the event that the OS crashes,
  7114. * ASF needs to reset the hardware to free up the FIFO space
  7115. * that may be filled with rx packets destined for the host.
  7116. * If the FIFO is full, ASF will no longer function properly.
  7117. *
  7118. * Unintended resets have been reported on real time kernels
  7119. * where the timer doesn't run on time. Netpoll will also have
  7120. * same problem.
  7121. *
  7122. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7123. * to check the ring condition when the heartbeat is expiring
  7124. * before doing the reset. This will prevent most unintended
  7125. * resets.
  7126. */
  7127. if (!--tp->asf_counter) {
  7128. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7129. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7130. tg3_wait_for_event_ack(tp);
  7131. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7132. FWCMD_NICDRV_ALIVE3);
  7133. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7134. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7135. TG3_FW_UPDATE_TIMEOUT_SEC);
  7136. tg3_generate_fw_event(tp);
  7137. }
  7138. tp->asf_counter = tp->asf_multiplier;
  7139. }
  7140. spin_unlock(&tp->lock);
  7141. restart_timer:
  7142. tp->timer.expires = jiffies + tp->timer_offset;
  7143. add_timer(&tp->timer);
  7144. }
  7145. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7146. {
  7147. irq_handler_t fn;
  7148. unsigned long flags;
  7149. char *name;
  7150. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7151. if (tp->irq_cnt == 1)
  7152. name = tp->dev->name;
  7153. else {
  7154. name = &tnapi->irq_lbl[0];
  7155. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7156. name[IFNAMSIZ-1] = 0;
  7157. }
  7158. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7159. fn = tg3_msi;
  7160. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7161. fn = tg3_msi_1shot;
  7162. flags = IRQF_SAMPLE_RANDOM;
  7163. } else {
  7164. fn = tg3_interrupt;
  7165. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7166. fn = tg3_interrupt_tagged;
  7167. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7168. }
  7169. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7170. }
  7171. static int tg3_test_interrupt(struct tg3 *tp)
  7172. {
  7173. struct tg3_napi *tnapi = &tp->napi[0];
  7174. struct net_device *dev = tp->dev;
  7175. int err, i, intr_ok = 0;
  7176. u32 val;
  7177. if (!netif_running(dev))
  7178. return -ENODEV;
  7179. tg3_disable_ints(tp);
  7180. free_irq(tnapi->irq_vec, tnapi);
  7181. /*
  7182. * Turn off MSI one shot mode. Otherwise this test has no
  7183. * observable way to know whether the interrupt was delivered.
  7184. */
  7185. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7186. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7187. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7188. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7189. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7190. tw32(MSGINT_MODE, val);
  7191. }
  7192. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7193. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7194. if (err)
  7195. return err;
  7196. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7197. tg3_enable_ints(tp);
  7198. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7199. tnapi->coal_now);
  7200. for (i = 0; i < 5; i++) {
  7201. u32 int_mbox, misc_host_ctrl;
  7202. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7203. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7204. if ((int_mbox != 0) ||
  7205. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7206. intr_ok = 1;
  7207. break;
  7208. }
  7209. msleep(10);
  7210. }
  7211. tg3_disable_ints(tp);
  7212. free_irq(tnapi->irq_vec, tnapi);
  7213. err = tg3_request_irq(tp, 0);
  7214. if (err)
  7215. return err;
  7216. if (intr_ok) {
  7217. /* Reenable MSI one shot mode. */
  7218. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7221. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7222. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7223. tw32(MSGINT_MODE, val);
  7224. }
  7225. return 0;
  7226. }
  7227. return -EIO;
  7228. }
  7229. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7230. * successfully restored
  7231. */
  7232. static int tg3_test_msi(struct tg3 *tp)
  7233. {
  7234. int err;
  7235. u16 pci_cmd;
  7236. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7237. return 0;
  7238. /* Turn off SERR reporting in case MSI terminates with Master
  7239. * Abort.
  7240. */
  7241. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7242. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7243. pci_cmd & ~PCI_COMMAND_SERR);
  7244. err = tg3_test_interrupt(tp);
  7245. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7246. if (!err)
  7247. return 0;
  7248. /* other failures */
  7249. if (err != -EIO)
  7250. return err;
  7251. /* MSI test failed, go back to INTx mode */
  7252. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7253. "to INTx mode. Please report this failure to the PCI "
  7254. "maintainer and include system chipset information\n");
  7255. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7256. pci_disable_msi(tp->pdev);
  7257. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7258. tp->napi[0].irq_vec = tp->pdev->irq;
  7259. err = tg3_request_irq(tp, 0);
  7260. if (err)
  7261. return err;
  7262. /* Need to reset the chip because the MSI cycle may have terminated
  7263. * with Master Abort.
  7264. */
  7265. tg3_full_lock(tp, 1);
  7266. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7267. err = tg3_init_hw(tp, 1);
  7268. tg3_full_unlock(tp);
  7269. if (err)
  7270. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7271. return err;
  7272. }
  7273. static int tg3_request_firmware(struct tg3 *tp)
  7274. {
  7275. const __be32 *fw_data;
  7276. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7277. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7278. tp->fw_needed);
  7279. return -ENOENT;
  7280. }
  7281. fw_data = (void *)tp->fw->data;
  7282. /* Firmware blob starts with version numbers, followed by
  7283. * start address and _full_ length including BSS sections
  7284. * (which must be longer than the actual data, of course
  7285. */
  7286. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7287. if (tp->fw_len < (tp->fw->size - 12)) {
  7288. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7289. tp->fw_len, tp->fw_needed);
  7290. release_firmware(tp->fw);
  7291. tp->fw = NULL;
  7292. return -EINVAL;
  7293. }
  7294. /* We no longer need firmware; we have it. */
  7295. tp->fw_needed = NULL;
  7296. return 0;
  7297. }
  7298. static bool tg3_enable_msix(struct tg3 *tp)
  7299. {
  7300. int i, rc, cpus = num_online_cpus();
  7301. struct msix_entry msix_ent[tp->irq_max];
  7302. if (cpus == 1)
  7303. /* Just fallback to the simpler MSI mode. */
  7304. return false;
  7305. /*
  7306. * We want as many rx rings enabled as there are cpus.
  7307. * The first MSIX vector only deals with link interrupts, etc,
  7308. * so we add one to the number of vectors we are requesting.
  7309. */
  7310. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7311. for (i = 0; i < tp->irq_max; i++) {
  7312. msix_ent[i].entry = i;
  7313. msix_ent[i].vector = 0;
  7314. }
  7315. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7316. if (rc < 0) {
  7317. return false;
  7318. } else if (rc != 0) {
  7319. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7320. return false;
  7321. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7322. tp->irq_cnt, rc);
  7323. tp->irq_cnt = rc;
  7324. }
  7325. for (i = 0; i < tp->irq_max; i++)
  7326. tp->napi[i].irq_vec = msix_ent[i].vector;
  7327. tp->dev->real_num_tx_queues = 1;
  7328. if (tp->irq_cnt > 1) {
  7329. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7332. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7333. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7334. }
  7335. }
  7336. return true;
  7337. }
  7338. static void tg3_ints_init(struct tg3 *tp)
  7339. {
  7340. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7341. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7342. /* All MSI supporting chips should support tagged
  7343. * status. Assert that this is the case.
  7344. */
  7345. netdev_warn(tp->dev,
  7346. "MSI without TAGGED_STATUS? Not using MSI\n");
  7347. goto defcfg;
  7348. }
  7349. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7350. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7351. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7352. pci_enable_msi(tp->pdev) == 0)
  7353. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7354. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7355. u32 msi_mode = tr32(MSGINT_MODE);
  7356. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7357. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7358. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7359. }
  7360. defcfg:
  7361. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7362. tp->irq_cnt = 1;
  7363. tp->napi[0].irq_vec = tp->pdev->irq;
  7364. tp->dev->real_num_tx_queues = 1;
  7365. }
  7366. }
  7367. static void tg3_ints_fini(struct tg3 *tp)
  7368. {
  7369. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7370. pci_disable_msix(tp->pdev);
  7371. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7372. pci_disable_msi(tp->pdev);
  7373. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7374. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7375. }
  7376. static int tg3_open(struct net_device *dev)
  7377. {
  7378. struct tg3 *tp = netdev_priv(dev);
  7379. int i, err;
  7380. if (tp->fw_needed) {
  7381. err = tg3_request_firmware(tp);
  7382. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7383. if (err)
  7384. return err;
  7385. } else if (err) {
  7386. netdev_warn(tp->dev, "TSO capability disabled\n");
  7387. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7388. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7389. netdev_notice(tp->dev, "TSO capability restored\n");
  7390. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7391. }
  7392. }
  7393. netif_carrier_off(tp->dev);
  7394. err = tg3_set_power_state(tp, PCI_D0);
  7395. if (err)
  7396. return err;
  7397. tg3_full_lock(tp, 0);
  7398. tg3_disable_ints(tp);
  7399. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7400. tg3_full_unlock(tp);
  7401. /*
  7402. * Setup interrupts first so we know how
  7403. * many NAPI resources to allocate
  7404. */
  7405. tg3_ints_init(tp);
  7406. /* The placement of this call is tied
  7407. * to the setup and use of Host TX descriptors.
  7408. */
  7409. err = tg3_alloc_consistent(tp);
  7410. if (err)
  7411. goto err_out1;
  7412. tg3_napi_enable(tp);
  7413. for (i = 0; i < tp->irq_cnt; i++) {
  7414. struct tg3_napi *tnapi = &tp->napi[i];
  7415. err = tg3_request_irq(tp, i);
  7416. if (err) {
  7417. for (i--; i >= 0; i--)
  7418. free_irq(tnapi->irq_vec, tnapi);
  7419. break;
  7420. }
  7421. }
  7422. if (err)
  7423. goto err_out2;
  7424. tg3_full_lock(tp, 0);
  7425. err = tg3_init_hw(tp, 1);
  7426. if (err) {
  7427. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7428. tg3_free_rings(tp);
  7429. } else {
  7430. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7431. tp->timer_offset = HZ;
  7432. else
  7433. tp->timer_offset = HZ / 10;
  7434. BUG_ON(tp->timer_offset > HZ);
  7435. tp->timer_counter = tp->timer_multiplier =
  7436. (HZ / tp->timer_offset);
  7437. tp->asf_counter = tp->asf_multiplier =
  7438. ((HZ / tp->timer_offset) * 2);
  7439. init_timer(&tp->timer);
  7440. tp->timer.expires = jiffies + tp->timer_offset;
  7441. tp->timer.data = (unsigned long) tp;
  7442. tp->timer.function = tg3_timer;
  7443. }
  7444. tg3_full_unlock(tp);
  7445. if (err)
  7446. goto err_out3;
  7447. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7448. err = tg3_test_msi(tp);
  7449. if (err) {
  7450. tg3_full_lock(tp, 0);
  7451. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7452. tg3_free_rings(tp);
  7453. tg3_full_unlock(tp);
  7454. goto err_out2;
  7455. }
  7456. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7457. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
  7458. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7459. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7460. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7461. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7462. tw32(PCIE_TRANSACTION_CFG,
  7463. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7464. }
  7465. }
  7466. tg3_phy_start(tp);
  7467. tg3_full_lock(tp, 0);
  7468. add_timer(&tp->timer);
  7469. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7470. tg3_enable_ints(tp);
  7471. tg3_full_unlock(tp);
  7472. netif_tx_start_all_queues(dev);
  7473. return 0;
  7474. err_out3:
  7475. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7476. struct tg3_napi *tnapi = &tp->napi[i];
  7477. free_irq(tnapi->irq_vec, tnapi);
  7478. }
  7479. err_out2:
  7480. tg3_napi_disable(tp);
  7481. tg3_free_consistent(tp);
  7482. err_out1:
  7483. tg3_ints_fini(tp);
  7484. return err;
  7485. }
  7486. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7487. struct rtnl_link_stats64 *);
  7488. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7489. static int tg3_close(struct net_device *dev)
  7490. {
  7491. int i;
  7492. struct tg3 *tp = netdev_priv(dev);
  7493. tg3_napi_disable(tp);
  7494. cancel_work_sync(&tp->reset_task);
  7495. netif_tx_stop_all_queues(dev);
  7496. del_timer_sync(&tp->timer);
  7497. tg3_phy_stop(tp);
  7498. tg3_full_lock(tp, 1);
  7499. tg3_disable_ints(tp);
  7500. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7501. tg3_free_rings(tp);
  7502. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7503. tg3_full_unlock(tp);
  7504. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7505. struct tg3_napi *tnapi = &tp->napi[i];
  7506. free_irq(tnapi->irq_vec, tnapi);
  7507. }
  7508. tg3_ints_fini(tp);
  7509. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7510. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7511. sizeof(tp->estats_prev));
  7512. tg3_free_consistent(tp);
  7513. tg3_set_power_state(tp, PCI_D3hot);
  7514. netif_carrier_off(tp->dev);
  7515. return 0;
  7516. }
  7517. static inline u64 get_stat64(tg3_stat64_t *val)
  7518. {
  7519. return ((u64)val->high << 32) | ((u64)val->low);
  7520. }
  7521. static u64 calc_crc_errors(struct tg3 *tp)
  7522. {
  7523. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7524. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7525. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7527. u32 val;
  7528. spin_lock_bh(&tp->lock);
  7529. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7530. tg3_writephy(tp, MII_TG3_TEST1,
  7531. val | MII_TG3_TEST1_CRC_EN);
  7532. tg3_readphy(tp, 0x14, &val);
  7533. } else
  7534. val = 0;
  7535. spin_unlock_bh(&tp->lock);
  7536. tp->phy_crc_errors += val;
  7537. return tp->phy_crc_errors;
  7538. }
  7539. return get_stat64(&hw_stats->rx_fcs_errors);
  7540. }
  7541. #define ESTAT_ADD(member) \
  7542. estats->member = old_estats->member + \
  7543. get_stat64(&hw_stats->member)
  7544. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7545. {
  7546. struct tg3_ethtool_stats *estats = &tp->estats;
  7547. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7548. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7549. if (!hw_stats)
  7550. return old_estats;
  7551. ESTAT_ADD(rx_octets);
  7552. ESTAT_ADD(rx_fragments);
  7553. ESTAT_ADD(rx_ucast_packets);
  7554. ESTAT_ADD(rx_mcast_packets);
  7555. ESTAT_ADD(rx_bcast_packets);
  7556. ESTAT_ADD(rx_fcs_errors);
  7557. ESTAT_ADD(rx_align_errors);
  7558. ESTAT_ADD(rx_xon_pause_rcvd);
  7559. ESTAT_ADD(rx_xoff_pause_rcvd);
  7560. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7561. ESTAT_ADD(rx_xoff_entered);
  7562. ESTAT_ADD(rx_frame_too_long_errors);
  7563. ESTAT_ADD(rx_jabbers);
  7564. ESTAT_ADD(rx_undersize_packets);
  7565. ESTAT_ADD(rx_in_length_errors);
  7566. ESTAT_ADD(rx_out_length_errors);
  7567. ESTAT_ADD(rx_64_or_less_octet_packets);
  7568. ESTAT_ADD(rx_65_to_127_octet_packets);
  7569. ESTAT_ADD(rx_128_to_255_octet_packets);
  7570. ESTAT_ADD(rx_256_to_511_octet_packets);
  7571. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7572. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7573. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7574. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7575. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7576. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7577. ESTAT_ADD(tx_octets);
  7578. ESTAT_ADD(tx_collisions);
  7579. ESTAT_ADD(tx_xon_sent);
  7580. ESTAT_ADD(tx_xoff_sent);
  7581. ESTAT_ADD(tx_flow_control);
  7582. ESTAT_ADD(tx_mac_errors);
  7583. ESTAT_ADD(tx_single_collisions);
  7584. ESTAT_ADD(tx_mult_collisions);
  7585. ESTAT_ADD(tx_deferred);
  7586. ESTAT_ADD(tx_excessive_collisions);
  7587. ESTAT_ADD(tx_late_collisions);
  7588. ESTAT_ADD(tx_collide_2times);
  7589. ESTAT_ADD(tx_collide_3times);
  7590. ESTAT_ADD(tx_collide_4times);
  7591. ESTAT_ADD(tx_collide_5times);
  7592. ESTAT_ADD(tx_collide_6times);
  7593. ESTAT_ADD(tx_collide_7times);
  7594. ESTAT_ADD(tx_collide_8times);
  7595. ESTAT_ADD(tx_collide_9times);
  7596. ESTAT_ADD(tx_collide_10times);
  7597. ESTAT_ADD(tx_collide_11times);
  7598. ESTAT_ADD(tx_collide_12times);
  7599. ESTAT_ADD(tx_collide_13times);
  7600. ESTAT_ADD(tx_collide_14times);
  7601. ESTAT_ADD(tx_collide_15times);
  7602. ESTAT_ADD(tx_ucast_packets);
  7603. ESTAT_ADD(tx_mcast_packets);
  7604. ESTAT_ADD(tx_bcast_packets);
  7605. ESTAT_ADD(tx_carrier_sense_errors);
  7606. ESTAT_ADD(tx_discards);
  7607. ESTAT_ADD(tx_errors);
  7608. ESTAT_ADD(dma_writeq_full);
  7609. ESTAT_ADD(dma_write_prioq_full);
  7610. ESTAT_ADD(rxbds_empty);
  7611. ESTAT_ADD(rx_discards);
  7612. ESTAT_ADD(rx_errors);
  7613. ESTAT_ADD(rx_threshold_hit);
  7614. ESTAT_ADD(dma_readq_full);
  7615. ESTAT_ADD(dma_read_prioq_full);
  7616. ESTAT_ADD(tx_comp_queue_full);
  7617. ESTAT_ADD(ring_set_send_prod_index);
  7618. ESTAT_ADD(ring_status_update);
  7619. ESTAT_ADD(nic_irqs);
  7620. ESTAT_ADD(nic_avoided_irqs);
  7621. ESTAT_ADD(nic_tx_threshold_hit);
  7622. return estats;
  7623. }
  7624. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7625. struct rtnl_link_stats64 *stats)
  7626. {
  7627. struct tg3 *tp = netdev_priv(dev);
  7628. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7629. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7630. if (!hw_stats)
  7631. return old_stats;
  7632. stats->rx_packets = old_stats->rx_packets +
  7633. get_stat64(&hw_stats->rx_ucast_packets) +
  7634. get_stat64(&hw_stats->rx_mcast_packets) +
  7635. get_stat64(&hw_stats->rx_bcast_packets);
  7636. stats->tx_packets = old_stats->tx_packets +
  7637. get_stat64(&hw_stats->tx_ucast_packets) +
  7638. get_stat64(&hw_stats->tx_mcast_packets) +
  7639. get_stat64(&hw_stats->tx_bcast_packets);
  7640. stats->rx_bytes = old_stats->rx_bytes +
  7641. get_stat64(&hw_stats->rx_octets);
  7642. stats->tx_bytes = old_stats->tx_bytes +
  7643. get_stat64(&hw_stats->tx_octets);
  7644. stats->rx_errors = old_stats->rx_errors +
  7645. get_stat64(&hw_stats->rx_errors);
  7646. stats->tx_errors = old_stats->tx_errors +
  7647. get_stat64(&hw_stats->tx_errors) +
  7648. get_stat64(&hw_stats->tx_mac_errors) +
  7649. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7650. get_stat64(&hw_stats->tx_discards);
  7651. stats->multicast = old_stats->multicast +
  7652. get_stat64(&hw_stats->rx_mcast_packets);
  7653. stats->collisions = old_stats->collisions +
  7654. get_stat64(&hw_stats->tx_collisions);
  7655. stats->rx_length_errors = old_stats->rx_length_errors +
  7656. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7657. get_stat64(&hw_stats->rx_undersize_packets);
  7658. stats->rx_over_errors = old_stats->rx_over_errors +
  7659. get_stat64(&hw_stats->rxbds_empty);
  7660. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7661. get_stat64(&hw_stats->rx_align_errors);
  7662. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7663. get_stat64(&hw_stats->tx_discards);
  7664. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7665. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7666. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7667. calc_crc_errors(tp);
  7668. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7669. get_stat64(&hw_stats->rx_discards);
  7670. return stats;
  7671. }
  7672. static inline u32 calc_crc(unsigned char *buf, int len)
  7673. {
  7674. u32 reg;
  7675. u32 tmp;
  7676. int j, k;
  7677. reg = 0xffffffff;
  7678. for (j = 0; j < len; j++) {
  7679. reg ^= buf[j];
  7680. for (k = 0; k < 8; k++) {
  7681. tmp = reg & 0x01;
  7682. reg >>= 1;
  7683. if (tmp)
  7684. reg ^= 0xedb88320;
  7685. }
  7686. }
  7687. return ~reg;
  7688. }
  7689. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7690. {
  7691. /* accept or reject all multicast frames */
  7692. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7693. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7694. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7695. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7696. }
  7697. static void __tg3_set_rx_mode(struct net_device *dev)
  7698. {
  7699. struct tg3 *tp = netdev_priv(dev);
  7700. u32 rx_mode;
  7701. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7702. RX_MODE_KEEP_VLAN_TAG);
  7703. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7704. * flag clear.
  7705. */
  7706. #if TG3_VLAN_TAG_USED
  7707. if (!tp->vlgrp &&
  7708. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7709. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7710. #else
  7711. /* By definition, VLAN is disabled always in this
  7712. * case.
  7713. */
  7714. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7715. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7716. #endif
  7717. if (dev->flags & IFF_PROMISC) {
  7718. /* Promiscuous mode. */
  7719. rx_mode |= RX_MODE_PROMISC;
  7720. } else if (dev->flags & IFF_ALLMULTI) {
  7721. /* Accept all multicast. */
  7722. tg3_set_multi(tp, 1);
  7723. } else if (netdev_mc_empty(dev)) {
  7724. /* Reject all multicast. */
  7725. tg3_set_multi(tp, 0);
  7726. } else {
  7727. /* Accept one or more multicast(s). */
  7728. struct netdev_hw_addr *ha;
  7729. u32 mc_filter[4] = { 0, };
  7730. u32 regidx;
  7731. u32 bit;
  7732. u32 crc;
  7733. netdev_for_each_mc_addr(ha, dev) {
  7734. crc = calc_crc(ha->addr, ETH_ALEN);
  7735. bit = ~crc & 0x7f;
  7736. regidx = (bit & 0x60) >> 5;
  7737. bit &= 0x1f;
  7738. mc_filter[regidx] |= (1 << bit);
  7739. }
  7740. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7741. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7742. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7743. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7744. }
  7745. if (rx_mode != tp->rx_mode) {
  7746. tp->rx_mode = rx_mode;
  7747. tw32_f(MAC_RX_MODE, rx_mode);
  7748. udelay(10);
  7749. }
  7750. }
  7751. static void tg3_set_rx_mode(struct net_device *dev)
  7752. {
  7753. struct tg3 *tp = netdev_priv(dev);
  7754. if (!netif_running(dev))
  7755. return;
  7756. tg3_full_lock(tp, 0);
  7757. __tg3_set_rx_mode(dev);
  7758. tg3_full_unlock(tp);
  7759. }
  7760. #define TG3_REGDUMP_LEN (32 * 1024)
  7761. static int tg3_get_regs_len(struct net_device *dev)
  7762. {
  7763. return TG3_REGDUMP_LEN;
  7764. }
  7765. static void tg3_get_regs(struct net_device *dev,
  7766. struct ethtool_regs *regs, void *_p)
  7767. {
  7768. u32 *p = _p;
  7769. struct tg3 *tp = netdev_priv(dev);
  7770. u8 *orig_p = _p;
  7771. int i;
  7772. regs->version = 0;
  7773. memset(p, 0, TG3_REGDUMP_LEN);
  7774. if (tp->link_config.phy_is_low_power)
  7775. return;
  7776. tg3_full_lock(tp, 0);
  7777. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7778. #define GET_REG32_LOOP(base, len) \
  7779. do { p = (u32 *)(orig_p + (base)); \
  7780. for (i = 0; i < len; i += 4) \
  7781. __GET_REG32((base) + i); \
  7782. } while (0)
  7783. #define GET_REG32_1(reg) \
  7784. do { p = (u32 *)(orig_p + (reg)); \
  7785. __GET_REG32((reg)); \
  7786. } while (0)
  7787. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7788. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7789. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7790. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7791. GET_REG32_1(SNDDATAC_MODE);
  7792. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7793. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7794. GET_REG32_1(SNDBDC_MODE);
  7795. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7796. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7797. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7798. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7799. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7800. GET_REG32_1(RCVDCC_MODE);
  7801. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7802. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7803. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7804. GET_REG32_1(MBFREE_MODE);
  7805. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7806. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7807. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7808. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7809. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7810. GET_REG32_1(RX_CPU_MODE);
  7811. GET_REG32_1(RX_CPU_STATE);
  7812. GET_REG32_1(RX_CPU_PGMCTR);
  7813. GET_REG32_1(RX_CPU_HWBKPT);
  7814. GET_REG32_1(TX_CPU_MODE);
  7815. GET_REG32_1(TX_CPU_STATE);
  7816. GET_REG32_1(TX_CPU_PGMCTR);
  7817. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7818. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7819. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7820. GET_REG32_1(DMAC_MODE);
  7821. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7822. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7823. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7824. #undef __GET_REG32
  7825. #undef GET_REG32_LOOP
  7826. #undef GET_REG32_1
  7827. tg3_full_unlock(tp);
  7828. }
  7829. static int tg3_get_eeprom_len(struct net_device *dev)
  7830. {
  7831. struct tg3 *tp = netdev_priv(dev);
  7832. return tp->nvram_size;
  7833. }
  7834. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7835. {
  7836. struct tg3 *tp = netdev_priv(dev);
  7837. int ret;
  7838. u8 *pd;
  7839. u32 i, offset, len, b_offset, b_count;
  7840. __be32 val;
  7841. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7842. return -EINVAL;
  7843. if (tp->link_config.phy_is_low_power)
  7844. return -EAGAIN;
  7845. offset = eeprom->offset;
  7846. len = eeprom->len;
  7847. eeprom->len = 0;
  7848. eeprom->magic = TG3_EEPROM_MAGIC;
  7849. if (offset & 3) {
  7850. /* adjustments to start on required 4 byte boundary */
  7851. b_offset = offset & 3;
  7852. b_count = 4 - b_offset;
  7853. if (b_count > len) {
  7854. /* i.e. offset=1 len=2 */
  7855. b_count = len;
  7856. }
  7857. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7858. if (ret)
  7859. return ret;
  7860. memcpy(data, ((char *)&val) + b_offset, b_count);
  7861. len -= b_count;
  7862. offset += b_count;
  7863. eeprom->len += b_count;
  7864. }
  7865. /* read bytes upto the last 4 byte boundary */
  7866. pd = &data[eeprom->len];
  7867. for (i = 0; i < (len - (len & 3)); i += 4) {
  7868. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7869. if (ret) {
  7870. eeprom->len += i;
  7871. return ret;
  7872. }
  7873. memcpy(pd + i, &val, 4);
  7874. }
  7875. eeprom->len += i;
  7876. if (len & 3) {
  7877. /* read last bytes not ending on 4 byte boundary */
  7878. pd = &data[eeprom->len];
  7879. b_count = len & 3;
  7880. b_offset = offset + len - b_count;
  7881. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7882. if (ret)
  7883. return ret;
  7884. memcpy(pd, &val, b_count);
  7885. eeprom->len += b_count;
  7886. }
  7887. return 0;
  7888. }
  7889. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7890. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7891. {
  7892. struct tg3 *tp = netdev_priv(dev);
  7893. int ret;
  7894. u32 offset, len, b_offset, odd_len;
  7895. u8 *buf;
  7896. __be32 start, end;
  7897. if (tp->link_config.phy_is_low_power)
  7898. return -EAGAIN;
  7899. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7900. eeprom->magic != TG3_EEPROM_MAGIC)
  7901. return -EINVAL;
  7902. offset = eeprom->offset;
  7903. len = eeprom->len;
  7904. if ((b_offset = (offset & 3))) {
  7905. /* adjustments to start on required 4 byte boundary */
  7906. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7907. if (ret)
  7908. return ret;
  7909. len += b_offset;
  7910. offset &= ~3;
  7911. if (len < 4)
  7912. len = 4;
  7913. }
  7914. odd_len = 0;
  7915. if (len & 3) {
  7916. /* adjustments to end on required 4 byte boundary */
  7917. odd_len = 1;
  7918. len = (len + 3) & ~3;
  7919. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7920. if (ret)
  7921. return ret;
  7922. }
  7923. buf = data;
  7924. if (b_offset || odd_len) {
  7925. buf = kmalloc(len, GFP_KERNEL);
  7926. if (!buf)
  7927. return -ENOMEM;
  7928. if (b_offset)
  7929. memcpy(buf, &start, 4);
  7930. if (odd_len)
  7931. memcpy(buf+len-4, &end, 4);
  7932. memcpy(buf + b_offset, data, eeprom->len);
  7933. }
  7934. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7935. if (buf != data)
  7936. kfree(buf);
  7937. return ret;
  7938. }
  7939. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7940. {
  7941. struct tg3 *tp = netdev_priv(dev);
  7942. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7943. struct phy_device *phydev;
  7944. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7945. return -EAGAIN;
  7946. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7947. return phy_ethtool_gset(phydev, cmd);
  7948. }
  7949. cmd->supported = (SUPPORTED_Autoneg);
  7950. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7951. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7952. SUPPORTED_1000baseT_Full);
  7953. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7954. cmd->supported |= (SUPPORTED_100baseT_Half |
  7955. SUPPORTED_100baseT_Full |
  7956. SUPPORTED_10baseT_Half |
  7957. SUPPORTED_10baseT_Full |
  7958. SUPPORTED_TP);
  7959. cmd->port = PORT_TP;
  7960. } else {
  7961. cmd->supported |= SUPPORTED_FIBRE;
  7962. cmd->port = PORT_FIBRE;
  7963. }
  7964. cmd->advertising = tp->link_config.advertising;
  7965. if (netif_running(dev)) {
  7966. cmd->speed = tp->link_config.active_speed;
  7967. cmd->duplex = tp->link_config.active_duplex;
  7968. }
  7969. cmd->phy_address = tp->phy_addr;
  7970. cmd->transceiver = XCVR_INTERNAL;
  7971. cmd->autoneg = tp->link_config.autoneg;
  7972. cmd->maxtxpkt = 0;
  7973. cmd->maxrxpkt = 0;
  7974. return 0;
  7975. }
  7976. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7977. {
  7978. struct tg3 *tp = netdev_priv(dev);
  7979. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7980. struct phy_device *phydev;
  7981. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7982. return -EAGAIN;
  7983. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7984. return phy_ethtool_sset(phydev, cmd);
  7985. }
  7986. if (cmd->autoneg != AUTONEG_ENABLE &&
  7987. cmd->autoneg != AUTONEG_DISABLE)
  7988. return -EINVAL;
  7989. if (cmd->autoneg == AUTONEG_DISABLE &&
  7990. cmd->duplex != DUPLEX_FULL &&
  7991. cmd->duplex != DUPLEX_HALF)
  7992. return -EINVAL;
  7993. if (cmd->autoneg == AUTONEG_ENABLE) {
  7994. u32 mask = ADVERTISED_Autoneg |
  7995. ADVERTISED_Pause |
  7996. ADVERTISED_Asym_Pause;
  7997. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7998. mask |= ADVERTISED_1000baseT_Half |
  7999. ADVERTISED_1000baseT_Full;
  8000. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8001. mask |= ADVERTISED_100baseT_Half |
  8002. ADVERTISED_100baseT_Full |
  8003. ADVERTISED_10baseT_Half |
  8004. ADVERTISED_10baseT_Full |
  8005. ADVERTISED_TP;
  8006. else
  8007. mask |= ADVERTISED_FIBRE;
  8008. if (cmd->advertising & ~mask)
  8009. return -EINVAL;
  8010. mask &= (ADVERTISED_1000baseT_Half |
  8011. ADVERTISED_1000baseT_Full |
  8012. ADVERTISED_100baseT_Half |
  8013. ADVERTISED_100baseT_Full |
  8014. ADVERTISED_10baseT_Half |
  8015. ADVERTISED_10baseT_Full);
  8016. cmd->advertising &= mask;
  8017. } else {
  8018. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8019. if (cmd->speed != SPEED_1000)
  8020. return -EINVAL;
  8021. if (cmd->duplex != DUPLEX_FULL)
  8022. return -EINVAL;
  8023. } else {
  8024. if (cmd->speed != SPEED_100 &&
  8025. cmd->speed != SPEED_10)
  8026. return -EINVAL;
  8027. }
  8028. }
  8029. tg3_full_lock(tp, 0);
  8030. tp->link_config.autoneg = cmd->autoneg;
  8031. if (cmd->autoneg == AUTONEG_ENABLE) {
  8032. tp->link_config.advertising = (cmd->advertising |
  8033. ADVERTISED_Autoneg);
  8034. tp->link_config.speed = SPEED_INVALID;
  8035. tp->link_config.duplex = DUPLEX_INVALID;
  8036. } else {
  8037. tp->link_config.advertising = 0;
  8038. tp->link_config.speed = cmd->speed;
  8039. tp->link_config.duplex = cmd->duplex;
  8040. }
  8041. tp->link_config.orig_speed = tp->link_config.speed;
  8042. tp->link_config.orig_duplex = tp->link_config.duplex;
  8043. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8044. if (netif_running(dev))
  8045. tg3_setup_phy(tp, 1);
  8046. tg3_full_unlock(tp);
  8047. return 0;
  8048. }
  8049. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8050. {
  8051. struct tg3 *tp = netdev_priv(dev);
  8052. strcpy(info->driver, DRV_MODULE_NAME);
  8053. strcpy(info->version, DRV_MODULE_VERSION);
  8054. strcpy(info->fw_version, tp->fw_ver);
  8055. strcpy(info->bus_info, pci_name(tp->pdev));
  8056. }
  8057. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8058. {
  8059. struct tg3 *tp = netdev_priv(dev);
  8060. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8061. device_can_wakeup(&tp->pdev->dev))
  8062. wol->supported = WAKE_MAGIC;
  8063. else
  8064. wol->supported = 0;
  8065. wol->wolopts = 0;
  8066. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8067. device_can_wakeup(&tp->pdev->dev))
  8068. wol->wolopts = WAKE_MAGIC;
  8069. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8070. }
  8071. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8072. {
  8073. struct tg3 *tp = netdev_priv(dev);
  8074. struct device *dp = &tp->pdev->dev;
  8075. if (wol->wolopts & ~WAKE_MAGIC)
  8076. return -EINVAL;
  8077. if ((wol->wolopts & WAKE_MAGIC) &&
  8078. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8079. return -EINVAL;
  8080. spin_lock_bh(&tp->lock);
  8081. if (wol->wolopts & WAKE_MAGIC) {
  8082. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8083. device_set_wakeup_enable(dp, true);
  8084. } else {
  8085. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8086. device_set_wakeup_enable(dp, false);
  8087. }
  8088. spin_unlock_bh(&tp->lock);
  8089. return 0;
  8090. }
  8091. static u32 tg3_get_msglevel(struct net_device *dev)
  8092. {
  8093. struct tg3 *tp = netdev_priv(dev);
  8094. return tp->msg_enable;
  8095. }
  8096. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8097. {
  8098. struct tg3 *tp = netdev_priv(dev);
  8099. tp->msg_enable = value;
  8100. }
  8101. static int tg3_set_tso(struct net_device *dev, u32 value)
  8102. {
  8103. struct tg3 *tp = netdev_priv(dev);
  8104. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8105. if (value)
  8106. return -EINVAL;
  8107. return 0;
  8108. }
  8109. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8110. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8111. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8112. if (value) {
  8113. dev->features |= NETIF_F_TSO6;
  8114. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8115. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8116. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8117. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8119. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8120. dev->features |= NETIF_F_TSO_ECN;
  8121. } else
  8122. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8123. }
  8124. return ethtool_op_set_tso(dev, value);
  8125. }
  8126. static int tg3_nway_reset(struct net_device *dev)
  8127. {
  8128. struct tg3 *tp = netdev_priv(dev);
  8129. int r;
  8130. if (!netif_running(dev))
  8131. return -EAGAIN;
  8132. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8133. return -EINVAL;
  8134. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8135. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8136. return -EAGAIN;
  8137. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8138. } else {
  8139. u32 bmcr;
  8140. spin_lock_bh(&tp->lock);
  8141. r = -EINVAL;
  8142. tg3_readphy(tp, MII_BMCR, &bmcr);
  8143. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8144. ((bmcr & BMCR_ANENABLE) ||
  8145. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8146. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8147. BMCR_ANENABLE);
  8148. r = 0;
  8149. }
  8150. spin_unlock_bh(&tp->lock);
  8151. }
  8152. return r;
  8153. }
  8154. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8155. {
  8156. struct tg3 *tp = netdev_priv(dev);
  8157. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8158. ering->rx_mini_max_pending = 0;
  8159. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8160. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8161. else
  8162. ering->rx_jumbo_max_pending = 0;
  8163. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8164. ering->rx_pending = tp->rx_pending;
  8165. ering->rx_mini_pending = 0;
  8166. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8167. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8168. else
  8169. ering->rx_jumbo_pending = 0;
  8170. ering->tx_pending = tp->napi[0].tx_pending;
  8171. }
  8172. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8173. {
  8174. struct tg3 *tp = netdev_priv(dev);
  8175. int i, irq_sync = 0, err = 0;
  8176. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8177. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8178. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8179. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8180. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8181. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8182. return -EINVAL;
  8183. if (netif_running(dev)) {
  8184. tg3_phy_stop(tp);
  8185. tg3_netif_stop(tp);
  8186. irq_sync = 1;
  8187. }
  8188. tg3_full_lock(tp, irq_sync);
  8189. tp->rx_pending = ering->rx_pending;
  8190. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8191. tp->rx_pending > 63)
  8192. tp->rx_pending = 63;
  8193. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8194. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8195. tp->napi[i].tx_pending = ering->tx_pending;
  8196. if (netif_running(dev)) {
  8197. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8198. err = tg3_restart_hw(tp, 1);
  8199. if (!err)
  8200. tg3_netif_start(tp);
  8201. }
  8202. tg3_full_unlock(tp);
  8203. if (irq_sync && !err)
  8204. tg3_phy_start(tp);
  8205. return err;
  8206. }
  8207. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8208. {
  8209. struct tg3 *tp = netdev_priv(dev);
  8210. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8211. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8212. epause->rx_pause = 1;
  8213. else
  8214. epause->rx_pause = 0;
  8215. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8216. epause->tx_pause = 1;
  8217. else
  8218. epause->tx_pause = 0;
  8219. }
  8220. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8221. {
  8222. struct tg3 *tp = netdev_priv(dev);
  8223. int err = 0;
  8224. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8225. u32 newadv;
  8226. struct phy_device *phydev;
  8227. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8228. if (!(phydev->supported & SUPPORTED_Pause) ||
  8229. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8230. ((epause->rx_pause && !epause->tx_pause) ||
  8231. (!epause->rx_pause && epause->tx_pause))))
  8232. return -EINVAL;
  8233. tp->link_config.flowctrl = 0;
  8234. if (epause->rx_pause) {
  8235. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8236. if (epause->tx_pause) {
  8237. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8238. newadv = ADVERTISED_Pause;
  8239. } else
  8240. newadv = ADVERTISED_Pause |
  8241. ADVERTISED_Asym_Pause;
  8242. } else if (epause->tx_pause) {
  8243. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8244. newadv = ADVERTISED_Asym_Pause;
  8245. } else
  8246. newadv = 0;
  8247. if (epause->autoneg)
  8248. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8249. else
  8250. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8251. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8252. u32 oldadv = phydev->advertising &
  8253. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8254. if (oldadv != newadv) {
  8255. phydev->advertising &=
  8256. ~(ADVERTISED_Pause |
  8257. ADVERTISED_Asym_Pause);
  8258. phydev->advertising |= newadv;
  8259. if (phydev->autoneg) {
  8260. /*
  8261. * Always renegotiate the link to
  8262. * inform our link partner of our
  8263. * flow control settings, even if the
  8264. * flow control is forced. Let
  8265. * tg3_adjust_link() do the final
  8266. * flow control setup.
  8267. */
  8268. return phy_start_aneg(phydev);
  8269. }
  8270. }
  8271. if (!epause->autoneg)
  8272. tg3_setup_flow_control(tp, 0, 0);
  8273. } else {
  8274. tp->link_config.orig_advertising &=
  8275. ~(ADVERTISED_Pause |
  8276. ADVERTISED_Asym_Pause);
  8277. tp->link_config.orig_advertising |= newadv;
  8278. }
  8279. } else {
  8280. int irq_sync = 0;
  8281. if (netif_running(dev)) {
  8282. tg3_netif_stop(tp);
  8283. irq_sync = 1;
  8284. }
  8285. tg3_full_lock(tp, irq_sync);
  8286. if (epause->autoneg)
  8287. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8288. else
  8289. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8290. if (epause->rx_pause)
  8291. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8292. else
  8293. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8294. if (epause->tx_pause)
  8295. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8296. else
  8297. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8298. if (netif_running(dev)) {
  8299. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8300. err = tg3_restart_hw(tp, 1);
  8301. if (!err)
  8302. tg3_netif_start(tp);
  8303. }
  8304. tg3_full_unlock(tp);
  8305. }
  8306. return err;
  8307. }
  8308. static u32 tg3_get_rx_csum(struct net_device *dev)
  8309. {
  8310. struct tg3 *tp = netdev_priv(dev);
  8311. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8312. }
  8313. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8314. {
  8315. struct tg3 *tp = netdev_priv(dev);
  8316. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8317. if (data != 0)
  8318. return -EINVAL;
  8319. return 0;
  8320. }
  8321. spin_lock_bh(&tp->lock);
  8322. if (data)
  8323. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8324. else
  8325. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8326. spin_unlock_bh(&tp->lock);
  8327. return 0;
  8328. }
  8329. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8330. {
  8331. struct tg3 *tp = netdev_priv(dev);
  8332. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8333. if (data != 0)
  8334. return -EINVAL;
  8335. return 0;
  8336. }
  8337. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8338. ethtool_op_set_tx_ipv6_csum(dev, data);
  8339. else
  8340. ethtool_op_set_tx_csum(dev, data);
  8341. return 0;
  8342. }
  8343. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8344. {
  8345. switch (sset) {
  8346. case ETH_SS_TEST:
  8347. return TG3_NUM_TEST;
  8348. case ETH_SS_STATS:
  8349. return TG3_NUM_STATS;
  8350. default:
  8351. return -EOPNOTSUPP;
  8352. }
  8353. }
  8354. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8355. {
  8356. switch (stringset) {
  8357. case ETH_SS_STATS:
  8358. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8359. break;
  8360. case ETH_SS_TEST:
  8361. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8362. break;
  8363. default:
  8364. WARN_ON(1); /* we need a WARN() */
  8365. break;
  8366. }
  8367. }
  8368. static int tg3_phys_id(struct net_device *dev, u32 data)
  8369. {
  8370. struct tg3 *tp = netdev_priv(dev);
  8371. int i;
  8372. if (!netif_running(tp->dev))
  8373. return -EAGAIN;
  8374. if (data == 0)
  8375. data = UINT_MAX / 2;
  8376. for (i = 0; i < (data * 2); i++) {
  8377. if ((i % 2) == 0)
  8378. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8379. LED_CTRL_1000MBPS_ON |
  8380. LED_CTRL_100MBPS_ON |
  8381. LED_CTRL_10MBPS_ON |
  8382. LED_CTRL_TRAFFIC_OVERRIDE |
  8383. LED_CTRL_TRAFFIC_BLINK |
  8384. LED_CTRL_TRAFFIC_LED);
  8385. else
  8386. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8387. LED_CTRL_TRAFFIC_OVERRIDE);
  8388. if (msleep_interruptible(500))
  8389. break;
  8390. }
  8391. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8392. return 0;
  8393. }
  8394. static void tg3_get_ethtool_stats(struct net_device *dev,
  8395. struct ethtool_stats *estats, u64 *tmp_stats)
  8396. {
  8397. struct tg3 *tp = netdev_priv(dev);
  8398. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8399. }
  8400. #define NVRAM_TEST_SIZE 0x100
  8401. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8402. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8403. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8404. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8405. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8406. static int tg3_test_nvram(struct tg3 *tp)
  8407. {
  8408. u32 csum, magic;
  8409. __be32 *buf;
  8410. int i, j, k, err = 0, size;
  8411. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8412. return 0;
  8413. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8414. return -EIO;
  8415. if (magic == TG3_EEPROM_MAGIC)
  8416. size = NVRAM_TEST_SIZE;
  8417. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8418. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8419. TG3_EEPROM_SB_FORMAT_1) {
  8420. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8421. case TG3_EEPROM_SB_REVISION_0:
  8422. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8423. break;
  8424. case TG3_EEPROM_SB_REVISION_2:
  8425. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8426. break;
  8427. case TG3_EEPROM_SB_REVISION_3:
  8428. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8429. break;
  8430. default:
  8431. return 0;
  8432. }
  8433. } else
  8434. return 0;
  8435. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8436. size = NVRAM_SELFBOOT_HW_SIZE;
  8437. else
  8438. return -EIO;
  8439. buf = kmalloc(size, GFP_KERNEL);
  8440. if (buf == NULL)
  8441. return -ENOMEM;
  8442. err = -EIO;
  8443. for (i = 0, j = 0; i < size; i += 4, j++) {
  8444. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8445. if (err)
  8446. break;
  8447. }
  8448. if (i < size)
  8449. goto out;
  8450. /* Selfboot format */
  8451. magic = be32_to_cpu(buf[0]);
  8452. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8453. TG3_EEPROM_MAGIC_FW) {
  8454. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8455. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8456. TG3_EEPROM_SB_REVISION_2) {
  8457. /* For rev 2, the csum doesn't include the MBA. */
  8458. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8459. csum8 += buf8[i];
  8460. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8461. csum8 += buf8[i];
  8462. } else {
  8463. for (i = 0; i < size; i++)
  8464. csum8 += buf8[i];
  8465. }
  8466. if (csum8 == 0) {
  8467. err = 0;
  8468. goto out;
  8469. }
  8470. err = -EIO;
  8471. goto out;
  8472. }
  8473. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8474. TG3_EEPROM_MAGIC_HW) {
  8475. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8476. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8477. u8 *buf8 = (u8 *) buf;
  8478. /* Separate the parity bits and the data bytes. */
  8479. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8480. if ((i == 0) || (i == 8)) {
  8481. int l;
  8482. u8 msk;
  8483. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8484. parity[k++] = buf8[i] & msk;
  8485. i++;
  8486. } else if (i == 16) {
  8487. int l;
  8488. u8 msk;
  8489. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8490. parity[k++] = buf8[i] & msk;
  8491. i++;
  8492. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8493. parity[k++] = buf8[i] & msk;
  8494. i++;
  8495. }
  8496. data[j++] = buf8[i];
  8497. }
  8498. err = -EIO;
  8499. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8500. u8 hw8 = hweight8(data[i]);
  8501. if ((hw8 & 0x1) && parity[i])
  8502. goto out;
  8503. else if (!(hw8 & 0x1) && !parity[i])
  8504. goto out;
  8505. }
  8506. err = 0;
  8507. goto out;
  8508. }
  8509. /* Bootstrap checksum at offset 0x10 */
  8510. csum = calc_crc((unsigned char *) buf, 0x10);
  8511. if (csum != be32_to_cpu(buf[0x10/4]))
  8512. goto out;
  8513. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8514. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8515. if (csum != be32_to_cpu(buf[0xfc/4]))
  8516. goto out;
  8517. err = 0;
  8518. out:
  8519. kfree(buf);
  8520. return err;
  8521. }
  8522. #define TG3_SERDES_TIMEOUT_SEC 2
  8523. #define TG3_COPPER_TIMEOUT_SEC 6
  8524. static int tg3_test_link(struct tg3 *tp)
  8525. {
  8526. int i, max;
  8527. if (!netif_running(tp->dev))
  8528. return -ENODEV;
  8529. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8530. max = TG3_SERDES_TIMEOUT_SEC;
  8531. else
  8532. max = TG3_COPPER_TIMEOUT_SEC;
  8533. for (i = 0; i < max; i++) {
  8534. if (netif_carrier_ok(tp->dev))
  8535. return 0;
  8536. if (msleep_interruptible(1000))
  8537. break;
  8538. }
  8539. return -EIO;
  8540. }
  8541. /* Only test the commonly used registers */
  8542. static int tg3_test_registers(struct tg3 *tp)
  8543. {
  8544. int i, is_5705, is_5750;
  8545. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8546. static struct {
  8547. u16 offset;
  8548. u16 flags;
  8549. #define TG3_FL_5705 0x1
  8550. #define TG3_FL_NOT_5705 0x2
  8551. #define TG3_FL_NOT_5788 0x4
  8552. #define TG3_FL_NOT_5750 0x8
  8553. u32 read_mask;
  8554. u32 write_mask;
  8555. } reg_tbl[] = {
  8556. /* MAC Control Registers */
  8557. { MAC_MODE, TG3_FL_NOT_5705,
  8558. 0x00000000, 0x00ef6f8c },
  8559. { MAC_MODE, TG3_FL_5705,
  8560. 0x00000000, 0x01ef6b8c },
  8561. { MAC_STATUS, TG3_FL_NOT_5705,
  8562. 0x03800107, 0x00000000 },
  8563. { MAC_STATUS, TG3_FL_5705,
  8564. 0x03800100, 0x00000000 },
  8565. { MAC_ADDR_0_HIGH, 0x0000,
  8566. 0x00000000, 0x0000ffff },
  8567. { MAC_ADDR_0_LOW, 0x0000,
  8568. 0x00000000, 0xffffffff },
  8569. { MAC_RX_MTU_SIZE, 0x0000,
  8570. 0x00000000, 0x0000ffff },
  8571. { MAC_TX_MODE, 0x0000,
  8572. 0x00000000, 0x00000070 },
  8573. { MAC_TX_LENGTHS, 0x0000,
  8574. 0x00000000, 0x00003fff },
  8575. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8576. 0x00000000, 0x000007fc },
  8577. { MAC_RX_MODE, TG3_FL_5705,
  8578. 0x00000000, 0x000007dc },
  8579. { MAC_HASH_REG_0, 0x0000,
  8580. 0x00000000, 0xffffffff },
  8581. { MAC_HASH_REG_1, 0x0000,
  8582. 0x00000000, 0xffffffff },
  8583. { MAC_HASH_REG_2, 0x0000,
  8584. 0x00000000, 0xffffffff },
  8585. { MAC_HASH_REG_3, 0x0000,
  8586. 0x00000000, 0xffffffff },
  8587. /* Receive Data and Receive BD Initiator Control Registers. */
  8588. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8589. 0x00000000, 0xffffffff },
  8590. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8591. 0x00000000, 0xffffffff },
  8592. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8593. 0x00000000, 0x00000003 },
  8594. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8595. 0x00000000, 0xffffffff },
  8596. { RCVDBDI_STD_BD+0, 0x0000,
  8597. 0x00000000, 0xffffffff },
  8598. { RCVDBDI_STD_BD+4, 0x0000,
  8599. 0x00000000, 0xffffffff },
  8600. { RCVDBDI_STD_BD+8, 0x0000,
  8601. 0x00000000, 0xffff0002 },
  8602. { RCVDBDI_STD_BD+0xc, 0x0000,
  8603. 0x00000000, 0xffffffff },
  8604. /* Receive BD Initiator Control Registers. */
  8605. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8606. 0x00000000, 0xffffffff },
  8607. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8608. 0x00000000, 0x000003ff },
  8609. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8610. 0x00000000, 0xffffffff },
  8611. /* Host Coalescing Control Registers. */
  8612. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8613. 0x00000000, 0x00000004 },
  8614. { HOSTCC_MODE, TG3_FL_5705,
  8615. 0x00000000, 0x000000f6 },
  8616. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8617. 0x00000000, 0xffffffff },
  8618. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8619. 0x00000000, 0x000003ff },
  8620. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8621. 0x00000000, 0xffffffff },
  8622. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8623. 0x00000000, 0x000003ff },
  8624. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8625. 0x00000000, 0xffffffff },
  8626. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8627. 0x00000000, 0x000000ff },
  8628. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8629. 0x00000000, 0xffffffff },
  8630. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8631. 0x00000000, 0x000000ff },
  8632. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8633. 0x00000000, 0xffffffff },
  8634. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8635. 0x00000000, 0xffffffff },
  8636. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8637. 0x00000000, 0xffffffff },
  8638. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8639. 0x00000000, 0x000000ff },
  8640. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8641. 0x00000000, 0xffffffff },
  8642. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8643. 0x00000000, 0x000000ff },
  8644. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8645. 0x00000000, 0xffffffff },
  8646. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8647. 0x00000000, 0xffffffff },
  8648. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8649. 0x00000000, 0xffffffff },
  8650. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8651. 0x00000000, 0xffffffff },
  8652. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8653. 0x00000000, 0xffffffff },
  8654. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8655. 0xffffffff, 0x00000000 },
  8656. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8657. 0xffffffff, 0x00000000 },
  8658. /* Buffer Manager Control Registers. */
  8659. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8660. 0x00000000, 0x007fff80 },
  8661. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8662. 0x00000000, 0x007fffff },
  8663. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8664. 0x00000000, 0x0000003f },
  8665. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8666. 0x00000000, 0x000001ff },
  8667. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8668. 0x00000000, 0x000001ff },
  8669. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8670. 0xffffffff, 0x00000000 },
  8671. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8672. 0xffffffff, 0x00000000 },
  8673. /* Mailbox Registers */
  8674. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8675. 0x00000000, 0x000001ff },
  8676. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8677. 0x00000000, 0x000001ff },
  8678. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8679. 0x00000000, 0x000007ff },
  8680. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8681. 0x00000000, 0x000001ff },
  8682. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8683. };
  8684. is_5705 = is_5750 = 0;
  8685. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8686. is_5705 = 1;
  8687. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8688. is_5750 = 1;
  8689. }
  8690. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8691. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8692. continue;
  8693. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8694. continue;
  8695. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8696. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8697. continue;
  8698. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8699. continue;
  8700. offset = (u32) reg_tbl[i].offset;
  8701. read_mask = reg_tbl[i].read_mask;
  8702. write_mask = reg_tbl[i].write_mask;
  8703. /* Save the original register content */
  8704. save_val = tr32(offset);
  8705. /* Determine the read-only value. */
  8706. read_val = save_val & read_mask;
  8707. /* Write zero to the register, then make sure the read-only bits
  8708. * are not changed and the read/write bits are all zeros.
  8709. */
  8710. tw32(offset, 0);
  8711. val = tr32(offset);
  8712. /* Test the read-only and read/write bits. */
  8713. if (((val & read_mask) != read_val) || (val & write_mask))
  8714. goto out;
  8715. /* Write ones to all the bits defined by RdMask and WrMask, then
  8716. * make sure the read-only bits are not changed and the
  8717. * read/write bits are all ones.
  8718. */
  8719. tw32(offset, read_mask | write_mask);
  8720. val = tr32(offset);
  8721. /* Test the read-only bits. */
  8722. if ((val & read_mask) != read_val)
  8723. goto out;
  8724. /* Test the read/write bits. */
  8725. if ((val & write_mask) != write_mask)
  8726. goto out;
  8727. tw32(offset, save_val);
  8728. }
  8729. return 0;
  8730. out:
  8731. if (netif_msg_hw(tp))
  8732. netdev_err(tp->dev,
  8733. "Register test failed at offset %x\n", offset);
  8734. tw32(offset, save_val);
  8735. return -EIO;
  8736. }
  8737. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8738. {
  8739. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8740. int i;
  8741. u32 j;
  8742. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8743. for (j = 0; j < len; j += 4) {
  8744. u32 val;
  8745. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8746. tg3_read_mem(tp, offset + j, &val);
  8747. if (val != test_pattern[i])
  8748. return -EIO;
  8749. }
  8750. }
  8751. return 0;
  8752. }
  8753. static int tg3_test_memory(struct tg3 *tp)
  8754. {
  8755. static struct mem_entry {
  8756. u32 offset;
  8757. u32 len;
  8758. } mem_tbl_570x[] = {
  8759. { 0x00000000, 0x00b50},
  8760. { 0x00002000, 0x1c000},
  8761. { 0xffffffff, 0x00000}
  8762. }, mem_tbl_5705[] = {
  8763. { 0x00000100, 0x0000c},
  8764. { 0x00000200, 0x00008},
  8765. { 0x00004000, 0x00800},
  8766. { 0x00006000, 0x01000},
  8767. { 0x00008000, 0x02000},
  8768. { 0x00010000, 0x0e000},
  8769. { 0xffffffff, 0x00000}
  8770. }, mem_tbl_5755[] = {
  8771. { 0x00000200, 0x00008},
  8772. { 0x00004000, 0x00800},
  8773. { 0x00006000, 0x00800},
  8774. { 0x00008000, 0x02000},
  8775. { 0x00010000, 0x0c000},
  8776. { 0xffffffff, 0x00000}
  8777. }, mem_tbl_5906[] = {
  8778. { 0x00000200, 0x00008},
  8779. { 0x00004000, 0x00400},
  8780. { 0x00006000, 0x00400},
  8781. { 0x00008000, 0x01000},
  8782. { 0x00010000, 0x01000},
  8783. { 0xffffffff, 0x00000}
  8784. }, mem_tbl_5717[] = {
  8785. { 0x00000200, 0x00008},
  8786. { 0x00010000, 0x0a000},
  8787. { 0x00020000, 0x13c00},
  8788. { 0xffffffff, 0x00000}
  8789. }, mem_tbl_57765[] = {
  8790. { 0x00000200, 0x00008},
  8791. { 0x00004000, 0x00800},
  8792. { 0x00006000, 0x09800},
  8793. { 0x00010000, 0x0a000},
  8794. { 0xffffffff, 0x00000}
  8795. };
  8796. struct mem_entry *mem_tbl;
  8797. int err = 0;
  8798. int i;
  8799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8801. mem_tbl = mem_tbl_5717;
  8802. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8803. mem_tbl = mem_tbl_57765;
  8804. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8805. mem_tbl = mem_tbl_5755;
  8806. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8807. mem_tbl = mem_tbl_5906;
  8808. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8809. mem_tbl = mem_tbl_5705;
  8810. else
  8811. mem_tbl = mem_tbl_570x;
  8812. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8813. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8814. if (err)
  8815. break;
  8816. }
  8817. return err;
  8818. }
  8819. #define TG3_MAC_LOOPBACK 0
  8820. #define TG3_PHY_LOOPBACK 1
  8821. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8822. {
  8823. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8824. u32 desc_idx, coal_now;
  8825. struct sk_buff *skb, *rx_skb;
  8826. u8 *tx_data;
  8827. dma_addr_t map;
  8828. int num_pkts, tx_len, rx_len, i, err;
  8829. struct tg3_rx_buffer_desc *desc;
  8830. struct tg3_napi *tnapi, *rnapi;
  8831. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8832. tnapi = &tp->napi[0];
  8833. rnapi = &tp->napi[0];
  8834. if (tp->irq_cnt > 1) {
  8835. rnapi = &tp->napi[1];
  8836. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8837. tnapi = &tp->napi[1];
  8838. }
  8839. coal_now = tnapi->coal_now | rnapi->coal_now;
  8840. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8841. /* HW errata - mac loopback fails in some cases on 5780.
  8842. * Normal traffic and PHY loopback are not affected by
  8843. * errata.
  8844. */
  8845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8846. return 0;
  8847. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8848. MAC_MODE_PORT_INT_LPBACK;
  8849. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8850. mac_mode |= MAC_MODE_LINK_POLARITY;
  8851. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8852. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8853. else
  8854. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8855. tw32(MAC_MODE, mac_mode);
  8856. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8857. u32 val;
  8858. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8859. tg3_phy_fet_toggle_apd(tp, false);
  8860. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8861. } else
  8862. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8863. tg3_phy_toggle_automdix(tp, 0);
  8864. tg3_writephy(tp, MII_BMCR, val);
  8865. udelay(40);
  8866. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8867. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8868. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8869. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8870. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8871. /* The write needs to be flushed for the AC131 */
  8872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8873. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8874. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8875. } else
  8876. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8877. /* reset to prevent losing 1st rx packet intermittently */
  8878. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8879. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8880. udelay(10);
  8881. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8882. }
  8883. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8884. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8885. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8886. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8887. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8888. mac_mode |= MAC_MODE_LINK_POLARITY;
  8889. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8890. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8891. }
  8892. tw32(MAC_MODE, mac_mode);
  8893. } else {
  8894. return -EINVAL;
  8895. }
  8896. err = -EIO;
  8897. tx_len = 1514;
  8898. skb = netdev_alloc_skb(tp->dev, tx_len);
  8899. if (!skb)
  8900. return -ENOMEM;
  8901. tx_data = skb_put(skb, tx_len);
  8902. memcpy(tx_data, tp->dev->dev_addr, 6);
  8903. memset(tx_data + 6, 0x0, 8);
  8904. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8905. for (i = 14; i < tx_len; i++)
  8906. tx_data[i] = (u8) (i & 0xff);
  8907. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8908. if (pci_dma_mapping_error(tp->pdev, map)) {
  8909. dev_kfree_skb(skb);
  8910. return -EIO;
  8911. }
  8912. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8913. rnapi->coal_now);
  8914. udelay(10);
  8915. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8916. num_pkts = 0;
  8917. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8918. tnapi->tx_prod++;
  8919. num_pkts++;
  8920. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8921. tr32_mailbox(tnapi->prodmbox);
  8922. udelay(10);
  8923. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8924. for (i = 0; i < 35; i++) {
  8925. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8926. coal_now);
  8927. udelay(10);
  8928. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8929. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8930. if ((tx_idx == tnapi->tx_prod) &&
  8931. (rx_idx == (rx_start_idx + num_pkts)))
  8932. break;
  8933. }
  8934. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8935. dev_kfree_skb(skb);
  8936. if (tx_idx != tnapi->tx_prod)
  8937. goto out;
  8938. if (rx_idx != rx_start_idx + num_pkts)
  8939. goto out;
  8940. desc = &rnapi->rx_rcb[rx_start_idx];
  8941. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8942. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8943. if (opaque_key != RXD_OPAQUE_RING_STD)
  8944. goto out;
  8945. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8946. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8947. goto out;
  8948. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8949. if (rx_len != tx_len)
  8950. goto out;
  8951. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8952. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8953. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8954. for (i = 14; i < tx_len; i++) {
  8955. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8956. goto out;
  8957. }
  8958. err = 0;
  8959. /* tg3_free_rings will unmap and free the rx_skb */
  8960. out:
  8961. return err;
  8962. }
  8963. #define TG3_MAC_LOOPBACK_FAILED 1
  8964. #define TG3_PHY_LOOPBACK_FAILED 2
  8965. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8966. TG3_PHY_LOOPBACK_FAILED)
  8967. static int tg3_test_loopback(struct tg3 *tp)
  8968. {
  8969. int err = 0;
  8970. u32 cpmuctrl = 0;
  8971. if (!netif_running(tp->dev))
  8972. return TG3_LOOPBACK_FAILED;
  8973. err = tg3_reset_hw(tp, 1);
  8974. if (err)
  8975. return TG3_LOOPBACK_FAILED;
  8976. /* Turn off gphy autopowerdown. */
  8977. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8978. tg3_phy_toggle_apd(tp, false);
  8979. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8980. int i;
  8981. u32 status;
  8982. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8983. /* Wait for up to 40 microseconds to acquire lock. */
  8984. for (i = 0; i < 4; i++) {
  8985. status = tr32(TG3_CPMU_MUTEX_GNT);
  8986. if (status == CPMU_MUTEX_GNT_DRIVER)
  8987. break;
  8988. udelay(10);
  8989. }
  8990. if (status != CPMU_MUTEX_GNT_DRIVER)
  8991. return TG3_LOOPBACK_FAILED;
  8992. /* Turn off link-based power management. */
  8993. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8994. tw32(TG3_CPMU_CTRL,
  8995. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8996. CPMU_CTRL_LINK_AWARE_MODE));
  8997. }
  8998. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8999. err |= TG3_MAC_LOOPBACK_FAILED;
  9000. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9001. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9002. /* Release the mutex */
  9003. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9004. }
  9005. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9006. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9007. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9008. err |= TG3_PHY_LOOPBACK_FAILED;
  9009. }
  9010. /* Re-enable gphy autopowerdown. */
  9011. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9012. tg3_phy_toggle_apd(tp, true);
  9013. return err;
  9014. }
  9015. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9016. u64 *data)
  9017. {
  9018. struct tg3 *tp = netdev_priv(dev);
  9019. if (tp->link_config.phy_is_low_power)
  9020. tg3_set_power_state(tp, PCI_D0);
  9021. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9022. if (tg3_test_nvram(tp) != 0) {
  9023. etest->flags |= ETH_TEST_FL_FAILED;
  9024. data[0] = 1;
  9025. }
  9026. if (tg3_test_link(tp) != 0) {
  9027. etest->flags |= ETH_TEST_FL_FAILED;
  9028. data[1] = 1;
  9029. }
  9030. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9031. int err, err2 = 0, irq_sync = 0;
  9032. if (netif_running(dev)) {
  9033. tg3_phy_stop(tp);
  9034. tg3_netif_stop(tp);
  9035. irq_sync = 1;
  9036. }
  9037. tg3_full_lock(tp, irq_sync);
  9038. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9039. err = tg3_nvram_lock(tp);
  9040. tg3_halt_cpu(tp, RX_CPU_BASE);
  9041. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9042. tg3_halt_cpu(tp, TX_CPU_BASE);
  9043. if (!err)
  9044. tg3_nvram_unlock(tp);
  9045. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9046. tg3_phy_reset(tp);
  9047. if (tg3_test_registers(tp) != 0) {
  9048. etest->flags |= ETH_TEST_FL_FAILED;
  9049. data[2] = 1;
  9050. }
  9051. if (tg3_test_memory(tp) != 0) {
  9052. etest->flags |= ETH_TEST_FL_FAILED;
  9053. data[3] = 1;
  9054. }
  9055. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9056. etest->flags |= ETH_TEST_FL_FAILED;
  9057. tg3_full_unlock(tp);
  9058. if (tg3_test_interrupt(tp) != 0) {
  9059. etest->flags |= ETH_TEST_FL_FAILED;
  9060. data[5] = 1;
  9061. }
  9062. tg3_full_lock(tp, 0);
  9063. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9064. if (netif_running(dev)) {
  9065. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9066. err2 = tg3_restart_hw(tp, 1);
  9067. if (!err2)
  9068. tg3_netif_start(tp);
  9069. }
  9070. tg3_full_unlock(tp);
  9071. if (irq_sync && !err2)
  9072. tg3_phy_start(tp);
  9073. }
  9074. if (tp->link_config.phy_is_low_power)
  9075. tg3_set_power_state(tp, PCI_D3hot);
  9076. }
  9077. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9078. {
  9079. struct mii_ioctl_data *data = if_mii(ifr);
  9080. struct tg3 *tp = netdev_priv(dev);
  9081. int err;
  9082. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9083. struct phy_device *phydev;
  9084. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9085. return -EAGAIN;
  9086. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9087. return phy_mii_ioctl(phydev, ifr, cmd);
  9088. }
  9089. switch (cmd) {
  9090. case SIOCGMIIPHY:
  9091. data->phy_id = tp->phy_addr;
  9092. /* fallthru */
  9093. case SIOCGMIIREG: {
  9094. u32 mii_regval;
  9095. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9096. break; /* We have no PHY */
  9097. if (tp->link_config.phy_is_low_power)
  9098. return -EAGAIN;
  9099. spin_lock_bh(&tp->lock);
  9100. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9101. spin_unlock_bh(&tp->lock);
  9102. data->val_out = mii_regval;
  9103. return err;
  9104. }
  9105. case SIOCSMIIREG:
  9106. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9107. break; /* We have no PHY */
  9108. if (tp->link_config.phy_is_low_power)
  9109. return -EAGAIN;
  9110. spin_lock_bh(&tp->lock);
  9111. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9112. spin_unlock_bh(&tp->lock);
  9113. return err;
  9114. default:
  9115. /* do nothing */
  9116. break;
  9117. }
  9118. return -EOPNOTSUPP;
  9119. }
  9120. #if TG3_VLAN_TAG_USED
  9121. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9122. {
  9123. struct tg3 *tp = netdev_priv(dev);
  9124. if (!netif_running(dev)) {
  9125. tp->vlgrp = grp;
  9126. return;
  9127. }
  9128. tg3_netif_stop(tp);
  9129. tg3_full_lock(tp, 0);
  9130. tp->vlgrp = grp;
  9131. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9132. __tg3_set_rx_mode(dev);
  9133. tg3_netif_start(tp);
  9134. tg3_full_unlock(tp);
  9135. }
  9136. #endif
  9137. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9138. {
  9139. struct tg3 *tp = netdev_priv(dev);
  9140. memcpy(ec, &tp->coal, sizeof(*ec));
  9141. return 0;
  9142. }
  9143. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9144. {
  9145. struct tg3 *tp = netdev_priv(dev);
  9146. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9147. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9148. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9149. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9150. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9151. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9152. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9153. }
  9154. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9155. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9156. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9157. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9158. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9159. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9160. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9161. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9162. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9163. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9164. return -EINVAL;
  9165. /* No rx interrupts will be generated if both are zero */
  9166. if ((ec->rx_coalesce_usecs == 0) &&
  9167. (ec->rx_max_coalesced_frames == 0))
  9168. return -EINVAL;
  9169. /* No tx interrupts will be generated if both are zero */
  9170. if ((ec->tx_coalesce_usecs == 0) &&
  9171. (ec->tx_max_coalesced_frames == 0))
  9172. return -EINVAL;
  9173. /* Only copy relevant parameters, ignore all others. */
  9174. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9175. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9176. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9177. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9178. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9179. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9180. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9181. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9182. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9183. if (netif_running(dev)) {
  9184. tg3_full_lock(tp, 0);
  9185. __tg3_set_coalesce(tp, &tp->coal);
  9186. tg3_full_unlock(tp);
  9187. }
  9188. return 0;
  9189. }
  9190. static const struct ethtool_ops tg3_ethtool_ops = {
  9191. .get_settings = tg3_get_settings,
  9192. .set_settings = tg3_set_settings,
  9193. .get_drvinfo = tg3_get_drvinfo,
  9194. .get_regs_len = tg3_get_regs_len,
  9195. .get_regs = tg3_get_regs,
  9196. .get_wol = tg3_get_wol,
  9197. .set_wol = tg3_set_wol,
  9198. .get_msglevel = tg3_get_msglevel,
  9199. .set_msglevel = tg3_set_msglevel,
  9200. .nway_reset = tg3_nway_reset,
  9201. .get_link = ethtool_op_get_link,
  9202. .get_eeprom_len = tg3_get_eeprom_len,
  9203. .get_eeprom = tg3_get_eeprom,
  9204. .set_eeprom = tg3_set_eeprom,
  9205. .get_ringparam = tg3_get_ringparam,
  9206. .set_ringparam = tg3_set_ringparam,
  9207. .get_pauseparam = tg3_get_pauseparam,
  9208. .set_pauseparam = tg3_set_pauseparam,
  9209. .get_rx_csum = tg3_get_rx_csum,
  9210. .set_rx_csum = tg3_set_rx_csum,
  9211. .set_tx_csum = tg3_set_tx_csum,
  9212. .set_sg = ethtool_op_set_sg,
  9213. .set_tso = tg3_set_tso,
  9214. .self_test = tg3_self_test,
  9215. .get_strings = tg3_get_strings,
  9216. .phys_id = tg3_phys_id,
  9217. .get_ethtool_stats = tg3_get_ethtool_stats,
  9218. .get_coalesce = tg3_get_coalesce,
  9219. .set_coalesce = tg3_set_coalesce,
  9220. .get_sset_count = tg3_get_sset_count,
  9221. };
  9222. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9223. {
  9224. u32 cursize, val, magic;
  9225. tp->nvram_size = EEPROM_CHIP_SIZE;
  9226. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9227. return;
  9228. if ((magic != TG3_EEPROM_MAGIC) &&
  9229. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9230. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9231. return;
  9232. /*
  9233. * Size the chip by reading offsets at increasing powers of two.
  9234. * When we encounter our validation signature, we know the addressing
  9235. * has wrapped around, and thus have our chip size.
  9236. */
  9237. cursize = 0x10;
  9238. while (cursize < tp->nvram_size) {
  9239. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9240. return;
  9241. if (val == magic)
  9242. break;
  9243. cursize <<= 1;
  9244. }
  9245. tp->nvram_size = cursize;
  9246. }
  9247. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9248. {
  9249. u32 val;
  9250. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9251. tg3_nvram_read(tp, 0, &val) != 0)
  9252. return;
  9253. /* Selfboot format */
  9254. if (val != TG3_EEPROM_MAGIC) {
  9255. tg3_get_eeprom_size(tp);
  9256. return;
  9257. }
  9258. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9259. if (val != 0) {
  9260. /* This is confusing. We want to operate on the
  9261. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9262. * call will read from NVRAM and byteswap the data
  9263. * according to the byteswapping settings for all
  9264. * other register accesses. This ensures the data we
  9265. * want will always reside in the lower 16-bits.
  9266. * However, the data in NVRAM is in LE format, which
  9267. * means the data from the NVRAM read will always be
  9268. * opposite the endianness of the CPU. The 16-bit
  9269. * byteswap then brings the data to CPU endianness.
  9270. */
  9271. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9272. return;
  9273. }
  9274. }
  9275. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9276. }
  9277. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9278. {
  9279. u32 nvcfg1;
  9280. nvcfg1 = tr32(NVRAM_CFG1);
  9281. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9282. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9283. } else {
  9284. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9285. tw32(NVRAM_CFG1, nvcfg1);
  9286. }
  9287. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9288. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9289. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9290. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9291. tp->nvram_jedecnum = JEDEC_ATMEL;
  9292. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9293. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9294. break;
  9295. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9296. tp->nvram_jedecnum = JEDEC_ATMEL;
  9297. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9298. break;
  9299. case FLASH_VENDOR_ATMEL_EEPROM:
  9300. tp->nvram_jedecnum = JEDEC_ATMEL;
  9301. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9302. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9303. break;
  9304. case FLASH_VENDOR_ST:
  9305. tp->nvram_jedecnum = JEDEC_ST;
  9306. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9307. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9308. break;
  9309. case FLASH_VENDOR_SAIFUN:
  9310. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9311. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9312. break;
  9313. case FLASH_VENDOR_SST_SMALL:
  9314. case FLASH_VENDOR_SST_LARGE:
  9315. tp->nvram_jedecnum = JEDEC_SST;
  9316. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9317. break;
  9318. }
  9319. } else {
  9320. tp->nvram_jedecnum = JEDEC_ATMEL;
  9321. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9322. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9323. }
  9324. }
  9325. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9326. {
  9327. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9328. case FLASH_5752PAGE_SIZE_256:
  9329. tp->nvram_pagesize = 256;
  9330. break;
  9331. case FLASH_5752PAGE_SIZE_512:
  9332. tp->nvram_pagesize = 512;
  9333. break;
  9334. case FLASH_5752PAGE_SIZE_1K:
  9335. tp->nvram_pagesize = 1024;
  9336. break;
  9337. case FLASH_5752PAGE_SIZE_2K:
  9338. tp->nvram_pagesize = 2048;
  9339. break;
  9340. case FLASH_5752PAGE_SIZE_4K:
  9341. tp->nvram_pagesize = 4096;
  9342. break;
  9343. case FLASH_5752PAGE_SIZE_264:
  9344. tp->nvram_pagesize = 264;
  9345. break;
  9346. case FLASH_5752PAGE_SIZE_528:
  9347. tp->nvram_pagesize = 528;
  9348. break;
  9349. }
  9350. }
  9351. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9352. {
  9353. u32 nvcfg1;
  9354. nvcfg1 = tr32(NVRAM_CFG1);
  9355. /* NVRAM protection for TPM */
  9356. if (nvcfg1 & (1 << 27))
  9357. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9358. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9359. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9360. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9361. tp->nvram_jedecnum = JEDEC_ATMEL;
  9362. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9363. break;
  9364. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9365. tp->nvram_jedecnum = JEDEC_ATMEL;
  9366. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9367. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9368. break;
  9369. case FLASH_5752VENDOR_ST_M45PE10:
  9370. case FLASH_5752VENDOR_ST_M45PE20:
  9371. case FLASH_5752VENDOR_ST_M45PE40:
  9372. tp->nvram_jedecnum = JEDEC_ST;
  9373. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9374. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9375. break;
  9376. }
  9377. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9378. tg3_nvram_get_pagesize(tp, nvcfg1);
  9379. } else {
  9380. /* For eeprom, set pagesize to maximum eeprom size */
  9381. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9382. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9383. tw32(NVRAM_CFG1, nvcfg1);
  9384. }
  9385. }
  9386. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9387. {
  9388. u32 nvcfg1, protect = 0;
  9389. nvcfg1 = tr32(NVRAM_CFG1);
  9390. /* NVRAM protection for TPM */
  9391. if (nvcfg1 & (1 << 27)) {
  9392. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9393. protect = 1;
  9394. }
  9395. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9396. switch (nvcfg1) {
  9397. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9398. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9399. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9400. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9401. tp->nvram_jedecnum = JEDEC_ATMEL;
  9402. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9403. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9404. tp->nvram_pagesize = 264;
  9405. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9406. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9407. tp->nvram_size = (protect ? 0x3e200 :
  9408. TG3_NVRAM_SIZE_512KB);
  9409. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9410. tp->nvram_size = (protect ? 0x1f200 :
  9411. TG3_NVRAM_SIZE_256KB);
  9412. else
  9413. tp->nvram_size = (protect ? 0x1f200 :
  9414. TG3_NVRAM_SIZE_128KB);
  9415. break;
  9416. case FLASH_5752VENDOR_ST_M45PE10:
  9417. case FLASH_5752VENDOR_ST_M45PE20:
  9418. case FLASH_5752VENDOR_ST_M45PE40:
  9419. tp->nvram_jedecnum = JEDEC_ST;
  9420. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9421. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9422. tp->nvram_pagesize = 256;
  9423. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9424. tp->nvram_size = (protect ?
  9425. TG3_NVRAM_SIZE_64KB :
  9426. TG3_NVRAM_SIZE_128KB);
  9427. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9428. tp->nvram_size = (protect ?
  9429. TG3_NVRAM_SIZE_64KB :
  9430. TG3_NVRAM_SIZE_256KB);
  9431. else
  9432. tp->nvram_size = (protect ?
  9433. TG3_NVRAM_SIZE_128KB :
  9434. TG3_NVRAM_SIZE_512KB);
  9435. break;
  9436. }
  9437. }
  9438. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9439. {
  9440. u32 nvcfg1;
  9441. nvcfg1 = tr32(NVRAM_CFG1);
  9442. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9443. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9444. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9445. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9446. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9447. tp->nvram_jedecnum = JEDEC_ATMEL;
  9448. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9449. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9450. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9451. tw32(NVRAM_CFG1, nvcfg1);
  9452. break;
  9453. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9454. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9455. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9456. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9457. tp->nvram_jedecnum = JEDEC_ATMEL;
  9458. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9459. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9460. tp->nvram_pagesize = 264;
  9461. break;
  9462. case FLASH_5752VENDOR_ST_M45PE10:
  9463. case FLASH_5752VENDOR_ST_M45PE20:
  9464. case FLASH_5752VENDOR_ST_M45PE40:
  9465. tp->nvram_jedecnum = JEDEC_ST;
  9466. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9467. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9468. tp->nvram_pagesize = 256;
  9469. break;
  9470. }
  9471. }
  9472. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9473. {
  9474. u32 nvcfg1, protect = 0;
  9475. nvcfg1 = tr32(NVRAM_CFG1);
  9476. /* NVRAM protection for TPM */
  9477. if (nvcfg1 & (1 << 27)) {
  9478. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9479. protect = 1;
  9480. }
  9481. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9482. switch (nvcfg1) {
  9483. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9484. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9485. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9486. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9487. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9488. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9489. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9490. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9491. tp->nvram_jedecnum = JEDEC_ATMEL;
  9492. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9493. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9494. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9495. tp->nvram_pagesize = 256;
  9496. break;
  9497. case FLASH_5761VENDOR_ST_A_M45PE20:
  9498. case FLASH_5761VENDOR_ST_A_M45PE40:
  9499. case FLASH_5761VENDOR_ST_A_M45PE80:
  9500. case FLASH_5761VENDOR_ST_A_M45PE16:
  9501. case FLASH_5761VENDOR_ST_M_M45PE20:
  9502. case FLASH_5761VENDOR_ST_M_M45PE40:
  9503. case FLASH_5761VENDOR_ST_M_M45PE80:
  9504. case FLASH_5761VENDOR_ST_M_M45PE16:
  9505. tp->nvram_jedecnum = JEDEC_ST;
  9506. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9507. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9508. tp->nvram_pagesize = 256;
  9509. break;
  9510. }
  9511. if (protect) {
  9512. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9513. } else {
  9514. switch (nvcfg1) {
  9515. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9516. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9517. case FLASH_5761VENDOR_ST_A_M45PE16:
  9518. case FLASH_5761VENDOR_ST_M_M45PE16:
  9519. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9520. break;
  9521. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9522. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9523. case FLASH_5761VENDOR_ST_A_M45PE80:
  9524. case FLASH_5761VENDOR_ST_M_M45PE80:
  9525. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9526. break;
  9527. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9528. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9529. case FLASH_5761VENDOR_ST_A_M45PE40:
  9530. case FLASH_5761VENDOR_ST_M_M45PE40:
  9531. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9532. break;
  9533. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9534. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9535. case FLASH_5761VENDOR_ST_A_M45PE20:
  9536. case FLASH_5761VENDOR_ST_M_M45PE20:
  9537. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9538. break;
  9539. }
  9540. }
  9541. }
  9542. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9543. {
  9544. tp->nvram_jedecnum = JEDEC_ATMEL;
  9545. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9546. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9547. }
  9548. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9549. {
  9550. u32 nvcfg1;
  9551. nvcfg1 = tr32(NVRAM_CFG1);
  9552. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9553. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9554. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9555. tp->nvram_jedecnum = JEDEC_ATMEL;
  9556. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9557. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9558. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9559. tw32(NVRAM_CFG1, nvcfg1);
  9560. return;
  9561. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9562. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9563. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9564. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9565. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9566. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9567. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9568. tp->nvram_jedecnum = JEDEC_ATMEL;
  9569. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9570. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9571. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9572. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9573. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9574. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9575. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9576. break;
  9577. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9578. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9579. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9580. break;
  9581. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9582. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9583. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9584. break;
  9585. }
  9586. break;
  9587. case FLASH_5752VENDOR_ST_M45PE10:
  9588. case FLASH_5752VENDOR_ST_M45PE20:
  9589. case FLASH_5752VENDOR_ST_M45PE40:
  9590. tp->nvram_jedecnum = JEDEC_ST;
  9591. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9592. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9593. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9594. case FLASH_5752VENDOR_ST_M45PE10:
  9595. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9596. break;
  9597. case FLASH_5752VENDOR_ST_M45PE20:
  9598. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9599. break;
  9600. case FLASH_5752VENDOR_ST_M45PE40:
  9601. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9602. break;
  9603. }
  9604. break;
  9605. default:
  9606. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9607. return;
  9608. }
  9609. tg3_nvram_get_pagesize(tp, nvcfg1);
  9610. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9611. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9612. }
  9613. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9614. {
  9615. u32 nvcfg1;
  9616. nvcfg1 = tr32(NVRAM_CFG1);
  9617. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9618. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9619. case FLASH_5717VENDOR_MICRO_EEPROM:
  9620. tp->nvram_jedecnum = JEDEC_ATMEL;
  9621. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9622. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9623. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9624. tw32(NVRAM_CFG1, nvcfg1);
  9625. return;
  9626. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9627. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9628. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9629. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9630. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9631. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9632. case FLASH_5717VENDOR_ATMEL_45USPT:
  9633. tp->nvram_jedecnum = JEDEC_ATMEL;
  9634. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9635. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9636. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9637. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9638. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9639. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9640. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9641. break;
  9642. default:
  9643. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9644. break;
  9645. }
  9646. break;
  9647. case FLASH_5717VENDOR_ST_M_M25PE10:
  9648. case FLASH_5717VENDOR_ST_A_M25PE10:
  9649. case FLASH_5717VENDOR_ST_M_M45PE10:
  9650. case FLASH_5717VENDOR_ST_A_M45PE10:
  9651. case FLASH_5717VENDOR_ST_M_M25PE20:
  9652. case FLASH_5717VENDOR_ST_A_M25PE20:
  9653. case FLASH_5717VENDOR_ST_M_M45PE20:
  9654. case FLASH_5717VENDOR_ST_A_M45PE20:
  9655. case FLASH_5717VENDOR_ST_25USPT:
  9656. case FLASH_5717VENDOR_ST_45USPT:
  9657. tp->nvram_jedecnum = JEDEC_ST;
  9658. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9659. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9660. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9661. case FLASH_5717VENDOR_ST_M_M25PE20:
  9662. case FLASH_5717VENDOR_ST_A_M25PE20:
  9663. case FLASH_5717VENDOR_ST_M_M45PE20:
  9664. case FLASH_5717VENDOR_ST_A_M45PE20:
  9665. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9666. break;
  9667. default:
  9668. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9669. break;
  9670. }
  9671. break;
  9672. default:
  9673. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9674. return;
  9675. }
  9676. tg3_nvram_get_pagesize(tp, nvcfg1);
  9677. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9678. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9679. }
  9680. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9681. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9682. {
  9683. tw32_f(GRC_EEPROM_ADDR,
  9684. (EEPROM_ADDR_FSM_RESET |
  9685. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9686. EEPROM_ADDR_CLKPERD_SHIFT)));
  9687. msleep(1);
  9688. /* Enable seeprom accesses. */
  9689. tw32_f(GRC_LOCAL_CTRL,
  9690. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9691. udelay(100);
  9692. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9693. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9694. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9695. if (tg3_nvram_lock(tp)) {
  9696. netdev_warn(tp->dev,
  9697. "Cannot get nvram lock, %s failed\n",
  9698. __func__);
  9699. return;
  9700. }
  9701. tg3_enable_nvram_access(tp);
  9702. tp->nvram_size = 0;
  9703. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9704. tg3_get_5752_nvram_info(tp);
  9705. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9706. tg3_get_5755_nvram_info(tp);
  9707. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9709. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9710. tg3_get_5787_nvram_info(tp);
  9711. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9712. tg3_get_5761_nvram_info(tp);
  9713. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9714. tg3_get_5906_nvram_info(tp);
  9715. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9717. tg3_get_57780_nvram_info(tp);
  9718. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9720. tg3_get_5717_nvram_info(tp);
  9721. else
  9722. tg3_get_nvram_info(tp);
  9723. if (tp->nvram_size == 0)
  9724. tg3_get_nvram_size(tp);
  9725. tg3_disable_nvram_access(tp);
  9726. tg3_nvram_unlock(tp);
  9727. } else {
  9728. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9729. tg3_get_eeprom_size(tp);
  9730. }
  9731. }
  9732. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9733. u32 offset, u32 len, u8 *buf)
  9734. {
  9735. int i, j, rc = 0;
  9736. u32 val;
  9737. for (i = 0; i < len; i += 4) {
  9738. u32 addr;
  9739. __be32 data;
  9740. addr = offset + i;
  9741. memcpy(&data, buf + i, 4);
  9742. /*
  9743. * The SEEPROM interface expects the data to always be opposite
  9744. * the native endian format. We accomplish this by reversing
  9745. * all the operations that would have been performed on the
  9746. * data from a call to tg3_nvram_read_be32().
  9747. */
  9748. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9749. val = tr32(GRC_EEPROM_ADDR);
  9750. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9751. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9752. EEPROM_ADDR_READ);
  9753. tw32(GRC_EEPROM_ADDR, val |
  9754. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9755. (addr & EEPROM_ADDR_ADDR_MASK) |
  9756. EEPROM_ADDR_START |
  9757. EEPROM_ADDR_WRITE);
  9758. for (j = 0; j < 1000; j++) {
  9759. val = tr32(GRC_EEPROM_ADDR);
  9760. if (val & EEPROM_ADDR_COMPLETE)
  9761. break;
  9762. msleep(1);
  9763. }
  9764. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9765. rc = -EBUSY;
  9766. break;
  9767. }
  9768. }
  9769. return rc;
  9770. }
  9771. /* offset and length are dword aligned */
  9772. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9773. u8 *buf)
  9774. {
  9775. int ret = 0;
  9776. u32 pagesize = tp->nvram_pagesize;
  9777. u32 pagemask = pagesize - 1;
  9778. u32 nvram_cmd;
  9779. u8 *tmp;
  9780. tmp = kmalloc(pagesize, GFP_KERNEL);
  9781. if (tmp == NULL)
  9782. return -ENOMEM;
  9783. while (len) {
  9784. int j;
  9785. u32 phy_addr, page_off, size;
  9786. phy_addr = offset & ~pagemask;
  9787. for (j = 0; j < pagesize; j += 4) {
  9788. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9789. (__be32 *) (tmp + j));
  9790. if (ret)
  9791. break;
  9792. }
  9793. if (ret)
  9794. break;
  9795. page_off = offset & pagemask;
  9796. size = pagesize;
  9797. if (len < size)
  9798. size = len;
  9799. len -= size;
  9800. memcpy(tmp + page_off, buf, size);
  9801. offset = offset + (pagesize - page_off);
  9802. tg3_enable_nvram_access(tp);
  9803. /*
  9804. * Before we can erase the flash page, we need
  9805. * to issue a special "write enable" command.
  9806. */
  9807. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9808. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9809. break;
  9810. /* Erase the target page */
  9811. tw32(NVRAM_ADDR, phy_addr);
  9812. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9813. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9814. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9815. break;
  9816. /* Issue another write enable to start the write. */
  9817. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9818. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9819. break;
  9820. for (j = 0; j < pagesize; j += 4) {
  9821. __be32 data;
  9822. data = *((__be32 *) (tmp + j));
  9823. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9824. tw32(NVRAM_ADDR, phy_addr + j);
  9825. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9826. NVRAM_CMD_WR;
  9827. if (j == 0)
  9828. nvram_cmd |= NVRAM_CMD_FIRST;
  9829. else if (j == (pagesize - 4))
  9830. nvram_cmd |= NVRAM_CMD_LAST;
  9831. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9832. break;
  9833. }
  9834. if (ret)
  9835. break;
  9836. }
  9837. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9838. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9839. kfree(tmp);
  9840. return ret;
  9841. }
  9842. /* offset and length are dword aligned */
  9843. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9844. u8 *buf)
  9845. {
  9846. int i, ret = 0;
  9847. for (i = 0; i < len; i += 4, offset += 4) {
  9848. u32 page_off, phy_addr, nvram_cmd;
  9849. __be32 data;
  9850. memcpy(&data, buf + i, 4);
  9851. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9852. page_off = offset % tp->nvram_pagesize;
  9853. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9854. tw32(NVRAM_ADDR, phy_addr);
  9855. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9856. if (page_off == 0 || i == 0)
  9857. nvram_cmd |= NVRAM_CMD_FIRST;
  9858. if (page_off == (tp->nvram_pagesize - 4))
  9859. nvram_cmd |= NVRAM_CMD_LAST;
  9860. if (i == (len - 4))
  9861. nvram_cmd |= NVRAM_CMD_LAST;
  9862. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9863. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9864. (tp->nvram_jedecnum == JEDEC_ST) &&
  9865. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9866. if ((ret = tg3_nvram_exec_cmd(tp,
  9867. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9868. NVRAM_CMD_DONE)))
  9869. break;
  9870. }
  9871. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9872. /* We always do complete word writes to eeprom. */
  9873. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9874. }
  9875. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9876. break;
  9877. }
  9878. return ret;
  9879. }
  9880. /* offset and length are dword aligned */
  9881. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9882. {
  9883. int ret;
  9884. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9885. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9886. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9887. udelay(40);
  9888. }
  9889. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9890. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9891. } else {
  9892. u32 grc_mode;
  9893. ret = tg3_nvram_lock(tp);
  9894. if (ret)
  9895. return ret;
  9896. tg3_enable_nvram_access(tp);
  9897. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9898. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9899. tw32(NVRAM_WRITE1, 0x406);
  9900. grc_mode = tr32(GRC_MODE);
  9901. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9902. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9903. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9904. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9905. buf);
  9906. } else {
  9907. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9908. buf);
  9909. }
  9910. grc_mode = tr32(GRC_MODE);
  9911. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9912. tg3_disable_nvram_access(tp);
  9913. tg3_nvram_unlock(tp);
  9914. }
  9915. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9916. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9917. udelay(40);
  9918. }
  9919. return ret;
  9920. }
  9921. struct subsys_tbl_ent {
  9922. u16 subsys_vendor, subsys_devid;
  9923. u32 phy_id;
  9924. };
  9925. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9926. /* Broadcom boards. */
  9927. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9928. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9929. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9930. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9931. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9932. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9933. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9934. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9935. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9936. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9937. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9938. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9939. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9940. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9941. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9942. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9943. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9944. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9945. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9946. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9947. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9948. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9949. /* 3com boards. */
  9950. { TG3PCI_SUBVENDOR_ID_3COM,
  9951. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9952. { TG3PCI_SUBVENDOR_ID_3COM,
  9953. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9954. { TG3PCI_SUBVENDOR_ID_3COM,
  9955. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9956. { TG3PCI_SUBVENDOR_ID_3COM,
  9957. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9958. { TG3PCI_SUBVENDOR_ID_3COM,
  9959. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9960. /* DELL boards. */
  9961. { TG3PCI_SUBVENDOR_ID_DELL,
  9962. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9963. { TG3PCI_SUBVENDOR_ID_DELL,
  9964. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9965. { TG3PCI_SUBVENDOR_ID_DELL,
  9966. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9967. { TG3PCI_SUBVENDOR_ID_DELL,
  9968. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9969. /* Compaq boards. */
  9970. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9971. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9972. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9973. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9974. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9975. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9976. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9977. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9978. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9979. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9980. /* IBM boards. */
  9981. { TG3PCI_SUBVENDOR_ID_IBM,
  9982. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9983. };
  9984. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9985. {
  9986. int i;
  9987. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9988. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9989. tp->pdev->subsystem_vendor) &&
  9990. (subsys_id_to_phy_id[i].subsys_devid ==
  9991. tp->pdev->subsystem_device))
  9992. return &subsys_id_to_phy_id[i];
  9993. }
  9994. return NULL;
  9995. }
  9996. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9997. {
  9998. u32 val;
  9999. u16 pmcsr;
  10000. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10001. * so need make sure we're in D0.
  10002. */
  10003. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10004. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10005. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10006. msleep(1);
  10007. /* Make sure register accesses (indirect or otherwise)
  10008. * will function correctly.
  10009. */
  10010. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10011. tp->misc_host_ctrl);
  10012. /* The memory arbiter has to be enabled in order for SRAM accesses
  10013. * to succeed. Normally on powerup the tg3 chip firmware will make
  10014. * sure it is enabled, but other entities such as system netboot
  10015. * code might disable it.
  10016. */
  10017. val = tr32(MEMARB_MODE);
  10018. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10019. tp->phy_id = TG3_PHY_ID_INVALID;
  10020. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10021. /* Assume an onboard device and WOL capable by default. */
  10022. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10024. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10025. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10026. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10027. }
  10028. val = tr32(VCPU_CFGSHDW);
  10029. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10030. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10031. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10032. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10033. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10034. goto done;
  10035. }
  10036. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10037. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10038. u32 nic_cfg, led_cfg;
  10039. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10040. int eeprom_phy_serdes = 0;
  10041. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10042. tp->nic_sram_data_cfg = nic_cfg;
  10043. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10044. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10045. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10046. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10047. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10048. (ver > 0) && (ver < 0x100))
  10049. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10051. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10052. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10053. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10054. eeprom_phy_serdes = 1;
  10055. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10056. if (nic_phy_id != 0) {
  10057. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10058. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10059. eeprom_phy_id = (id1 >> 16) << 10;
  10060. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10061. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10062. } else
  10063. eeprom_phy_id = 0;
  10064. tp->phy_id = eeprom_phy_id;
  10065. if (eeprom_phy_serdes) {
  10066. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10067. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10068. else
  10069. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10070. }
  10071. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10072. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10073. SHASTA_EXT_LED_MODE_MASK);
  10074. else
  10075. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10076. switch (led_cfg) {
  10077. default:
  10078. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10079. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10080. break;
  10081. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10082. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10083. break;
  10084. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10085. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10086. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10087. * read on some older 5700/5701 bootcode.
  10088. */
  10089. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10090. ASIC_REV_5700 ||
  10091. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10092. ASIC_REV_5701)
  10093. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10094. break;
  10095. case SHASTA_EXT_LED_SHARED:
  10096. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10097. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10098. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10099. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10100. LED_CTRL_MODE_PHY_2);
  10101. break;
  10102. case SHASTA_EXT_LED_MAC:
  10103. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10104. break;
  10105. case SHASTA_EXT_LED_COMBO:
  10106. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10107. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10108. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10109. LED_CTRL_MODE_PHY_2);
  10110. break;
  10111. }
  10112. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10114. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10115. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10116. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10117. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10118. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10119. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10120. if ((tp->pdev->subsystem_vendor ==
  10121. PCI_VENDOR_ID_ARIMA) &&
  10122. (tp->pdev->subsystem_device == 0x205a ||
  10123. tp->pdev->subsystem_device == 0x2063))
  10124. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10125. } else {
  10126. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10127. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10128. }
  10129. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10130. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10131. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10132. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10133. }
  10134. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10135. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10136. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10137. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10138. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10139. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10140. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10141. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10142. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10143. if (cfg2 & (1 << 17))
  10144. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10145. /* serdes signal pre-emphasis in register 0x590 set by */
  10146. /* bootcode if bit 18 is set */
  10147. if (cfg2 & (1 << 18))
  10148. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10149. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10150. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10151. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10152. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10153. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10154. u32 cfg3;
  10155. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10156. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10157. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10158. }
  10159. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10160. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10161. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10162. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10163. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10164. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10165. }
  10166. done:
  10167. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10168. device_set_wakeup_enable(&tp->pdev->dev,
  10169. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10170. }
  10171. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10172. {
  10173. int i;
  10174. u32 val;
  10175. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10176. tw32(OTP_CTRL, cmd);
  10177. /* Wait for up to 1 ms for command to execute. */
  10178. for (i = 0; i < 100; i++) {
  10179. val = tr32(OTP_STATUS);
  10180. if (val & OTP_STATUS_CMD_DONE)
  10181. break;
  10182. udelay(10);
  10183. }
  10184. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10185. }
  10186. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10187. * configuration is a 32-bit value that straddles the alignment boundary.
  10188. * We do two 32-bit reads and then shift and merge the results.
  10189. */
  10190. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10191. {
  10192. u32 bhalf_otp, thalf_otp;
  10193. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10194. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10195. return 0;
  10196. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10197. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10198. return 0;
  10199. thalf_otp = tr32(OTP_READ_DATA);
  10200. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10201. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10202. return 0;
  10203. bhalf_otp = tr32(OTP_READ_DATA);
  10204. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10205. }
  10206. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10207. {
  10208. u32 hw_phy_id_1, hw_phy_id_2;
  10209. u32 hw_phy_id, hw_phy_id_masked;
  10210. int err;
  10211. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10212. return tg3_phy_init(tp);
  10213. /* Reading the PHY ID register can conflict with ASF
  10214. * firmware access to the PHY hardware.
  10215. */
  10216. err = 0;
  10217. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10218. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10219. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10220. } else {
  10221. /* Now read the physical PHY_ID from the chip and verify
  10222. * that it is sane. If it doesn't look good, we fall back
  10223. * to either the hard-coded table based PHY_ID and failing
  10224. * that the value found in the eeprom area.
  10225. */
  10226. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10227. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10228. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10229. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10230. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10231. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10232. }
  10233. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10234. tp->phy_id = hw_phy_id;
  10235. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10236. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10237. else
  10238. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10239. } else {
  10240. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10241. /* Do nothing, phy ID already set up in
  10242. * tg3_get_eeprom_hw_cfg().
  10243. */
  10244. } else {
  10245. struct subsys_tbl_ent *p;
  10246. /* No eeprom signature? Try the hardcoded
  10247. * subsys device table.
  10248. */
  10249. p = tg3_lookup_by_subsys(tp);
  10250. if (!p)
  10251. return -ENODEV;
  10252. tp->phy_id = p->phy_id;
  10253. if (!tp->phy_id ||
  10254. tp->phy_id == TG3_PHY_ID_BCM8002)
  10255. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10256. }
  10257. }
  10258. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10259. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10260. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10261. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10262. tg3_readphy(tp, MII_BMSR, &bmsr);
  10263. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10264. (bmsr & BMSR_LSTATUS))
  10265. goto skip_phy_reset;
  10266. err = tg3_phy_reset(tp);
  10267. if (err)
  10268. return err;
  10269. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10270. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10271. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10272. tg3_ctrl = 0;
  10273. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10274. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10275. MII_TG3_CTRL_ADV_1000_FULL);
  10276. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10277. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10278. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10279. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10280. }
  10281. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10282. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10283. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10284. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10285. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10286. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10287. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10288. tg3_writephy(tp, MII_BMCR,
  10289. BMCR_ANENABLE | BMCR_ANRESTART);
  10290. }
  10291. tg3_phy_set_wirespeed(tp);
  10292. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10293. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10294. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10295. }
  10296. skip_phy_reset:
  10297. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10298. err = tg3_init_5401phy_dsp(tp);
  10299. if (err)
  10300. return err;
  10301. err = tg3_init_5401phy_dsp(tp);
  10302. }
  10303. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10304. tp->link_config.advertising =
  10305. (ADVERTISED_1000baseT_Half |
  10306. ADVERTISED_1000baseT_Full |
  10307. ADVERTISED_Autoneg |
  10308. ADVERTISED_FIBRE);
  10309. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10310. tp->link_config.advertising &=
  10311. ~(ADVERTISED_1000baseT_Half |
  10312. ADVERTISED_1000baseT_Full);
  10313. return err;
  10314. }
  10315. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10316. {
  10317. u8 vpd_data[TG3_NVM_VPD_LEN];
  10318. unsigned int block_end, rosize, len;
  10319. int j, i = 0;
  10320. u32 magic;
  10321. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10322. tg3_nvram_read(tp, 0x0, &magic))
  10323. goto out_not_found;
  10324. if (magic == TG3_EEPROM_MAGIC) {
  10325. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10326. u32 tmp;
  10327. /* The data is in little-endian format in NVRAM.
  10328. * Use the big-endian read routines to preserve
  10329. * the byte order as it exists in NVRAM.
  10330. */
  10331. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10332. goto out_not_found;
  10333. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10334. }
  10335. } else {
  10336. ssize_t cnt;
  10337. unsigned int pos = 0;
  10338. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10339. cnt = pci_read_vpd(tp->pdev, pos,
  10340. TG3_NVM_VPD_LEN - pos,
  10341. &vpd_data[pos]);
  10342. if (cnt == -ETIMEDOUT || -EINTR)
  10343. cnt = 0;
  10344. else if (cnt < 0)
  10345. goto out_not_found;
  10346. }
  10347. if (pos != TG3_NVM_VPD_LEN)
  10348. goto out_not_found;
  10349. }
  10350. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10351. PCI_VPD_LRDT_RO_DATA);
  10352. if (i < 0)
  10353. goto out_not_found;
  10354. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10355. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10356. i += PCI_VPD_LRDT_TAG_SIZE;
  10357. if (block_end > TG3_NVM_VPD_LEN)
  10358. goto out_not_found;
  10359. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10360. PCI_VPD_RO_KEYWORD_MFR_ID);
  10361. if (j > 0) {
  10362. len = pci_vpd_info_field_size(&vpd_data[j]);
  10363. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10364. if (j + len > block_end || len != 4 ||
  10365. memcmp(&vpd_data[j], "1028", 4))
  10366. goto partno;
  10367. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10368. PCI_VPD_RO_KEYWORD_VENDOR0);
  10369. if (j < 0)
  10370. goto partno;
  10371. len = pci_vpd_info_field_size(&vpd_data[j]);
  10372. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10373. if (j + len > block_end)
  10374. goto partno;
  10375. memcpy(tp->fw_ver, &vpd_data[j], len);
  10376. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10377. }
  10378. partno:
  10379. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10380. PCI_VPD_RO_KEYWORD_PARTNO);
  10381. if (i < 0)
  10382. goto out_not_found;
  10383. len = pci_vpd_info_field_size(&vpd_data[i]);
  10384. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10385. if (len > TG3_BPN_SIZE ||
  10386. (len + i) > TG3_NVM_VPD_LEN)
  10387. goto out_not_found;
  10388. memcpy(tp->board_part_number, &vpd_data[i], len);
  10389. return;
  10390. out_not_found:
  10391. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10392. strcpy(tp->board_part_number, "BCM95906");
  10393. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10394. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10395. strcpy(tp->board_part_number, "BCM57780");
  10396. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10397. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10398. strcpy(tp->board_part_number, "BCM57760");
  10399. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10400. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10401. strcpy(tp->board_part_number, "BCM57790");
  10402. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10403. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10404. strcpy(tp->board_part_number, "BCM57788");
  10405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10406. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10407. strcpy(tp->board_part_number, "BCM57761");
  10408. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10409. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10410. strcpy(tp->board_part_number, "BCM57765");
  10411. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10412. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10413. strcpy(tp->board_part_number, "BCM57781");
  10414. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10415. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10416. strcpy(tp->board_part_number, "BCM57785");
  10417. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10418. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10419. strcpy(tp->board_part_number, "BCM57791");
  10420. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10421. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10422. strcpy(tp->board_part_number, "BCM57795");
  10423. else
  10424. strcpy(tp->board_part_number, "none");
  10425. }
  10426. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10427. {
  10428. u32 val;
  10429. if (tg3_nvram_read(tp, offset, &val) ||
  10430. (val & 0xfc000000) != 0x0c000000 ||
  10431. tg3_nvram_read(tp, offset + 4, &val) ||
  10432. val != 0)
  10433. return 0;
  10434. return 1;
  10435. }
  10436. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10437. {
  10438. u32 val, offset, start, ver_offset;
  10439. int i, dst_off;
  10440. bool newver = false;
  10441. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10442. tg3_nvram_read(tp, 0x4, &start))
  10443. return;
  10444. offset = tg3_nvram_logical_addr(tp, offset);
  10445. if (tg3_nvram_read(tp, offset, &val))
  10446. return;
  10447. if ((val & 0xfc000000) == 0x0c000000) {
  10448. if (tg3_nvram_read(tp, offset + 4, &val))
  10449. return;
  10450. if (val == 0)
  10451. newver = true;
  10452. }
  10453. dst_off = strlen(tp->fw_ver);
  10454. if (newver) {
  10455. if (TG3_VER_SIZE - dst_off < 16 ||
  10456. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10457. return;
  10458. offset = offset + ver_offset - start;
  10459. for (i = 0; i < 16; i += 4) {
  10460. __be32 v;
  10461. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10462. return;
  10463. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10464. }
  10465. } else {
  10466. u32 major, minor;
  10467. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10468. return;
  10469. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10470. TG3_NVM_BCVER_MAJSFT;
  10471. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10472. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10473. "v%d.%02d", major, minor);
  10474. }
  10475. }
  10476. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10477. {
  10478. u32 val, major, minor;
  10479. /* Use native endian representation */
  10480. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10481. return;
  10482. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10483. TG3_NVM_HWSB_CFG1_MAJSFT;
  10484. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10485. TG3_NVM_HWSB_CFG1_MINSFT;
  10486. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10487. }
  10488. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10489. {
  10490. u32 offset, major, minor, build;
  10491. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10492. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10493. return;
  10494. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10495. case TG3_EEPROM_SB_REVISION_0:
  10496. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10497. break;
  10498. case TG3_EEPROM_SB_REVISION_2:
  10499. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10500. break;
  10501. case TG3_EEPROM_SB_REVISION_3:
  10502. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10503. break;
  10504. case TG3_EEPROM_SB_REVISION_4:
  10505. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10506. break;
  10507. case TG3_EEPROM_SB_REVISION_5:
  10508. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10509. break;
  10510. default:
  10511. return;
  10512. }
  10513. if (tg3_nvram_read(tp, offset, &val))
  10514. return;
  10515. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10516. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10517. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10518. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10519. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10520. if (minor > 99 || build > 26)
  10521. return;
  10522. offset = strlen(tp->fw_ver);
  10523. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10524. " v%d.%02d", major, minor);
  10525. if (build > 0) {
  10526. offset = strlen(tp->fw_ver);
  10527. if (offset < TG3_VER_SIZE - 1)
  10528. tp->fw_ver[offset] = 'a' + build - 1;
  10529. }
  10530. }
  10531. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10532. {
  10533. u32 val, offset, start;
  10534. int i, vlen;
  10535. for (offset = TG3_NVM_DIR_START;
  10536. offset < TG3_NVM_DIR_END;
  10537. offset += TG3_NVM_DIRENT_SIZE) {
  10538. if (tg3_nvram_read(tp, offset, &val))
  10539. return;
  10540. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10541. break;
  10542. }
  10543. if (offset == TG3_NVM_DIR_END)
  10544. return;
  10545. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10546. start = 0x08000000;
  10547. else if (tg3_nvram_read(tp, offset - 4, &start))
  10548. return;
  10549. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10550. !tg3_fw_img_is_valid(tp, offset) ||
  10551. tg3_nvram_read(tp, offset + 8, &val))
  10552. return;
  10553. offset += val - start;
  10554. vlen = strlen(tp->fw_ver);
  10555. tp->fw_ver[vlen++] = ',';
  10556. tp->fw_ver[vlen++] = ' ';
  10557. for (i = 0; i < 4; i++) {
  10558. __be32 v;
  10559. if (tg3_nvram_read_be32(tp, offset, &v))
  10560. return;
  10561. offset += sizeof(v);
  10562. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10563. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10564. break;
  10565. }
  10566. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10567. vlen += sizeof(v);
  10568. }
  10569. }
  10570. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10571. {
  10572. int vlen;
  10573. u32 apedata;
  10574. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10575. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10576. return;
  10577. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10578. if (apedata != APE_SEG_SIG_MAGIC)
  10579. return;
  10580. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10581. if (!(apedata & APE_FW_STATUS_READY))
  10582. return;
  10583. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10584. vlen = strlen(tp->fw_ver);
  10585. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10586. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10587. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10588. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10589. (apedata & APE_FW_VERSION_BLDMSK));
  10590. }
  10591. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10592. {
  10593. u32 val;
  10594. bool vpd_vers = false;
  10595. if (tp->fw_ver[0] != 0)
  10596. vpd_vers = true;
  10597. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10598. strcat(tp->fw_ver, "sb");
  10599. return;
  10600. }
  10601. if (tg3_nvram_read(tp, 0, &val))
  10602. return;
  10603. if (val == TG3_EEPROM_MAGIC)
  10604. tg3_read_bc_ver(tp);
  10605. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10606. tg3_read_sb_ver(tp, val);
  10607. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10608. tg3_read_hwsb_ver(tp);
  10609. else
  10610. return;
  10611. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10612. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10613. goto done;
  10614. tg3_read_mgmtfw_ver(tp);
  10615. done:
  10616. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10617. }
  10618. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10619. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10620. {
  10621. #if TG3_VLAN_TAG_USED
  10622. dev->vlan_features |= flags;
  10623. #endif
  10624. }
  10625. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10626. {
  10627. static struct pci_device_id write_reorder_chipsets[] = {
  10628. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10629. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10630. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10631. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10632. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10633. PCI_DEVICE_ID_VIA_8385_0) },
  10634. { },
  10635. };
  10636. u32 misc_ctrl_reg;
  10637. u32 pci_state_reg, grc_misc_cfg;
  10638. u32 val;
  10639. u16 pci_cmd;
  10640. int err;
  10641. /* Force memory write invalidate off. If we leave it on,
  10642. * then on 5700_BX chips we have to enable a workaround.
  10643. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10644. * to match the cacheline size. The Broadcom driver have this
  10645. * workaround but turns MWI off all the times so never uses
  10646. * it. This seems to suggest that the workaround is insufficient.
  10647. */
  10648. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10649. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10650. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10651. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10652. * has the register indirect write enable bit set before
  10653. * we try to access any of the MMIO registers. It is also
  10654. * critical that the PCI-X hw workaround situation is decided
  10655. * before that as well.
  10656. */
  10657. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10658. &misc_ctrl_reg);
  10659. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10660. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10662. u32 prod_id_asic_rev;
  10663. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10664. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10665. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
  10666. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10667. pci_read_config_dword(tp->pdev,
  10668. TG3PCI_GEN2_PRODID_ASICREV,
  10669. &prod_id_asic_rev);
  10670. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10671. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10672. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10673. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10674. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10675. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10676. pci_read_config_dword(tp->pdev,
  10677. TG3PCI_GEN15_PRODID_ASICREV,
  10678. &prod_id_asic_rev);
  10679. else
  10680. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10681. &prod_id_asic_rev);
  10682. tp->pci_chip_rev_id = prod_id_asic_rev;
  10683. }
  10684. /* Wrong chip ID in 5752 A0. This code can be removed later
  10685. * as A0 is not in production.
  10686. */
  10687. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10688. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10689. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10690. * we need to disable memory and use config. cycles
  10691. * only to access all registers. The 5702/03 chips
  10692. * can mistakenly decode the special cycles from the
  10693. * ICH chipsets as memory write cycles, causing corruption
  10694. * of register and memory space. Only certain ICH bridges
  10695. * will drive special cycles with non-zero data during the
  10696. * address phase which can fall within the 5703's address
  10697. * range. This is not an ICH bug as the PCI spec allows
  10698. * non-zero address during special cycles. However, only
  10699. * these ICH bridges are known to drive non-zero addresses
  10700. * during special cycles.
  10701. *
  10702. * Since special cycles do not cross PCI bridges, we only
  10703. * enable this workaround if the 5703 is on the secondary
  10704. * bus of these ICH bridges.
  10705. */
  10706. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10707. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10708. static struct tg3_dev_id {
  10709. u32 vendor;
  10710. u32 device;
  10711. u32 rev;
  10712. } ich_chipsets[] = {
  10713. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10714. PCI_ANY_ID },
  10715. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10716. PCI_ANY_ID },
  10717. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10718. 0xa },
  10719. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10720. PCI_ANY_ID },
  10721. { },
  10722. };
  10723. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10724. struct pci_dev *bridge = NULL;
  10725. while (pci_id->vendor != 0) {
  10726. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10727. bridge);
  10728. if (!bridge) {
  10729. pci_id++;
  10730. continue;
  10731. }
  10732. if (pci_id->rev != PCI_ANY_ID) {
  10733. if (bridge->revision > pci_id->rev)
  10734. continue;
  10735. }
  10736. if (bridge->subordinate &&
  10737. (bridge->subordinate->number ==
  10738. tp->pdev->bus->number)) {
  10739. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10740. pci_dev_put(bridge);
  10741. break;
  10742. }
  10743. }
  10744. }
  10745. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10746. static struct tg3_dev_id {
  10747. u32 vendor;
  10748. u32 device;
  10749. } bridge_chipsets[] = {
  10750. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10751. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10752. { },
  10753. };
  10754. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10755. struct pci_dev *bridge = NULL;
  10756. while (pci_id->vendor != 0) {
  10757. bridge = pci_get_device(pci_id->vendor,
  10758. pci_id->device,
  10759. bridge);
  10760. if (!bridge) {
  10761. pci_id++;
  10762. continue;
  10763. }
  10764. if (bridge->subordinate &&
  10765. (bridge->subordinate->number <=
  10766. tp->pdev->bus->number) &&
  10767. (bridge->subordinate->subordinate >=
  10768. tp->pdev->bus->number)) {
  10769. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10770. pci_dev_put(bridge);
  10771. break;
  10772. }
  10773. }
  10774. }
  10775. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10776. * DMA addresses > 40-bit. This bridge may have other additional
  10777. * 57xx devices behind it in some 4-port NIC designs for example.
  10778. * Any tg3 device found behind the bridge will also need the 40-bit
  10779. * DMA workaround.
  10780. */
  10781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10783. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10784. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10785. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10786. } else {
  10787. struct pci_dev *bridge = NULL;
  10788. do {
  10789. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10790. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10791. bridge);
  10792. if (bridge && bridge->subordinate &&
  10793. (bridge->subordinate->number <=
  10794. tp->pdev->bus->number) &&
  10795. (bridge->subordinate->subordinate >=
  10796. tp->pdev->bus->number)) {
  10797. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10798. pci_dev_put(bridge);
  10799. break;
  10800. }
  10801. } while (bridge);
  10802. }
  10803. /* Initialize misc host control in PCI block. */
  10804. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10805. MISC_HOST_CTRL_CHIPREV);
  10806. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10807. tp->misc_host_ctrl);
  10808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10810. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10811. tp->pdev_peer = tg3_find_peer(tp);
  10812. /* Intentionally exclude ASIC_REV_5906 */
  10813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10822. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10826. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10827. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10828. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10829. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10830. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10831. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10832. /* 5700 B0 chips do not support checksumming correctly due
  10833. * to hardware bugs.
  10834. */
  10835. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10836. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10837. else {
  10838. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  10839. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10840. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10841. features |= NETIF_F_IPV6_CSUM;
  10842. tp->dev->features |= features;
  10843. vlan_features_add(tp->dev, features);
  10844. }
  10845. /* Determine TSO capabilities */
  10846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10849. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10850. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10852. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10853. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10854. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10856. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10857. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10858. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10859. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10860. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10861. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10862. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10863. tp->fw_needed = FIRMWARE_TG3TSO5;
  10864. else
  10865. tp->fw_needed = FIRMWARE_TG3TSO;
  10866. }
  10867. tp->irq_max = 1;
  10868. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10869. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10870. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10871. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10872. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10873. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10874. tp->pdev_peer == tp->pdev))
  10875. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10876. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10878. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10879. }
  10880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10882. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10883. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10884. tp->irq_max = TG3_IRQ_MAX_VECS;
  10885. }
  10886. }
  10887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10890. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10891. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10892. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10893. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10894. }
  10895. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10896. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10898. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10899. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10900. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10901. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10902. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10903. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10904. &pci_state_reg);
  10905. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10906. if (tp->pcie_cap != 0) {
  10907. u16 lnkctl;
  10908. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10909. pcie_set_readrq(tp->pdev, 4096);
  10910. pci_read_config_word(tp->pdev,
  10911. tp->pcie_cap + PCI_EXP_LNKCTL,
  10912. &lnkctl);
  10913. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10915. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10918. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10919. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10920. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10921. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10922. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10923. }
  10924. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10925. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10926. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10927. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10928. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10929. if (!tp->pcix_cap) {
  10930. dev_err(&tp->pdev->dev,
  10931. "Cannot find PCI-X capability, aborting\n");
  10932. return -EIO;
  10933. }
  10934. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10935. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10936. }
  10937. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10938. * reordering to the mailbox registers done by the host
  10939. * controller can cause major troubles. We read back from
  10940. * every mailbox register write to force the writes to be
  10941. * posted to the chip in order.
  10942. */
  10943. if (pci_dev_present(write_reorder_chipsets) &&
  10944. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10945. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10946. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10947. &tp->pci_cacheline_sz);
  10948. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10949. &tp->pci_lat_timer);
  10950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10951. tp->pci_lat_timer < 64) {
  10952. tp->pci_lat_timer = 64;
  10953. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10954. tp->pci_lat_timer);
  10955. }
  10956. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10957. /* 5700 BX chips need to have their TX producer index
  10958. * mailboxes written twice to workaround a bug.
  10959. */
  10960. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10961. /* If we are in PCI-X mode, enable register write workaround.
  10962. *
  10963. * The workaround is to use indirect register accesses
  10964. * for all chip writes not to mailbox registers.
  10965. */
  10966. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10967. u32 pm_reg;
  10968. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10969. /* The chip can have it's power management PCI config
  10970. * space registers clobbered due to this bug.
  10971. * So explicitly force the chip into D0 here.
  10972. */
  10973. pci_read_config_dword(tp->pdev,
  10974. tp->pm_cap + PCI_PM_CTRL,
  10975. &pm_reg);
  10976. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10977. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10978. pci_write_config_dword(tp->pdev,
  10979. tp->pm_cap + PCI_PM_CTRL,
  10980. pm_reg);
  10981. /* Also, force SERR#/PERR# in PCI command. */
  10982. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10983. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10984. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10985. }
  10986. }
  10987. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10988. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10989. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10990. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10991. /* Chip-specific fixup from Broadcom driver */
  10992. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10993. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10994. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10995. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10996. }
  10997. /* Default fast path register access methods */
  10998. tp->read32 = tg3_read32;
  10999. tp->write32 = tg3_write32;
  11000. tp->read32_mbox = tg3_read32;
  11001. tp->write32_mbox = tg3_write32;
  11002. tp->write32_tx_mbox = tg3_write32;
  11003. tp->write32_rx_mbox = tg3_write32;
  11004. /* Various workaround register access methods */
  11005. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11006. tp->write32 = tg3_write_indirect_reg32;
  11007. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11008. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11009. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11010. /*
  11011. * Back to back register writes can cause problems on these
  11012. * chips, the workaround is to read back all reg writes
  11013. * except those to mailbox regs.
  11014. *
  11015. * See tg3_write_indirect_reg32().
  11016. */
  11017. tp->write32 = tg3_write_flush_reg32;
  11018. }
  11019. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11020. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11021. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11022. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11023. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11024. }
  11025. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11026. tp->read32 = tg3_read_indirect_reg32;
  11027. tp->write32 = tg3_write_indirect_reg32;
  11028. tp->read32_mbox = tg3_read_indirect_mbox;
  11029. tp->write32_mbox = tg3_write_indirect_mbox;
  11030. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11031. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11032. iounmap(tp->regs);
  11033. tp->regs = NULL;
  11034. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11035. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11036. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11037. }
  11038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11039. tp->read32_mbox = tg3_read32_mbox_5906;
  11040. tp->write32_mbox = tg3_write32_mbox_5906;
  11041. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11042. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11043. }
  11044. if (tp->write32 == tg3_write_indirect_reg32 ||
  11045. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11046. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11047. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11048. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11049. /* Get eeprom hw config before calling tg3_set_power_state().
  11050. * In particular, the TG3_FLG2_IS_NIC flag must be
  11051. * determined before calling tg3_set_power_state() so that
  11052. * we know whether or not to switch out of Vaux power.
  11053. * When the flag is set, it means that GPIO1 is used for eeprom
  11054. * write protect and also implies that it is a LOM where GPIOs
  11055. * are not used to switch power.
  11056. */
  11057. tg3_get_eeprom_hw_cfg(tp);
  11058. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11059. /* Allow reads and writes to the
  11060. * APE register and memory space.
  11061. */
  11062. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11063. PCISTATE_ALLOW_APE_SHMEM_WR |
  11064. PCISTATE_ALLOW_APE_PSPACE_WR;
  11065. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11066. pci_state_reg);
  11067. }
  11068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11069. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11075. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11076. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11077. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11078. * It is also used as eeprom write protect on LOMs.
  11079. */
  11080. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11081. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11082. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11083. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11084. GRC_LCLCTRL_GPIO_OUTPUT1);
  11085. /* Unused GPIO3 must be driven as output on 5752 because there
  11086. * are no pull-up resistors on unused GPIO pins.
  11087. */
  11088. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11089. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11093. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11094. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11095. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11096. /* Turn off the debug UART. */
  11097. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11098. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11099. /* Keep VMain power. */
  11100. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11101. GRC_LCLCTRL_GPIO_OUTPUT0;
  11102. }
  11103. /* Force the chip into D0. */
  11104. err = tg3_set_power_state(tp, PCI_D0);
  11105. if (err) {
  11106. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11107. return err;
  11108. }
  11109. /* Derive initial jumbo mode from MTU assigned in
  11110. * ether_setup() via the alloc_etherdev() call
  11111. */
  11112. if (tp->dev->mtu > ETH_DATA_LEN &&
  11113. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11114. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11115. /* Determine WakeOnLan speed to use. */
  11116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11117. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11118. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11119. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11120. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11121. } else {
  11122. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11123. }
  11124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11125. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11126. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11127. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11128. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11129. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11130. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11131. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11132. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11133. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11134. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11135. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11136. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11137. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11138. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11139. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11140. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11141. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11142. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11143. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11144. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
  11145. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11146. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11150. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11151. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11152. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11153. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11154. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11155. } else
  11156. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11157. }
  11158. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11159. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11160. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11161. if (tp->phy_otp == 0)
  11162. tp->phy_otp = TG3_OTP_DEFAULT;
  11163. }
  11164. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11165. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11166. else
  11167. tp->mi_mode = MAC_MI_MODE_BASE;
  11168. tp->coalesce_mode = 0;
  11169. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11170. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11171. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11174. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11175. err = tg3_mdio_init(tp);
  11176. if (err)
  11177. return err;
  11178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11179. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  11180. return -ENOTSUPP;
  11181. /* Initialize data/descriptor byte/word swapping. */
  11182. val = tr32(GRC_MODE);
  11183. val &= GRC_MODE_HOST_STACKUP;
  11184. tw32(GRC_MODE, val | tp->grc_mode);
  11185. tg3_switch_clocks(tp);
  11186. /* Clear this out for sanity. */
  11187. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11188. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11189. &pci_state_reg);
  11190. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11191. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11192. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11193. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11194. chiprevid == CHIPREV_ID_5701_B0 ||
  11195. chiprevid == CHIPREV_ID_5701_B2 ||
  11196. chiprevid == CHIPREV_ID_5701_B5) {
  11197. void __iomem *sram_base;
  11198. /* Write some dummy words into the SRAM status block
  11199. * area, see if it reads back correctly. If the return
  11200. * value is bad, force enable the PCIX workaround.
  11201. */
  11202. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11203. writel(0x00000000, sram_base);
  11204. writel(0x00000000, sram_base + 4);
  11205. writel(0xffffffff, sram_base + 4);
  11206. if (readl(sram_base) != 0x00000000)
  11207. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11208. }
  11209. }
  11210. udelay(50);
  11211. tg3_nvram_init(tp);
  11212. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11213. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11214. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11215. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11216. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11217. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11218. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11219. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11220. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11221. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11222. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11223. HOSTCC_MODE_CLRTICK_TXBD);
  11224. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11225. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11226. tp->misc_host_ctrl);
  11227. }
  11228. /* Preserve the APE MAC_MODE bits */
  11229. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11230. tp->mac_mode = tr32(MAC_MODE) |
  11231. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11232. else
  11233. tp->mac_mode = TG3_DEF_MAC_MODE;
  11234. /* these are limited to 10/100 only */
  11235. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11236. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11237. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11238. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11239. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11240. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11241. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11242. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11243. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11244. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11245. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11246. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11247. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11248. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11249. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11250. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11251. err = tg3_phy_probe(tp);
  11252. if (err) {
  11253. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11254. /* ... but do not return immediately ... */
  11255. tg3_mdio_fini(tp);
  11256. }
  11257. tg3_read_vpd(tp);
  11258. tg3_read_fw_ver(tp);
  11259. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11260. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11261. } else {
  11262. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11263. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11264. else
  11265. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11266. }
  11267. /* 5700 {AX,BX} chips have a broken status block link
  11268. * change bit implementation, so we must use the
  11269. * status register in those cases.
  11270. */
  11271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11272. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11273. else
  11274. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11275. /* The led_ctrl is set during tg3_phy_probe, here we might
  11276. * have to force the link status polling mechanism based
  11277. * upon subsystem IDs.
  11278. */
  11279. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11281. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11282. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11283. TG3_FLAG_USE_LINKCHG_REG);
  11284. }
  11285. /* For all SERDES we poll the MAC status register. */
  11286. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11287. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11288. else
  11289. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11290. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11291. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11293. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11294. tp->rx_offset -= NET_IP_ALIGN;
  11295. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11296. tp->rx_copy_thresh = ~(u16)0;
  11297. #endif
  11298. }
  11299. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11300. /* Increment the rx prod index on the rx std ring by at most
  11301. * 8 for these chips to workaround hw errata.
  11302. */
  11303. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11304. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11306. tp->rx_std_max_post = 8;
  11307. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11308. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11309. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11310. return err;
  11311. }
  11312. #ifdef CONFIG_SPARC
  11313. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11314. {
  11315. struct net_device *dev = tp->dev;
  11316. struct pci_dev *pdev = tp->pdev;
  11317. struct device_node *dp = pci_device_to_OF_node(pdev);
  11318. const unsigned char *addr;
  11319. int len;
  11320. addr = of_get_property(dp, "local-mac-address", &len);
  11321. if (addr && len == 6) {
  11322. memcpy(dev->dev_addr, addr, 6);
  11323. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11324. return 0;
  11325. }
  11326. return -ENODEV;
  11327. }
  11328. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11329. {
  11330. struct net_device *dev = tp->dev;
  11331. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11332. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11333. return 0;
  11334. }
  11335. #endif
  11336. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11337. {
  11338. struct net_device *dev = tp->dev;
  11339. u32 hi, lo, mac_offset;
  11340. int addr_ok = 0;
  11341. #ifdef CONFIG_SPARC
  11342. if (!tg3_get_macaddr_sparc(tp))
  11343. return 0;
  11344. #endif
  11345. mac_offset = 0x7c;
  11346. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11347. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11348. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11349. mac_offset = 0xcc;
  11350. if (tg3_nvram_lock(tp))
  11351. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11352. else
  11353. tg3_nvram_unlock(tp);
  11354. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11356. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11357. mac_offset = 0xcc;
  11358. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11359. mac_offset += 0x18c;
  11360. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11361. mac_offset = 0x10;
  11362. /* First try to get it from MAC address mailbox. */
  11363. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11364. if ((hi >> 16) == 0x484b) {
  11365. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11366. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11367. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11368. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11369. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11370. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11371. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11372. /* Some old bootcode may report a 0 MAC address in SRAM */
  11373. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11374. }
  11375. if (!addr_ok) {
  11376. /* Next, try NVRAM. */
  11377. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11378. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11379. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11380. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11381. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11382. }
  11383. /* Finally just fetch it out of the MAC control regs. */
  11384. else {
  11385. hi = tr32(MAC_ADDR_0_HIGH);
  11386. lo = tr32(MAC_ADDR_0_LOW);
  11387. dev->dev_addr[5] = lo & 0xff;
  11388. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11389. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11390. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11391. dev->dev_addr[1] = hi & 0xff;
  11392. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11393. }
  11394. }
  11395. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11396. #ifdef CONFIG_SPARC
  11397. if (!tg3_get_default_macaddr_sparc(tp))
  11398. return 0;
  11399. #endif
  11400. return -EINVAL;
  11401. }
  11402. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11403. return 0;
  11404. }
  11405. #define BOUNDARY_SINGLE_CACHELINE 1
  11406. #define BOUNDARY_MULTI_CACHELINE 2
  11407. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11408. {
  11409. int cacheline_size;
  11410. u8 byte;
  11411. int goal;
  11412. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11413. if (byte == 0)
  11414. cacheline_size = 1024;
  11415. else
  11416. cacheline_size = (int) byte * 4;
  11417. /* On 5703 and later chips, the boundary bits have no
  11418. * effect.
  11419. */
  11420. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11421. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11422. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11423. goto out;
  11424. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11425. goal = BOUNDARY_MULTI_CACHELINE;
  11426. #else
  11427. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11428. goal = BOUNDARY_SINGLE_CACHELINE;
  11429. #else
  11430. goal = 0;
  11431. #endif
  11432. #endif
  11433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11434. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11435. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11436. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11437. goto out;
  11438. }
  11439. if (!goal)
  11440. goto out;
  11441. /* PCI controllers on most RISC systems tend to disconnect
  11442. * when a device tries to burst across a cache-line boundary.
  11443. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11444. *
  11445. * Unfortunately, for PCI-E there are only limited
  11446. * write-side controls for this, and thus for reads
  11447. * we will still get the disconnects. We'll also waste
  11448. * these PCI cycles for both read and write for chips
  11449. * other than 5700 and 5701 which do not implement the
  11450. * boundary bits.
  11451. */
  11452. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11453. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11454. switch (cacheline_size) {
  11455. case 16:
  11456. case 32:
  11457. case 64:
  11458. case 128:
  11459. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11460. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11461. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11462. } else {
  11463. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11464. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11465. }
  11466. break;
  11467. case 256:
  11468. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11469. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11470. break;
  11471. default:
  11472. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11473. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11474. break;
  11475. }
  11476. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11477. switch (cacheline_size) {
  11478. case 16:
  11479. case 32:
  11480. case 64:
  11481. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11482. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11483. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11484. break;
  11485. }
  11486. /* fallthrough */
  11487. case 128:
  11488. default:
  11489. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11490. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11491. break;
  11492. }
  11493. } else {
  11494. switch (cacheline_size) {
  11495. case 16:
  11496. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11497. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11498. DMA_RWCTRL_WRITE_BNDRY_16);
  11499. break;
  11500. }
  11501. /* fallthrough */
  11502. case 32:
  11503. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11504. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11505. DMA_RWCTRL_WRITE_BNDRY_32);
  11506. break;
  11507. }
  11508. /* fallthrough */
  11509. case 64:
  11510. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11511. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11512. DMA_RWCTRL_WRITE_BNDRY_64);
  11513. break;
  11514. }
  11515. /* fallthrough */
  11516. case 128:
  11517. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11518. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11519. DMA_RWCTRL_WRITE_BNDRY_128);
  11520. break;
  11521. }
  11522. /* fallthrough */
  11523. case 256:
  11524. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11525. DMA_RWCTRL_WRITE_BNDRY_256);
  11526. break;
  11527. case 512:
  11528. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11529. DMA_RWCTRL_WRITE_BNDRY_512);
  11530. break;
  11531. case 1024:
  11532. default:
  11533. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11534. DMA_RWCTRL_WRITE_BNDRY_1024);
  11535. break;
  11536. }
  11537. }
  11538. out:
  11539. return val;
  11540. }
  11541. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11542. {
  11543. struct tg3_internal_buffer_desc test_desc;
  11544. u32 sram_dma_descs;
  11545. int i, ret;
  11546. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11547. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11548. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11549. tw32(RDMAC_STATUS, 0);
  11550. tw32(WDMAC_STATUS, 0);
  11551. tw32(BUFMGR_MODE, 0);
  11552. tw32(FTQ_RESET, 0);
  11553. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11554. test_desc.addr_lo = buf_dma & 0xffffffff;
  11555. test_desc.nic_mbuf = 0x00002100;
  11556. test_desc.len = size;
  11557. /*
  11558. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11559. * the *second* time the tg3 driver was getting loaded after an
  11560. * initial scan.
  11561. *
  11562. * Broadcom tells me:
  11563. * ...the DMA engine is connected to the GRC block and a DMA
  11564. * reset may affect the GRC block in some unpredictable way...
  11565. * The behavior of resets to individual blocks has not been tested.
  11566. *
  11567. * Broadcom noted the GRC reset will also reset all sub-components.
  11568. */
  11569. if (to_device) {
  11570. test_desc.cqid_sqid = (13 << 8) | 2;
  11571. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11572. udelay(40);
  11573. } else {
  11574. test_desc.cqid_sqid = (16 << 8) | 7;
  11575. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11576. udelay(40);
  11577. }
  11578. test_desc.flags = 0x00000005;
  11579. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11580. u32 val;
  11581. val = *(((u32 *)&test_desc) + i);
  11582. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11583. sram_dma_descs + (i * sizeof(u32)));
  11584. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11585. }
  11586. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11587. if (to_device)
  11588. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11589. else
  11590. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11591. ret = -ENODEV;
  11592. for (i = 0; i < 40; i++) {
  11593. u32 val;
  11594. if (to_device)
  11595. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11596. else
  11597. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11598. if ((val & 0xffff) == sram_dma_descs) {
  11599. ret = 0;
  11600. break;
  11601. }
  11602. udelay(100);
  11603. }
  11604. return ret;
  11605. }
  11606. #define TEST_BUFFER_SIZE 0x2000
  11607. static int __devinit tg3_test_dma(struct tg3 *tp)
  11608. {
  11609. dma_addr_t buf_dma;
  11610. u32 *buf, saved_dma_rwctrl;
  11611. int ret = 0;
  11612. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11613. if (!buf) {
  11614. ret = -ENOMEM;
  11615. goto out_nofree;
  11616. }
  11617. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11618. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11619. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11622. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11623. goto out;
  11624. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11625. /* DMA read watermark not used on PCIE */
  11626. tp->dma_rwctrl |= 0x00180000;
  11627. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11629. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11630. tp->dma_rwctrl |= 0x003f0000;
  11631. else
  11632. tp->dma_rwctrl |= 0x003f000f;
  11633. } else {
  11634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11636. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11637. u32 read_water = 0x7;
  11638. /* If the 5704 is behind the EPB bridge, we can
  11639. * do the less restrictive ONE_DMA workaround for
  11640. * better performance.
  11641. */
  11642. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11643. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11644. tp->dma_rwctrl |= 0x8000;
  11645. else if (ccval == 0x6 || ccval == 0x7)
  11646. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11647. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11648. read_water = 4;
  11649. /* Set bit 23 to enable PCIX hw bug fix */
  11650. tp->dma_rwctrl |=
  11651. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11652. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11653. (1 << 23);
  11654. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11655. /* 5780 always in PCIX mode */
  11656. tp->dma_rwctrl |= 0x00144000;
  11657. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11658. /* 5714 always in PCIX mode */
  11659. tp->dma_rwctrl |= 0x00148000;
  11660. } else {
  11661. tp->dma_rwctrl |= 0x001b000f;
  11662. }
  11663. }
  11664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11666. tp->dma_rwctrl &= 0xfffffff0;
  11667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11668. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11669. /* Remove this if it causes problems for some boards. */
  11670. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11671. /* On 5700/5701 chips, we need to set this bit.
  11672. * Otherwise the chip will issue cacheline transactions
  11673. * to streamable DMA memory with not all the byte
  11674. * enables turned on. This is an error on several
  11675. * RISC PCI controllers, in particular sparc64.
  11676. *
  11677. * On 5703/5704 chips, this bit has been reassigned
  11678. * a different meaning. In particular, it is used
  11679. * on those chips to enable a PCI-X workaround.
  11680. */
  11681. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11682. }
  11683. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11684. #if 0
  11685. /* Unneeded, already done by tg3_get_invariants. */
  11686. tg3_switch_clocks(tp);
  11687. #endif
  11688. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11689. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11690. goto out;
  11691. /* It is best to perform DMA test with maximum write burst size
  11692. * to expose the 5700/5701 write DMA bug.
  11693. */
  11694. saved_dma_rwctrl = tp->dma_rwctrl;
  11695. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11696. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11697. while (1) {
  11698. u32 *p = buf, i;
  11699. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11700. p[i] = i;
  11701. /* Send the buffer to the chip. */
  11702. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11703. if (ret) {
  11704. dev_err(&tp->pdev->dev,
  11705. "%s: Buffer write failed. err = %d\n",
  11706. __func__, ret);
  11707. break;
  11708. }
  11709. #if 0
  11710. /* validate data reached card RAM correctly. */
  11711. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11712. u32 val;
  11713. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11714. if (le32_to_cpu(val) != p[i]) {
  11715. dev_err(&tp->pdev->dev,
  11716. "%s: Buffer corrupted on device! "
  11717. "(%d != %d)\n", __func__, val, i);
  11718. /* ret = -ENODEV here? */
  11719. }
  11720. p[i] = 0;
  11721. }
  11722. #endif
  11723. /* Now read it back. */
  11724. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11725. if (ret) {
  11726. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11727. "err = %d\n", __func__, ret);
  11728. break;
  11729. }
  11730. /* Verify it. */
  11731. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11732. if (p[i] == i)
  11733. continue;
  11734. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11735. DMA_RWCTRL_WRITE_BNDRY_16) {
  11736. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11737. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11738. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11739. break;
  11740. } else {
  11741. dev_err(&tp->pdev->dev,
  11742. "%s: Buffer corrupted on read back! "
  11743. "(%d != %d)\n", __func__, p[i], i);
  11744. ret = -ENODEV;
  11745. goto out;
  11746. }
  11747. }
  11748. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11749. /* Success. */
  11750. ret = 0;
  11751. break;
  11752. }
  11753. }
  11754. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11755. DMA_RWCTRL_WRITE_BNDRY_16) {
  11756. static struct pci_device_id dma_wait_state_chipsets[] = {
  11757. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11758. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11759. { },
  11760. };
  11761. /* DMA test passed without adjusting DMA boundary,
  11762. * now look for chipsets that are known to expose the
  11763. * DMA bug without failing the test.
  11764. */
  11765. if (pci_dev_present(dma_wait_state_chipsets)) {
  11766. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11767. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11768. } else {
  11769. /* Safe to use the calculated DMA boundary. */
  11770. tp->dma_rwctrl = saved_dma_rwctrl;
  11771. }
  11772. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11773. }
  11774. out:
  11775. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11776. out_nofree:
  11777. return ret;
  11778. }
  11779. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11780. {
  11781. tp->link_config.advertising =
  11782. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11783. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11784. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11785. ADVERTISED_Autoneg | ADVERTISED_MII);
  11786. tp->link_config.speed = SPEED_INVALID;
  11787. tp->link_config.duplex = DUPLEX_INVALID;
  11788. tp->link_config.autoneg = AUTONEG_ENABLE;
  11789. tp->link_config.active_speed = SPEED_INVALID;
  11790. tp->link_config.active_duplex = DUPLEX_INVALID;
  11791. tp->link_config.phy_is_low_power = 0;
  11792. tp->link_config.orig_speed = SPEED_INVALID;
  11793. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11794. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11795. }
  11796. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11797. {
  11798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11801. tp->bufmgr_config.mbuf_read_dma_low_water =
  11802. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11803. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11804. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11805. tp->bufmgr_config.mbuf_high_water =
  11806. DEFAULT_MB_HIGH_WATER_57765;
  11807. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11808. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11809. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11810. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11811. tp->bufmgr_config.mbuf_high_water_jumbo =
  11812. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11813. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11814. tp->bufmgr_config.mbuf_read_dma_low_water =
  11815. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11816. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11817. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11818. tp->bufmgr_config.mbuf_high_water =
  11819. DEFAULT_MB_HIGH_WATER_5705;
  11820. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11821. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11822. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11823. tp->bufmgr_config.mbuf_high_water =
  11824. DEFAULT_MB_HIGH_WATER_5906;
  11825. }
  11826. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11827. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11828. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11829. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11830. tp->bufmgr_config.mbuf_high_water_jumbo =
  11831. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11832. } else {
  11833. tp->bufmgr_config.mbuf_read_dma_low_water =
  11834. DEFAULT_MB_RDMA_LOW_WATER;
  11835. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11836. DEFAULT_MB_MACRX_LOW_WATER;
  11837. tp->bufmgr_config.mbuf_high_water =
  11838. DEFAULT_MB_HIGH_WATER;
  11839. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11840. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11841. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11842. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11843. tp->bufmgr_config.mbuf_high_water_jumbo =
  11844. DEFAULT_MB_HIGH_WATER_JUMBO;
  11845. }
  11846. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11847. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11848. }
  11849. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11850. {
  11851. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11852. case TG3_PHY_ID_BCM5400: return "5400";
  11853. case TG3_PHY_ID_BCM5401: return "5401";
  11854. case TG3_PHY_ID_BCM5411: return "5411";
  11855. case TG3_PHY_ID_BCM5701: return "5701";
  11856. case TG3_PHY_ID_BCM5703: return "5703";
  11857. case TG3_PHY_ID_BCM5704: return "5704";
  11858. case TG3_PHY_ID_BCM5705: return "5705";
  11859. case TG3_PHY_ID_BCM5750: return "5750";
  11860. case TG3_PHY_ID_BCM5752: return "5752";
  11861. case TG3_PHY_ID_BCM5714: return "5714";
  11862. case TG3_PHY_ID_BCM5780: return "5780";
  11863. case TG3_PHY_ID_BCM5755: return "5755";
  11864. case TG3_PHY_ID_BCM5787: return "5787";
  11865. case TG3_PHY_ID_BCM5784: return "5784";
  11866. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11867. case TG3_PHY_ID_BCM5906: return "5906";
  11868. case TG3_PHY_ID_BCM5761: return "5761";
  11869. case TG3_PHY_ID_BCM5718C: return "5718C";
  11870. case TG3_PHY_ID_BCM5718S: return "5718S";
  11871. case TG3_PHY_ID_BCM57765: return "57765";
  11872. case TG3_PHY_ID_BCM5719C: return "5719C";
  11873. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11874. case 0: return "serdes";
  11875. default: return "unknown";
  11876. }
  11877. }
  11878. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11879. {
  11880. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11881. strcpy(str, "PCI Express");
  11882. return str;
  11883. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11884. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11885. strcpy(str, "PCIX:");
  11886. if ((clock_ctrl == 7) ||
  11887. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11888. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11889. strcat(str, "133MHz");
  11890. else if (clock_ctrl == 0)
  11891. strcat(str, "33MHz");
  11892. else if (clock_ctrl == 2)
  11893. strcat(str, "50MHz");
  11894. else if (clock_ctrl == 4)
  11895. strcat(str, "66MHz");
  11896. else if (clock_ctrl == 6)
  11897. strcat(str, "100MHz");
  11898. } else {
  11899. strcpy(str, "PCI:");
  11900. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11901. strcat(str, "66MHz");
  11902. else
  11903. strcat(str, "33MHz");
  11904. }
  11905. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11906. strcat(str, ":32-bit");
  11907. else
  11908. strcat(str, ":64-bit");
  11909. return str;
  11910. }
  11911. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11912. {
  11913. struct pci_dev *peer;
  11914. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11915. for (func = 0; func < 8; func++) {
  11916. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11917. if (peer && peer != tp->pdev)
  11918. break;
  11919. pci_dev_put(peer);
  11920. }
  11921. /* 5704 can be configured in single-port mode, set peer to
  11922. * tp->pdev in that case.
  11923. */
  11924. if (!peer) {
  11925. peer = tp->pdev;
  11926. return peer;
  11927. }
  11928. /*
  11929. * We don't need to keep the refcount elevated; there's no way
  11930. * to remove one half of this device without removing the other
  11931. */
  11932. pci_dev_put(peer);
  11933. return peer;
  11934. }
  11935. static void __devinit tg3_init_coal(struct tg3 *tp)
  11936. {
  11937. struct ethtool_coalesce *ec = &tp->coal;
  11938. memset(ec, 0, sizeof(*ec));
  11939. ec->cmd = ETHTOOL_GCOALESCE;
  11940. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11941. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11942. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11943. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11944. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11945. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11946. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11947. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11948. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11949. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11950. HOSTCC_MODE_CLRTICK_TXBD)) {
  11951. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11952. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11953. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11954. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11955. }
  11956. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11957. ec->rx_coalesce_usecs_irq = 0;
  11958. ec->tx_coalesce_usecs_irq = 0;
  11959. ec->stats_block_coalesce_usecs = 0;
  11960. }
  11961. }
  11962. static const struct net_device_ops tg3_netdev_ops = {
  11963. .ndo_open = tg3_open,
  11964. .ndo_stop = tg3_close,
  11965. .ndo_start_xmit = tg3_start_xmit,
  11966. .ndo_get_stats64 = tg3_get_stats64,
  11967. .ndo_validate_addr = eth_validate_addr,
  11968. .ndo_set_multicast_list = tg3_set_rx_mode,
  11969. .ndo_set_mac_address = tg3_set_mac_addr,
  11970. .ndo_do_ioctl = tg3_ioctl,
  11971. .ndo_tx_timeout = tg3_tx_timeout,
  11972. .ndo_change_mtu = tg3_change_mtu,
  11973. #if TG3_VLAN_TAG_USED
  11974. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11975. #endif
  11976. #ifdef CONFIG_NET_POLL_CONTROLLER
  11977. .ndo_poll_controller = tg3_poll_controller,
  11978. #endif
  11979. };
  11980. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11981. .ndo_open = tg3_open,
  11982. .ndo_stop = tg3_close,
  11983. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11984. .ndo_get_stats64 = tg3_get_stats64,
  11985. .ndo_validate_addr = eth_validate_addr,
  11986. .ndo_set_multicast_list = tg3_set_rx_mode,
  11987. .ndo_set_mac_address = tg3_set_mac_addr,
  11988. .ndo_do_ioctl = tg3_ioctl,
  11989. .ndo_tx_timeout = tg3_tx_timeout,
  11990. .ndo_change_mtu = tg3_change_mtu,
  11991. #if TG3_VLAN_TAG_USED
  11992. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11993. #endif
  11994. #ifdef CONFIG_NET_POLL_CONTROLLER
  11995. .ndo_poll_controller = tg3_poll_controller,
  11996. #endif
  11997. };
  11998. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11999. const struct pci_device_id *ent)
  12000. {
  12001. struct net_device *dev;
  12002. struct tg3 *tp;
  12003. int i, err, pm_cap;
  12004. u32 sndmbx, rcvmbx, intmbx;
  12005. char str[40];
  12006. u64 dma_mask, persist_dma_mask;
  12007. printk_once(KERN_INFO "%s\n", version);
  12008. err = pci_enable_device(pdev);
  12009. if (err) {
  12010. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12011. return err;
  12012. }
  12013. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12014. if (err) {
  12015. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12016. goto err_out_disable_pdev;
  12017. }
  12018. pci_set_master(pdev);
  12019. /* Find power-management capability. */
  12020. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12021. if (pm_cap == 0) {
  12022. dev_err(&pdev->dev,
  12023. "Cannot find Power Management capability, aborting\n");
  12024. err = -EIO;
  12025. goto err_out_free_res;
  12026. }
  12027. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12028. if (!dev) {
  12029. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12030. err = -ENOMEM;
  12031. goto err_out_free_res;
  12032. }
  12033. SET_NETDEV_DEV(dev, &pdev->dev);
  12034. #if TG3_VLAN_TAG_USED
  12035. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12036. #endif
  12037. tp = netdev_priv(dev);
  12038. tp->pdev = pdev;
  12039. tp->dev = dev;
  12040. tp->pm_cap = pm_cap;
  12041. tp->rx_mode = TG3_DEF_RX_MODE;
  12042. tp->tx_mode = TG3_DEF_TX_MODE;
  12043. if (tg3_debug > 0)
  12044. tp->msg_enable = tg3_debug;
  12045. else
  12046. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12047. /* The word/byte swap controls here control register access byte
  12048. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12049. * setting below.
  12050. */
  12051. tp->misc_host_ctrl =
  12052. MISC_HOST_CTRL_MASK_PCI_INT |
  12053. MISC_HOST_CTRL_WORD_SWAP |
  12054. MISC_HOST_CTRL_INDIR_ACCESS |
  12055. MISC_HOST_CTRL_PCISTATE_RW;
  12056. /* The NONFRM (non-frame) byte/word swap controls take effect
  12057. * on descriptor entries, anything which isn't packet data.
  12058. *
  12059. * The StrongARM chips on the board (one for tx, one for rx)
  12060. * are running in big-endian mode.
  12061. */
  12062. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12063. GRC_MODE_WSWAP_NONFRM_DATA);
  12064. #ifdef __BIG_ENDIAN
  12065. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12066. #endif
  12067. spin_lock_init(&tp->lock);
  12068. spin_lock_init(&tp->indirect_lock);
  12069. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12070. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12071. if (!tp->regs) {
  12072. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12073. err = -ENOMEM;
  12074. goto err_out_free_dev;
  12075. }
  12076. tg3_init_link_config(tp);
  12077. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12078. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12079. dev->ethtool_ops = &tg3_ethtool_ops;
  12080. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12081. dev->irq = pdev->irq;
  12082. err = tg3_get_invariants(tp);
  12083. if (err) {
  12084. dev_err(&pdev->dev,
  12085. "Problem fetching invariants of chip, aborting\n");
  12086. goto err_out_iounmap;
  12087. }
  12088. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12089. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
  12090. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12091. dev->netdev_ops = &tg3_netdev_ops;
  12092. else
  12093. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12094. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12095. * device behind the EPB cannot support DMA addresses > 40-bit.
  12096. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12097. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12098. * do DMA address check in tg3_start_xmit().
  12099. */
  12100. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12101. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12102. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12103. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12104. #ifdef CONFIG_HIGHMEM
  12105. dma_mask = DMA_BIT_MASK(64);
  12106. #endif
  12107. } else
  12108. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12109. /* Configure DMA attributes. */
  12110. if (dma_mask > DMA_BIT_MASK(32)) {
  12111. err = pci_set_dma_mask(pdev, dma_mask);
  12112. if (!err) {
  12113. dev->features |= NETIF_F_HIGHDMA;
  12114. err = pci_set_consistent_dma_mask(pdev,
  12115. persist_dma_mask);
  12116. if (err < 0) {
  12117. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12118. "DMA for consistent allocations\n");
  12119. goto err_out_iounmap;
  12120. }
  12121. }
  12122. }
  12123. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12124. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12125. if (err) {
  12126. dev_err(&pdev->dev,
  12127. "No usable DMA configuration, aborting\n");
  12128. goto err_out_iounmap;
  12129. }
  12130. }
  12131. tg3_init_bufmgr_config(tp);
  12132. /* Selectively allow TSO based on operating conditions */
  12133. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12134. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12135. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12136. else {
  12137. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12138. tp->fw_needed = NULL;
  12139. }
  12140. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12141. tp->fw_needed = FIRMWARE_TG3;
  12142. /* TSO is on by default on chips that support hardware TSO.
  12143. * Firmware TSO on older chips gives lower performance, so it
  12144. * is off by default, but can be enabled using ethtool.
  12145. */
  12146. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12147. (dev->features & NETIF_F_IP_CSUM)) {
  12148. dev->features |= NETIF_F_TSO;
  12149. vlan_features_add(dev, NETIF_F_TSO);
  12150. }
  12151. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12152. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12153. if (dev->features & NETIF_F_IPV6_CSUM) {
  12154. dev->features |= NETIF_F_TSO6;
  12155. vlan_features_add(dev, NETIF_F_TSO6);
  12156. }
  12157. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12159. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12160. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12161. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12163. dev->features |= NETIF_F_TSO_ECN;
  12164. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12165. }
  12166. }
  12167. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12168. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12169. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12170. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12171. tp->rx_pending = 63;
  12172. }
  12173. err = tg3_get_device_address(tp);
  12174. if (err) {
  12175. dev_err(&pdev->dev,
  12176. "Could not obtain valid ethernet address, aborting\n");
  12177. goto err_out_iounmap;
  12178. }
  12179. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12180. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12181. if (!tp->aperegs) {
  12182. dev_err(&pdev->dev,
  12183. "Cannot map APE registers, aborting\n");
  12184. err = -ENOMEM;
  12185. goto err_out_iounmap;
  12186. }
  12187. tg3_ape_lock_init(tp);
  12188. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12189. tg3_read_dash_ver(tp);
  12190. }
  12191. /*
  12192. * Reset chip in case UNDI or EFI driver did not shutdown
  12193. * DMA self test will enable WDMAC and we'll see (spurious)
  12194. * pending DMA on the PCI bus at that point.
  12195. */
  12196. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12197. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12198. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12199. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12200. }
  12201. err = tg3_test_dma(tp);
  12202. if (err) {
  12203. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12204. goto err_out_apeunmap;
  12205. }
  12206. /* flow control autonegotiation is default behavior */
  12207. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12208. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12209. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12210. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12211. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12212. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12213. struct tg3_napi *tnapi = &tp->napi[i];
  12214. tnapi->tp = tp;
  12215. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12216. tnapi->int_mbox = intmbx;
  12217. if (i < 4)
  12218. intmbx += 0x8;
  12219. else
  12220. intmbx += 0x4;
  12221. tnapi->consmbox = rcvmbx;
  12222. tnapi->prodmbox = sndmbx;
  12223. if (i) {
  12224. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12225. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12226. } else {
  12227. tnapi->coal_now = HOSTCC_MODE_NOW;
  12228. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12229. }
  12230. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12231. break;
  12232. /*
  12233. * If we support MSIX, we'll be using RSS. If we're using
  12234. * RSS, the first vector only handles link interrupts and the
  12235. * remaining vectors handle rx and tx interrupts. Reuse the
  12236. * mailbox values for the next iteration. The values we setup
  12237. * above are still useful for the single vectored mode.
  12238. */
  12239. if (!i)
  12240. continue;
  12241. rcvmbx += 0x8;
  12242. if (sndmbx & 0x4)
  12243. sndmbx -= 0x4;
  12244. else
  12245. sndmbx += 0xc;
  12246. }
  12247. tg3_init_coal(tp);
  12248. pci_set_drvdata(pdev, dev);
  12249. err = register_netdev(dev);
  12250. if (err) {
  12251. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12252. goto err_out_apeunmap;
  12253. }
  12254. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12255. tp->board_part_number,
  12256. tp->pci_chip_rev_id,
  12257. tg3_bus_string(tp, str),
  12258. dev->dev_addr);
  12259. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12260. struct phy_device *phydev;
  12261. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12262. netdev_info(dev,
  12263. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12264. phydev->drv->name, dev_name(&phydev->dev));
  12265. } else
  12266. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12267. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12268. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12269. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12270. "10/100/1000Base-T")),
  12271. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12272. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12273. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12274. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12275. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12276. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12277. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12278. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12279. tp->dma_rwctrl,
  12280. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12281. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12282. return 0;
  12283. err_out_apeunmap:
  12284. if (tp->aperegs) {
  12285. iounmap(tp->aperegs);
  12286. tp->aperegs = NULL;
  12287. }
  12288. err_out_iounmap:
  12289. if (tp->regs) {
  12290. iounmap(tp->regs);
  12291. tp->regs = NULL;
  12292. }
  12293. err_out_free_dev:
  12294. free_netdev(dev);
  12295. err_out_free_res:
  12296. pci_release_regions(pdev);
  12297. err_out_disable_pdev:
  12298. pci_disable_device(pdev);
  12299. pci_set_drvdata(pdev, NULL);
  12300. return err;
  12301. }
  12302. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12303. {
  12304. struct net_device *dev = pci_get_drvdata(pdev);
  12305. if (dev) {
  12306. struct tg3 *tp = netdev_priv(dev);
  12307. if (tp->fw)
  12308. release_firmware(tp->fw);
  12309. flush_scheduled_work();
  12310. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12311. tg3_phy_fini(tp);
  12312. tg3_mdio_fini(tp);
  12313. }
  12314. unregister_netdev(dev);
  12315. if (tp->aperegs) {
  12316. iounmap(tp->aperegs);
  12317. tp->aperegs = NULL;
  12318. }
  12319. if (tp->regs) {
  12320. iounmap(tp->regs);
  12321. tp->regs = NULL;
  12322. }
  12323. free_netdev(dev);
  12324. pci_release_regions(pdev);
  12325. pci_disable_device(pdev);
  12326. pci_set_drvdata(pdev, NULL);
  12327. }
  12328. }
  12329. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12330. {
  12331. struct net_device *dev = pci_get_drvdata(pdev);
  12332. struct tg3 *tp = netdev_priv(dev);
  12333. pci_power_t target_state;
  12334. int err;
  12335. /* PCI register 4 needs to be saved whether netif_running() or not.
  12336. * MSI address and data need to be saved if using MSI and
  12337. * netif_running().
  12338. */
  12339. pci_save_state(pdev);
  12340. if (!netif_running(dev))
  12341. return 0;
  12342. flush_scheduled_work();
  12343. tg3_phy_stop(tp);
  12344. tg3_netif_stop(tp);
  12345. del_timer_sync(&tp->timer);
  12346. tg3_full_lock(tp, 1);
  12347. tg3_disable_ints(tp);
  12348. tg3_full_unlock(tp);
  12349. netif_device_detach(dev);
  12350. tg3_full_lock(tp, 0);
  12351. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12352. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12353. tg3_full_unlock(tp);
  12354. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12355. err = tg3_set_power_state(tp, target_state);
  12356. if (err) {
  12357. int err2;
  12358. tg3_full_lock(tp, 0);
  12359. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12360. err2 = tg3_restart_hw(tp, 1);
  12361. if (err2)
  12362. goto out;
  12363. tp->timer.expires = jiffies + tp->timer_offset;
  12364. add_timer(&tp->timer);
  12365. netif_device_attach(dev);
  12366. tg3_netif_start(tp);
  12367. out:
  12368. tg3_full_unlock(tp);
  12369. if (!err2)
  12370. tg3_phy_start(tp);
  12371. }
  12372. return err;
  12373. }
  12374. static int tg3_resume(struct pci_dev *pdev)
  12375. {
  12376. struct net_device *dev = pci_get_drvdata(pdev);
  12377. struct tg3 *tp = netdev_priv(dev);
  12378. int err;
  12379. pci_restore_state(tp->pdev);
  12380. if (!netif_running(dev))
  12381. return 0;
  12382. err = tg3_set_power_state(tp, PCI_D0);
  12383. if (err)
  12384. return err;
  12385. netif_device_attach(dev);
  12386. tg3_full_lock(tp, 0);
  12387. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12388. err = tg3_restart_hw(tp, 1);
  12389. if (err)
  12390. goto out;
  12391. tp->timer.expires = jiffies + tp->timer_offset;
  12392. add_timer(&tp->timer);
  12393. tg3_netif_start(tp);
  12394. out:
  12395. tg3_full_unlock(tp);
  12396. if (!err)
  12397. tg3_phy_start(tp);
  12398. return err;
  12399. }
  12400. static struct pci_driver tg3_driver = {
  12401. .name = DRV_MODULE_NAME,
  12402. .id_table = tg3_pci_tbl,
  12403. .probe = tg3_init_one,
  12404. .remove = __devexit_p(tg3_remove_one),
  12405. .suspend = tg3_suspend,
  12406. .resume = tg3_resume
  12407. };
  12408. static int __init tg3_init(void)
  12409. {
  12410. return pci_register_driver(&tg3_driver);
  12411. }
  12412. static void __exit tg3_cleanup(void)
  12413. {
  12414. pci_unregister_driver(&tg3_driver);
  12415. }
  12416. module_init(tg3_init);
  12417. module_exit(tg3_cleanup);