smsc911x.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2004-2008 SMSC
  4. * Copyright (C) 2005-2008 ARM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. *
  20. ***************************************************************************
  21. * Rewritten, heavily based on smsc911x simple driver by SMSC.
  22. * Partly uses io macros from smc91x.c by Nicolas Pitre
  23. *
  24. * Supported devices:
  25. * LAN9115, LAN9116, LAN9117, LAN9118
  26. * LAN9215, LAN9216, LAN9217, LAN9218
  27. * LAN9210, LAN9211
  28. * LAN9220, LAN9221
  29. *
  30. */
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/errno.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/init.h>
  37. #include <linux/ioport.h>
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/sched.h>
  43. #include <linux/timer.h>
  44. #include <linux/bug.h>
  45. #include <linux/bitops.h>
  46. #include <linux/irq.h>
  47. #include <linux/io.h>
  48. #include <linux/swab.h>
  49. #include <linux/phy.h>
  50. #include <linux/smsc911x.h>
  51. #include <linux/device.h>
  52. #include "smsc911x.h"
  53. #define SMSC_CHIPNAME "smsc911x"
  54. #define SMSC_MDIONAME "smsc911x-mdio"
  55. #define SMSC_DRV_VERSION "2008-10-21"
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(SMSC_DRV_VERSION);
  58. #if USE_DEBUG > 0
  59. static int debug = 16;
  60. #else
  61. static int debug = 3;
  62. #endif
  63. module_param(debug, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  65. struct smsc911x_data {
  66. void __iomem *ioaddr;
  67. unsigned int idrev;
  68. /* used to decide which workarounds apply */
  69. unsigned int generation;
  70. /* device configuration (copied from platform_data during probe) */
  71. struct smsc911x_platform_config config;
  72. /* This needs to be acquired before calling any of below:
  73. * smsc911x_mac_read(), smsc911x_mac_write()
  74. */
  75. spinlock_t mac_lock;
  76. /* spinlock to ensure 16-bit accesses are serialised.
  77. * unused with a 32-bit bus */
  78. spinlock_t dev_lock;
  79. struct phy_device *phy_dev;
  80. struct mii_bus *mii_bus;
  81. int phy_irq[PHY_MAX_ADDR];
  82. unsigned int using_extphy;
  83. int last_duplex;
  84. int last_carrier;
  85. u32 msg_enable;
  86. unsigned int gpio_setting;
  87. unsigned int gpio_orig_setting;
  88. struct net_device *dev;
  89. struct napi_struct napi;
  90. unsigned int software_irq_signal;
  91. #ifdef USE_PHY_WORK_AROUND
  92. #define MIN_PACKET_SIZE (64)
  93. char loopback_tx_pkt[MIN_PACKET_SIZE];
  94. char loopback_rx_pkt[MIN_PACKET_SIZE];
  95. unsigned int resetcount;
  96. #endif
  97. /* Members for Multicast filter workaround */
  98. unsigned int multicast_update_pending;
  99. unsigned int set_bits_mask;
  100. unsigned int clear_bits_mask;
  101. unsigned int hashhi;
  102. unsigned int hashlo;
  103. };
  104. /* The 16-bit access functions are significantly slower, due to the locking
  105. * necessary. If your bus hardware can be configured to do this for you
  106. * (in response to a single 32-bit operation from software), you should use
  107. * the 32-bit access functions instead. */
  108. static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
  109. {
  110. if (pdata->config.flags & SMSC911X_USE_32BIT)
  111. return readl(pdata->ioaddr + reg);
  112. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  113. u32 data;
  114. unsigned long flags;
  115. /* these two 16-bit reads must be performed consecutively, so
  116. * must not be interrupted by our own ISR (which would start
  117. * another read operation) */
  118. spin_lock_irqsave(&pdata->dev_lock, flags);
  119. data = ((readw(pdata->ioaddr + reg) & 0xFFFF) |
  120. ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
  121. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  122. return data;
  123. }
  124. BUG();
  125. return 0;
  126. }
  127. static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
  128. u32 val)
  129. {
  130. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  131. writel(val, pdata->ioaddr + reg);
  132. return;
  133. }
  134. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  135. unsigned long flags;
  136. /* these two 16-bit writes must be performed consecutively, so
  137. * must not be interrupted by our own ISR (which would start
  138. * another read operation) */
  139. spin_lock_irqsave(&pdata->dev_lock, flags);
  140. writew(val & 0xFFFF, pdata->ioaddr + reg);
  141. writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
  142. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  143. return;
  144. }
  145. BUG();
  146. }
  147. /* Writes a packet to the TX_DATA_FIFO */
  148. static inline void
  149. smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
  150. unsigned int wordcount)
  151. {
  152. if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
  153. while (wordcount--)
  154. smsc911x_reg_write(pdata, TX_DATA_FIFO, swab32(*buf++));
  155. return;
  156. }
  157. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  158. writesl(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
  159. return;
  160. }
  161. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  162. while (wordcount--)
  163. smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
  164. return;
  165. }
  166. BUG();
  167. }
  168. /* Reads a packet out of the RX_DATA_FIFO */
  169. static inline void
  170. smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
  171. unsigned int wordcount)
  172. {
  173. if (pdata->config.flags & SMSC911X_SWAP_FIFO) {
  174. while (wordcount--)
  175. *buf++ = swab32(smsc911x_reg_read(pdata, RX_DATA_FIFO));
  176. return;
  177. }
  178. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  179. readsl(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
  180. return;
  181. }
  182. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  183. while (wordcount--)
  184. *buf++ = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  185. return;
  186. }
  187. BUG();
  188. }
  189. /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
  190. * and smsc911x_mac_write, so assumes mac_lock is held */
  191. static int smsc911x_mac_complete(struct smsc911x_data *pdata)
  192. {
  193. int i;
  194. u32 val;
  195. SMSC_ASSERT_MAC_LOCK(pdata);
  196. for (i = 0; i < 40; i++) {
  197. val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  198. if (!(val & MAC_CSR_CMD_CSR_BUSY_))
  199. return 0;
  200. }
  201. SMSC_WARNING(HW, "Timed out waiting for MAC not BUSY. "
  202. "MAC_CSR_CMD: 0x%08X", val);
  203. return -EIO;
  204. }
  205. /* Fetches a MAC register value. Assumes mac_lock is acquired */
  206. static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
  207. {
  208. unsigned int temp;
  209. SMSC_ASSERT_MAC_LOCK(pdata);
  210. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  211. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  212. SMSC_WARNING(HW, "MAC busy at entry");
  213. return 0xFFFFFFFF;
  214. }
  215. /* Send the MAC cmd */
  216. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  217. MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
  218. /* Workaround for hardware read-after-write restriction */
  219. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  220. /* Wait for the read to complete */
  221. if (likely(smsc911x_mac_complete(pdata) == 0))
  222. return smsc911x_reg_read(pdata, MAC_CSR_DATA);
  223. SMSC_WARNING(HW, "MAC busy after read");
  224. return 0xFFFFFFFF;
  225. }
  226. /* Set a mac register, mac_lock must be acquired before calling */
  227. static void smsc911x_mac_write(struct smsc911x_data *pdata,
  228. unsigned int offset, u32 val)
  229. {
  230. unsigned int temp;
  231. SMSC_ASSERT_MAC_LOCK(pdata);
  232. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  233. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  234. SMSC_WARNING(HW,
  235. "smsc911x_mac_write failed, MAC busy at entry");
  236. return;
  237. }
  238. /* Send data to write */
  239. smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
  240. /* Write the actual data */
  241. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  242. MAC_CSR_CMD_CSR_BUSY_));
  243. /* Workaround for hardware read-after-write restriction */
  244. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  245. /* Wait for the write to complete */
  246. if (likely(smsc911x_mac_complete(pdata) == 0))
  247. return;
  248. SMSC_WARNING(HW,
  249. "smsc911x_mac_write failed, MAC busy after write");
  250. }
  251. /* Get a phy register */
  252. static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  253. {
  254. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  255. unsigned long flags;
  256. unsigned int addr;
  257. int i, reg;
  258. spin_lock_irqsave(&pdata->mac_lock, flags);
  259. /* Confirm MII not busy */
  260. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  261. SMSC_WARNING(HW,
  262. "MII is busy in smsc911x_mii_read???");
  263. reg = -EIO;
  264. goto out;
  265. }
  266. /* Set the address, index & direction (read from PHY) */
  267. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
  268. smsc911x_mac_write(pdata, MII_ACC, addr);
  269. /* Wait for read to complete w/ timeout */
  270. for (i = 0; i < 100; i++)
  271. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  272. reg = smsc911x_mac_read(pdata, MII_DATA);
  273. goto out;
  274. }
  275. SMSC_WARNING(HW, "Timed out waiting for MII read to finish");
  276. reg = -EIO;
  277. out:
  278. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  279. return reg;
  280. }
  281. /* Set a phy register */
  282. static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  283. u16 val)
  284. {
  285. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  286. unsigned long flags;
  287. unsigned int addr;
  288. int i, reg;
  289. spin_lock_irqsave(&pdata->mac_lock, flags);
  290. /* Confirm MII not busy */
  291. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  292. SMSC_WARNING(HW,
  293. "MII is busy in smsc911x_mii_write???");
  294. reg = -EIO;
  295. goto out;
  296. }
  297. /* Put the data to write in the MAC */
  298. smsc911x_mac_write(pdata, MII_DATA, val);
  299. /* Set the address, index & direction (write to PHY) */
  300. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  301. MII_ACC_MII_WRITE_;
  302. smsc911x_mac_write(pdata, MII_ACC, addr);
  303. /* Wait for write to complete w/ timeout */
  304. for (i = 0; i < 100; i++)
  305. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  306. reg = 0;
  307. goto out;
  308. }
  309. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  310. reg = -EIO;
  311. out:
  312. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  313. return reg;
  314. }
  315. /* Switch to external phy. Assumes tx and rx are stopped. */
  316. static void smsc911x_phy_enable_external(struct smsc911x_data *pdata)
  317. {
  318. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  319. /* Disable phy clocks to the MAC */
  320. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  321. hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
  322. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  323. udelay(10); /* Enough time for clocks to stop */
  324. /* Switch to external phy */
  325. hwcfg |= HW_CFG_EXT_PHY_EN_;
  326. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  327. /* Enable phy clocks to the MAC */
  328. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  329. hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
  330. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  331. udelay(10); /* Enough time for clocks to restart */
  332. hwcfg |= HW_CFG_SMI_SEL_;
  333. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  334. }
  335. /* Autodetects and enables external phy if present on supported chips.
  336. * autodetection can be overridden by specifying SMSC911X_FORCE_INTERNAL_PHY
  337. * or SMSC911X_FORCE_EXTERNAL_PHY in the platform_data flags. */
  338. static void smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
  339. {
  340. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  341. if (pdata->config.flags & SMSC911X_FORCE_INTERNAL_PHY) {
  342. SMSC_TRACE(HW, "Forcing internal PHY");
  343. pdata->using_extphy = 0;
  344. } else if (pdata->config.flags & SMSC911X_FORCE_EXTERNAL_PHY) {
  345. SMSC_TRACE(HW, "Forcing external PHY");
  346. smsc911x_phy_enable_external(pdata);
  347. pdata->using_extphy = 1;
  348. } else if (hwcfg & HW_CFG_EXT_PHY_DET_) {
  349. SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET set, using external PHY");
  350. smsc911x_phy_enable_external(pdata);
  351. pdata->using_extphy = 1;
  352. } else {
  353. SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET clear, using internal PHY");
  354. pdata->using_extphy = 0;
  355. }
  356. }
  357. /* Fetches a tx status out of the status fifo */
  358. static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
  359. {
  360. unsigned int result =
  361. smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
  362. if (result != 0)
  363. result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
  364. return result;
  365. }
  366. /* Fetches the next rx status */
  367. static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
  368. {
  369. unsigned int result =
  370. smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
  371. if (result != 0)
  372. result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
  373. return result;
  374. }
  375. #ifdef USE_PHY_WORK_AROUND
  376. static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
  377. {
  378. unsigned int tries;
  379. u32 wrsz;
  380. u32 rdsz;
  381. ulong bufp;
  382. for (tries = 0; tries < 10; tries++) {
  383. unsigned int txcmd_a;
  384. unsigned int txcmd_b;
  385. unsigned int status;
  386. unsigned int pktlength;
  387. unsigned int i;
  388. /* Zero-out rx packet memory */
  389. memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
  390. /* Write tx packet to 118 */
  391. txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
  392. txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  393. txcmd_a |= MIN_PACKET_SIZE;
  394. txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
  395. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
  396. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
  397. bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
  398. wrsz = MIN_PACKET_SIZE + 3;
  399. wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
  400. wrsz >>= 2;
  401. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  402. /* Wait till transmit is done */
  403. i = 60;
  404. do {
  405. udelay(5);
  406. status = smsc911x_tx_get_txstatus(pdata);
  407. } while ((i--) && (!status));
  408. if (!status) {
  409. SMSC_WARNING(HW, "Failed to transmit "
  410. "during loopback test");
  411. continue;
  412. }
  413. if (status & TX_STS_ES_) {
  414. SMSC_WARNING(HW, "Transmit encountered "
  415. "errors during loopback test");
  416. continue;
  417. }
  418. /* Wait till receive is done */
  419. i = 60;
  420. do {
  421. udelay(5);
  422. status = smsc911x_rx_get_rxstatus(pdata);
  423. } while ((i--) && (!status));
  424. if (!status) {
  425. SMSC_WARNING(HW,
  426. "Failed to receive during loopback test");
  427. continue;
  428. }
  429. if (status & RX_STS_ES_) {
  430. SMSC_WARNING(HW, "Receive encountered "
  431. "errors during loopback test");
  432. continue;
  433. }
  434. pktlength = ((status & 0x3FFF0000UL) >> 16);
  435. bufp = (ulong)pdata->loopback_rx_pkt;
  436. rdsz = pktlength + 3;
  437. rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
  438. rdsz >>= 2;
  439. smsc911x_rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
  440. if (pktlength != (MIN_PACKET_SIZE + 4)) {
  441. SMSC_WARNING(HW, "Unexpected packet size "
  442. "during loop back test, size=%d, will retry",
  443. pktlength);
  444. } else {
  445. unsigned int j;
  446. int mismatch = 0;
  447. for (j = 0; j < MIN_PACKET_SIZE; j++) {
  448. if (pdata->loopback_tx_pkt[j]
  449. != pdata->loopback_rx_pkt[j]) {
  450. mismatch = 1;
  451. break;
  452. }
  453. }
  454. if (!mismatch) {
  455. SMSC_TRACE(HW, "Successfully verified "
  456. "loopback packet");
  457. return 0;
  458. } else {
  459. SMSC_WARNING(HW, "Data mismatch "
  460. "during loop back test, will retry");
  461. }
  462. }
  463. }
  464. return -EIO;
  465. }
  466. static int smsc911x_phy_reset(struct smsc911x_data *pdata)
  467. {
  468. struct phy_device *phy_dev = pdata->phy_dev;
  469. unsigned int temp;
  470. unsigned int i = 100000;
  471. BUG_ON(!phy_dev);
  472. BUG_ON(!phy_dev->bus);
  473. SMSC_TRACE(HW, "Performing PHY BCR Reset");
  474. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, BMCR_RESET);
  475. do {
  476. msleep(1);
  477. temp = smsc911x_mii_read(phy_dev->bus, phy_dev->addr,
  478. MII_BMCR);
  479. } while ((i--) && (temp & BMCR_RESET));
  480. if (temp & BMCR_RESET) {
  481. SMSC_WARNING(HW, "PHY reset failed to complete.");
  482. return -EIO;
  483. }
  484. /* Extra delay required because the phy may not be completed with
  485. * its reset when BMCR_RESET is cleared. Specs say 256 uS is
  486. * enough delay but using 1ms here to be safe */
  487. msleep(1);
  488. return 0;
  489. }
  490. static int smsc911x_phy_loopbacktest(struct net_device *dev)
  491. {
  492. struct smsc911x_data *pdata = netdev_priv(dev);
  493. struct phy_device *phy_dev = pdata->phy_dev;
  494. int result = -EIO;
  495. unsigned int i, val;
  496. unsigned long flags;
  497. /* Initialise tx packet using broadcast destination address */
  498. memset(pdata->loopback_tx_pkt, 0xff, ETH_ALEN);
  499. /* Use incrementing source address */
  500. for (i = 6; i < 12; i++)
  501. pdata->loopback_tx_pkt[i] = (char)i;
  502. /* Set length type field */
  503. pdata->loopback_tx_pkt[12] = 0x00;
  504. pdata->loopback_tx_pkt[13] = 0x00;
  505. for (i = 14; i < MIN_PACKET_SIZE; i++)
  506. pdata->loopback_tx_pkt[i] = (char)i;
  507. val = smsc911x_reg_read(pdata, HW_CFG);
  508. val &= HW_CFG_TX_FIF_SZ_;
  509. val |= HW_CFG_SF_;
  510. smsc911x_reg_write(pdata, HW_CFG, val);
  511. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  512. smsc911x_reg_write(pdata, RX_CFG,
  513. (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
  514. for (i = 0; i < 10; i++) {
  515. /* Set PHY to 10/FD, no ANEG, and loopback mode */
  516. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR,
  517. BMCR_LOOPBACK | BMCR_FULLDPLX);
  518. /* Enable MAC tx/rx, FD */
  519. spin_lock_irqsave(&pdata->mac_lock, flags);
  520. smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
  521. | MAC_CR_TXEN_ | MAC_CR_RXEN_);
  522. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  523. if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
  524. result = 0;
  525. break;
  526. }
  527. pdata->resetcount++;
  528. /* Disable MAC rx */
  529. spin_lock_irqsave(&pdata->mac_lock, flags);
  530. smsc911x_mac_write(pdata, MAC_CR, 0);
  531. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  532. smsc911x_phy_reset(pdata);
  533. }
  534. /* Disable MAC */
  535. spin_lock_irqsave(&pdata->mac_lock, flags);
  536. smsc911x_mac_write(pdata, MAC_CR, 0);
  537. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  538. /* Cancel PHY loopback mode */
  539. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, 0);
  540. smsc911x_reg_write(pdata, TX_CFG, 0);
  541. smsc911x_reg_write(pdata, RX_CFG, 0);
  542. return result;
  543. }
  544. #endif /* USE_PHY_WORK_AROUND */
  545. static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
  546. {
  547. struct phy_device *phy_dev = pdata->phy_dev;
  548. u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
  549. u32 flow;
  550. unsigned long flags;
  551. if (phy_dev->duplex == DUPLEX_FULL) {
  552. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  553. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  554. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  555. if (cap & FLOW_CTRL_RX)
  556. flow = 0xFFFF0002;
  557. else
  558. flow = 0;
  559. if (cap & FLOW_CTRL_TX)
  560. afc |= 0xF;
  561. else
  562. afc &= ~0xF;
  563. SMSC_TRACE(HW, "rx pause %s, tx pause %s",
  564. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  565. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  566. } else {
  567. SMSC_TRACE(HW, "half duplex");
  568. flow = 0;
  569. afc |= 0xF;
  570. }
  571. spin_lock_irqsave(&pdata->mac_lock, flags);
  572. smsc911x_mac_write(pdata, FLOW, flow);
  573. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  574. smsc911x_reg_write(pdata, AFC_CFG, afc);
  575. }
  576. /* Update link mode if anything has changed. Called periodically when the
  577. * PHY is in polling mode, even if nothing has changed. */
  578. static void smsc911x_phy_adjust_link(struct net_device *dev)
  579. {
  580. struct smsc911x_data *pdata = netdev_priv(dev);
  581. struct phy_device *phy_dev = pdata->phy_dev;
  582. unsigned long flags;
  583. int carrier;
  584. if (phy_dev->duplex != pdata->last_duplex) {
  585. unsigned int mac_cr;
  586. SMSC_TRACE(HW, "duplex state has changed");
  587. spin_lock_irqsave(&pdata->mac_lock, flags);
  588. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  589. if (phy_dev->duplex) {
  590. SMSC_TRACE(HW,
  591. "configuring for full duplex mode");
  592. mac_cr |= MAC_CR_FDPX_;
  593. } else {
  594. SMSC_TRACE(HW,
  595. "configuring for half duplex mode");
  596. mac_cr &= ~MAC_CR_FDPX_;
  597. }
  598. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  599. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  600. smsc911x_phy_update_flowcontrol(pdata);
  601. pdata->last_duplex = phy_dev->duplex;
  602. }
  603. carrier = netif_carrier_ok(dev);
  604. if (carrier != pdata->last_carrier) {
  605. SMSC_TRACE(HW, "carrier state has changed");
  606. if (carrier) {
  607. SMSC_TRACE(HW, "configuring for carrier OK");
  608. if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
  609. (!pdata->using_extphy)) {
  610. /* Restore original GPIO configuration */
  611. pdata->gpio_setting = pdata->gpio_orig_setting;
  612. smsc911x_reg_write(pdata, GPIO_CFG,
  613. pdata->gpio_setting);
  614. }
  615. } else {
  616. SMSC_TRACE(HW, "configuring for no carrier");
  617. /* Check global setting that LED1
  618. * usage is 10/100 indicator */
  619. pdata->gpio_setting = smsc911x_reg_read(pdata,
  620. GPIO_CFG);
  621. if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_) &&
  622. (!pdata->using_extphy)) {
  623. /* Force 10/100 LED off, after saving
  624. * original GPIO configuration */
  625. pdata->gpio_orig_setting = pdata->gpio_setting;
  626. pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
  627. pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
  628. | GPIO_CFG_GPIODIR0_
  629. | GPIO_CFG_GPIOD0_);
  630. smsc911x_reg_write(pdata, GPIO_CFG,
  631. pdata->gpio_setting);
  632. }
  633. }
  634. pdata->last_carrier = carrier;
  635. }
  636. }
  637. static int smsc911x_mii_probe(struct net_device *dev)
  638. {
  639. struct smsc911x_data *pdata = netdev_priv(dev);
  640. struct phy_device *phydev = NULL;
  641. int ret;
  642. /* find the first phy */
  643. phydev = phy_find_first(pdata->mii_bus);
  644. if (!phydev) {
  645. pr_err("%s: no PHY found\n", dev->name);
  646. return -ENODEV;
  647. }
  648. SMSC_TRACE(PROBE, "PHY %d: addr %d, phy_id 0x%08X",
  649. phy_addr, phydev->addr, phydev->phy_id);
  650. ret = phy_connect_direct(dev, phydev,
  651. &smsc911x_phy_adjust_link, 0,
  652. pdata->config.phy_interface);
  653. if (ret) {
  654. pr_err("%s: Could not attach to PHY\n", dev->name);
  655. return ret;
  656. }
  657. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  658. dev->name, phydev->drv->name,
  659. dev_name(&phydev->dev), phydev->irq);
  660. /* mask with MAC supported features */
  661. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  662. SUPPORTED_Asym_Pause);
  663. phydev->advertising = phydev->supported;
  664. pdata->phy_dev = phydev;
  665. pdata->last_duplex = -1;
  666. pdata->last_carrier = -1;
  667. #ifdef USE_PHY_WORK_AROUND
  668. if (smsc911x_phy_loopbacktest(dev) < 0) {
  669. SMSC_WARNING(HW, "Failed Loop Back Test");
  670. return -ENODEV;
  671. }
  672. SMSC_TRACE(HW, "Passed Loop Back Test");
  673. #endif /* USE_PHY_WORK_AROUND */
  674. SMSC_TRACE(HW, "phy initialised successfully");
  675. return 0;
  676. }
  677. static int __devinit smsc911x_mii_init(struct platform_device *pdev,
  678. struct net_device *dev)
  679. {
  680. struct smsc911x_data *pdata = netdev_priv(dev);
  681. int err = -ENXIO, i;
  682. pdata->mii_bus = mdiobus_alloc();
  683. if (!pdata->mii_bus) {
  684. err = -ENOMEM;
  685. goto err_out_1;
  686. }
  687. pdata->mii_bus->name = SMSC_MDIONAME;
  688. snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id);
  689. pdata->mii_bus->priv = pdata;
  690. pdata->mii_bus->read = smsc911x_mii_read;
  691. pdata->mii_bus->write = smsc911x_mii_write;
  692. pdata->mii_bus->irq = pdata->phy_irq;
  693. for (i = 0; i < PHY_MAX_ADDR; ++i)
  694. pdata->mii_bus->irq[i] = PHY_POLL;
  695. pdata->mii_bus->parent = &pdev->dev;
  696. switch (pdata->idrev & 0xFFFF0000) {
  697. case 0x01170000:
  698. case 0x01150000:
  699. case 0x117A0000:
  700. case 0x115A0000:
  701. /* External PHY supported, try to autodetect */
  702. smsc911x_phy_initialise_external(pdata);
  703. break;
  704. default:
  705. SMSC_TRACE(HW, "External PHY is not supported, "
  706. "using internal PHY");
  707. pdata->using_extphy = 0;
  708. break;
  709. }
  710. if (!pdata->using_extphy) {
  711. /* Mask all PHYs except ID 1 (internal) */
  712. pdata->mii_bus->phy_mask = ~(1 << 1);
  713. }
  714. if (mdiobus_register(pdata->mii_bus)) {
  715. SMSC_WARNING(PROBE, "Error registering mii bus");
  716. goto err_out_free_bus_2;
  717. }
  718. if (smsc911x_mii_probe(dev) < 0) {
  719. SMSC_WARNING(PROBE, "Error registering mii bus");
  720. goto err_out_unregister_bus_3;
  721. }
  722. return 0;
  723. err_out_unregister_bus_3:
  724. mdiobus_unregister(pdata->mii_bus);
  725. err_out_free_bus_2:
  726. mdiobus_free(pdata->mii_bus);
  727. err_out_1:
  728. return err;
  729. }
  730. /* Gets the number of tx statuses in the fifo */
  731. static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
  732. {
  733. return (smsc911x_reg_read(pdata, TX_FIFO_INF)
  734. & TX_FIFO_INF_TSUSED_) >> 16;
  735. }
  736. /* Reads tx statuses and increments counters where necessary */
  737. static void smsc911x_tx_update_txcounters(struct net_device *dev)
  738. {
  739. struct smsc911x_data *pdata = netdev_priv(dev);
  740. unsigned int tx_stat;
  741. while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
  742. if (unlikely(tx_stat & 0x80000000)) {
  743. /* In this driver the packet tag is used as the packet
  744. * length. Since a packet length can never reach the
  745. * size of 0x8000, this bit is reserved. It is worth
  746. * noting that the "reserved bit" in the warning above
  747. * does not reference a hardware defined reserved bit
  748. * but rather a driver defined one.
  749. */
  750. SMSC_WARNING(HW,
  751. "Packet tag reserved bit is high");
  752. } else {
  753. if (unlikely(tx_stat & TX_STS_ES_)) {
  754. dev->stats.tx_errors++;
  755. } else {
  756. dev->stats.tx_packets++;
  757. dev->stats.tx_bytes += (tx_stat >> 16);
  758. }
  759. if (unlikely(tx_stat & TX_STS_EXCESS_COL_)) {
  760. dev->stats.collisions += 16;
  761. dev->stats.tx_aborted_errors += 1;
  762. } else {
  763. dev->stats.collisions +=
  764. ((tx_stat >> 3) & 0xF);
  765. }
  766. if (unlikely(tx_stat & TX_STS_LOST_CARRIER_))
  767. dev->stats.tx_carrier_errors += 1;
  768. if (unlikely(tx_stat & TX_STS_LATE_COL_)) {
  769. dev->stats.collisions++;
  770. dev->stats.tx_aborted_errors++;
  771. }
  772. }
  773. }
  774. }
  775. /* Increments the Rx error counters */
  776. static void
  777. smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
  778. {
  779. int crc_err = 0;
  780. if (unlikely(rxstat & RX_STS_ES_)) {
  781. dev->stats.rx_errors++;
  782. if (unlikely(rxstat & RX_STS_CRC_ERR_)) {
  783. dev->stats.rx_crc_errors++;
  784. crc_err = 1;
  785. }
  786. }
  787. if (likely(!crc_err)) {
  788. if (unlikely((rxstat & RX_STS_FRAME_TYPE_) &&
  789. (rxstat & RX_STS_LENGTH_ERR_)))
  790. dev->stats.rx_length_errors++;
  791. if (rxstat & RX_STS_MCAST_)
  792. dev->stats.multicast++;
  793. }
  794. }
  795. /* Quickly dumps bad packets */
  796. static void
  797. smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktbytes)
  798. {
  799. unsigned int pktwords = (pktbytes + NET_IP_ALIGN + 3) >> 2;
  800. if (likely(pktwords >= 4)) {
  801. unsigned int timeout = 500;
  802. unsigned int val;
  803. smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
  804. do {
  805. udelay(1);
  806. val = smsc911x_reg_read(pdata, RX_DP_CTRL);
  807. } while ((val & RX_DP_CTRL_RX_FFWD_) && --timeout);
  808. if (unlikely(timeout == 0))
  809. SMSC_WARNING(HW, "Timed out waiting for "
  810. "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
  811. } else {
  812. unsigned int temp;
  813. while (pktwords--)
  814. temp = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  815. }
  816. }
  817. /* NAPI poll function */
  818. static int smsc911x_poll(struct napi_struct *napi, int budget)
  819. {
  820. struct smsc911x_data *pdata =
  821. container_of(napi, struct smsc911x_data, napi);
  822. struct net_device *dev = pdata->dev;
  823. int npackets = 0;
  824. while (npackets < budget) {
  825. unsigned int pktlength;
  826. unsigned int pktwords;
  827. struct sk_buff *skb;
  828. unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
  829. if (!rxstat) {
  830. unsigned int temp;
  831. /* We processed all packets available. Tell NAPI it can
  832. * stop polling then re-enable rx interrupts */
  833. smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
  834. napi_complete(napi);
  835. temp = smsc911x_reg_read(pdata, INT_EN);
  836. temp |= INT_EN_RSFL_EN_;
  837. smsc911x_reg_write(pdata, INT_EN, temp);
  838. break;
  839. }
  840. /* Count packet for NAPI scheduling, even if it has an error.
  841. * Error packets still require cycles to discard */
  842. npackets++;
  843. pktlength = ((rxstat & 0x3FFF0000) >> 16);
  844. pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
  845. smsc911x_rx_counterrors(dev, rxstat);
  846. if (unlikely(rxstat & RX_STS_ES_)) {
  847. SMSC_WARNING(RX_ERR,
  848. "Discarding packet with error bit set");
  849. /* Packet has an error, discard it and continue with
  850. * the next */
  851. smsc911x_rx_fastforward(pdata, pktwords);
  852. dev->stats.rx_dropped++;
  853. continue;
  854. }
  855. skb = netdev_alloc_skb(dev, pktlength + NET_IP_ALIGN);
  856. if (unlikely(!skb)) {
  857. SMSC_WARNING(RX_ERR,
  858. "Unable to allocate skb for rx packet");
  859. /* Drop the packet and stop this polling iteration */
  860. smsc911x_rx_fastforward(pdata, pktwords);
  861. dev->stats.rx_dropped++;
  862. break;
  863. }
  864. skb->data = skb->head;
  865. skb_reset_tail_pointer(skb);
  866. /* Align IP on 16B boundary */
  867. skb_reserve(skb, NET_IP_ALIGN);
  868. skb_put(skb, pktlength - 4);
  869. smsc911x_rx_readfifo(pdata, (unsigned int *)skb->head,
  870. pktwords);
  871. skb->protocol = eth_type_trans(skb, dev);
  872. skb->ip_summed = CHECKSUM_NONE;
  873. netif_receive_skb(skb);
  874. /* Update counters */
  875. dev->stats.rx_packets++;
  876. dev->stats.rx_bytes += (pktlength - 4);
  877. }
  878. /* Return total received packets */
  879. return npackets;
  880. }
  881. /* Returns hash bit number for given MAC address
  882. * Example:
  883. * 01 00 5E 00 00 01 -> returns bit number 31 */
  884. static unsigned int smsc911x_hash(char addr[ETH_ALEN])
  885. {
  886. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  887. }
  888. static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
  889. {
  890. /* Performs the multicast & mac_cr update. This is called when
  891. * safe on the current hardware, and with the mac_lock held */
  892. unsigned int mac_cr;
  893. SMSC_ASSERT_MAC_LOCK(pdata);
  894. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  895. mac_cr |= pdata->set_bits_mask;
  896. mac_cr &= ~(pdata->clear_bits_mask);
  897. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  898. smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
  899. smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
  900. SMSC_TRACE(HW, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
  901. mac_cr, pdata->hashhi, pdata->hashlo);
  902. }
  903. static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
  904. {
  905. unsigned int mac_cr;
  906. /* This function is only called for older LAN911x devices
  907. * (revA or revB), where MAC_CR, HASHH and HASHL should not
  908. * be modified during Rx - newer devices immediately update the
  909. * registers.
  910. *
  911. * This is called from interrupt context */
  912. spin_lock(&pdata->mac_lock);
  913. /* Check Rx has stopped */
  914. if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
  915. SMSC_WARNING(DRV, "Rx not stopped");
  916. /* Perform the update - safe to do now Rx has stopped */
  917. smsc911x_rx_multicast_update(pdata);
  918. /* Re-enable Rx */
  919. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  920. mac_cr |= MAC_CR_RXEN_;
  921. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  922. pdata->multicast_update_pending = 0;
  923. spin_unlock(&pdata->mac_lock);
  924. }
  925. static int smsc911x_soft_reset(struct smsc911x_data *pdata)
  926. {
  927. unsigned int timeout;
  928. unsigned int temp;
  929. /* Reset the LAN911x */
  930. smsc911x_reg_write(pdata, HW_CFG, HW_CFG_SRST_);
  931. timeout = 10;
  932. do {
  933. udelay(10);
  934. temp = smsc911x_reg_read(pdata, HW_CFG);
  935. } while ((--timeout) && (temp & HW_CFG_SRST_));
  936. if (unlikely(temp & HW_CFG_SRST_)) {
  937. SMSC_WARNING(DRV, "Failed to complete reset");
  938. return -EIO;
  939. }
  940. return 0;
  941. }
  942. /* Sets the device MAC address to dev_addr, called with mac_lock held */
  943. static void
  944. smsc911x_set_hw_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
  945. {
  946. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  947. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  948. (dev_addr[1] << 8) | dev_addr[0];
  949. SMSC_ASSERT_MAC_LOCK(pdata);
  950. smsc911x_mac_write(pdata, ADDRH, mac_high16);
  951. smsc911x_mac_write(pdata, ADDRL, mac_low32);
  952. }
  953. static int smsc911x_open(struct net_device *dev)
  954. {
  955. struct smsc911x_data *pdata = netdev_priv(dev);
  956. unsigned int timeout;
  957. unsigned int temp;
  958. unsigned int intcfg;
  959. /* if the phy is not yet registered, retry later*/
  960. if (!pdata->phy_dev) {
  961. SMSC_WARNING(HW, "phy_dev is NULL");
  962. return -EAGAIN;
  963. }
  964. if (!is_valid_ether_addr(dev->dev_addr)) {
  965. SMSC_WARNING(HW, "dev_addr is not a valid MAC address");
  966. return -EADDRNOTAVAIL;
  967. }
  968. /* Reset the LAN911x */
  969. if (smsc911x_soft_reset(pdata)) {
  970. SMSC_WARNING(HW, "soft reset failed");
  971. return -EIO;
  972. }
  973. smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
  974. smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
  975. /* Make sure EEPROM has finished loading before setting GPIO_CFG */
  976. timeout = 50;
  977. while ((smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) &&
  978. --timeout) {
  979. udelay(10);
  980. }
  981. if (unlikely(timeout == 0))
  982. SMSC_WARNING(IFUP,
  983. "Timed out waiting for EEPROM busy bit to clear");
  984. smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
  985. /* The soft reset above cleared the device's MAC address,
  986. * restore it from local copy (set in probe) */
  987. spin_lock_irq(&pdata->mac_lock);
  988. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  989. spin_unlock_irq(&pdata->mac_lock);
  990. /* Initialise irqs, but leave all sources disabled */
  991. smsc911x_reg_write(pdata, INT_EN, 0);
  992. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  993. /* Set interrupt deassertion to 100uS */
  994. intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
  995. if (pdata->config.irq_polarity) {
  996. SMSC_TRACE(IFUP, "irq polarity: active high");
  997. intcfg |= INT_CFG_IRQ_POL_;
  998. } else {
  999. SMSC_TRACE(IFUP, "irq polarity: active low");
  1000. }
  1001. if (pdata->config.irq_type) {
  1002. SMSC_TRACE(IFUP, "irq type: push-pull");
  1003. intcfg |= INT_CFG_IRQ_TYPE_;
  1004. } else {
  1005. SMSC_TRACE(IFUP, "irq type: open drain");
  1006. }
  1007. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1008. SMSC_TRACE(IFUP, "Testing irq handler using IRQ %d", dev->irq);
  1009. pdata->software_irq_signal = 0;
  1010. smp_wmb();
  1011. temp = smsc911x_reg_read(pdata, INT_EN);
  1012. temp |= INT_EN_SW_INT_EN_;
  1013. smsc911x_reg_write(pdata, INT_EN, temp);
  1014. timeout = 1000;
  1015. while (timeout--) {
  1016. if (pdata->software_irq_signal)
  1017. break;
  1018. msleep(1);
  1019. }
  1020. if (!pdata->software_irq_signal) {
  1021. dev_warn(&dev->dev, "ISR failed signaling test (IRQ %d)\n",
  1022. dev->irq);
  1023. return -ENODEV;
  1024. }
  1025. SMSC_TRACE(IFUP, "IRQ handler passed test using IRQ %d", dev->irq);
  1026. dev_info(&dev->dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
  1027. (unsigned long)pdata->ioaddr, dev->irq);
  1028. /* Reset the last known duplex and carrier */
  1029. pdata->last_duplex = -1;
  1030. pdata->last_carrier = -1;
  1031. /* Bring the PHY up */
  1032. phy_start(pdata->phy_dev);
  1033. temp = smsc911x_reg_read(pdata, HW_CFG);
  1034. /* Preserve TX FIFO size and external PHY configuration */
  1035. temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
  1036. temp |= HW_CFG_SF_;
  1037. smsc911x_reg_write(pdata, HW_CFG, temp);
  1038. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1039. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1040. temp &= ~(FIFO_INT_RX_STS_LEVEL_);
  1041. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1042. /* set RX Data offset to 2 bytes for alignment */
  1043. smsc911x_reg_write(pdata, RX_CFG, (2 << 8));
  1044. /* enable NAPI polling before enabling RX interrupts */
  1045. napi_enable(&pdata->napi);
  1046. temp = smsc911x_reg_read(pdata, INT_EN);
  1047. temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_ | INT_EN_RXSTOP_INT_EN_);
  1048. smsc911x_reg_write(pdata, INT_EN, temp);
  1049. spin_lock_irq(&pdata->mac_lock);
  1050. temp = smsc911x_mac_read(pdata, MAC_CR);
  1051. temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
  1052. smsc911x_mac_write(pdata, MAC_CR, temp);
  1053. spin_unlock_irq(&pdata->mac_lock);
  1054. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  1055. netif_start_queue(dev);
  1056. return 0;
  1057. }
  1058. /* Entry point for stopping the interface */
  1059. static int smsc911x_stop(struct net_device *dev)
  1060. {
  1061. struct smsc911x_data *pdata = netdev_priv(dev);
  1062. unsigned int temp;
  1063. /* Disable all device interrupts */
  1064. temp = smsc911x_reg_read(pdata, INT_CFG);
  1065. temp &= ~INT_CFG_IRQ_EN_;
  1066. smsc911x_reg_write(pdata, INT_CFG, temp);
  1067. /* Stop Tx and Rx polling */
  1068. netif_stop_queue(dev);
  1069. napi_disable(&pdata->napi);
  1070. /* At this point all Rx and Tx activity is stopped */
  1071. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1072. smsc911x_tx_update_txcounters(dev);
  1073. /* Bring the PHY down */
  1074. if (pdata->phy_dev)
  1075. phy_stop(pdata->phy_dev);
  1076. SMSC_TRACE(IFDOWN, "Interface stopped");
  1077. return 0;
  1078. }
  1079. /* Entry point for transmitting a packet */
  1080. static int smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1081. {
  1082. struct smsc911x_data *pdata = netdev_priv(dev);
  1083. unsigned int freespace;
  1084. unsigned int tx_cmd_a;
  1085. unsigned int tx_cmd_b;
  1086. unsigned int temp;
  1087. u32 wrsz;
  1088. ulong bufp;
  1089. freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
  1090. if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
  1091. SMSC_WARNING(TX_ERR,
  1092. "Tx data fifo low, space available: %d", freespace);
  1093. /* Word alignment adjustment */
  1094. tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
  1095. tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  1096. tx_cmd_a |= (unsigned int)skb->len;
  1097. tx_cmd_b = ((unsigned int)skb->len) << 16;
  1098. tx_cmd_b |= (unsigned int)skb->len;
  1099. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
  1100. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
  1101. bufp = (ulong)skb->data & (~0x3);
  1102. wrsz = (u32)skb->len + 3;
  1103. wrsz += (u32)((ulong)skb->data & 0x3);
  1104. wrsz >>= 2;
  1105. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  1106. freespace -= (skb->len + 32);
  1107. dev_kfree_skb(skb);
  1108. if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
  1109. smsc911x_tx_update_txcounters(dev);
  1110. if (freespace < TX_FIFO_LOW_THRESHOLD) {
  1111. netif_stop_queue(dev);
  1112. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1113. temp &= 0x00FFFFFF;
  1114. temp |= 0x32000000;
  1115. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1116. }
  1117. return NETDEV_TX_OK;
  1118. }
  1119. /* Entry point for getting status counters */
  1120. static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
  1121. {
  1122. struct smsc911x_data *pdata = netdev_priv(dev);
  1123. smsc911x_tx_update_txcounters(dev);
  1124. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1125. return &dev->stats;
  1126. }
  1127. /* Entry point for setting addressing modes */
  1128. static void smsc911x_set_multicast_list(struct net_device *dev)
  1129. {
  1130. struct smsc911x_data *pdata = netdev_priv(dev);
  1131. unsigned long flags;
  1132. if (dev->flags & IFF_PROMISC) {
  1133. /* Enabling promiscuous mode */
  1134. pdata->set_bits_mask = MAC_CR_PRMS_;
  1135. pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1136. pdata->hashhi = 0;
  1137. pdata->hashlo = 0;
  1138. } else if (dev->flags & IFF_ALLMULTI) {
  1139. /* Enabling all multicast mode */
  1140. pdata->set_bits_mask = MAC_CR_MCPAS_;
  1141. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  1142. pdata->hashhi = 0;
  1143. pdata->hashlo = 0;
  1144. } else if (!netdev_mc_empty(dev)) {
  1145. /* Enabling specific multicast addresses */
  1146. unsigned int hash_high = 0;
  1147. unsigned int hash_low = 0;
  1148. struct netdev_hw_addr *ha;
  1149. pdata->set_bits_mask = MAC_CR_HPFILT_;
  1150. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  1151. netdev_for_each_mc_addr(ha, dev) {
  1152. unsigned int bitnum = smsc911x_hash(ha->addr);
  1153. unsigned int mask = 0x01 << (bitnum & 0x1F);
  1154. if (bitnum & 0x20)
  1155. hash_high |= mask;
  1156. else
  1157. hash_low |= mask;
  1158. }
  1159. pdata->hashhi = hash_high;
  1160. pdata->hashlo = hash_low;
  1161. } else {
  1162. /* Enabling local MAC address only */
  1163. pdata->set_bits_mask = 0;
  1164. pdata->clear_bits_mask =
  1165. (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1166. pdata->hashhi = 0;
  1167. pdata->hashlo = 0;
  1168. }
  1169. spin_lock_irqsave(&pdata->mac_lock, flags);
  1170. if (pdata->generation <= 1) {
  1171. /* Older hardware revision - cannot change these flags while
  1172. * receiving data */
  1173. if (!pdata->multicast_update_pending) {
  1174. unsigned int temp;
  1175. SMSC_TRACE(HW, "scheduling mcast update");
  1176. pdata->multicast_update_pending = 1;
  1177. /* Request the hardware to stop, then perform the
  1178. * update when we get an RX_STOP interrupt */
  1179. temp = smsc911x_mac_read(pdata, MAC_CR);
  1180. temp &= ~(MAC_CR_RXEN_);
  1181. smsc911x_mac_write(pdata, MAC_CR, temp);
  1182. } else {
  1183. /* There is another update pending, this should now
  1184. * use the newer values */
  1185. }
  1186. } else {
  1187. /* Newer hardware revision - can write immediately */
  1188. smsc911x_rx_multicast_update(pdata);
  1189. }
  1190. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1191. }
  1192. static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
  1193. {
  1194. struct net_device *dev = dev_id;
  1195. struct smsc911x_data *pdata = netdev_priv(dev);
  1196. u32 intsts = smsc911x_reg_read(pdata, INT_STS);
  1197. u32 inten = smsc911x_reg_read(pdata, INT_EN);
  1198. int serviced = IRQ_NONE;
  1199. u32 temp;
  1200. if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
  1201. temp = smsc911x_reg_read(pdata, INT_EN);
  1202. temp &= (~INT_EN_SW_INT_EN_);
  1203. smsc911x_reg_write(pdata, INT_EN, temp);
  1204. smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
  1205. pdata->software_irq_signal = 1;
  1206. smp_wmb();
  1207. serviced = IRQ_HANDLED;
  1208. }
  1209. if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
  1210. /* Called when there is a multicast update scheduled and
  1211. * it is now safe to complete the update */
  1212. SMSC_TRACE(INTR, "RX Stop interrupt");
  1213. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1214. if (pdata->multicast_update_pending)
  1215. smsc911x_rx_multicast_update_workaround(pdata);
  1216. serviced = IRQ_HANDLED;
  1217. }
  1218. if (intsts & inten & INT_STS_TDFA_) {
  1219. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1220. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1221. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1222. smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
  1223. netif_wake_queue(dev);
  1224. serviced = IRQ_HANDLED;
  1225. }
  1226. if (unlikely(intsts & inten & INT_STS_RXE_)) {
  1227. SMSC_TRACE(INTR, "RX Error interrupt");
  1228. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
  1229. serviced = IRQ_HANDLED;
  1230. }
  1231. if (likely(intsts & inten & INT_STS_RSFL_)) {
  1232. if (likely(napi_schedule_prep(&pdata->napi))) {
  1233. /* Disable Rx interrupts */
  1234. temp = smsc911x_reg_read(pdata, INT_EN);
  1235. temp &= (~INT_EN_RSFL_EN_);
  1236. smsc911x_reg_write(pdata, INT_EN, temp);
  1237. /* Schedule a NAPI poll */
  1238. __napi_schedule(&pdata->napi);
  1239. } else {
  1240. SMSC_WARNING(RX_ERR,
  1241. "napi_schedule_prep failed");
  1242. }
  1243. serviced = IRQ_HANDLED;
  1244. }
  1245. return serviced;
  1246. }
  1247. #ifdef CONFIG_NET_POLL_CONTROLLER
  1248. static void smsc911x_poll_controller(struct net_device *dev)
  1249. {
  1250. disable_irq(dev->irq);
  1251. smsc911x_irqhandler(0, dev);
  1252. enable_irq(dev->irq);
  1253. }
  1254. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1255. static int smsc911x_set_mac_address(struct net_device *dev, void *p)
  1256. {
  1257. struct smsc911x_data *pdata = netdev_priv(dev);
  1258. struct sockaddr *addr = p;
  1259. /* On older hardware revisions we cannot change the mac address
  1260. * registers while receiving data. Newer devices can safely change
  1261. * this at any time. */
  1262. if (pdata->generation <= 1 && netif_running(dev))
  1263. return -EBUSY;
  1264. if (!is_valid_ether_addr(addr->sa_data))
  1265. return -EADDRNOTAVAIL;
  1266. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1267. spin_lock_irq(&pdata->mac_lock);
  1268. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1269. spin_unlock_irq(&pdata->mac_lock);
  1270. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1271. return 0;
  1272. }
  1273. /* Standard ioctls for mii-tool */
  1274. static int smsc911x_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1275. {
  1276. struct smsc911x_data *pdata = netdev_priv(dev);
  1277. if (!netif_running(dev) || !pdata->phy_dev)
  1278. return -EINVAL;
  1279. return phy_mii_ioctl(pdata->phy_dev, ifr, cmd);
  1280. }
  1281. static int
  1282. smsc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1283. {
  1284. struct smsc911x_data *pdata = netdev_priv(dev);
  1285. cmd->maxtxpkt = 1;
  1286. cmd->maxrxpkt = 1;
  1287. return phy_ethtool_gset(pdata->phy_dev, cmd);
  1288. }
  1289. static int
  1290. smsc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1291. {
  1292. struct smsc911x_data *pdata = netdev_priv(dev);
  1293. return phy_ethtool_sset(pdata->phy_dev, cmd);
  1294. }
  1295. static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
  1296. struct ethtool_drvinfo *info)
  1297. {
  1298. strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
  1299. strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
  1300. strlcpy(info->bus_info, dev_name(dev->dev.parent),
  1301. sizeof(info->bus_info));
  1302. }
  1303. static int smsc911x_ethtool_nwayreset(struct net_device *dev)
  1304. {
  1305. struct smsc911x_data *pdata = netdev_priv(dev);
  1306. return phy_start_aneg(pdata->phy_dev);
  1307. }
  1308. static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
  1309. {
  1310. struct smsc911x_data *pdata = netdev_priv(dev);
  1311. return pdata->msg_enable;
  1312. }
  1313. static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1314. {
  1315. struct smsc911x_data *pdata = netdev_priv(dev);
  1316. pdata->msg_enable = level;
  1317. }
  1318. static int smsc911x_ethtool_getregslen(struct net_device *dev)
  1319. {
  1320. return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
  1321. sizeof(u32);
  1322. }
  1323. static void
  1324. smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  1325. void *buf)
  1326. {
  1327. struct smsc911x_data *pdata = netdev_priv(dev);
  1328. struct phy_device *phy_dev = pdata->phy_dev;
  1329. unsigned long flags;
  1330. unsigned int i;
  1331. unsigned int j = 0;
  1332. u32 *data = buf;
  1333. regs->version = pdata->idrev;
  1334. for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
  1335. data[j++] = smsc911x_reg_read(pdata, i);
  1336. for (i = MAC_CR; i <= WUCSR; i++) {
  1337. spin_lock_irqsave(&pdata->mac_lock, flags);
  1338. data[j++] = smsc911x_mac_read(pdata, i);
  1339. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1340. }
  1341. for (i = 0; i <= 31; i++)
  1342. data[j++] = smsc911x_mii_read(phy_dev->bus, phy_dev->addr, i);
  1343. }
  1344. static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
  1345. {
  1346. unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
  1347. temp &= ~GPIO_CFG_EEPR_EN_;
  1348. smsc911x_reg_write(pdata, GPIO_CFG, temp);
  1349. msleep(1);
  1350. }
  1351. static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
  1352. {
  1353. int timeout = 100;
  1354. u32 e2cmd;
  1355. SMSC_TRACE(DRV, "op 0x%08x", op);
  1356. if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  1357. SMSC_WARNING(DRV, "Busy at start");
  1358. return -EBUSY;
  1359. }
  1360. e2cmd = op | E2P_CMD_EPC_BUSY_;
  1361. smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
  1362. do {
  1363. msleep(1);
  1364. e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
  1365. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
  1366. if (!timeout) {
  1367. SMSC_TRACE(DRV, "TIMED OUT");
  1368. return -EAGAIN;
  1369. }
  1370. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  1371. SMSC_TRACE(DRV, "Error occured during eeprom operation");
  1372. return -EINVAL;
  1373. }
  1374. return 0;
  1375. }
  1376. static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
  1377. u8 address, u8 *data)
  1378. {
  1379. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  1380. int ret;
  1381. SMSC_TRACE(DRV, "address 0x%x", address);
  1382. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1383. if (!ret)
  1384. data[address] = smsc911x_reg_read(pdata, E2P_DATA);
  1385. return ret;
  1386. }
  1387. static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
  1388. u8 address, u8 data)
  1389. {
  1390. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  1391. u32 temp;
  1392. int ret;
  1393. SMSC_TRACE(DRV, "address 0x%x, data 0x%x", address, data);
  1394. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1395. if (!ret) {
  1396. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  1397. smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
  1398. /* Workaround for hardware read-after-write restriction */
  1399. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  1400. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1401. }
  1402. return ret;
  1403. }
  1404. static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
  1405. {
  1406. return SMSC911X_EEPROM_SIZE;
  1407. }
  1408. static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
  1409. struct ethtool_eeprom *eeprom, u8 *data)
  1410. {
  1411. struct smsc911x_data *pdata = netdev_priv(dev);
  1412. u8 eeprom_data[SMSC911X_EEPROM_SIZE];
  1413. int len;
  1414. int i;
  1415. smsc911x_eeprom_enable_access(pdata);
  1416. len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
  1417. for (i = 0; i < len; i++) {
  1418. int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
  1419. if (ret < 0) {
  1420. eeprom->len = 0;
  1421. return ret;
  1422. }
  1423. }
  1424. memcpy(data, &eeprom_data[eeprom->offset], len);
  1425. eeprom->len = len;
  1426. return 0;
  1427. }
  1428. static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
  1429. struct ethtool_eeprom *eeprom, u8 *data)
  1430. {
  1431. int ret;
  1432. struct smsc911x_data *pdata = netdev_priv(dev);
  1433. smsc911x_eeprom_enable_access(pdata);
  1434. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
  1435. ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
  1436. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
  1437. /* Single byte write, according to man page */
  1438. eeprom->len = 1;
  1439. return ret;
  1440. }
  1441. static const struct ethtool_ops smsc911x_ethtool_ops = {
  1442. .get_settings = smsc911x_ethtool_getsettings,
  1443. .set_settings = smsc911x_ethtool_setsettings,
  1444. .get_link = ethtool_op_get_link,
  1445. .get_drvinfo = smsc911x_ethtool_getdrvinfo,
  1446. .nway_reset = smsc911x_ethtool_nwayreset,
  1447. .get_msglevel = smsc911x_ethtool_getmsglevel,
  1448. .set_msglevel = smsc911x_ethtool_setmsglevel,
  1449. .get_regs_len = smsc911x_ethtool_getregslen,
  1450. .get_regs = smsc911x_ethtool_getregs,
  1451. .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
  1452. .get_eeprom = smsc911x_ethtool_get_eeprom,
  1453. .set_eeprom = smsc911x_ethtool_set_eeprom,
  1454. };
  1455. static const struct net_device_ops smsc911x_netdev_ops = {
  1456. .ndo_open = smsc911x_open,
  1457. .ndo_stop = smsc911x_stop,
  1458. .ndo_start_xmit = smsc911x_hard_start_xmit,
  1459. .ndo_get_stats = smsc911x_get_stats,
  1460. .ndo_set_multicast_list = smsc911x_set_multicast_list,
  1461. .ndo_do_ioctl = smsc911x_do_ioctl,
  1462. .ndo_change_mtu = eth_change_mtu,
  1463. .ndo_validate_addr = eth_validate_addr,
  1464. .ndo_set_mac_address = smsc911x_set_mac_address,
  1465. #ifdef CONFIG_NET_POLL_CONTROLLER
  1466. .ndo_poll_controller = smsc911x_poll_controller,
  1467. #endif
  1468. };
  1469. /* copies the current mac address from hardware to dev->dev_addr */
  1470. static void __devinit smsc911x_read_mac_address(struct net_device *dev)
  1471. {
  1472. struct smsc911x_data *pdata = netdev_priv(dev);
  1473. u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
  1474. u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
  1475. dev->dev_addr[0] = (u8)(mac_low32);
  1476. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  1477. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  1478. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  1479. dev->dev_addr[4] = (u8)(mac_high16);
  1480. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  1481. }
  1482. /* Initializing private device structures, only called from probe */
  1483. static int __devinit smsc911x_init(struct net_device *dev)
  1484. {
  1485. struct smsc911x_data *pdata = netdev_priv(dev);
  1486. unsigned int byte_test;
  1487. SMSC_TRACE(PROBE, "Driver Parameters:");
  1488. SMSC_TRACE(PROBE, "LAN base: 0x%08lX",
  1489. (unsigned long)pdata->ioaddr);
  1490. SMSC_TRACE(PROBE, "IRQ: %d", dev->irq);
  1491. SMSC_TRACE(PROBE, "PHY will be autodetected.");
  1492. spin_lock_init(&pdata->dev_lock);
  1493. if (pdata->ioaddr == 0) {
  1494. SMSC_WARNING(PROBE, "pdata->ioaddr: 0x00000000");
  1495. return -ENODEV;
  1496. }
  1497. /* Check byte ordering */
  1498. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1499. SMSC_TRACE(PROBE, "BYTE_TEST: 0x%08X", byte_test);
  1500. if (byte_test == 0x43218765) {
  1501. SMSC_TRACE(PROBE, "BYTE_TEST looks swapped, "
  1502. "applying WORD_SWAP");
  1503. smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
  1504. /* 1 dummy read of BYTE_TEST is needed after a write to
  1505. * WORD_SWAP before its contents are valid */
  1506. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1507. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1508. }
  1509. if (byte_test != 0x87654321) {
  1510. SMSC_WARNING(DRV, "BYTE_TEST: 0x%08X", byte_test);
  1511. if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
  1512. SMSC_WARNING(PROBE,
  1513. "top 16 bits equal to bottom 16 bits");
  1514. SMSC_TRACE(PROBE, "This may mean the chip is set "
  1515. "for 32 bit while the bus is reading 16 bit");
  1516. }
  1517. return -ENODEV;
  1518. }
  1519. /* Default generation to zero (all workarounds apply) */
  1520. pdata->generation = 0;
  1521. pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
  1522. switch (pdata->idrev & 0xFFFF0000) {
  1523. case 0x01180000:
  1524. case 0x01170000:
  1525. case 0x01160000:
  1526. case 0x01150000:
  1527. /* LAN911[5678] family */
  1528. pdata->generation = pdata->idrev & 0x0000FFFF;
  1529. break;
  1530. case 0x118A0000:
  1531. case 0x117A0000:
  1532. case 0x116A0000:
  1533. case 0x115A0000:
  1534. /* LAN921[5678] family */
  1535. pdata->generation = 3;
  1536. break;
  1537. case 0x92100000:
  1538. case 0x92110000:
  1539. case 0x92200000:
  1540. case 0x92210000:
  1541. /* LAN9210/LAN9211/LAN9220/LAN9221 */
  1542. pdata->generation = 4;
  1543. break;
  1544. default:
  1545. SMSC_WARNING(PROBE, "LAN911x not identified, idrev: 0x%08X",
  1546. pdata->idrev);
  1547. return -ENODEV;
  1548. }
  1549. SMSC_TRACE(PROBE, "LAN911x identified, idrev: 0x%08X, generation: %d",
  1550. pdata->idrev, pdata->generation);
  1551. if (pdata->generation == 0)
  1552. SMSC_WARNING(PROBE,
  1553. "This driver is not intended for this chip revision");
  1554. /* workaround for platforms without an eeprom, where the mac address
  1555. * is stored elsewhere and set by the bootloader. This saves the
  1556. * mac address before resetting the device */
  1557. if (pdata->config.flags & SMSC911X_SAVE_MAC_ADDRESS)
  1558. smsc911x_read_mac_address(dev);
  1559. /* Reset the LAN911x */
  1560. if (smsc911x_soft_reset(pdata))
  1561. return -ENODEV;
  1562. /* Disable all interrupt sources until we bring the device up */
  1563. smsc911x_reg_write(pdata, INT_EN, 0);
  1564. ether_setup(dev);
  1565. dev->flags |= IFF_MULTICAST;
  1566. netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
  1567. dev->netdev_ops = &smsc911x_netdev_ops;
  1568. dev->ethtool_ops = &smsc911x_ethtool_ops;
  1569. return 0;
  1570. }
  1571. static int __devexit smsc911x_drv_remove(struct platform_device *pdev)
  1572. {
  1573. struct net_device *dev;
  1574. struct smsc911x_data *pdata;
  1575. struct resource *res;
  1576. dev = platform_get_drvdata(pdev);
  1577. BUG_ON(!dev);
  1578. pdata = netdev_priv(dev);
  1579. BUG_ON(!pdata);
  1580. BUG_ON(!pdata->ioaddr);
  1581. BUG_ON(!pdata->phy_dev);
  1582. SMSC_TRACE(IFDOWN, "Stopping driver.");
  1583. phy_disconnect(pdata->phy_dev);
  1584. pdata->phy_dev = NULL;
  1585. mdiobus_unregister(pdata->mii_bus);
  1586. mdiobus_free(pdata->mii_bus);
  1587. platform_set_drvdata(pdev, NULL);
  1588. unregister_netdev(dev);
  1589. free_irq(dev->irq, dev);
  1590. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1591. "smsc911x-memory");
  1592. if (!res)
  1593. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1594. release_mem_region(res->start, resource_size(res));
  1595. iounmap(pdata->ioaddr);
  1596. free_netdev(dev);
  1597. return 0;
  1598. }
  1599. static int __devinit smsc911x_drv_probe(struct platform_device *pdev)
  1600. {
  1601. struct net_device *dev;
  1602. struct smsc911x_data *pdata;
  1603. struct smsc911x_platform_config *config = pdev->dev.platform_data;
  1604. struct resource *res, *irq_res;
  1605. unsigned int intcfg = 0;
  1606. int res_size, irq_flags;
  1607. int retval;
  1608. pr_info("%s: Driver version %s.\n", SMSC_CHIPNAME, SMSC_DRV_VERSION);
  1609. /* platform data specifies irq & dynamic bus configuration */
  1610. if (!pdev->dev.platform_data) {
  1611. pr_warning("%s: platform_data not provided\n", SMSC_CHIPNAME);
  1612. retval = -ENODEV;
  1613. goto out_0;
  1614. }
  1615. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1616. "smsc911x-memory");
  1617. if (!res)
  1618. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1619. if (!res) {
  1620. pr_warning("%s: Could not allocate resource.\n",
  1621. SMSC_CHIPNAME);
  1622. retval = -ENODEV;
  1623. goto out_0;
  1624. }
  1625. res_size = resource_size(res);
  1626. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1627. if (!irq_res) {
  1628. pr_warning("%s: Could not allocate irq resource.\n",
  1629. SMSC_CHIPNAME);
  1630. retval = -ENODEV;
  1631. goto out_0;
  1632. }
  1633. if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
  1634. retval = -EBUSY;
  1635. goto out_0;
  1636. }
  1637. dev = alloc_etherdev(sizeof(struct smsc911x_data));
  1638. if (!dev) {
  1639. pr_warning("%s: Could not allocate device.\n", SMSC_CHIPNAME);
  1640. retval = -ENOMEM;
  1641. goto out_release_io_1;
  1642. }
  1643. SET_NETDEV_DEV(dev, &pdev->dev);
  1644. pdata = netdev_priv(dev);
  1645. dev->irq = irq_res->start;
  1646. irq_flags = irq_res->flags & IRQF_TRIGGER_MASK;
  1647. pdata->ioaddr = ioremap_nocache(res->start, res_size);
  1648. /* copy config parameters across to pdata */
  1649. memcpy(&pdata->config, config, sizeof(pdata->config));
  1650. pdata->dev = dev;
  1651. pdata->msg_enable = ((1 << debug) - 1);
  1652. if (pdata->ioaddr == NULL) {
  1653. SMSC_WARNING(PROBE,
  1654. "Error smsc911x base address invalid");
  1655. retval = -ENOMEM;
  1656. goto out_free_netdev_2;
  1657. }
  1658. retval = smsc911x_init(dev);
  1659. if (retval < 0)
  1660. goto out_unmap_io_3;
  1661. /* configure irq polarity and type before connecting isr */
  1662. if (pdata->config.irq_polarity == SMSC911X_IRQ_POLARITY_ACTIVE_HIGH)
  1663. intcfg |= INT_CFG_IRQ_POL_;
  1664. if (pdata->config.irq_type == SMSC911X_IRQ_TYPE_PUSH_PULL)
  1665. intcfg |= INT_CFG_IRQ_TYPE_;
  1666. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1667. /* Ensure interrupts are globally disabled before connecting ISR */
  1668. smsc911x_reg_write(pdata, INT_EN, 0);
  1669. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  1670. retval = request_irq(dev->irq, smsc911x_irqhandler,
  1671. irq_flags | IRQF_SHARED, dev->name, dev);
  1672. if (retval) {
  1673. SMSC_WARNING(PROBE,
  1674. "Unable to claim requested irq: %d", dev->irq);
  1675. goto out_unmap_io_3;
  1676. }
  1677. platform_set_drvdata(pdev, dev);
  1678. retval = register_netdev(dev);
  1679. if (retval) {
  1680. SMSC_WARNING(PROBE,
  1681. "Error %i registering device", retval);
  1682. goto out_unset_drvdata_4;
  1683. } else {
  1684. SMSC_TRACE(PROBE, "Network interface: \"%s\"", dev->name);
  1685. }
  1686. spin_lock_init(&pdata->mac_lock);
  1687. retval = smsc911x_mii_init(pdev, dev);
  1688. if (retval) {
  1689. SMSC_WARNING(PROBE,
  1690. "Error %i initialising mii", retval);
  1691. goto out_unregister_netdev_5;
  1692. }
  1693. spin_lock_irq(&pdata->mac_lock);
  1694. /* Check if mac address has been specified when bringing interface up */
  1695. if (is_valid_ether_addr(dev->dev_addr)) {
  1696. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1697. SMSC_TRACE(PROBE, "MAC Address is specified by configuration");
  1698. } else if (is_valid_ether_addr(pdata->config.mac)) {
  1699. memcpy(dev->dev_addr, pdata->config.mac, 6);
  1700. SMSC_TRACE(PROBE, "MAC Address specified by platform data");
  1701. } else {
  1702. /* Try reading mac address from device. if EEPROM is present
  1703. * it will already have been set */
  1704. smsc911x_read_mac_address(dev);
  1705. if (is_valid_ether_addr(dev->dev_addr)) {
  1706. /* eeprom values are valid so use them */
  1707. SMSC_TRACE(PROBE,
  1708. "Mac Address is read from LAN911x EEPROM");
  1709. } else {
  1710. /* eeprom values are invalid, generate random MAC */
  1711. random_ether_addr(dev->dev_addr);
  1712. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1713. SMSC_TRACE(PROBE,
  1714. "MAC Address is set to random_ether_addr");
  1715. }
  1716. }
  1717. spin_unlock_irq(&pdata->mac_lock);
  1718. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1719. return 0;
  1720. out_unregister_netdev_5:
  1721. unregister_netdev(dev);
  1722. out_unset_drvdata_4:
  1723. platform_set_drvdata(pdev, NULL);
  1724. free_irq(dev->irq, dev);
  1725. out_unmap_io_3:
  1726. iounmap(pdata->ioaddr);
  1727. out_free_netdev_2:
  1728. free_netdev(dev);
  1729. out_release_io_1:
  1730. release_mem_region(res->start, resource_size(res));
  1731. out_0:
  1732. return retval;
  1733. }
  1734. #ifdef CONFIG_PM
  1735. /* This implementation assumes the devices remains powered on its VDDVARIO
  1736. * pins during suspend. */
  1737. /* TODO: implement freeze/thaw callbacks for hibernation.*/
  1738. static int smsc911x_suspend(struct device *dev)
  1739. {
  1740. struct net_device *ndev = dev_get_drvdata(dev);
  1741. struct smsc911x_data *pdata = netdev_priv(ndev);
  1742. /* enable wake on LAN, energy detection and the external PME
  1743. * signal. */
  1744. smsc911x_reg_write(pdata, PMT_CTRL,
  1745. PMT_CTRL_PM_MODE_D1_ | PMT_CTRL_WOL_EN_ |
  1746. PMT_CTRL_ED_EN_ | PMT_CTRL_PME_EN_);
  1747. return 0;
  1748. }
  1749. static int smsc911x_resume(struct device *dev)
  1750. {
  1751. struct net_device *ndev = dev_get_drvdata(dev);
  1752. struct smsc911x_data *pdata = netdev_priv(ndev);
  1753. unsigned int to = 100;
  1754. /* Note 3.11 from the datasheet:
  1755. * "When the LAN9220 is in a power saving state, a write of any
  1756. * data to the BYTE_TEST register will wake-up the device."
  1757. */
  1758. smsc911x_reg_write(pdata, BYTE_TEST, 0);
  1759. /* poll the READY bit in PMT_CTRL. Any other access to the device is
  1760. * forbidden while this bit isn't set. Try for 100ms and return -EIO
  1761. * if it failed. */
  1762. while (!(smsc911x_reg_read(pdata, PMT_CTRL) & PMT_CTRL_READY_) && --to)
  1763. udelay(1000);
  1764. return (to == 0) ? -EIO : 0;
  1765. }
  1766. static const struct dev_pm_ops smsc911x_pm_ops = {
  1767. .suspend = smsc911x_suspend,
  1768. .resume = smsc911x_resume,
  1769. };
  1770. #define SMSC911X_PM_OPS (&smsc911x_pm_ops)
  1771. #else
  1772. #define SMSC911X_PM_OPS NULL
  1773. #endif
  1774. static struct platform_driver smsc911x_driver = {
  1775. .probe = smsc911x_drv_probe,
  1776. .remove = __devexit_p(smsc911x_drv_remove),
  1777. .driver = {
  1778. .name = SMSC_CHIPNAME,
  1779. .owner = THIS_MODULE,
  1780. .pm = SMSC911X_PM_OPS,
  1781. },
  1782. };
  1783. /* Entry point for loading the module */
  1784. static int __init smsc911x_init_module(void)
  1785. {
  1786. return platform_driver_register(&smsc911x_driver);
  1787. }
  1788. /* entry point for unloading the module */
  1789. static void __exit smsc911x_cleanup_module(void)
  1790. {
  1791. platform_driver_unregister(&smsc911x_driver);
  1792. }
  1793. module_init(smsc911x_init_module);
  1794. module_exit(smsc911x_cleanup_module);