falcon_boards.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2007-2009 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #include <linux/rtnetlink.h>
  10. #include "net_driver.h"
  11. #include "phy.h"
  12. #include "efx.h"
  13. #include "nic.h"
  14. #include "regs.h"
  15. #include "io.h"
  16. #include "workarounds.h"
  17. /* Macros for unpacking the board revision */
  18. /* The revision info is in host byte order. */
  19. #define FALCON_BOARD_TYPE(_rev) (_rev >> 8)
  20. #define FALCON_BOARD_MAJOR(_rev) ((_rev >> 4) & 0xf)
  21. #define FALCON_BOARD_MINOR(_rev) (_rev & 0xf)
  22. /* Board types */
  23. #define FALCON_BOARD_SFE4001 0x01
  24. #define FALCON_BOARD_SFE4002 0x02
  25. #define FALCON_BOARD_SFN4111T 0x51
  26. #define FALCON_BOARD_SFN4112F 0x52
  27. /* Board temperature is about 15°C above ambient when air flow is
  28. * limited. */
  29. #define FALCON_BOARD_TEMP_BIAS 15
  30. /* SFC4000 datasheet says: 'The maximum permitted junction temperature
  31. * is 125°C; the thermal design of the environment for the SFC4000
  32. * should aim to keep this well below 100°C.' */
  33. #define FALCON_JUNC_TEMP_MAX 90
  34. /*****************************************************************************
  35. * Support for LM87 sensor chip used on several boards
  36. */
  37. #define LM87_REG_ALARMS1 0x41
  38. #define LM87_REG_ALARMS2 0x42
  39. #define LM87_IN_LIMITS(nr, _min, _max) \
  40. 0x2B + (nr) * 2, _max, 0x2C + (nr) * 2, _min
  41. #define LM87_AIN_LIMITS(nr, _min, _max) \
  42. 0x3B + (nr), _max, 0x1A + (nr), _min
  43. #define LM87_TEMP_INT_LIMITS(_min, _max) \
  44. 0x39, _max, 0x3A, _min
  45. #define LM87_TEMP_EXT1_LIMITS(_min, _max) \
  46. 0x37, _max, 0x38, _min
  47. #define LM87_ALARM_TEMP_INT 0x10
  48. #define LM87_ALARM_TEMP_EXT1 0x20
  49. #if defined(CONFIG_SENSORS_LM87) || defined(CONFIG_SENSORS_LM87_MODULE)
  50. static int efx_init_lm87(struct efx_nic *efx, struct i2c_board_info *info,
  51. const u8 *reg_values)
  52. {
  53. struct falcon_board *board = falcon_board(efx);
  54. struct i2c_client *client = i2c_new_device(&board->i2c_adap, info);
  55. int rc;
  56. if (!client)
  57. return -EIO;
  58. while (*reg_values) {
  59. u8 reg = *reg_values++;
  60. u8 value = *reg_values++;
  61. rc = i2c_smbus_write_byte_data(client, reg, value);
  62. if (rc)
  63. goto err;
  64. }
  65. board->hwmon_client = client;
  66. return 0;
  67. err:
  68. i2c_unregister_device(client);
  69. return rc;
  70. }
  71. static void efx_fini_lm87(struct efx_nic *efx)
  72. {
  73. i2c_unregister_device(falcon_board(efx)->hwmon_client);
  74. }
  75. static int efx_check_lm87(struct efx_nic *efx, unsigned mask)
  76. {
  77. struct i2c_client *client = falcon_board(efx)->hwmon_client;
  78. s32 alarms1, alarms2;
  79. /* If link is up then do not monitor temperature */
  80. if (EFX_WORKAROUND_7884(efx) && efx->link_state.up)
  81. return 0;
  82. alarms1 = i2c_smbus_read_byte_data(client, LM87_REG_ALARMS1);
  83. alarms2 = i2c_smbus_read_byte_data(client, LM87_REG_ALARMS2);
  84. if (alarms1 < 0)
  85. return alarms1;
  86. if (alarms2 < 0)
  87. return alarms2;
  88. alarms1 &= mask;
  89. alarms2 &= mask >> 8;
  90. if (alarms1 || alarms2) {
  91. netif_err(efx, hw, efx->net_dev,
  92. "LM87 detected a hardware failure (status %02x:%02x)"
  93. "%s%s%s\n",
  94. alarms1, alarms2,
  95. (alarms1 & LM87_ALARM_TEMP_INT) ?
  96. "; board is overheating" : "",
  97. (alarms1 & LM87_ALARM_TEMP_EXT1) ?
  98. "; controller is overheating" : "",
  99. (alarms1 & ~(LM87_ALARM_TEMP_INT | LM87_ALARM_TEMP_EXT1)
  100. || alarms2) ?
  101. "; electrical fault" : "");
  102. return -ERANGE;
  103. }
  104. return 0;
  105. }
  106. #else /* !CONFIG_SENSORS_LM87 */
  107. static inline int
  108. efx_init_lm87(struct efx_nic *efx, struct i2c_board_info *info,
  109. const u8 *reg_values)
  110. {
  111. return 0;
  112. }
  113. static inline void efx_fini_lm87(struct efx_nic *efx)
  114. {
  115. }
  116. static inline int efx_check_lm87(struct efx_nic *efx, unsigned mask)
  117. {
  118. return 0;
  119. }
  120. #endif /* CONFIG_SENSORS_LM87 */
  121. /*****************************************************************************
  122. * Support for the SFE4001 and SFN4111T NICs.
  123. *
  124. * The SFE4001 does not power-up fully at reset due to its high power
  125. * consumption. We control its power via a PCA9539 I/O expander.
  126. * Both boards have a MAX6647 temperature monitor which we expose to
  127. * the lm90 driver.
  128. *
  129. * This also provides minimal support for reflashing the PHY, which is
  130. * initiated by resetting it with the FLASH_CFG_1 pin pulled down.
  131. * On SFE4001 rev A2 and later this is connected to the 3V3X output of
  132. * the IO-expander; on the SFN4111T it is connected to Falcon's GPIO3.
  133. * We represent reflash mode as PHY_MODE_SPECIAL and make it mutually
  134. * exclusive with the network device being open.
  135. */
  136. /**************************************************************************
  137. * Support for I2C IO Expander device on SFE4001
  138. */
  139. #define PCA9539 0x74
  140. #define P0_IN 0x00
  141. #define P0_OUT 0x02
  142. #define P0_INVERT 0x04
  143. #define P0_CONFIG 0x06
  144. #define P0_EN_1V0X_LBN 0
  145. #define P0_EN_1V0X_WIDTH 1
  146. #define P0_EN_1V2_LBN 1
  147. #define P0_EN_1V2_WIDTH 1
  148. #define P0_EN_2V5_LBN 2
  149. #define P0_EN_2V5_WIDTH 1
  150. #define P0_EN_3V3X_LBN 3
  151. #define P0_EN_3V3X_WIDTH 1
  152. #define P0_EN_5V_LBN 4
  153. #define P0_EN_5V_WIDTH 1
  154. #define P0_SHORTEN_JTAG_LBN 5
  155. #define P0_SHORTEN_JTAG_WIDTH 1
  156. #define P0_X_TRST_LBN 6
  157. #define P0_X_TRST_WIDTH 1
  158. #define P0_DSP_RESET_LBN 7
  159. #define P0_DSP_RESET_WIDTH 1
  160. #define P1_IN 0x01
  161. #define P1_OUT 0x03
  162. #define P1_INVERT 0x05
  163. #define P1_CONFIG 0x07
  164. #define P1_AFE_PWD_LBN 0
  165. #define P1_AFE_PWD_WIDTH 1
  166. #define P1_DSP_PWD25_LBN 1
  167. #define P1_DSP_PWD25_WIDTH 1
  168. #define P1_RESERVED_LBN 2
  169. #define P1_RESERVED_WIDTH 2
  170. #define P1_SPARE_LBN 4
  171. #define P1_SPARE_WIDTH 4
  172. /* Temperature Sensor */
  173. #define MAX664X_REG_RSL 0x02
  174. #define MAX664X_REG_WLHO 0x0B
  175. static void sfe4001_poweroff(struct efx_nic *efx)
  176. {
  177. struct i2c_client *ioexp_client = falcon_board(efx)->ioexp_client;
  178. struct i2c_client *hwmon_client = falcon_board(efx)->hwmon_client;
  179. /* Turn off all power rails and disable outputs */
  180. i2c_smbus_write_byte_data(ioexp_client, P0_OUT, 0xff);
  181. i2c_smbus_write_byte_data(ioexp_client, P1_CONFIG, 0xff);
  182. i2c_smbus_write_byte_data(ioexp_client, P0_CONFIG, 0xff);
  183. /* Clear any over-temperature alert */
  184. i2c_smbus_read_byte_data(hwmon_client, MAX664X_REG_RSL);
  185. }
  186. static int sfe4001_poweron(struct efx_nic *efx)
  187. {
  188. struct i2c_client *ioexp_client = falcon_board(efx)->ioexp_client;
  189. struct i2c_client *hwmon_client = falcon_board(efx)->hwmon_client;
  190. unsigned int i, j;
  191. int rc;
  192. u8 out;
  193. /* Clear any previous over-temperature alert */
  194. rc = i2c_smbus_read_byte_data(hwmon_client, MAX664X_REG_RSL);
  195. if (rc < 0)
  196. return rc;
  197. /* Enable port 0 and port 1 outputs on IO expander */
  198. rc = i2c_smbus_write_byte_data(ioexp_client, P0_CONFIG, 0x00);
  199. if (rc)
  200. return rc;
  201. rc = i2c_smbus_write_byte_data(ioexp_client, P1_CONFIG,
  202. 0xff & ~(1 << P1_SPARE_LBN));
  203. if (rc)
  204. goto fail_on;
  205. /* If PHY power is on, turn it all off and wait 1 second to
  206. * ensure a full reset.
  207. */
  208. rc = i2c_smbus_read_byte_data(ioexp_client, P0_OUT);
  209. if (rc < 0)
  210. goto fail_on;
  211. out = 0xff & ~((0 << P0_EN_1V2_LBN) | (0 << P0_EN_2V5_LBN) |
  212. (0 << P0_EN_3V3X_LBN) | (0 << P0_EN_5V_LBN) |
  213. (0 << P0_EN_1V0X_LBN));
  214. if (rc != out) {
  215. netif_info(efx, hw, efx->net_dev, "power-cycling PHY\n");
  216. rc = i2c_smbus_write_byte_data(ioexp_client, P0_OUT, out);
  217. if (rc)
  218. goto fail_on;
  219. schedule_timeout_uninterruptible(HZ);
  220. }
  221. for (i = 0; i < 20; ++i) {
  222. /* Turn on 1.2V, 2.5V, 3.3V and 5V power rails */
  223. out = 0xff & ~((1 << P0_EN_1V2_LBN) | (1 << P0_EN_2V5_LBN) |
  224. (1 << P0_EN_3V3X_LBN) | (1 << P0_EN_5V_LBN) |
  225. (1 << P0_X_TRST_LBN));
  226. if (efx->phy_mode & PHY_MODE_SPECIAL)
  227. out |= 1 << P0_EN_3V3X_LBN;
  228. rc = i2c_smbus_write_byte_data(ioexp_client, P0_OUT, out);
  229. if (rc)
  230. goto fail_on;
  231. msleep(10);
  232. /* Turn on 1V power rail */
  233. out &= ~(1 << P0_EN_1V0X_LBN);
  234. rc = i2c_smbus_write_byte_data(ioexp_client, P0_OUT, out);
  235. if (rc)
  236. goto fail_on;
  237. netif_info(efx, hw, efx->net_dev,
  238. "waiting for DSP boot (attempt %d)...\n", i);
  239. /* In flash config mode, DSP does not turn on AFE, so
  240. * just wait 1 second.
  241. */
  242. if (efx->phy_mode & PHY_MODE_SPECIAL) {
  243. schedule_timeout_uninterruptible(HZ);
  244. return 0;
  245. }
  246. for (j = 0; j < 10; ++j) {
  247. msleep(100);
  248. /* Check DSP has asserted AFE power line */
  249. rc = i2c_smbus_read_byte_data(ioexp_client, P1_IN);
  250. if (rc < 0)
  251. goto fail_on;
  252. if (rc & (1 << P1_AFE_PWD_LBN))
  253. return 0;
  254. }
  255. }
  256. netif_info(efx, hw, efx->net_dev, "timed out waiting for DSP boot\n");
  257. rc = -ETIMEDOUT;
  258. fail_on:
  259. sfe4001_poweroff(efx);
  260. return rc;
  261. }
  262. static int sfn4111t_reset(struct efx_nic *efx)
  263. {
  264. struct falcon_board *board = falcon_board(efx);
  265. efx_oword_t reg;
  266. /* GPIO 3 and the GPIO register are shared with I2C, so block that */
  267. i2c_lock_adapter(&board->i2c_adap);
  268. /* Pull RST_N (GPIO 2) low then let it up again, setting the
  269. * FLASH_CFG_1 strap (GPIO 3) appropriately. Only change the
  270. * output enables; the output levels should always be 0 (low)
  271. * and we rely on external pull-ups. */
  272. efx_reado(efx, &reg, FR_AB_GPIO_CTL);
  273. EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO2_OEN, true);
  274. efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
  275. msleep(1000);
  276. EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO2_OEN, false);
  277. EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN,
  278. !!(efx->phy_mode & PHY_MODE_SPECIAL));
  279. efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
  280. msleep(1);
  281. i2c_unlock_adapter(&board->i2c_adap);
  282. ssleep(1);
  283. return 0;
  284. }
  285. static ssize_t show_phy_flash_cfg(struct device *dev,
  286. struct device_attribute *attr, char *buf)
  287. {
  288. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  289. return sprintf(buf, "%d\n", !!(efx->phy_mode & PHY_MODE_SPECIAL));
  290. }
  291. static ssize_t set_phy_flash_cfg(struct device *dev,
  292. struct device_attribute *attr,
  293. const char *buf, size_t count)
  294. {
  295. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  296. enum efx_phy_mode old_mode, new_mode;
  297. int err;
  298. rtnl_lock();
  299. old_mode = efx->phy_mode;
  300. if (count == 0 || *buf == '0')
  301. new_mode = old_mode & ~PHY_MODE_SPECIAL;
  302. else
  303. new_mode = PHY_MODE_SPECIAL;
  304. if (old_mode == new_mode) {
  305. err = 0;
  306. } else if (efx->state != STATE_RUNNING || netif_running(efx->net_dev)) {
  307. err = -EBUSY;
  308. } else {
  309. /* Reset the PHY, reconfigure the MAC and enable/disable
  310. * MAC stats accordingly. */
  311. efx->phy_mode = new_mode;
  312. if (new_mode & PHY_MODE_SPECIAL)
  313. falcon_stop_nic_stats(efx);
  314. if (falcon_board(efx)->type->id == FALCON_BOARD_SFE4001)
  315. err = sfe4001_poweron(efx);
  316. else
  317. err = sfn4111t_reset(efx);
  318. if (!err)
  319. err = efx_reconfigure_port(efx);
  320. if (!(new_mode & PHY_MODE_SPECIAL))
  321. falcon_start_nic_stats(efx);
  322. }
  323. rtnl_unlock();
  324. return err ? err : count;
  325. }
  326. static DEVICE_ATTR(phy_flash_cfg, 0644, show_phy_flash_cfg, set_phy_flash_cfg);
  327. static void sfe4001_fini(struct efx_nic *efx)
  328. {
  329. struct falcon_board *board = falcon_board(efx);
  330. netif_info(efx, drv, efx->net_dev, "%s\n", __func__);
  331. device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_flash_cfg);
  332. sfe4001_poweroff(efx);
  333. i2c_unregister_device(board->ioexp_client);
  334. i2c_unregister_device(board->hwmon_client);
  335. }
  336. static int sfe4001_check_hw(struct efx_nic *efx)
  337. {
  338. s32 status;
  339. /* If XAUI link is up then do not monitor */
  340. if (EFX_WORKAROUND_7884(efx) && !efx->xmac_poll_required)
  341. return 0;
  342. /* Check the powered status of the PHY. Lack of power implies that
  343. * the MAX6647 has shut down power to it, probably due to a temp.
  344. * alarm. Reading the power status rather than the MAX6647 status
  345. * directly because the later is read-to-clear and would thus
  346. * start to power up the PHY again when polled, causing us to blip
  347. * the power undesirably.
  348. * We know we can read from the IO expander because we did
  349. * it during power-on. Assume failure now is bad news. */
  350. status = i2c_smbus_read_byte_data(falcon_board(efx)->ioexp_client, P1_IN);
  351. if (status >= 0 &&
  352. (status & ((1 << P1_AFE_PWD_LBN) | (1 << P1_DSP_PWD25_LBN))) != 0)
  353. return 0;
  354. /* Use board power control, not PHY power control */
  355. sfe4001_poweroff(efx);
  356. efx->phy_mode = PHY_MODE_OFF;
  357. return (status < 0) ? -EIO : -ERANGE;
  358. }
  359. static struct i2c_board_info sfe4001_hwmon_info = {
  360. I2C_BOARD_INFO("max6647", 0x4e),
  361. };
  362. /* This board uses an I2C expander to provider power to the PHY, which needs to
  363. * be turned on before the PHY can be used.
  364. * Context: Process context, rtnl lock held
  365. */
  366. static int sfe4001_init(struct efx_nic *efx)
  367. {
  368. struct falcon_board *board = falcon_board(efx);
  369. int rc;
  370. #if defined(CONFIG_SENSORS_LM90) || defined(CONFIG_SENSORS_LM90_MODULE)
  371. board->hwmon_client =
  372. i2c_new_device(&board->i2c_adap, &sfe4001_hwmon_info);
  373. #else
  374. board->hwmon_client =
  375. i2c_new_dummy(&board->i2c_adap, sfe4001_hwmon_info.addr);
  376. #endif
  377. if (!board->hwmon_client)
  378. return -EIO;
  379. /* Raise board/PHY high limit from 85 to 90 degrees Celsius */
  380. rc = i2c_smbus_write_byte_data(board->hwmon_client,
  381. MAX664X_REG_WLHO, 90);
  382. if (rc)
  383. goto fail_hwmon;
  384. board->ioexp_client = i2c_new_dummy(&board->i2c_adap, PCA9539);
  385. if (!board->ioexp_client) {
  386. rc = -EIO;
  387. goto fail_hwmon;
  388. }
  389. if (efx->phy_mode & PHY_MODE_SPECIAL) {
  390. /* PHY won't generate a 156.25 MHz clock and MAC stats fetch
  391. * will fail. */
  392. falcon_stop_nic_stats(efx);
  393. }
  394. rc = sfe4001_poweron(efx);
  395. if (rc)
  396. goto fail_ioexp;
  397. rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_flash_cfg);
  398. if (rc)
  399. goto fail_on;
  400. netif_info(efx, hw, efx->net_dev, "PHY is powered on\n");
  401. return 0;
  402. fail_on:
  403. sfe4001_poweroff(efx);
  404. fail_ioexp:
  405. i2c_unregister_device(board->ioexp_client);
  406. fail_hwmon:
  407. i2c_unregister_device(board->hwmon_client);
  408. return rc;
  409. }
  410. static int sfn4111t_check_hw(struct efx_nic *efx)
  411. {
  412. s32 status;
  413. /* If XAUI link is up then do not monitor */
  414. if (EFX_WORKAROUND_7884(efx) && !efx->xmac_poll_required)
  415. return 0;
  416. /* Test LHIGH, RHIGH, FAULT, EOT and IOT alarms */
  417. status = i2c_smbus_read_byte_data(falcon_board(efx)->hwmon_client,
  418. MAX664X_REG_RSL);
  419. if (status < 0)
  420. return -EIO;
  421. if (status & 0x57)
  422. return -ERANGE;
  423. return 0;
  424. }
  425. static void sfn4111t_fini(struct efx_nic *efx)
  426. {
  427. netif_info(efx, drv, efx->net_dev, "%s\n", __func__);
  428. device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_flash_cfg);
  429. i2c_unregister_device(falcon_board(efx)->hwmon_client);
  430. }
  431. static struct i2c_board_info sfn4111t_a0_hwmon_info = {
  432. I2C_BOARD_INFO("max6647", 0x4e),
  433. };
  434. static struct i2c_board_info sfn4111t_r5_hwmon_info = {
  435. I2C_BOARD_INFO("max6646", 0x4d),
  436. };
  437. static void sfn4111t_init_phy(struct efx_nic *efx)
  438. {
  439. if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
  440. if (sft9001_wait_boot(efx) != -EINVAL)
  441. return;
  442. efx->phy_mode = PHY_MODE_SPECIAL;
  443. falcon_stop_nic_stats(efx);
  444. }
  445. sfn4111t_reset(efx);
  446. sft9001_wait_boot(efx);
  447. }
  448. static int sfn4111t_init(struct efx_nic *efx)
  449. {
  450. struct falcon_board *board = falcon_board(efx);
  451. int rc;
  452. board->hwmon_client =
  453. i2c_new_device(&board->i2c_adap,
  454. (board->minor < 5) ?
  455. &sfn4111t_a0_hwmon_info :
  456. &sfn4111t_r5_hwmon_info);
  457. if (!board->hwmon_client)
  458. return -EIO;
  459. rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_flash_cfg);
  460. if (rc)
  461. goto fail_hwmon;
  462. if (efx->phy_mode & PHY_MODE_SPECIAL)
  463. /* PHY may not generate a 156.25 MHz clock and MAC
  464. * stats fetch will fail. */
  465. falcon_stop_nic_stats(efx);
  466. return 0;
  467. fail_hwmon:
  468. i2c_unregister_device(board->hwmon_client);
  469. return rc;
  470. }
  471. /*****************************************************************************
  472. * Support for the SFE4002
  473. *
  474. */
  475. static u8 sfe4002_lm87_channel = 0x03; /* use AIN not FAN inputs */
  476. static const u8 sfe4002_lm87_regs[] = {
  477. LM87_IN_LIMITS(0, 0x7c, 0x99), /* 2.5V: 1.8V +/- 10% */
  478. LM87_IN_LIMITS(1, 0x4c, 0x5e), /* Vccp1: 1.2V +/- 10% */
  479. LM87_IN_LIMITS(2, 0xac, 0xd4), /* 3.3V: 3.3V +/- 10% */
  480. LM87_IN_LIMITS(3, 0xac, 0xd4), /* 5V: 5.0V +/- 10% */
  481. LM87_IN_LIMITS(4, 0xac, 0xe0), /* 12V: 10.8-14V */
  482. LM87_IN_LIMITS(5, 0x3f, 0x4f), /* Vccp2: 1.0V +/- 10% */
  483. LM87_AIN_LIMITS(0, 0x98, 0xbb), /* AIN1: 1.66V +/- 10% */
  484. LM87_AIN_LIMITS(1, 0x8a, 0xa9), /* AIN2: 1.5V +/- 10% */
  485. LM87_TEMP_INT_LIMITS(0, 80 + FALCON_BOARD_TEMP_BIAS),
  486. LM87_TEMP_EXT1_LIMITS(0, FALCON_JUNC_TEMP_MAX),
  487. 0
  488. };
  489. static struct i2c_board_info sfe4002_hwmon_info = {
  490. I2C_BOARD_INFO("lm87", 0x2e),
  491. .platform_data = &sfe4002_lm87_channel,
  492. };
  493. /****************************************************************************/
  494. /* LED allocations. Note that on rev A0 boards the schematic and the reality
  495. * differ: red and green are swapped. Below is the fixed (A1) layout (there
  496. * are only 3 A0 boards in existence, so no real reason to make this
  497. * conditional).
  498. */
  499. #define SFE4002_FAULT_LED (2) /* Red */
  500. #define SFE4002_RX_LED (0) /* Green */
  501. #define SFE4002_TX_LED (1) /* Amber */
  502. static void sfe4002_init_phy(struct efx_nic *efx)
  503. {
  504. /* Set the TX and RX LEDs to reflect status and activity, and the
  505. * fault LED off */
  506. falcon_qt202x_set_led(efx, SFE4002_TX_LED,
  507. QUAKE_LED_TXLINK | QUAKE_LED_LINK_ACTSTAT);
  508. falcon_qt202x_set_led(efx, SFE4002_RX_LED,
  509. QUAKE_LED_RXLINK | QUAKE_LED_LINK_ACTSTAT);
  510. falcon_qt202x_set_led(efx, SFE4002_FAULT_LED, QUAKE_LED_OFF);
  511. }
  512. static void sfe4002_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
  513. {
  514. falcon_qt202x_set_led(
  515. efx, SFE4002_FAULT_LED,
  516. (mode == EFX_LED_ON) ? QUAKE_LED_ON : QUAKE_LED_OFF);
  517. }
  518. static int sfe4002_check_hw(struct efx_nic *efx)
  519. {
  520. struct falcon_board *board = falcon_board(efx);
  521. /* A0 board rev. 4002s report a temperature fault the whole time
  522. * (bad sensor) so we mask it out. */
  523. unsigned alarm_mask =
  524. (board->major == 0 && board->minor == 0) ?
  525. ~LM87_ALARM_TEMP_EXT1 : ~0;
  526. return efx_check_lm87(efx, alarm_mask);
  527. }
  528. static int sfe4002_init(struct efx_nic *efx)
  529. {
  530. return efx_init_lm87(efx, &sfe4002_hwmon_info, sfe4002_lm87_regs);
  531. }
  532. /*****************************************************************************
  533. * Support for the SFN4112F
  534. *
  535. */
  536. static u8 sfn4112f_lm87_channel = 0x03; /* use AIN not FAN inputs */
  537. static const u8 sfn4112f_lm87_regs[] = {
  538. LM87_IN_LIMITS(0, 0x7c, 0x99), /* 2.5V: 1.8V +/- 10% */
  539. LM87_IN_LIMITS(1, 0x4c, 0x5e), /* Vccp1: 1.2V +/- 10% */
  540. LM87_IN_LIMITS(2, 0xac, 0xd4), /* 3.3V: 3.3V +/- 10% */
  541. LM87_IN_LIMITS(4, 0xac, 0xe0), /* 12V: 10.8-14V */
  542. LM87_IN_LIMITS(5, 0x3f, 0x4f), /* Vccp2: 1.0V +/- 10% */
  543. LM87_AIN_LIMITS(1, 0x8a, 0xa9), /* AIN2: 1.5V +/- 10% */
  544. LM87_TEMP_INT_LIMITS(0, 60 + FALCON_BOARD_TEMP_BIAS),
  545. LM87_TEMP_EXT1_LIMITS(0, FALCON_JUNC_TEMP_MAX),
  546. 0
  547. };
  548. static struct i2c_board_info sfn4112f_hwmon_info = {
  549. I2C_BOARD_INFO("lm87", 0x2e),
  550. .platform_data = &sfn4112f_lm87_channel,
  551. };
  552. #define SFN4112F_ACT_LED 0
  553. #define SFN4112F_LINK_LED 1
  554. static void sfn4112f_init_phy(struct efx_nic *efx)
  555. {
  556. falcon_qt202x_set_led(efx, SFN4112F_ACT_LED,
  557. QUAKE_LED_RXLINK | QUAKE_LED_LINK_ACT);
  558. falcon_qt202x_set_led(efx, SFN4112F_LINK_LED,
  559. QUAKE_LED_RXLINK | QUAKE_LED_LINK_STAT);
  560. }
  561. static void sfn4112f_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
  562. {
  563. int reg;
  564. switch (mode) {
  565. case EFX_LED_OFF:
  566. reg = QUAKE_LED_OFF;
  567. break;
  568. case EFX_LED_ON:
  569. reg = QUAKE_LED_ON;
  570. break;
  571. default:
  572. reg = QUAKE_LED_RXLINK | QUAKE_LED_LINK_STAT;
  573. break;
  574. }
  575. falcon_qt202x_set_led(efx, SFN4112F_LINK_LED, reg);
  576. }
  577. static int sfn4112f_check_hw(struct efx_nic *efx)
  578. {
  579. /* Mask out unused sensors */
  580. return efx_check_lm87(efx, ~0x48);
  581. }
  582. static int sfn4112f_init(struct efx_nic *efx)
  583. {
  584. return efx_init_lm87(efx, &sfn4112f_hwmon_info, sfn4112f_lm87_regs);
  585. }
  586. static const struct falcon_board_type board_types[] = {
  587. {
  588. .id = FALCON_BOARD_SFE4001,
  589. .ref_model = "SFE4001",
  590. .gen_type = "10GBASE-T adapter",
  591. .init = sfe4001_init,
  592. .init_phy = efx_port_dummy_op_void,
  593. .fini = sfe4001_fini,
  594. .set_id_led = tenxpress_set_id_led,
  595. .monitor = sfe4001_check_hw,
  596. },
  597. {
  598. .id = FALCON_BOARD_SFE4002,
  599. .ref_model = "SFE4002",
  600. .gen_type = "XFP adapter",
  601. .init = sfe4002_init,
  602. .init_phy = sfe4002_init_phy,
  603. .fini = efx_fini_lm87,
  604. .set_id_led = sfe4002_set_id_led,
  605. .monitor = sfe4002_check_hw,
  606. },
  607. {
  608. .id = FALCON_BOARD_SFN4111T,
  609. .ref_model = "SFN4111T",
  610. .gen_type = "100/1000/10GBASE-T adapter",
  611. .init = sfn4111t_init,
  612. .init_phy = sfn4111t_init_phy,
  613. .fini = sfn4111t_fini,
  614. .set_id_led = tenxpress_set_id_led,
  615. .monitor = sfn4111t_check_hw,
  616. },
  617. {
  618. .id = FALCON_BOARD_SFN4112F,
  619. .ref_model = "SFN4112F",
  620. .gen_type = "SFP+ adapter",
  621. .init = sfn4112f_init,
  622. .init_phy = sfn4112f_init_phy,
  623. .fini = efx_fini_lm87,
  624. .set_id_led = sfn4112f_set_id_led,
  625. .monitor = sfn4112f_check_hw,
  626. },
  627. };
  628. int falcon_probe_board(struct efx_nic *efx, u16 revision_info)
  629. {
  630. struct falcon_board *board = falcon_board(efx);
  631. u8 type_id = FALCON_BOARD_TYPE(revision_info);
  632. int i;
  633. board->major = FALCON_BOARD_MAJOR(revision_info);
  634. board->minor = FALCON_BOARD_MINOR(revision_info);
  635. for (i = 0; i < ARRAY_SIZE(board_types); i++)
  636. if (board_types[i].id == type_id)
  637. board->type = &board_types[i];
  638. if (board->type) {
  639. netif_info(efx, probe, efx->net_dev, "board is %s rev %c%d\n",
  640. (efx->pci_dev->subsystem_vendor == EFX_VENDID_SFC)
  641. ? board->type->ref_model : board->type->gen_type,
  642. 'A' + board->major, board->minor);
  643. return 0;
  644. } else {
  645. netif_err(efx, probe, efx->net_dev, "unknown board type %d\n",
  646. type_id);
  647. return -ENODEV;
  648. }
  649. }