r6040.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/pci.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/mii.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/crc32.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/bitops.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <linux/uaccess.h>
  46. #include <linux/phy.h>
  47. #include <asm/processor.h>
  48. #define DRV_NAME "r6040"
  49. #define DRV_VERSION "0.26"
  50. #define DRV_RELDATE "30May2010"
  51. /* PHY CHIP Address */
  52. #define PHY1_ADDR 1 /* For MAC1 */
  53. #define PHY2_ADDR 3 /* For MAC2 */
  54. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  55. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  56. /* Time in jiffies before concluding the transmitter is hung. */
  57. #define TX_TIMEOUT (6000 * HZ / 1000)
  58. /* RDC MAC I/O Size */
  59. #define R6040_IO_SIZE 256
  60. /* MAX RDC MAC */
  61. #define MAX_MAC 2
  62. /* MAC registers */
  63. #define MCR0 0x00 /* Control register 0 */
  64. #define MCR1 0x04 /* Control register 1 */
  65. #define MAC_RST 0x0001 /* Reset the MAC */
  66. #define MBCR 0x08 /* Bus control */
  67. #define MT_ICR 0x0C /* TX interrupt control */
  68. #define MR_ICR 0x10 /* RX interrupt control */
  69. #define MTPR 0x14 /* TX poll command register */
  70. #define MR_BSR 0x18 /* RX buffer size */
  71. #define MR_DCR 0x1A /* RX descriptor control */
  72. #define MLSR 0x1C /* Last status */
  73. #define MMDIO 0x20 /* MDIO control register */
  74. #define MDIO_WRITE 0x4000 /* MDIO write */
  75. #define MDIO_READ 0x2000 /* MDIO read */
  76. #define MMRD 0x24 /* MDIO read data register */
  77. #define MMWD 0x28 /* MDIO write data register */
  78. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  79. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  80. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  81. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  82. #define MISR 0x3C /* Status register */
  83. #define MIER 0x40 /* INT enable register */
  84. #define MSK_INT 0x0000 /* Mask off interrupts */
  85. #define RX_FINISH 0x0001 /* RX finished */
  86. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  87. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  88. #define RX_EARLY 0x0008 /* RX early */
  89. #define TX_FINISH 0x0010 /* TX finished */
  90. #define TX_EARLY 0x0080 /* TX early */
  91. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  92. #define LINK_CHANGED 0x0200 /* PHY link changed */
  93. #define ME_CISR 0x44 /* Event counter INT status */
  94. #define ME_CIER 0x48 /* Event counter INT enable */
  95. #define MR_CNT 0x50 /* Successfully received packet counter */
  96. #define ME_CNT0 0x52 /* Event counter 0 */
  97. #define ME_CNT1 0x54 /* Event counter 1 */
  98. #define ME_CNT2 0x56 /* Event counter 2 */
  99. #define ME_CNT3 0x58 /* Event counter 3 */
  100. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  101. #define ME_CNT4 0x5C /* Event counter 4 */
  102. #define MP_CNT 0x5E /* Pause frame counter register */
  103. #define MAR0 0x60 /* Hash table 0 */
  104. #define MAR1 0x62 /* Hash table 1 */
  105. #define MAR2 0x64 /* Hash table 2 */
  106. #define MAR3 0x66 /* Hash table 3 */
  107. #define MID_0L 0x68 /* Multicast address MID0 Low */
  108. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  109. #define MID_0H 0x6C /* Multicast address MID0 High */
  110. #define MID_1L 0x70 /* MID1 Low */
  111. #define MID_1M 0x72 /* MID1 Medium */
  112. #define MID_1H 0x74 /* MID1 High */
  113. #define MID_2L 0x78 /* MID2 Low */
  114. #define MID_2M 0x7A /* MID2 Medium */
  115. #define MID_2H 0x7C /* MID2 High */
  116. #define MID_3L 0x80 /* MID3 Low */
  117. #define MID_3M 0x82 /* MID3 Medium */
  118. #define MID_3H 0x84 /* MID3 High */
  119. #define PHY_CC 0x88 /* PHY status change configuration register */
  120. #define PHY_ST 0x8A /* PHY status register */
  121. #define MAC_SM 0xAC /* MAC status machine */
  122. #define MAC_ID 0xBE /* Identifier register */
  123. #define TX_DCNT 0x80 /* TX descriptor count */
  124. #define RX_DCNT 0x80 /* RX descriptor count */
  125. #define MAX_BUF_SIZE 0x600
  126. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  127. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  128. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  129. #define MCAST_MAX 3 /* Max number multicast addresses to filter */
  130. /* Descriptor status */
  131. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  132. #define DSC_RX_OK 0x4000 /* RX was successful */
  133. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  134. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  135. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  136. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  137. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  138. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  139. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  140. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  141. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  142. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  143. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  144. /* PHY settings */
  145. #define ICPLUS_PHY_ID 0x0243
  146. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  147. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  148. "Florian Fainelli <florian@openwrt.org>");
  149. MODULE_LICENSE("GPL");
  150. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  151. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  152. /* RX and TX interrupts that we handle */
  153. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  154. #define TX_INTS (TX_FINISH)
  155. #define INT_MASK (RX_INTS | TX_INTS)
  156. struct r6040_descriptor {
  157. u16 status, len; /* 0-3 */
  158. __le32 buf; /* 4-7 */
  159. __le32 ndesc; /* 8-B */
  160. u32 rev1; /* C-F */
  161. char *vbufp; /* 10-13 */
  162. struct r6040_descriptor *vndescp; /* 14-17 */
  163. struct sk_buff *skb_ptr; /* 18-1B */
  164. u32 rev2; /* 1C-1F */
  165. } __attribute__((aligned(32)));
  166. struct r6040_private {
  167. spinlock_t lock; /* driver lock */
  168. struct pci_dev *pdev;
  169. struct r6040_descriptor *rx_insert_ptr;
  170. struct r6040_descriptor *rx_remove_ptr;
  171. struct r6040_descriptor *tx_insert_ptr;
  172. struct r6040_descriptor *tx_remove_ptr;
  173. struct r6040_descriptor *rx_ring;
  174. struct r6040_descriptor *tx_ring;
  175. dma_addr_t rx_ring_dma;
  176. dma_addr_t tx_ring_dma;
  177. u16 tx_free_desc, phy_addr;
  178. u16 mcr0, mcr1;
  179. struct net_device *dev;
  180. struct mii_bus *mii_bus;
  181. struct napi_struct napi;
  182. void __iomem *base;
  183. struct phy_device *phydev;
  184. int old_link;
  185. int old_duplex;
  186. };
  187. static char version[] __devinitdata = KERN_INFO DRV_NAME
  188. ": RDC R6040 NAPI net driver,"
  189. "version "DRV_VERSION " (" DRV_RELDATE ")";
  190. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  191. /* Read a word data from PHY Chip */
  192. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  193. {
  194. int limit = 2048;
  195. u16 cmd;
  196. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  197. /* Wait for the read bit to be cleared */
  198. while (limit--) {
  199. cmd = ioread16(ioaddr + MMDIO);
  200. if (!(cmd & MDIO_READ))
  201. break;
  202. }
  203. return ioread16(ioaddr + MMRD);
  204. }
  205. /* Write a word data from PHY Chip */
  206. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  207. {
  208. int limit = 2048;
  209. u16 cmd;
  210. iowrite16(val, ioaddr + MMWD);
  211. /* Write the command to the MDIO bus */
  212. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  213. /* Wait for the write bit to be cleared */
  214. while (limit--) {
  215. cmd = ioread16(ioaddr + MMDIO);
  216. if (!(cmd & MDIO_WRITE))
  217. break;
  218. }
  219. }
  220. static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
  221. {
  222. struct net_device *dev = bus->priv;
  223. struct r6040_private *lp = netdev_priv(dev);
  224. void __iomem *ioaddr = lp->base;
  225. return r6040_phy_read(ioaddr, phy_addr, reg);
  226. }
  227. static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
  228. int reg, u16 value)
  229. {
  230. struct net_device *dev = bus->priv;
  231. struct r6040_private *lp = netdev_priv(dev);
  232. void __iomem *ioaddr = lp->base;
  233. r6040_phy_write(ioaddr, phy_addr, reg, value);
  234. return 0;
  235. }
  236. static int r6040_mdiobus_reset(struct mii_bus *bus)
  237. {
  238. return 0;
  239. }
  240. static void r6040_free_txbufs(struct net_device *dev)
  241. {
  242. struct r6040_private *lp = netdev_priv(dev);
  243. int i;
  244. for (i = 0; i < TX_DCNT; i++) {
  245. if (lp->tx_insert_ptr->skb_ptr) {
  246. pci_unmap_single(lp->pdev,
  247. le32_to_cpu(lp->tx_insert_ptr->buf),
  248. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  249. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  250. lp->tx_insert_ptr->skb_ptr = NULL;
  251. }
  252. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  253. }
  254. }
  255. static void r6040_free_rxbufs(struct net_device *dev)
  256. {
  257. struct r6040_private *lp = netdev_priv(dev);
  258. int i;
  259. for (i = 0; i < RX_DCNT; i++) {
  260. if (lp->rx_insert_ptr->skb_ptr) {
  261. pci_unmap_single(lp->pdev,
  262. le32_to_cpu(lp->rx_insert_ptr->buf),
  263. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  264. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  265. lp->rx_insert_ptr->skb_ptr = NULL;
  266. }
  267. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  268. }
  269. }
  270. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  271. dma_addr_t desc_dma, int size)
  272. {
  273. struct r6040_descriptor *desc = desc_ring;
  274. dma_addr_t mapping = desc_dma;
  275. while (size-- > 0) {
  276. mapping += sizeof(*desc);
  277. desc->ndesc = cpu_to_le32(mapping);
  278. desc->vndescp = desc + 1;
  279. desc++;
  280. }
  281. desc--;
  282. desc->ndesc = cpu_to_le32(desc_dma);
  283. desc->vndescp = desc_ring;
  284. }
  285. static void r6040_init_txbufs(struct net_device *dev)
  286. {
  287. struct r6040_private *lp = netdev_priv(dev);
  288. lp->tx_free_desc = TX_DCNT;
  289. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  290. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  291. }
  292. static int r6040_alloc_rxbufs(struct net_device *dev)
  293. {
  294. struct r6040_private *lp = netdev_priv(dev);
  295. struct r6040_descriptor *desc;
  296. struct sk_buff *skb;
  297. int rc;
  298. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  299. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  300. /* Allocate skbs for the rx descriptors */
  301. desc = lp->rx_ring;
  302. do {
  303. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  304. if (!skb) {
  305. netdev_err(dev, "failed to alloc skb for rx\n");
  306. rc = -ENOMEM;
  307. goto err_exit;
  308. }
  309. desc->skb_ptr = skb;
  310. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  311. desc->skb_ptr->data,
  312. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  313. desc->status = DSC_OWNER_MAC;
  314. desc = desc->vndescp;
  315. } while (desc != lp->rx_ring);
  316. return 0;
  317. err_exit:
  318. /* Deallocate all previously allocated skbs */
  319. r6040_free_rxbufs(dev);
  320. return rc;
  321. }
  322. static void r6040_init_mac_regs(struct net_device *dev)
  323. {
  324. struct r6040_private *lp = netdev_priv(dev);
  325. void __iomem *ioaddr = lp->base;
  326. int limit = 2048;
  327. u16 cmd;
  328. /* Mask Off Interrupt */
  329. iowrite16(MSK_INT, ioaddr + MIER);
  330. /* Reset RDC MAC */
  331. iowrite16(MAC_RST, ioaddr + MCR1);
  332. while (limit--) {
  333. cmd = ioread16(ioaddr + MCR1);
  334. if (cmd & 0x1)
  335. break;
  336. }
  337. /* Reset internal state machine */
  338. iowrite16(2, ioaddr + MAC_SM);
  339. iowrite16(0, ioaddr + MAC_SM);
  340. mdelay(5);
  341. /* MAC Bus Control Register */
  342. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  343. /* Buffer Size Register */
  344. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  345. /* Write TX ring start address */
  346. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  347. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  348. /* Write RX ring start address */
  349. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  350. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  351. /* Set interrupt waiting time and packet numbers */
  352. iowrite16(0, ioaddr + MT_ICR);
  353. iowrite16(0, ioaddr + MR_ICR);
  354. /* Enable interrupts */
  355. iowrite16(INT_MASK, ioaddr + MIER);
  356. /* Enable TX and RX */
  357. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  358. /* Let TX poll the descriptors
  359. * we may got called by r6040_tx_timeout which has left
  360. * some unsent tx buffers */
  361. iowrite16(0x01, ioaddr + MTPR);
  362. }
  363. static void r6040_tx_timeout(struct net_device *dev)
  364. {
  365. struct r6040_private *priv = netdev_priv(dev);
  366. void __iomem *ioaddr = priv->base;
  367. netdev_warn(dev, "transmit timed out, int enable %4.4x "
  368. "status %4.4x\n",
  369. ioread16(ioaddr + MIER),
  370. ioread16(ioaddr + MISR));
  371. dev->stats.tx_errors++;
  372. /* Reset MAC and re-init all registers */
  373. r6040_init_mac_regs(dev);
  374. }
  375. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  376. {
  377. struct r6040_private *priv = netdev_priv(dev);
  378. void __iomem *ioaddr = priv->base;
  379. unsigned long flags;
  380. spin_lock_irqsave(&priv->lock, flags);
  381. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  382. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  383. spin_unlock_irqrestore(&priv->lock, flags);
  384. return &dev->stats;
  385. }
  386. /* Stop RDC MAC and Free the allocated resource */
  387. static void r6040_down(struct net_device *dev)
  388. {
  389. struct r6040_private *lp = netdev_priv(dev);
  390. void __iomem *ioaddr = lp->base;
  391. int limit = 2048;
  392. u16 *adrp;
  393. u16 cmd;
  394. /* Stop MAC */
  395. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  396. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  397. while (limit--) {
  398. cmd = ioread16(ioaddr + MCR1);
  399. if (cmd & 0x1)
  400. break;
  401. }
  402. /* Restore MAC Address to MIDx */
  403. adrp = (u16 *) dev->dev_addr;
  404. iowrite16(adrp[0], ioaddr + MID_0L);
  405. iowrite16(adrp[1], ioaddr + MID_0M);
  406. iowrite16(adrp[2], ioaddr + MID_0H);
  407. }
  408. static int r6040_close(struct net_device *dev)
  409. {
  410. struct r6040_private *lp = netdev_priv(dev);
  411. struct pci_dev *pdev = lp->pdev;
  412. spin_lock_irq(&lp->lock);
  413. napi_disable(&lp->napi);
  414. netif_stop_queue(dev);
  415. r6040_down(dev);
  416. free_irq(dev->irq, dev);
  417. /* Free RX buffer */
  418. r6040_free_rxbufs(dev);
  419. /* Free TX buffer */
  420. r6040_free_txbufs(dev);
  421. spin_unlock_irq(&lp->lock);
  422. /* Free Descriptor memory */
  423. if (lp->rx_ring) {
  424. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  425. lp->rx_ring = NULL;
  426. }
  427. if (lp->tx_ring) {
  428. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  429. lp->tx_ring = NULL;
  430. }
  431. return 0;
  432. }
  433. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  434. {
  435. struct r6040_private *lp = netdev_priv(dev);
  436. if (!lp->phydev)
  437. return -EINVAL;
  438. return phy_mii_ioctl(lp->phydev, if_mii(rq), cmd);
  439. }
  440. static int r6040_rx(struct net_device *dev, int limit)
  441. {
  442. struct r6040_private *priv = netdev_priv(dev);
  443. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  444. struct sk_buff *skb_ptr, *new_skb;
  445. int count = 0;
  446. u16 err;
  447. /* Limit not reached and the descriptor belongs to the CPU */
  448. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  449. /* Read the descriptor status */
  450. err = descptr->status;
  451. /* Global error status set */
  452. if (err & DSC_RX_ERR) {
  453. /* RX dribble */
  454. if (err & DSC_RX_ERR_DRI)
  455. dev->stats.rx_frame_errors++;
  456. /* Buffer lenght exceeded */
  457. if (err & DSC_RX_ERR_BUF)
  458. dev->stats.rx_length_errors++;
  459. /* Packet too long */
  460. if (err & DSC_RX_ERR_LONG)
  461. dev->stats.rx_length_errors++;
  462. /* Packet < 64 bytes */
  463. if (err & DSC_RX_ERR_RUNT)
  464. dev->stats.rx_length_errors++;
  465. /* CRC error */
  466. if (err & DSC_RX_ERR_CRC) {
  467. spin_lock(&priv->lock);
  468. dev->stats.rx_crc_errors++;
  469. spin_unlock(&priv->lock);
  470. }
  471. goto next_descr;
  472. }
  473. /* Packet successfully received */
  474. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  475. if (!new_skb) {
  476. dev->stats.rx_dropped++;
  477. goto next_descr;
  478. }
  479. skb_ptr = descptr->skb_ptr;
  480. skb_ptr->dev = priv->dev;
  481. /* Do not count the CRC */
  482. skb_put(skb_ptr, descptr->len - 4);
  483. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  484. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  485. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  486. /* Send to upper layer */
  487. netif_receive_skb(skb_ptr);
  488. dev->stats.rx_packets++;
  489. dev->stats.rx_bytes += descptr->len - 4;
  490. /* put new skb into descriptor */
  491. descptr->skb_ptr = new_skb;
  492. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  493. descptr->skb_ptr->data,
  494. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  495. next_descr:
  496. /* put the descriptor back to the MAC */
  497. descptr->status = DSC_OWNER_MAC;
  498. descptr = descptr->vndescp;
  499. count++;
  500. }
  501. priv->rx_remove_ptr = descptr;
  502. return count;
  503. }
  504. static void r6040_tx(struct net_device *dev)
  505. {
  506. struct r6040_private *priv = netdev_priv(dev);
  507. struct r6040_descriptor *descptr;
  508. void __iomem *ioaddr = priv->base;
  509. struct sk_buff *skb_ptr;
  510. u16 err;
  511. spin_lock(&priv->lock);
  512. descptr = priv->tx_remove_ptr;
  513. while (priv->tx_free_desc < TX_DCNT) {
  514. /* Check for errors */
  515. err = ioread16(ioaddr + MLSR);
  516. if (err & 0x0200)
  517. dev->stats.rx_fifo_errors++;
  518. if (err & (0x2000 | 0x4000))
  519. dev->stats.tx_carrier_errors++;
  520. if (descptr->status & DSC_OWNER_MAC)
  521. break; /* Not complete */
  522. skb_ptr = descptr->skb_ptr;
  523. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  524. skb_ptr->len, PCI_DMA_TODEVICE);
  525. /* Free buffer */
  526. dev_kfree_skb_irq(skb_ptr);
  527. descptr->skb_ptr = NULL;
  528. /* To next descriptor */
  529. descptr = descptr->vndescp;
  530. priv->tx_free_desc++;
  531. }
  532. priv->tx_remove_ptr = descptr;
  533. if (priv->tx_free_desc)
  534. netif_wake_queue(dev);
  535. spin_unlock(&priv->lock);
  536. }
  537. static int r6040_poll(struct napi_struct *napi, int budget)
  538. {
  539. struct r6040_private *priv =
  540. container_of(napi, struct r6040_private, napi);
  541. struct net_device *dev = priv->dev;
  542. void __iomem *ioaddr = priv->base;
  543. int work_done;
  544. work_done = r6040_rx(dev, budget);
  545. if (work_done < budget) {
  546. napi_complete(napi);
  547. /* Enable RX interrupt */
  548. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  549. }
  550. return work_done;
  551. }
  552. /* The RDC interrupt handler. */
  553. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  554. {
  555. struct net_device *dev = dev_id;
  556. struct r6040_private *lp = netdev_priv(dev);
  557. void __iomem *ioaddr = lp->base;
  558. u16 misr, status;
  559. /* Save MIER */
  560. misr = ioread16(ioaddr + MIER);
  561. /* Mask off RDC MAC interrupt */
  562. iowrite16(MSK_INT, ioaddr + MIER);
  563. /* Read MISR status and clear */
  564. status = ioread16(ioaddr + MISR);
  565. if (status == 0x0000 || status == 0xffff) {
  566. /* Restore RDC MAC interrupt */
  567. iowrite16(misr, ioaddr + MIER);
  568. return IRQ_NONE;
  569. }
  570. /* RX interrupt request */
  571. if (status & RX_INTS) {
  572. if (status & RX_NO_DESC) {
  573. /* RX descriptor unavailable */
  574. dev->stats.rx_dropped++;
  575. dev->stats.rx_missed_errors++;
  576. }
  577. if (status & RX_FIFO_FULL)
  578. dev->stats.rx_fifo_errors++;
  579. /* Mask off RX interrupt */
  580. misr &= ~RX_INTS;
  581. napi_schedule(&lp->napi);
  582. }
  583. /* TX interrupt request */
  584. if (status & TX_INTS)
  585. r6040_tx(dev);
  586. /* Restore RDC MAC interrupt */
  587. iowrite16(misr, ioaddr + MIER);
  588. return IRQ_HANDLED;
  589. }
  590. #ifdef CONFIG_NET_POLL_CONTROLLER
  591. static void r6040_poll_controller(struct net_device *dev)
  592. {
  593. disable_irq(dev->irq);
  594. r6040_interrupt(dev->irq, dev);
  595. enable_irq(dev->irq);
  596. }
  597. #endif
  598. /* Init RDC MAC */
  599. static int r6040_up(struct net_device *dev)
  600. {
  601. struct r6040_private *lp = netdev_priv(dev);
  602. void __iomem *ioaddr = lp->base;
  603. int ret;
  604. /* Initialise and alloc RX/TX buffers */
  605. r6040_init_txbufs(dev);
  606. ret = r6040_alloc_rxbufs(dev);
  607. if (ret)
  608. return ret;
  609. /* improve performance (by RDC guys) */
  610. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  611. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  612. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  613. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  614. /* Initialize all MAC registers */
  615. r6040_init_mac_regs(dev);
  616. return 0;
  617. }
  618. /* Read/set MAC address routines */
  619. static void r6040_mac_address(struct net_device *dev)
  620. {
  621. struct r6040_private *lp = netdev_priv(dev);
  622. void __iomem *ioaddr = lp->base;
  623. u16 *adrp;
  624. /* MAC operation register */
  625. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  626. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  627. iowrite16(0, ioaddr + MAC_SM);
  628. mdelay(5);
  629. /* Restore MAC Address */
  630. adrp = (u16 *) dev->dev_addr;
  631. iowrite16(adrp[0], ioaddr + MID_0L);
  632. iowrite16(adrp[1], ioaddr + MID_0M);
  633. iowrite16(adrp[2], ioaddr + MID_0H);
  634. }
  635. static int r6040_open(struct net_device *dev)
  636. {
  637. struct r6040_private *lp = netdev_priv(dev);
  638. int ret;
  639. /* Request IRQ and Register interrupt handler */
  640. ret = request_irq(dev->irq, r6040_interrupt,
  641. IRQF_SHARED, dev->name, dev);
  642. if (ret)
  643. return ret;
  644. /* Set MAC address */
  645. r6040_mac_address(dev);
  646. /* Allocate Descriptor memory */
  647. lp->rx_ring =
  648. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  649. if (!lp->rx_ring)
  650. return -ENOMEM;
  651. lp->tx_ring =
  652. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  653. if (!lp->tx_ring) {
  654. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  655. lp->rx_ring_dma);
  656. return -ENOMEM;
  657. }
  658. ret = r6040_up(dev);
  659. if (ret) {
  660. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  661. lp->tx_ring_dma);
  662. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  663. lp->rx_ring_dma);
  664. return ret;
  665. }
  666. napi_enable(&lp->napi);
  667. netif_start_queue(dev);
  668. return 0;
  669. }
  670. static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
  671. struct net_device *dev)
  672. {
  673. struct r6040_private *lp = netdev_priv(dev);
  674. struct r6040_descriptor *descptr;
  675. void __iomem *ioaddr = lp->base;
  676. unsigned long flags;
  677. /* Critical Section */
  678. spin_lock_irqsave(&lp->lock, flags);
  679. /* TX resource check */
  680. if (!lp->tx_free_desc) {
  681. spin_unlock_irqrestore(&lp->lock, flags);
  682. netif_stop_queue(dev);
  683. netdev_err(dev, ": no tx descriptor\n");
  684. return NETDEV_TX_BUSY;
  685. }
  686. /* Statistic Counter */
  687. dev->stats.tx_packets++;
  688. dev->stats.tx_bytes += skb->len;
  689. /* Set TX descriptor & Transmit it */
  690. lp->tx_free_desc--;
  691. descptr = lp->tx_insert_ptr;
  692. if (skb->len < MISR)
  693. descptr->len = MISR;
  694. else
  695. descptr->len = skb->len;
  696. descptr->skb_ptr = skb;
  697. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  698. skb->data, skb->len, PCI_DMA_TODEVICE));
  699. descptr->status = DSC_OWNER_MAC;
  700. /* Trigger the MAC to check the TX descriptor */
  701. iowrite16(0x01, ioaddr + MTPR);
  702. lp->tx_insert_ptr = descptr->vndescp;
  703. /* If no tx resource, stop */
  704. if (!lp->tx_free_desc)
  705. netif_stop_queue(dev);
  706. spin_unlock_irqrestore(&lp->lock, flags);
  707. return NETDEV_TX_OK;
  708. }
  709. static void r6040_multicast_list(struct net_device *dev)
  710. {
  711. struct r6040_private *lp = netdev_priv(dev);
  712. void __iomem *ioaddr = lp->base;
  713. u16 *adrp;
  714. u16 reg;
  715. unsigned long flags;
  716. struct netdev_hw_addr *ha;
  717. int i;
  718. /* MAC Address */
  719. adrp = (u16 *)dev->dev_addr;
  720. iowrite16(adrp[0], ioaddr + MID_0L);
  721. iowrite16(adrp[1], ioaddr + MID_0M);
  722. iowrite16(adrp[2], ioaddr + MID_0H);
  723. /* Promiscous Mode */
  724. spin_lock_irqsave(&lp->lock, flags);
  725. /* Clear AMCP & PROM bits */
  726. reg = ioread16(ioaddr) & ~0x0120;
  727. if (dev->flags & IFF_PROMISC) {
  728. reg |= 0x0020;
  729. lp->mcr0 |= 0x0020;
  730. }
  731. /* Too many multicast addresses
  732. * accept all traffic */
  733. else if ((netdev_mc_count(dev) > MCAST_MAX) ||
  734. (dev->flags & IFF_ALLMULTI))
  735. reg |= 0x0020;
  736. iowrite16(reg, ioaddr);
  737. spin_unlock_irqrestore(&lp->lock, flags);
  738. /* Build the hash table */
  739. if (netdev_mc_count(dev) > MCAST_MAX) {
  740. u16 hash_table[4];
  741. u32 crc;
  742. for (i = 0; i < 4; i++)
  743. hash_table[i] = 0;
  744. netdev_for_each_mc_addr(ha, dev) {
  745. char *addrs = ha->addr;
  746. if (!(*addrs & 1))
  747. continue;
  748. crc = ether_crc_le(6, addrs);
  749. crc >>= 26;
  750. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  751. }
  752. /* Fill the MAC hash tables with their values */
  753. iowrite16(hash_table[0], ioaddr + MAR0);
  754. iowrite16(hash_table[1], ioaddr + MAR1);
  755. iowrite16(hash_table[2], ioaddr + MAR2);
  756. iowrite16(hash_table[3], ioaddr + MAR3);
  757. }
  758. /* Multicast Address 1~4 case */
  759. i = 0;
  760. netdev_for_each_mc_addr(ha, dev) {
  761. if (i < MCAST_MAX) {
  762. adrp = (u16 *) ha->addr;
  763. iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
  764. iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
  765. iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
  766. } else {
  767. iowrite16(0xffff, ioaddr + MID_1L + 8 * i);
  768. iowrite16(0xffff, ioaddr + MID_1M + 8 * i);
  769. iowrite16(0xffff, ioaddr + MID_1H + 8 * i);
  770. }
  771. i++;
  772. }
  773. }
  774. static void netdev_get_drvinfo(struct net_device *dev,
  775. struct ethtool_drvinfo *info)
  776. {
  777. struct r6040_private *rp = netdev_priv(dev);
  778. strcpy(info->driver, DRV_NAME);
  779. strcpy(info->version, DRV_VERSION);
  780. strcpy(info->bus_info, pci_name(rp->pdev));
  781. }
  782. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  783. {
  784. struct r6040_private *rp = netdev_priv(dev);
  785. return phy_ethtool_gset(rp->phydev, cmd);
  786. }
  787. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  788. {
  789. struct r6040_private *rp = netdev_priv(dev);
  790. return phy_ethtool_sset(rp->phydev, cmd);
  791. }
  792. static const struct ethtool_ops netdev_ethtool_ops = {
  793. .get_drvinfo = netdev_get_drvinfo,
  794. .get_settings = netdev_get_settings,
  795. .set_settings = netdev_set_settings,
  796. .get_link = ethtool_op_get_link,
  797. };
  798. static const struct net_device_ops r6040_netdev_ops = {
  799. .ndo_open = r6040_open,
  800. .ndo_stop = r6040_close,
  801. .ndo_start_xmit = r6040_start_xmit,
  802. .ndo_get_stats = r6040_get_stats,
  803. .ndo_set_multicast_list = r6040_multicast_list,
  804. .ndo_change_mtu = eth_change_mtu,
  805. .ndo_validate_addr = eth_validate_addr,
  806. .ndo_set_mac_address = eth_mac_addr,
  807. .ndo_do_ioctl = r6040_ioctl,
  808. .ndo_tx_timeout = r6040_tx_timeout,
  809. #ifdef CONFIG_NET_POLL_CONTROLLER
  810. .ndo_poll_controller = r6040_poll_controller,
  811. #endif
  812. };
  813. static void r6040_adjust_link(struct net_device *dev)
  814. {
  815. struct r6040_private *lp = netdev_priv(dev);
  816. struct phy_device *phydev = lp->phydev;
  817. int status_changed = 0;
  818. void __iomem *ioaddr = lp->base;
  819. BUG_ON(!phydev);
  820. if (lp->old_link != phydev->link) {
  821. status_changed = 1;
  822. lp->old_link = phydev->link;
  823. }
  824. /* reflect duplex change */
  825. if (phydev->link && (lp->old_duplex != phydev->duplex)) {
  826. lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? 0x8000 : 0);
  827. iowrite16(lp->mcr0, ioaddr);
  828. status_changed = 1;
  829. lp->old_duplex = phydev->duplex;
  830. }
  831. if (status_changed) {
  832. pr_info("%s: link %s", dev->name, phydev->link ?
  833. "UP" : "DOWN");
  834. if (phydev->link)
  835. pr_cont(" - %d/%s", phydev->speed,
  836. DUPLEX_FULL == phydev->duplex ? "full" : "half");
  837. pr_cont("\n");
  838. }
  839. }
  840. static int r6040_mii_probe(struct net_device *dev)
  841. {
  842. struct r6040_private *lp = netdev_priv(dev);
  843. struct phy_device *phydev = NULL;
  844. phydev = phy_find_first(lp->mii_bus);
  845. if (!phydev) {
  846. dev_err(&lp->pdev->dev, "no PHY found\n");
  847. return -ENODEV;
  848. }
  849. phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
  850. 0, PHY_INTERFACE_MODE_MII);
  851. if (IS_ERR(phydev)) {
  852. dev_err(&lp->pdev->dev, "could not attach to PHY\n");
  853. return PTR_ERR(phydev);
  854. }
  855. /* mask with MAC supported features */
  856. phydev->supported &= (SUPPORTED_10baseT_Half
  857. | SUPPORTED_10baseT_Full
  858. | SUPPORTED_100baseT_Half
  859. | SUPPORTED_100baseT_Full
  860. | SUPPORTED_Autoneg
  861. | SUPPORTED_MII
  862. | SUPPORTED_TP);
  863. phydev->advertising = phydev->supported;
  864. lp->phydev = phydev;
  865. lp->old_link = 0;
  866. lp->old_duplex = -1;
  867. dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
  868. "(mii_bus:phy_addr=%s)\n",
  869. phydev->drv->name, dev_name(&phydev->dev));
  870. return 0;
  871. }
  872. static int __devinit r6040_init_one(struct pci_dev *pdev,
  873. const struct pci_device_id *ent)
  874. {
  875. struct net_device *dev;
  876. struct r6040_private *lp;
  877. void __iomem *ioaddr;
  878. int err, io_size = R6040_IO_SIZE;
  879. static int card_idx = -1;
  880. int bar = 0;
  881. u16 *adrp;
  882. int i;
  883. printk("%s\n", version);
  884. err = pci_enable_device(pdev);
  885. if (err)
  886. goto err_out;
  887. /* this should always be supported */
  888. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  889. if (err) {
  890. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  891. "not supported by the card\n");
  892. goto err_out;
  893. }
  894. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  895. if (err) {
  896. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  897. "not supported by the card\n");
  898. goto err_out;
  899. }
  900. /* IO Size check */
  901. if (pci_resource_len(pdev, bar) < io_size) {
  902. dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
  903. err = -EIO;
  904. goto err_out;
  905. }
  906. pci_set_master(pdev);
  907. dev = alloc_etherdev(sizeof(struct r6040_private));
  908. if (!dev) {
  909. dev_err(&pdev->dev, "Failed to allocate etherdev\n");
  910. err = -ENOMEM;
  911. goto err_out;
  912. }
  913. SET_NETDEV_DEV(dev, &pdev->dev);
  914. lp = netdev_priv(dev);
  915. err = pci_request_regions(pdev, DRV_NAME);
  916. if (err) {
  917. dev_err(&pdev->dev, "Failed to request PCI regions\n");
  918. goto err_out_free_dev;
  919. }
  920. ioaddr = pci_iomap(pdev, bar, io_size);
  921. if (!ioaddr) {
  922. dev_err(&pdev->dev, "ioremap failed for device\n");
  923. err = -EIO;
  924. goto err_out_free_res;
  925. }
  926. /* If PHY status change register is still set to zero it means the
  927. * bootloader didn't initialize it */
  928. if (ioread16(ioaddr + PHY_CC) == 0)
  929. iowrite16(0x9f07, ioaddr + PHY_CC);
  930. /* Init system & device */
  931. lp->base = ioaddr;
  932. dev->irq = pdev->irq;
  933. spin_lock_init(&lp->lock);
  934. pci_set_drvdata(pdev, dev);
  935. /* Set MAC address */
  936. card_idx++;
  937. adrp = (u16 *)dev->dev_addr;
  938. adrp[0] = ioread16(ioaddr + MID_0L);
  939. adrp[1] = ioread16(ioaddr + MID_0M);
  940. adrp[2] = ioread16(ioaddr + MID_0H);
  941. /* Some bootloader/BIOSes do not initialize
  942. * MAC address, warn about that */
  943. if (!(adrp[0] || adrp[1] || adrp[2])) {
  944. netdev_warn(dev, "MAC address not initialized, generating random\n");
  945. random_ether_addr(dev->dev_addr);
  946. }
  947. /* Link new device into r6040_root_dev */
  948. lp->pdev = pdev;
  949. lp->dev = dev;
  950. /* Init RDC private data */
  951. lp->mcr0 = 0x1002;
  952. lp->phy_addr = phy_table[card_idx];
  953. /* The RDC-specific entries in the device structure. */
  954. dev->netdev_ops = &r6040_netdev_ops;
  955. dev->ethtool_ops = &netdev_ethtool_ops;
  956. dev->watchdog_timeo = TX_TIMEOUT;
  957. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  958. lp->mii_bus = mdiobus_alloc();
  959. if (!lp->mii_bus) {
  960. dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
  961. goto err_out_unmap;
  962. }
  963. lp->mii_bus->priv = dev;
  964. lp->mii_bus->read = r6040_mdiobus_read;
  965. lp->mii_bus->write = r6040_mdiobus_write;
  966. lp->mii_bus->reset = r6040_mdiobus_reset;
  967. lp->mii_bus->name = "r6040_eth_mii";
  968. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x", card_idx);
  969. lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  970. if (!lp->mii_bus->irq) {
  971. dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
  972. goto err_out_mdio;
  973. }
  974. for (i = 0; i < PHY_MAX_ADDR; i++)
  975. lp->mii_bus->irq[i] = PHY_POLL;
  976. err = mdiobus_register(lp->mii_bus);
  977. if (err) {
  978. dev_err(&pdev->dev, "failed to register MII bus\n");
  979. goto err_out_mdio_irq;
  980. }
  981. err = r6040_mii_probe(dev);
  982. if (err) {
  983. dev_err(&pdev->dev, "failed to probe MII bus\n");
  984. goto err_out_mdio_unregister;
  985. }
  986. /* Register net device. After this dev->name assign */
  987. err = register_netdev(dev);
  988. if (err) {
  989. dev_err(&pdev->dev, "Failed to register net device\n");
  990. goto err_out_mdio_unregister;
  991. }
  992. return 0;
  993. err_out_mdio_unregister:
  994. mdiobus_unregister(lp->mii_bus);
  995. err_out_mdio_irq:
  996. kfree(lp->mii_bus->irq);
  997. err_out_mdio:
  998. mdiobus_free(lp->mii_bus);
  999. err_out_unmap:
  1000. pci_iounmap(pdev, ioaddr);
  1001. err_out_free_res:
  1002. pci_release_regions(pdev);
  1003. err_out_free_dev:
  1004. free_netdev(dev);
  1005. err_out:
  1006. return err;
  1007. }
  1008. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  1009. {
  1010. struct net_device *dev = pci_get_drvdata(pdev);
  1011. struct r6040_private *lp = netdev_priv(dev);
  1012. unregister_netdev(dev);
  1013. mdiobus_unregister(lp->mii_bus);
  1014. kfree(lp->mii_bus->irq);
  1015. mdiobus_free(lp->mii_bus);
  1016. pci_release_regions(pdev);
  1017. free_netdev(dev);
  1018. pci_disable_device(pdev);
  1019. pci_set_drvdata(pdev, NULL);
  1020. }
  1021. static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
  1022. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1023. { 0 }
  1024. };
  1025. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1026. static struct pci_driver r6040_driver = {
  1027. .name = DRV_NAME,
  1028. .id_table = r6040_pci_tbl,
  1029. .probe = r6040_init_one,
  1030. .remove = __devexit_p(r6040_remove_one),
  1031. };
  1032. static int __init r6040_init(void)
  1033. {
  1034. return pci_register_driver(&r6040_driver);
  1035. }
  1036. static void __exit r6040_cleanup(void)
  1037. {
  1038. pci_unregister_driver(&r6040_driver);
  1039. }
  1040. module_init(r6040_init);
  1041. module_exit(r6040_cleanup);