broadcom.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/phy.h>
  18. #include <linux/brcmphy.h>
  19. #define BRCM_PHY_MODEL(phydev) \
  20. ((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)
  21. #define BRCM_PHY_REV(phydev) \
  22. ((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))
  23. #define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
  24. #define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
  25. #define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
  26. #define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
  27. #define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
  28. #define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  29. #define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  30. #define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  31. #define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  32. #define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
  33. #define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
  34. #define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
  35. #define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
  36. #define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
  37. #define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
  38. #define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
  39. #define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
  40. #define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
  41. #define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
  42. #define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
  43. #define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
  44. #define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
  45. #define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
  46. #define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
  47. #define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
  48. #define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
  49. #define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
  50. #define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
  51. #define MII_BCM54XX_SHD_WRITE 0x8000
  52. #define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  53. #define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  54. /*
  55. * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
  56. */
  57. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  58. #define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
  59. #define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
  60. #define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
  61. #define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
  62. #define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000
  63. #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
  64. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  65. /*
  66. * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
  67. * BCM5482, and possibly some others.
  68. */
  69. #define BCM_LED_SRC_LINKSPD1 0x0
  70. #define BCM_LED_SRC_LINKSPD2 0x1
  71. #define BCM_LED_SRC_XMITLED 0x2
  72. #define BCM_LED_SRC_ACTIVITYLED 0x3
  73. #define BCM_LED_SRC_FDXLED 0x4
  74. #define BCM_LED_SRC_SLAVE 0x5
  75. #define BCM_LED_SRC_INTR 0x6
  76. #define BCM_LED_SRC_QUALITY 0x7
  77. #define BCM_LED_SRC_RCVLED 0x8
  78. #define BCM_LED_SRC_MULTICOLOR1 0xa
  79. #define BCM_LED_SRC_OPENSHORT 0xb
  80. #define BCM_LED_SRC_OFF 0xe /* Tied high */
  81. #define BCM_LED_SRC_ON 0xf /* Tied low */
  82. /*
  83. * BCM5482: Shadow registers
  84. * Shadow values go into bits [14:10] of register 0x1c to select a shadow
  85. * register to access.
  86. */
  87. /* 00101: Spare Control Register 3 */
  88. #define BCM54XX_SHD_SCR3 0x05
  89. #define BCM54XX_SHD_SCR3_DEF_CLK125 0x0001
  90. #define BCM54XX_SHD_SCR3_DLLAPD_DIS 0x0002
  91. #define BCM54XX_SHD_SCR3_TRDDAPD 0x0004
  92. /* 01010: Auto Power-Down */
  93. #define BCM54XX_SHD_APD 0x0a
  94. #define BCM54XX_SHD_APD_EN 0x0020
  95. #define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
  96. /* LED3 / ~LINKSPD[2] selector */
  97. #define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
  98. /* LED1 / ~LINKSPD[1] selector */
  99. #define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
  100. #define BCM54XX_SHD_RGMII_MODE 0x0b /* 01011: RGMII Mode Selector */
  101. #define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
  102. #define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
  103. #define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
  104. #define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
  105. #define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
  106. /*
  107. * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17)
  108. */
  109. #define MII_BCM54XX_EXP_AADJ1CH0 0x001f
  110. #define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200
  111. #define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100
  112. #define MII_BCM54XX_EXP_AADJ1CH3 0x601f
  113. #define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002
  114. #define MII_BCM54XX_EXP_EXP08 0x0F08
  115. #define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
  116. #define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200
  117. #define MII_BCM54XX_EXP_EXP75 0x0f75
  118. #define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c
  119. #define MII_BCM54XX_EXP_EXP75_CM_OSC 0x0001
  120. #define MII_BCM54XX_EXP_EXP96 0x0f96
  121. #define MII_BCM54XX_EXP_EXP96_MYST 0x0010
  122. #define MII_BCM54XX_EXP_EXP97 0x0f97
  123. #define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c
  124. /*
  125. * BCM5482: Secondary SerDes registers
  126. */
  127. #define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
  128. #define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
  129. #define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
  130. #define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
  131. #define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
  132. /*****************************************************************************/
  133. /* Fast Ethernet Transceiver definitions. */
  134. /*****************************************************************************/
  135. #define MII_BRCM_FET_INTREG 0x1a /* Interrupt register */
  136. #define MII_BRCM_FET_IR_MASK 0x0100 /* Mask all interrupts */
  137. #define MII_BRCM_FET_IR_LINK_EN 0x0200 /* Link status change enable */
  138. #define MII_BRCM_FET_IR_SPEED_EN 0x0400 /* Link speed change enable */
  139. #define MII_BRCM_FET_IR_DUPLEX_EN 0x0800 /* Duplex mode change enable */
  140. #define MII_BRCM_FET_IR_ENABLE 0x4000 /* Interrupt enable */
  141. #define MII_BRCM_FET_BRCMTEST 0x1f /* Brcm test register */
  142. #define MII_BRCM_FET_BT_SRE 0x0080 /* Shadow register enable */
  143. /*** Shadow register definitions ***/
  144. #define MII_BRCM_FET_SHDW_MISCCTRL 0x10 /* Shadow misc ctrl */
  145. #define MII_BRCM_FET_SHDW_MC_FAME 0x4000 /* Force Auto MDIX enable */
  146. #define MII_BRCM_FET_SHDW_AUXMODE4 0x1a /* Auxiliary mode 4 */
  147. #define MII_BRCM_FET_SHDW_AM4_LED_MASK 0x0003
  148. #define MII_BRCM_FET_SHDW_AM4_LED_MODE1 0x0001
  149. #define MII_BRCM_FET_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */
  150. #define MII_BRCM_FET_SHDW_AS2_APDE 0x0020 /* Auto power down enable */
  151. MODULE_DESCRIPTION("Broadcom PHY driver");
  152. MODULE_AUTHOR("Maciej W. Rozycki");
  153. MODULE_LICENSE("GPL");
  154. /*
  155. * Indirect register access functions for the 1000BASE-T/100BASE-TX/10BASE-T
  156. * 0x1c shadow registers.
  157. */
  158. static int bcm54xx_shadow_read(struct phy_device *phydev, u16 shadow)
  159. {
  160. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  161. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  162. }
  163. static int bcm54xx_shadow_write(struct phy_device *phydev, u16 shadow, u16 val)
  164. {
  165. return phy_write(phydev, MII_BCM54XX_SHD,
  166. MII_BCM54XX_SHD_WRITE |
  167. MII_BCM54XX_SHD_VAL(shadow) |
  168. MII_BCM54XX_SHD_DATA(val));
  169. }
  170. /* Indirect register access functions for the Expansion Registers */
  171. static int bcm54xx_exp_read(struct phy_device *phydev, u16 regnum)
  172. {
  173. int val;
  174. val = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  175. if (val < 0)
  176. return val;
  177. val = phy_read(phydev, MII_BCM54XX_EXP_DATA);
  178. /* Restore default value. It's O.K. if this write fails. */
  179. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  180. return val;
  181. }
  182. static int bcm54xx_exp_write(struct phy_device *phydev, u16 regnum, u16 val)
  183. {
  184. int ret;
  185. ret = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  186. if (ret < 0)
  187. return ret;
  188. ret = phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
  189. /* Restore default value. It's O.K. if this write fails. */
  190. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  191. return ret;
  192. }
  193. static int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
  194. {
  195. return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
  196. }
  197. /* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
  198. static int bcm50610_a0_workaround(struct phy_device *phydev)
  199. {
  200. int err;
  201. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH0,
  202. MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
  203. MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
  204. if (err < 0)
  205. return err;
  206. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH3,
  207. MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
  208. if (err < 0)
  209. return err;
  210. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75,
  211. MII_BCM54XX_EXP_EXP75_VDACCTRL);
  212. if (err < 0)
  213. return err;
  214. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP96,
  215. MII_BCM54XX_EXP_EXP96_MYST);
  216. if (err < 0)
  217. return err;
  218. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP97,
  219. MII_BCM54XX_EXP_EXP97_MYST);
  220. return err;
  221. }
  222. static int bcm54xx_phydsp_config(struct phy_device *phydev)
  223. {
  224. int err, err2;
  225. /* Enable the SMDSP clock */
  226. err = bcm54xx_auxctl_write(phydev,
  227. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  228. MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
  229. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  230. if (err < 0)
  231. return err;
  232. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  233. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
  234. /* Clear bit 9 to fix a phy interop issue. */
  235. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP08,
  236. MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
  237. if (err < 0)
  238. goto error;
  239. if (phydev->drv->phy_id == PHY_ID_BCM50610) {
  240. err = bcm50610_a0_workaround(phydev);
  241. if (err < 0)
  242. goto error;
  243. }
  244. }
  245. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
  246. int val;
  247. val = bcm54xx_exp_read(phydev, MII_BCM54XX_EXP_EXP75);
  248. if (val < 0)
  249. goto error;
  250. val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
  251. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75, val);
  252. }
  253. error:
  254. /* Disable the SMDSP clock */
  255. err2 = bcm54xx_auxctl_write(phydev,
  256. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  257. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  258. /* Return the first error reported. */
  259. return err ? err : err2;
  260. }
  261. static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
  262. {
  263. u32 orig;
  264. int val;
  265. bool clk125en = true;
  266. /* Abort if we are using an untested phy. */
  267. if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 &&
  268. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 &&
  269. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
  270. return;
  271. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3);
  272. if (val < 0)
  273. return;
  274. orig = val;
  275. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  276. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  277. BRCM_PHY_REV(phydev) >= 0x3) {
  278. /*
  279. * Here, bit 0 _disables_ CLK125 when set.
  280. * This bit is set by default.
  281. */
  282. clk125en = false;
  283. } else {
  284. if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
  285. /* Here, bit 0 _enables_ CLK125 when set */
  286. val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
  287. clk125en = false;
  288. }
  289. }
  290. if (clk125en == false ||
  291. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  292. val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
  293. else
  294. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  295. if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY)
  296. val |= BCM54XX_SHD_SCR3_TRDDAPD;
  297. if (orig != val)
  298. bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val);
  299. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_APD);
  300. if (val < 0)
  301. return;
  302. orig = val;
  303. if (clk125en == false ||
  304. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  305. val |= BCM54XX_SHD_APD_EN;
  306. else
  307. val &= ~BCM54XX_SHD_APD_EN;
  308. if (orig != val)
  309. bcm54xx_shadow_write(phydev, BCM54XX_SHD_APD, val);
  310. }
  311. static int bcm54xx_config_init(struct phy_device *phydev)
  312. {
  313. int reg, err;
  314. reg = phy_read(phydev, MII_BCM54XX_ECR);
  315. if (reg < 0)
  316. return reg;
  317. /* Mask interrupts globally. */
  318. reg |= MII_BCM54XX_ECR_IM;
  319. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  320. if (err < 0)
  321. return err;
  322. /* Unmask events we are interested in. */
  323. reg = ~(MII_BCM54XX_INT_DUPLEX |
  324. MII_BCM54XX_INT_SPEED |
  325. MII_BCM54XX_INT_LINK);
  326. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  327. if (err < 0)
  328. return err;
  329. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  330. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  331. (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
  332. bcm54xx_shadow_write(phydev, BCM54XX_SHD_RGMII_MODE, 0);
  333. if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) ||
  334. (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) ||
  335. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  336. bcm54xx_adjust_rxrefclk(phydev);
  337. bcm54xx_phydsp_config(phydev);
  338. return 0;
  339. }
  340. static int bcm5482_config_init(struct phy_device *phydev)
  341. {
  342. int err, reg;
  343. err = bcm54xx_config_init(phydev);
  344. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  345. /*
  346. * Enable secondary SerDes and its use as an LED source
  347. */
  348. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_SSD);
  349. bcm54xx_shadow_write(phydev, BCM5482_SHD_SSD,
  350. reg |
  351. BCM5482_SHD_SSD_LEDM |
  352. BCM5482_SHD_SSD_EN);
  353. /*
  354. * Enable SGMII slave mode and auto-detection
  355. */
  356. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  357. err = bcm54xx_exp_read(phydev, reg);
  358. if (err < 0)
  359. return err;
  360. err = bcm54xx_exp_write(phydev, reg, err |
  361. BCM5482_SSD_SGMII_SLAVE_EN |
  362. BCM5482_SSD_SGMII_SLAVE_AD);
  363. if (err < 0)
  364. return err;
  365. /*
  366. * Disable secondary SerDes powerdown
  367. */
  368. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  369. err = bcm54xx_exp_read(phydev, reg);
  370. if (err < 0)
  371. return err;
  372. err = bcm54xx_exp_write(phydev, reg,
  373. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  374. if (err < 0)
  375. return err;
  376. /*
  377. * Select 1000BASE-X register set (primary SerDes)
  378. */
  379. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_MODE);
  380. bcm54xx_shadow_write(phydev, BCM5482_SHD_MODE,
  381. reg | BCM5482_SHD_MODE_1000BX);
  382. /*
  383. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  384. * (Use LED1 as secondary SerDes ACTIVITY LED)
  385. */
  386. bcm54xx_shadow_write(phydev, BCM5482_SHD_LEDS1,
  387. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  388. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  389. /*
  390. * Auto-negotiation doesn't seem to work quite right
  391. * in this mode, so we disable it and force it to the
  392. * right speed/duplex setting. Only 'link status'
  393. * is important.
  394. */
  395. phydev->autoneg = AUTONEG_DISABLE;
  396. phydev->speed = SPEED_1000;
  397. phydev->duplex = DUPLEX_FULL;
  398. }
  399. return err;
  400. }
  401. static int bcm5482_read_status(struct phy_device *phydev)
  402. {
  403. int err;
  404. err = genphy_read_status(phydev);
  405. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  406. /*
  407. * Only link status matters for 1000Base-X mode, so force
  408. * 1000 Mbit/s full-duplex status
  409. */
  410. if (phydev->link) {
  411. phydev->speed = SPEED_1000;
  412. phydev->duplex = DUPLEX_FULL;
  413. }
  414. }
  415. return err;
  416. }
  417. static int bcm54xx_ack_interrupt(struct phy_device *phydev)
  418. {
  419. int reg;
  420. /* Clear pending interrupts. */
  421. reg = phy_read(phydev, MII_BCM54XX_ISR);
  422. if (reg < 0)
  423. return reg;
  424. return 0;
  425. }
  426. static int bcm54xx_config_intr(struct phy_device *phydev)
  427. {
  428. int reg, err;
  429. reg = phy_read(phydev, MII_BCM54XX_ECR);
  430. if (reg < 0)
  431. return reg;
  432. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  433. reg &= ~MII_BCM54XX_ECR_IM;
  434. else
  435. reg |= MII_BCM54XX_ECR_IM;
  436. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  437. return err;
  438. }
  439. static int bcm5481_config_aneg(struct phy_device *phydev)
  440. {
  441. int ret;
  442. /* Aneg firsly. */
  443. ret = genphy_config_aneg(phydev);
  444. /* Then we can set up the delay. */
  445. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  446. u16 reg;
  447. /*
  448. * There is no BCM5481 specification available, so down
  449. * here is everything we know about "register 0x18". This
  450. * at least helps BCM5481 to successfuly receive packets
  451. * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com>
  452. * says: "This sets delay between the RXD and RXC signals
  453. * instead of using trace lengths to achieve timing".
  454. */
  455. /* Set RDX clk delay. */
  456. reg = 0x7 | (0x7 << 12);
  457. phy_write(phydev, 0x18, reg);
  458. reg = phy_read(phydev, 0x18);
  459. /* Set RDX-RXC skew. */
  460. reg |= (1 << 8);
  461. /* Write bits 14:0. */
  462. reg |= (1 << 15);
  463. phy_write(phydev, 0x18, reg);
  464. }
  465. return ret;
  466. }
  467. static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
  468. {
  469. int val;
  470. val = phy_read(phydev, reg);
  471. if (val < 0)
  472. return val;
  473. return phy_write(phydev, reg, val | set);
  474. }
  475. static int brcm_fet_config_init(struct phy_device *phydev)
  476. {
  477. int reg, err, err2, brcmtest;
  478. /* Reset the PHY to bring it to a known state. */
  479. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  480. if (err < 0)
  481. return err;
  482. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  483. if (reg < 0)
  484. return reg;
  485. /* Unmask events we are interested in and mask interrupts globally. */
  486. reg = MII_BRCM_FET_IR_DUPLEX_EN |
  487. MII_BRCM_FET_IR_SPEED_EN |
  488. MII_BRCM_FET_IR_LINK_EN |
  489. MII_BRCM_FET_IR_ENABLE |
  490. MII_BRCM_FET_IR_MASK;
  491. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  492. if (err < 0)
  493. return err;
  494. /* Enable shadow register access */
  495. brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
  496. if (brcmtest < 0)
  497. return brcmtest;
  498. reg = brcmtest | MII_BRCM_FET_BT_SRE;
  499. err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
  500. if (err < 0)
  501. return err;
  502. /* Set the LED mode */
  503. reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
  504. if (reg < 0) {
  505. err = reg;
  506. goto done;
  507. }
  508. reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
  509. reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;
  510. err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
  511. if (err < 0)
  512. goto done;
  513. /* Enable auto MDIX */
  514. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
  515. MII_BRCM_FET_SHDW_MC_FAME);
  516. if (err < 0)
  517. goto done;
  518. if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
  519. /* Enable auto power down */
  520. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
  521. MII_BRCM_FET_SHDW_AS2_APDE);
  522. }
  523. done:
  524. /* Disable shadow register access */
  525. err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
  526. if (!err)
  527. err = err2;
  528. return err;
  529. }
  530. static int brcm_fet_ack_interrupt(struct phy_device *phydev)
  531. {
  532. int reg;
  533. /* Clear pending interrupts. */
  534. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  535. if (reg < 0)
  536. return reg;
  537. return 0;
  538. }
  539. static int brcm_fet_config_intr(struct phy_device *phydev)
  540. {
  541. int reg, err;
  542. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  543. if (reg < 0)
  544. return reg;
  545. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  546. reg &= ~MII_BRCM_FET_IR_MASK;
  547. else
  548. reg |= MII_BRCM_FET_IR_MASK;
  549. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  550. return err;
  551. }
  552. static struct phy_driver bcm5411_driver = {
  553. .phy_id = PHY_ID_BCM5411,
  554. .phy_id_mask = 0xfffffff0,
  555. .name = "Broadcom BCM5411",
  556. .features = PHY_GBIT_FEATURES |
  557. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  558. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  559. .config_init = bcm54xx_config_init,
  560. .config_aneg = genphy_config_aneg,
  561. .read_status = genphy_read_status,
  562. .ack_interrupt = bcm54xx_ack_interrupt,
  563. .config_intr = bcm54xx_config_intr,
  564. .driver = { .owner = THIS_MODULE },
  565. };
  566. static struct phy_driver bcm5421_driver = {
  567. .phy_id = PHY_ID_BCM5421,
  568. .phy_id_mask = 0xfffffff0,
  569. .name = "Broadcom BCM5421",
  570. .features = PHY_GBIT_FEATURES |
  571. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  572. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  573. .config_init = bcm54xx_config_init,
  574. .config_aneg = genphy_config_aneg,
  575. .read_status = genphy_read_status,
  576. .ack_interrupt = bcm54xx_ack_interrupt,
  577. .config_intr = bcm54xx_config_intr,
  578. .driver = { .owner = THIS_MODULE },
  579. };
  580. static struct phy_driver bcm5461_driver = {
  581. .phy_id = PHY_ID_BCM5461,
  582. .phy_id_mask = 0xfffffff0,
  583. .name = "Broadcom BCM5461",
  584. .features = PHY_GBIT_FEATURES |
  585. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  586. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  587. .config_init = bcm54xx_config_init,
  588. .config_aneg = genphy_config_aneg,
  589. .read_status = genphy_read_status,
  590. .ack_interrupt = bcm54xx_ack_interrupt,
  591. .config_intr = bcm54xx_config_intr,
  592. .driver = { .owner = THIS_MODULE },
  593. };
  594. static struct phy_driver bcm5464_driver = {
  595. .phy_id = PHY_ID_BCM5464,
  596. .phy_id_mask = 0xfffffff0,
  597. .name = "Broadcom BCM5464",
  598. .features = PHY_GBIT_FEATURES |
  599. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  600. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  601. .config_init = bcm54xx_config_init,
  602. .config_aneg = genphy_config_aneg,
  603. .read_status = genphy_read_status,
  604. .ack_interrupt = bcm54xx_ack_interrupt,
  605. .config_intr = bcm54xx_config_intr,
  606. .driver = { .owner = THIS_MODULE },
  607. };
  608. static struct phy_driver bcm5481_driver = {
  609. .phy_id = PHY_ID_BCM5481,
  610. .phy_id_mask = 0xfffffff0,
  611. .name = "Broadcom BCM5481",
  612. .features = PHY_GBIT_FEATURES |
  613. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  614. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  615. .config_init = bcm54xx_config_init,
  616. .config_aneg = bcm5481_config_aneg,
  617. .read_status = genphy_read_status,
  618. .ack_interrupt = bcm54xx_ack_interrupt,
  619. .config_intr = bcm54xx_config_intr,
  620. .driver = { .owner = THIS_MODULE },
  621. };
  622. static struct phy_driver bcm5482_driver = {
  623. .phy_id = PHY_ID_BCM5482,
  624. .phy_id_mask = 0xfffffff0,
  625. .name = "Broadcom BCM5482",
  626. .features = PHY_GBIT_FEATURES |
  627. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  628. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  629. .config_init = bcm5482_config_init,
  630. .config_aneg = genphy_config_aneg,
  631. .read_status = bcm5482_read_status,
  632. .ack_interrupt = bcm54xx_ack_interrupt,
  633. .config_intr = bcm54xx_config_intr,
  634. .driver = { .owner = THIS_MODULE },
  635. };
  636. static struct phy_driver bcm50610_driver = {
  637. .phy_id = PHY_ID_BCM50610,
  638. .phy_id_mask = 0xfffffff0,
  639. .name = "Broadcom BCM50610",
  640. .features = PHY_GBIT_FEATURES |
  641. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  642. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  643. .config_init = bcm54xx_config_init,
  644. .config_aneg = genphy_config_aneg,
  645. .read_status = genphy_read_status,
  646. .ack_interrupt = bcm54xx_ack_interrupt,
  647. .config_intr = bcm54xx_config_intr,
  648. .driver = { .owner = THIS_MODULE },
  649. };
  650. static struct phy_driver bcm50610m_driver = {
  651. .phy_id = PHY_ID_BCM50610M,
  652. .phy_id_mask = 0xfffffff0,
  653. .name = "Broadcom BCM50610M",
  654. .features = PHY_GBIT_FEATURES |
  655. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  656. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  657. .config_init = bcm54xx_config_init,
  658. .config_aneg = genphy_config_aneg,
  659. .read_status = genphy_read_status,
  660. .ack_interrupt = bcm54xx_ack_interrupt,
  661. .config_intr = bcm54xx_config_intr,
  662. .driver = { .owner = THIS_MODULE },
  663. };
  664. static struct phy_driver bcm57780_driver = {
  665. .phy_id = PHY_ID_BCM57780,
  666. .phy_id_mask = 0xfffffff0,
  667. .name = "Broadcom BCM57780",
  668. .features = PHY_GBIT_FEATURES |
  669. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  670. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  671. .config_init = bcm54xx_config_init,
  672. .config_aneg = genphy_config_aneg,
  673. .read_status = genphy_read_status,
  674. .ack_interrupt = bcm54xx_ack_interrupt,
  675. .config_intr = bcm54xx_config_intr,
  676. .driver = { .owner = THIS_MODULE },
  677. };
  678. static struct phy_driver bcmac131_driver = {
  679. .phy_id = PHY_ID_BCMAC131,
  680. .phy_id_mask = 0xfffffff0,
  681. .name = "Broadcom BCMAC131",
  682. .features = PHY_BASIC_FEATURES |
  683. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  684. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  685. .config_init = brcm_fet_config_init,
  686. .config_aneg = genphy_config_aneg,
  687. .read_status = genphy_read_status,
  688. .ack_interrupt = brcm_fet_ack_interrupt,
  689. .config_intr = brcm_fet_config_intr,
  690. .driver = { .owner = THIS_MODULE },
  691. };
  692. static struct phy_driver bcm5241_driver = {
  693. .phy_id = PHY_ID_BCM5241,
  694. .phy_id_mask = 0xfffffff0,
  695. .name = "Broadcom BCM5241",
  696. .features = PHY_BASIC_FEATURES |
  697. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  698. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  699. .config_init = brcm_fet_config_init,
  700. .config_aneg = genphy_config_aneg,
  701. .read_status = genphy_read_status,
  702. .ack_interrupt = brcm_fet_ack_interrupt,
  703. .config_intr = brcm_fet_config_intr,
  704. .driver = { .owner = THIS_MODULE },
  705. };
  706. static int __init broadcom_init(void)
  707. {
  708. int ret;
  709. ret = phy_driver_register(&bcm5411_driver);
  710. if (ret)
  711. goto out_5411;
  712. ret = phy_driver_register(&bcm5421_driver);
  713. if (ret)
  714. goto out_5421;
  715. ret = phy_driver_register(&bcm5461_driver);
  716. if (ret)
  717. goto out_5461;
  718. ret = phy_driver_register(&bcm5464_driver);
  719. if (ret)
  720. goto out_5464;
  721. ret = phy_driver_register(&bcm5481_driver);
  722. if (ret)
  723. goto out_5481;
  724. ret = phy_driver_register(&bcm5482_driver);
  725. if (ret)
  726. goto out_5482;
  727. ret = phy_driver_register(&bcm50610_driver);
  728. if (ret)
  729. goto out_50610;
  730. ret = phy_driver_register(&bcm50610m_driver);
  731. if (ret)
  732. goto out_50610m;
  733. ret = phy_driver_register(&bcm57780_driver);
  734. if (ret)
  735. goto out_57780;
  736. ret = phy_driver_register(&bcmac131_driver);
  737. if (ret)
  738. goto out_ac131;
  739. ret = phy_driver_register(&bcm5241_driver);
  740. if (ret)
  741. goto out_5241;
  742. return ret;
  743. out_5241:
  744. phy_driver_unregister(&bcmac131_driver);
  745. out_ac131:
  746. phy_driver_unregister(&bcm57780_driver);
  747. out_57780:
  748. phy_driver_unregister(&bcm50610m_driver);
  749. out_50610m:
  750. phy_driver_unregister(&bcm50610_driver);
  751. out_50610:
  752. phy_driver_unregister(&bcm5482_driver);
  753. out_5482:
  754. phy_driver_unregister(&bcm5481_driver);
  755. out_5481:
  756. phy_driver_unregister(&bcm5464_driver);
  757. out_5464:
  758. phy_driver_unregister(&bcm5461_driver);
  759. out_5461:
  760. phy_driver_unregister(&bcm5421_driver);
  761. out_5421:
  762. phy_driver_unregister(&bcm5411_driver);
  763. out_5411:
  764. return ret;
  765. }
  766. static void __exit broadcom_exit(void)
  767. {
  768. phy_driver_unregister(&bcm5241_driver);
  769. phy_driver_unregister(&bcmac131_driver);
  770. phy_driver_unregister(&bcm57780_driver);
  771. phy_driver_unregister(&bcm50610m_driver);
  772. phy_driver_unregister(&bcm50610_driver);
  773. phy_driver_unregister(&bcm5482_driver);
  774. phy_driver_unregister(&bcm5481_driver);
  775. phy_driver_unregister(&bcm5464_driver);
  776. phy_driver_unregister(&bcm5461_driver);
  777. phy_driver_unregister(&bcm5421_driver);
  778. phy_driver_unregister(&bcm5411_driver);
  779. }
  780. module_init(broadcom_init);
  781. module_exit(broadcom_exit);
  782. static struct mdio_device_id broadcom_tbl[] = {
  783. { PHY_ID_BCM5411, 0xfffffff0 },
  784. { PHY_ID_BCM5421, 0xfffffff0 },
  785. { PHY_ID_BCM5461, 0xfffffff0 },
  786. { PHY_ID_BCM5464, 0xfffffff0 },
  787. { PHY_ID_BCM5482, 0xfffffff0 },
  788. { PHY_ID_BCM5482, 0xfffffff0 },
  789. { PHY_ID_BCM50610, 0xfffffff0 },
  790. { PHY_ID_BCM50610M, 0xfffffff0 },
  791. { PHY_ID_BCM57780, 0xfffffff0 },
  792. { PHY_ID_BCMAC131, 0xfffffff0 },
  793. { PHY_ID_BCM5241, 0xfffffff0 },
  794. { }
  795. };
  796. MODULE_DEVICE_TABLE(mdio, broadcom_tbl);