pcnet32.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962
  1. /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
  2. /*
  3. * Copyright 1996-1999 Thomas Bogendoerfer
  4. *
  5. * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
  6. *
  7. * Copyright 1993 United States Government as represented by the
  8. * Director, National Security Agency.
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. * This driver is for PCnet32 and PCnetPCI based ethercards
  14. */
  15. /**************************************************************************
  16. * 23 Oct, 2000.
  17. * Fixed a few bugs, related to running the controller in 32bit mode.
  18. *
  19. * Carsten Langgaard, carstenl@mips.com
  20. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  21. *
  22. *************************************************************************/
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #define DRV_NAME "pcnet32"
  25. #define DRV_VERSION "1.35"
  26. #define DRV_RELDATE "21.Apr.2008"
  27. #define PFX DRV_NAME ": "
  28. static const char *const version =
  29. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
  30. #include <linux/module.h>
  31. #include <linux/kernel.h>
  32. #include <linux/sched.h>
  33. #include <linux/string.h>
  34. #include <linux/errno.h>
  35. #include <linux/ioport.h>
  36. #include <linux/slab.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/pci.h>
  39. #include <linux/delay.h>
  40. #include <linux/init.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/mii.h>
  43. #include <linux/crc32.h>
  44. #include <linux/netdevice.h>
  45. #include <linux/etherdevice.h>
  46. #include <linux/if_ether.h>
  47. #include <linux/skbuff.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/moduleparam.h>
  50. #include <linux/bitops.h>
  51. #include <linux/io.h>
  52. #include <linux/uaccess.h>
  53. #include <asm/dma.h>
  54. #include <asm/irq.h>
  55. /*
  56. * PCI device identifiers for "new style" Linux PCI Device Drivers
  57. */
  58. static DEFINE_PCI_DEVICE_TABLE(pcnet32_pci_tbl) = {
  59. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
  60. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
  61. /*
  62. * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
  63. * the incorrect vendor id.
  64. */
  65. { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
  66. .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
  67. { } /* terminate list */
  68. };
  69. MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
  70. static int cards_found;
  71. /*
  72. * VLB I/O addresses
  73. */
  74. static unsigned int pcnet32_portlist[] __initdata =
  75. { 0x300, 0x320, 0x340, 0x360, 0 };
  76. static int pcnet32_debug;
  77. static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
  78. static int pcnet32vlb; /* check for VLB cards ? */
  79. static struct net_device *pcnet32_dev;
  80. static int max_interrupt_work = 2;
  81. static int rx_copybreak = 200;
  82. #define PCNET32_PORT_AUI 0x00
  83. #define PCNET32_PORT_10BT 0x01
  84. #define PCNET32_PORT_GPSI 0x02
  85. #define PCNET32_PORT_MII 0x03
  86. #define PCNET32_PORT_PORTSEL 0x03
  87. #define PCNET32_PORT_ASEL 0x04
  88. #define PCNET32_PORT_100 0x40
  89. #define PCNET32_PORT_FD 0x80
  90. #define PCNET32_DMA_MASK 0xffffffff
  91. #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
  92. #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
  93. /*
  94. * table to translate option values from tulip
  95. * to internal options
  96. */
  97. static const unsigned char options_mapping[] = {
  98. PCNET32_PORT_ASEL, /* 0 Auto-select */
  99. PCNET32_PORT_AUI, /* 1 BNC/AUI */
  100. PCNET32_PORT_AUI, /* 2 AUI/BNC */
  101. PCNET32_PORT_ASEL, /* 3 not supported */
  102. PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
  103. PCNET32_PORT_ASEL, /* 5 not supported */
  104. PCNET32_PORT_ASEL, /* 6 not supported */
  105. PCNET32_PORT_ASEL, /* 7 not supported */
  106. PCNET32_PORT_ASEL, /* 8 not supported */
  107. PCNET32_PORT_MII, /* 9 MII 10baseT */
  108. PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
  109. PCNET32_PORT_MII, /* 11 MII (autosel) */
  110. PCNET32_PORT_10BT, /* 12 10BaseT */
  111. PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
  112. /* 14 MII 100BaseTx-FD */
  113. PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
  114. PCNET32_PORT_ASEL /* 15 not supported */
  115. };
  116. static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
  117. "Loopback test (offline)"
  118. };
  119. #define PCNET32_TEST_LEN ARRAY_SIZE(pcnet32_gstrings_test)
  120. #define PCNET32_NUM_REGS 136
  121. #define MAX_UNITS 8 /* More are supported, limit only on options */
  122. static int options[MAX_UNITS];
  123. static int full_duplex[MAX_UNITS];
  124. static int homepna[MAX_UNITS];
  125. /*
  126. * Theory of Operation
  127. *
  128. * This driver uses the same software structure as the normal lance
  129. * driver. So look for a verbose description in lance.c. The differences
  130. * to the normal lance driver is the use of the 32bit mode of PCnet32
  131. * and PCnetPCI chips. Because these chips are 32bit chips, there is no
  132. * 16MB limitation and we don't need bounce buffers.
  133. */
  134. /*
  135. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  136. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  137. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  138. */
  139. #ifndef PCNET32_LOG_TX_BUFFERS
  140. #define PCNET32_LOG_TX_BUFFERS 4
  141. #define PCNET32_LOG_RX_BUFFERS 5
  142. #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
  143. #define PCNET32_LOG_MAX_RX_BUFFERS 9
  144. #endif
  145. #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
  146. #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
  147. #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
  148. #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
  149. #define PKT_BUF_SKB 1544
  150. /* actual buffer length after being aligned */
  151. #define PKT_BUF_SIZE (PKT_BUF_SKB - NET_IP_ALIGN)
  152. /* chip wants twos complement of the (aligned) buffer length */
  153. #define NEG_BUF_SIZE (NET_IP_ALIGN - PKT_BUF_SKB)
  154. /* Offsets from base I/O address. */
  155. #define PCNET32_WIO_RDP 0x10
  156. #define PCNET32_WIO_RAP 0x12
  157. #define PCNET32_WIO_RESET 0x14
  158. #define PCNET32_WIO_BDP 0x16
  159. #define PCNET32_DWIO_RDP 0x10
  160. #define PCNET32_DWIO_RAP 0x14
  161. #define PCNET32_DWIO_RESET 0x18
  162. #define PCNET32_DWIO_BDP 0x1C
  163. #define PCNET32_TOTAL_SIZE 0x20
  164. #define CSR0 0
  165. #define CSR0_INIT 0x1
  166. #define CSR0_START 0x2
  167. #define CSR0_STOP 0x4
  168. #define CSR0_TXPOLL 0x8
  169. #define CSR0_INTEN 0x40
  170. #define CSR0_IDON 0x0100
  171. #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
  172. #define PCNET32_INIT_LOW 1
  173. #define PCNET32_INIT_HIGH 2
  174. #define CSR3 3
  175. #define CSR4 4
  176. #define CSR5 5
  177. #define CSR5_SUSPEND 0x0001
  178. #define CSR15 15
  179. #define PCNET32_MC_FILTER 8
  180. #define PCNET32_79C970A 0x2621
  181. /* The PCNET32 Rx and Tx ring descriptors. */
  182. struct pcnet32_rx_head {
  183. __le32 base;
  184. __le16 buf_length; /* two`s complement of length */
  185. __le16 status;
  186. __le32 msg_length;
  187. __le32 reserved;
  188. };
  189. struct pcnet32_tx_head {
  190. __le32 base;
  191. __le16 length; /* two`s complement of length */
  192. __le16 status;
  193. __le32 misc;
  194. __le32 reserved;
  195. };
  196. /* The PCNET32 32-Bit initialization block, described in databook. */
  197. struct pcnet32_init_block {
  198. __le16 mode;
  199. __le16 tlen_rlen;
  200. u8 phys_addr[6];
  201. __le16 reserved;
  202. __le32 filter[2];
  203. /* Receive and transmit ring base, along with extra bits. */
  204. __le32 rx_ring;
  205. __le32 tx_ring;
  206. };
  207. /* PCnet32 access functions */
  208. struct pcnet32_access {
  209. u16 (*read_csr) (unsigned long, int);
  210. void (*write_csr) (unsigned long, int, u16);
  211. u16 (*read_bcr) (unsigned long, int);
  212. void (*write_bcr) (unsigned long, int, u16);
  213. u16 (*read_rap) (unsigned long);
  214. void (*write_rap) (unsigned long, u16);
  215. void (*reset) (unsigned long);
  216. };
  217. /*
  218. * The first field of pcnet32_private is read by the ethernet device
  219. * so the structure should be allocated using pci_alloc_consistent().
  220. */
  221. struct pcnet32_private {
  222. struct pcnet32_init_block *init_block;
  223. /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
  224. struct pcnet32_rx_head *rx_ring;
  225. struct pcnet32_tx_head *tx_ring;
  226. dma_addr_t init_dma_addr;/* DMA address of beginning of the init block,
  227. returned by pci_alloc_consistent */
  228. struct pci_dev *pci_dev;
  229. const char *name;
  230. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  231. struct sk_buff **tx_skbuff;
  232. struct sk_buff **rx_skbuff;
  233. dma_addr_t *tx_dma_addr;
  234. dma_addr_t *rx_dma_addr;
  235. struct pcnet32_access a;
  236. spinlock_t lock; /* Guard lock */
  237. unsigned int cur_rx, cur_tx; /* The next free ring entry */
  238. unsigned int rx_ring_size; /* current rx ring size */
  239. unsigned int tx_ring_size; /* current tx ring size */
  240. unsigned int rx_mod_mask; /* rx ring modular mask */
  241. unsigned int tx_mod_mask; /* tx ring modular mask */
  242. unsigned short rx_len_bits;
  243. unsigned short tx_len_bits;
  244. dma_addr_t rx_ring_dma_addr;
  245. dma_addr_t tx_ring_dma_addr;
  246. unsigned int dirty_rx, /* ring entries to be freed. */
  247. dirty_tx;
  248. struct net_device *dev;
  249. struct napi_struct napi;
  250. char tx_full;
  251. char phycount; /* number of phys found */
  252. int options;
  253. unsigned int shared_irq:1, /* shared irq possible */
  254. dxsuflo:1, /* disable transmit stop on uflo */
  255. mii:1; /* mii port available */
  256. struct net_device *next;
  257. struct mii_if_info mii_if;
  258. struct timer_list watchdog_timer;
  259. struct timer_list blink_timer;
  260. u32 msg_enable; /* debug message level */
  261. /* each bit indicates an available PHY */
  262. u32 phymask;
  263. unsigned short chip_version; /* which variant this is */
  264. };
  265. static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
  266. static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
  267. static int pcnet32_open(struct net_device *);
  268. static int pcnet32_init_ring(struct net_device *);
  269. static netdev_tx_t pcnet32_start_xmit(struct sk_buff *,
  270. struct net_device *);
  271. static void pcnet32_tx_timeout(struct net_device *dev);
  272. static irqreturn_t pcnet32_interrupt(int, void *);
  273. static int pcnet32_close(struct net_device *);
  274. static struct net_device_stats *pcnet32_get_stats(struct net_device *);
  275. static void pcnet32_load_multicast(struct net_device *dev);
  276. static void pcnet32_set_multicast_list(struct net_device *);
  277. static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
  278. static void pcnet32_watchdog(struct net_device *);
  279. static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
  280. static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
  281. int val);
  282. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
  283. static void pcnet32_ethtool_test(struct net_device *dev,
  284. struct ethtool_test *eth_test, u64 * data);
  285. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
  286. static int pcnet32_phys_id(struct net_device *dev, u32 data);
  287. static void pcnet32_led_blink_callback(struct net_device *dev);
  288. static int pcnet32_get_regs_len(struct net_device *dev);
  289. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  290. void *ptr);
  291. static void pcnet32_purge_tx_ring(struct net_device *dev);
  292. static int pcnet32_alloc_ring(struct net_device *dev, const char *name);
  293. static void pcnet32_free_ring(struct net_device *dev);
  294. static void pcnet32_check_media(struct net_device *dev, int verbose);
  295. static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
  296. {
  297. outw(index, addr + PCNET32_WIO_RAP);
  298. return inw(addr + PCNET32_WIO_RDP);
  299. }
  300. static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
  301. {
  302. outw(index, addr + PCNET32_WIO_RAP);
  303. outw(val, addr + PCNET32_WIO_RDP);
  304. }
  305. static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
  306. {
  307. outw(index, addr + PCNET32_WIO_RAP);
  308. return inw(addr + PCNET32_WIO_BDP);
  309. }
  310. static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
  311. {
  312. outw(index, addr + PCNET32_WIO_RAP);
  313. outw(val, addr + PCNET32_WIO_BDP);
  314. }
  315. static u16 pcnet32_wio_read_rap(unsigned long addr)
  316. {
  317. return inw(addr + PCNET32_WIO_RAP);
  318. }
  319. static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
  320. {
  321. outw(val, addr + PCNET32_WIO_RAP);
  322. }
  323. static void pcnet32_wio_reset(unsigned long addr)
  324. {
  325. inw(addr + PCNET32_WIO_RESET);
  326. }
  327. static int pcnet32_wio_check(unsigned long addr)
  328. {
  329. outw(88, addr + PCNET32_WIO_RAP);
  330. return (inw(addr + PCNET32_WIO_RAP) == 88);
  331. }
  332. static struct pcnet32_access pcnet32_wio = {
  333. .read_csr = pcnet32_wio_read_csr,
  334. .write_csr = pcnet32_wio_write_csr,
  335. .read_bcr = pcnet32_wio_read_bcr,
  336. .write_bcr = pcnet32_wio_write_bcr,
  337. .read_rap = pcnet32_wio_read_rap,
  338. .write_rap = pcnet32_wio_write_rap,
  339. .reset = pcnet32_wio_reset
  340. };
  341. static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
  342. {
  343. outl(index, addr + PCNET32_DWIO_RAP);
  344. return inl(addr + PCNET32_DWIO_RDP) & 0xffff;
  345. }
  346. static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
  347. {
  348. outl(index, addr + PCNET32_DWIO_RAP);
  349. outl(val, addr + PCNET32_DWIO_RDP);
  350. }
  351. static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
  352. {
  353. outl(index, addr + PCNET32_DWIO_RAP);
  354. return inl(addr + PCNET32_DWIO_BDP) & 0xffff;
  355. }
  356. static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
  357. {
  358. outl(index, addr + PCNET32_DWIO_RAP);
  359. outl(val, addr + PCNET32_DWIO_BDP);
  360. }
  361. static u16 pcnet32_dwio_read_rap(unsigned long addr)
  362. {
  363. return inl(addr + PCNET32_DWIO_RAP) & 0xffff;
  364. }
  365. static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
  366. {
  367. outl(val, addr + PCNET32_DWIO_RAP);
  368. }
  369. static void pcnet32_dwio_reset(unsigned long addr)
  370. {
  371. inl(addr + PCNET32_DWIO_RESET);
  372. }
  373. static int pcnet32_dwio_check(unsigned long addr)
  374. {
  375. outl(88, addr + PCNET32_DWIO_RAP);
  376. return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
  377. }
  378. static struct pcnet32_access pcnet32_dwio = {
  379. .read_csr = pcnet32_dwio_read_csr,
  380. .write_csr = pcnet32_dwio_write_csr,
  381. .read_bcr = pcnet32_dwio_read_bcr,
  382. .write_bcr = pcnet32_dwio_write_bcr,
  383. .read_rap = pcnet32_dwio_read_rap,
  384. .write_rap = pcnet32_dwio_write_rap,
  385. .reset = pcnet32_dwio_reset
  386. };
  387. static void pcnet32_netif_stop(struct net_device *dev)
  388. {
  389. struct pcnet32_private *lp = netdev_priv(dev);
  390. dev->trans_start = jiffies; /* prevent tx timeout */
  391. napi_disable(&lp->napi);
  392. netif_tx_disable(dev);
  393. }
  394. static void pcnet32_netif_start(struct net_device *dev)
  395. {
  396. struct pcnet32_private *lp = netdev_priv(dev);
  397. ulong ioaddr = dev->base_addr;
  398. u16 val;
  399. netif_wake_queue(dev);
  400. val = lp->a.read_csr(ioaddr, CSR3);
  401. val &= 0x00ff;
  402. lp->a.write_csr(ioaddr, CSR3, val);
  403. napi_enable(&lp->napi);
  404. }
  405. /*
  406. * Allocate space for the new sized tx ring.
  407. * Free old resources
  408. * Save new resources.
  409. * Any failure keeps old resources.
  410. * Must be called with lp->lock held.
  411. */
  412. static void pcnet32_realloc_tx_ring(struct net_device *dev,
  413. struct pcnet32_private *lp,
  414. unsigned int size)
  415. {
  416. dma_addr_t new_ring_dma_addr;
  417. dma_addr_t *new_dma_addr_list;
  418. struct pcnet32_tx_head *new_tx_ring;
  419. struct sk_buff **new_skb_list;
  420. pcnet32_purge_tx_ring(dev);
  421. new_tx_ring = pci_alloc_consistent(lp->pci_dev,
  422. sizeof(struct pcnet32_tx_head) *
  423. (1 << size),
  424. &new_ring_dma_addr);
  425. if (new_tx_ring == NULL) {
  426. netif_err(lp, drv, dev, "Consistent memory allocation failed\n");
  427. return;
  428. }
  429. memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
  430. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  431. GFP_ATOMIC);
  432. if (!new_dma_addr_list) {
  433. netif_err(lp, drv, dev, "Memory allocation failed\n");
  434. goto free_new_tx_ring;
  435. }
  436. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  437. GFP_ATOMIC);
  438. if (!new_skb_list) {
  439. netif_err(lp, drv, dev, "Memory allocation failed\n");
  440. goto free_new_lists;
  441. }
  442. kfree(lp->tx_skbuff);
  443. kfree(lp->tx_dma_addr);
  444. pci_free_consistent(lp->pci_dev,
  445. sizeof(struct pcnet32_tx_head) *
  446. lp->tx_ring_size, lp->tx_ring,
  447. lp->tx_ring_dma_addr);
  448. lp->tx_ring_size = (1 << size);
  449. lp->tx_mod_mask = lp->tx_ring_size - 1;
  450. lp->tx_len_bits = (size << 12);
  451. lp->tx_ring = new_tx_ring;
  452. lp->tx_ring_dma_addr = new_ring_dma_addr;
  453. lp->tx_dma_addr = new_dma_addr_list;
  454. lp->tx_skbuff = new_skb_list;
  455. return;
  456. free_new_lists:
  457. kfree(new_dma_addr_list);
  458. free_new_tx_ring:
  459. pci_free_consistent(lp->pci_dev,
  460. sizeof(struct pcnet32_tx_head) *
  461. (1 << size),
  462. new_tx_ring,
  463. new_ring_dma_addr);
  464. }
  465. /*
  466. * Allocate space for the new sized rx ring.
  467. * Re-use old receive buffers.
  468. * alloc extra buffers
  469. * free unneeded buffers
  470. * free unneeded buffers
  471. * Save new resources.
  472. * Any failure keeps old resources.
  473. * Must be called with lp->lock held.
  474. */
  475. static void pcnet32_realloc_rx_ring(struct net_device *dev,
  476. struct pcnet32_private *lp,
  477. unsigned int size)
  478. {
  479. dma_addr_t new_ring_dma_addr;
  480. dma_addr_t *new_dma_addr_list;
  481. struct pcnet32_rx_head *new_rx_ring;
  482. struct sk_buff **new_skb_list;
  483. int new, overlap;
  484. new_rx_ring = pci_alloc_consistent(lp->pci_dev,
  485. sizeof(struct pcnet32_rx_head) *
  486. (1 << size),
  487. &new_ring_dma_addr);
  488. if (new_rx_ring == NULL) {
  489. netif_err(lp, drv, dev, "Consistent memory allocation failed\n");
  490. return;
  491. }
  492. memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
  493. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  494. GFP_ATOMIC);
  495. if (!new_dma_addr_list) {
  496. netif_err(lp, drv, dev, "Memory allocation failed\n");
  497. goto free_new_rx_ring;
  498. }
  499. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  500. GFP_ATOMIC);
  501. if (!new_skb_list) {
  502. netif_err(lp, drv, dev, "Memory allocation failed\n");
  503. goto free_new_lists;
  504. }
  505. /* first copy the current receive buffers */
  506. overlap = min(size, lp->rx_ring_size);
  507. for (new = 0; new < overlap; new++) {
  508. new_rx_ring[new] = lp->rx_ring[new];
  509. new_dma_addr_list[new] = lp->rx_dma_addr[new];
  510. new_skb_list[new] = lp->rx_skbuff[new];
  511. }
  512. /* now allocate any new buffers needed */
  513. for (; new < size; new++) {
  514. struct sk_buff *rx_skbuff;
  515. new_skb_list[new] = dev_alloc_skb(PKT_BUF_SKB);
  516. rx_skbuff = new_skb_list[new];
  517. if (!rx_skbuff) {
  518. /* keep the original lists and buffers */
  519. netif_err(lp, drv, dev, "%s dev_alloc_skb failed\n",
  520. __func__);
  521. goto free_all_new;
  522. }
  523. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  524. new_dma_addr_list[new] =
  525. pci_map_single(lp->pci_dev, rx_skbuff->data,
  526. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  527. new_rx_ring[new].base = cpu_to_le32(new_dma_addr_list[new]);
  528. new_rx_ring[new].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  529. new_rx_ring[new].status = cpu_to_le16(0x8000);
  530. }
  531. /* and free any unneeded buffers */
  532. for (; new < lp->rx_ring_size; new++) {
  533. if (lp->rx_skbuff[new]) {
  534. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
  535. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  536. dev_kfree_skb(lp->rx_skbuff[new]);
  537. }
  538. }
  539. kfree(lp->rx_skbuff);
  540. kfree(lp->rx_dma_addr);
  541. pci_free_consistent(lp->pci_dev,
  542. sizeof(struct pcnet32_rx_head) *
  543. lp->rx_ring_size, lp->rx_ring,
  544. lp->rx_ring_dma_addr);
  545. lp->rx_ring_size = (1 << size);
  546. lp->rx_mod_mask = lp->rx_ring_size - 1;
  547. lp->rx_len_bits = (size << 4);
  548. lp->rx_ring = new_rx_ring;
  549. lp->rx_ring_dma_addr = new_ring_dma_addr;
  550. lp->rx_dma_addr = new_dma_addr_list;
  551. lp->rx_skbuff = new_skb_list;
  552. return;
  553. free_all_new:
  554. while (--new >= lp->rx_ring_size) {
  555. if (new_skb_list[new]) {
  556. pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
  557. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  558. dev_kfree_skb(new_skb_list[new]);
  559. }
  560. }
  561. kfree(new_skb_list);
  562. free_new_lists:
  563. kfree(new_dma_addr_list);
  564. free_new_rx_ring:
  565. pci_free_consistent(lp->pci_dev,
  566. sizeof(struct pcnet32_rx_head) *
  567. (1 << size),
  568. new_rx_ring,
  569. new_ring_dma_addr);
  570. }
  571. static void pcnet32_purge_rx_ring(struct net_device *dev)
  572. {
  573. struct pcnet32_private *lp = netdev_priv(dev);
  574. int i;
  575. /* free all allocated skbuffs */
  576. for (i = 0; i < lp->rx_ring_size; i++) {
  577. lp->rx_ring[i].status = 0; /* CPU owns buffer */
  578. wmb(); /* Make sure adapter sees owner change */
  579. if (lp->rx_skbuff[i]) {
  580. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
  581. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  582. dev_kfree_skb_any(lp->rx_skbuff[i]);
  583. }
  584. lp->rx_skbuff[i] = NULL;
  585. lp->rx_dma_addr[i] = 0;
  586. }
  587. }
  588. #ifdef CONFIG_NET_POLL_CONTROLLER
  589. static void pcnet32_poll_controller(struct net_device *dev)
  590. {
  591. disable_irq(dev->irq);
  592. pcnet32_interrupt(0, dev);
  593. enable_irq(dev->irq);
  594. }
  595. #endif
  596. static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  597. {
  598. struct pcnet32_private *lp = netdev_priv(dev);
  599. unsigned long flags;
  600. int r = -EOPNOTSUPP;
  601. if (lp->mii) {
  602. spin_lock_irqsave(&lp->lock, flags);
  603. mii_ethtool_gset(&lp->mii_if, cmd);
  604. spin_unlock_irqrestore(&lp->lock, flags);
  605. r = 0;
  606. }
  607. return r;
  608. }
  609. static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  610. {
  611. struct pcnet32_private *lp = netdev_priv(dev);
  612. unsigned long flags;
  613. int r = -EOPNOTSUPP;
  614. if (lp->mii) {
  615. spin_lock_irqsave(&lp->lock, flags);
  616. r = mii_ethtool_sset(&lp->mii_if, cmd);
  617. spin_unlock_irqrestore(&lp->lock, flags);
  618. }
  619. return r;
  620. }
  621. static void pcnet32_get_drvinfo(struct net_device *dev,
  622. struct ethtool_drvinfo *info)
  623. {
  624. struct pcnet32_private *lp = netdev_priv(dev);
  625. strcpy(info->driver, DRV_NAME);
  626. strcpy(info->version, DRV_VERSION);
  627. if (lp->pci_dev)
  628. strcpy(info->bus_info, pci_name(lp->pci_dev));
  629. else
  630. sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
  631. }
  632. static u32 pcnet32_get_link(struct net_device *dev)
  633. {
  634. struct pcnet32_private *lp = netdev_priv(dev);
  635. unsigned long flags;
  636. int r;
  637. spin_lock_irqsave(&lp->lock, flags);
  638. if (lp->mii) {
  639. r = mii_link_ok(&lp->mii_if);
  640. } else if (lp->chip_version >= PCNET32_79C970A) {
  641. ulong ioaddr = dev->base_addr; /* card base I/O address */
  642. r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  643. } else { /* can not detect link on really old chips */
  644. r = 1;
  645. }
  646. spin_unlock_irqrestore(&lp->lock, flags);
  647. return r;
  648. }
  649. static u32 pcnet32_get_msglevel(struct net_device *dev)
  650. {
  651. struct pcnet32_private *lp = netdev_priv(dev);
  652. return lp->msg_enable;
  653. }
  654. static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
  655. {
  656. struct pcnet32_private *lp = netdev_priv(dev);
  657. lp->msg_enable = value;
  658. }
  659. static int pcnet32_nway_reset(struct net_device *dev)
  660. {
  661. struct pcnet32_private *lp = netdev_priv(dev);
  662. unsigned long flags;
  663. int r = -EOPNOTSUPP;
  664. if (lp->mii) {
  665. spin_lock_irqsave(&lp->lock, flags);
  666. r = mii_nway_restart(&lp->mii_if);
  667. spin_unlock_irqrestore(&lp->lock, flags);
  668. }
  669. return r;
  670. }
  671. static void pcnet32_get_ringparam(struct net_device *dev,
  672. struct ethtool_ringparam *ering)
  673. {
  674. struct pcnet32_private *lp = netdev_priv(dev);
  675. ering->tx_max_pending = TX_MAX_RING_SIZE;
  676. ering->tx_pending = lp->tx_ring_size;
  677. ering->rx_max_pending = RX_MAX_RING_SIZE;
  678. ering->rx_pending = lp->rx_ring_size;
  679. }
  680. static int pcnet32_set_ringparam(struct net_device *dev,
  681. struct ethtool_ringparam *ering)
  682. {
  683. struct pcnet32_private *lp = netdev_priv(dev);
  684. unsigned long flags;
  685. unsigned int size;
  686. ulong ioaddr = dev->base_addr;
  687. int i;
  688. if (ering->rx_mini_pending || ering->rx_jumbo_pending)
  689. return -EINVAL;
  690. if (netif_running(dev))
  691. pcnet32_netif_stop(dev);
  692. spin_lock_irqsave(&lp->lock, flags);
  693. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  694. size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
  695. /* set the minimum ring size to 4, to allow the loopback test to work
  696. * unchanged.
  697. */
  698. for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
  699. if (size <= (1 << i))
  700. break;
  701. }
  702. if ((1 << i) != lp->tx_ring_size)
  703. pcnet32_realloc_tx_ring(dev, lp, i);
  704. size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
  705. for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
  706. if (size <= (1 << i))
  707. break;
  708. }
  709. if ((1 << i) != lp->rx_ring_size)
  710. pcnet32_realloc_rx_ring(dev, lp, i);
  711. lp->napi.weight = lp->rx_ring_size / 2;
  712. if (netif_running(dev)) {
  713. pcnet32_netif_start(dev);
  714. pcnet32_restart(dev, CSR0_NORMAL);
  715. }
  716. spin_unlock_irqrestore(&lp->lock, flags);
  717. netif_info(lp, drv, dev, "Ring Param Settings: RX: %d, TX: %d\n",
  718. lp->rx_ring_size, lp->tx_ring_size);
  719. return 0;
  720. }
  721. static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
  722. u8 *data)
  723. {
  724. memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
  725. }
  726. static int pcnet32_get_sset_count(struct net_device *dev, int sset)
  727. {
  728. switch (sset) {
  729. case ETH_SS_TEST:
  730. return PCNET32_TEST_LEN;
  731. default:
  732. return -EOPNOTSUPP;
  733. }
  734. }
  735. static void pcnet32_ethtool_test(struct net_device *dev,
  736. struct ethtool_test *test, u64 * data)
  737. {
  738. struct pcnet32_private *lp = netdev_priv(dev);
  739. int rc;
  740. if (test->flags == ETH_TEST_FL_OFFLINE) {
  741. rc = pcnet32_loopback_test(dev, data);
  742. if (rc) {
  743. netif_printk(lp, hw, KERN_DEBUG, dev,
  744. "Loopback test failed\n");
  745. test->flags |= ETH_TEST_FL_FAILED;
  746. } else
  747. netif_printk(lp, hw, KERN_DEBUG, dev,
  748. "Loopback test passed\n");
  749. } else
  750. netif_printk(lp, hw, KERN_DEBUG, dev,
  751. "No tests to run (specify 'Offline' on ethtool)\n");
  752. } /* end pcnet32_ethtool_test */
  753. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
  754. {
  755. struct pcnet32_private *lp = netdev_priv(dev);
  756. struct pcnet32_access *a = &lp->a; /* access to registers */
  757. ulong ioaddr = dev->base_addr; /* card base I/O address */
  758. struct sk_buff *skb; /* sk buff */
  759. int x, i; /* counters */
  760. int numbuffs = 4; /* number of TX/RX buffers and descs */
  761. u16 status = 0x8300; /* TX ring status */
  762. __le16 teststatus; /* test of ring status */
  763. int rc; /* return code */
  764. int size; /* size of packets */
  765. unsigned char *packet; /* source packet data */
  766. static const int data_len = 60; /* length of source packets */
  767. unsigned long flags;
  768. unsigned long ticks;
  769. rc = 1; /* default to fail */
  770. if (netif_running(dev))
  771. pcnet32_netif_stop(dev);
  772. spin_lock_irqsave(&lp->lock, flags);
  773. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  774. numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
  775. /* Reset the PCNET32 */
  776. lp->a.reset(ioaddr);
  777. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  778. /* switch pcnet32 to 32bit mode */
  779. lp->a.write_bcr(ioaddr, 20, 2);
  780. /* purge & init rings but don't actually restart */
  781. pcnet32_restart(dev, 0x0000);
  782. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  783. /* Initialize Transmit buffers. */
  784. size = data_len + 15;
  785. for (x = 0; x < numbuffs; x++) {
  786. skb = dev_alloc_skb(size);
  787. if (!skb) {
  788. netif_printk(lp, hw, KERN_DEBUG, dev,
  789. "Cannot allocate skb at line: %d!\n",
  790. __LINE__);
  791. goto clean_up;
  792. }
  793. packet = skb->data;
  794. skb_put(skb, size); /* create space for data */
  795. lp->tx_skbuff[x] = skb;
  796. lp->tx_ring[x].length = cpu_to_le16(-skb->len);
  797. lp->tx_ring[x].misc = 0;
  798. /* put DA and SA into the skb */
  799. for (i = 0; i < 6; i++)
  800. *packet++ = dev->dev_addr[i];
  801. for (i = 0; i < 6; i++)
  802. *packet++ = dev->dev_addr[i];
  803. /* type */
  804. *packet++ = 0x08;
  805. *packet++ = 0x06;
  806. /* packet number */
  807. *packet++ = x;
  808. /* fill packet with data */
  809. for (i = 0; i < data_len; i++)
  810. *packet++ = i;
  811. lp->tx_dma_addr[x] =
  812. pci_map_single(lp->pci_dev, skb->data, skb->len,
  813. PCI_DMA_TODEVICE);
  814. lp->tx_ring[x].base = cpu_to_le32(lp->tx_dma_addr[x]);
  815. wmb(); /* Make sure owner changes after all others are visible */
  816. lp->tx_ring[x].status = cpu_to_le16(status);
  817. }
  818. x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
  819. a->write_bcr(ioaddr, 32, x | 0x0002);
  820. /* set int loopback in CSR15 */
  821. x = a->read_csr(ioaddr, CSR15) & 0xfffc;
  822. lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
  823. teststatus = cpu_to_le16(0x8000);
  824. lp->a.write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
  825. /* Check status of descriptors */
  826. for (x = 0; x < numbuffs; x++) {
  827. ticks = 0;
  828. rmb();
  829. while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
  830. spin_unlock_irqrestore(&lp->lock, flags);
  831. msleep(1);
  832. spin_lock_irqsave(&lp->lock, flags);
  833. rmb();
  834. ticks++;
  835. }
  836. if (ticks == 200) {
  837. netif_err(lp, hw, dev, "Desc %d failed to reset!\n", x);
  838. break;
  839. }
  840. }
  841. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  842. wmb();
  843. if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
  844. netdev_printk(KERN_DEBUG, dev, "RX loopback packets:\n");
  845. for (x = 0; x < numbuffs; x++) {
  846. netdev_printk(KERN_DEBUG, dev, "Packet %d: ", x);
  847. skb = lp->rx_skbuff[x];
  848. for (i = 0; i < size; i++)
  849. pr_cont(" %02x", *(skb->data + i));
  850. pr_cont("\n");
  851. }
  852. }
  853. x = 0;
  854. rc = 0;
  855. while (x < numbuffs && !rc) {
  856. skb = lp->rx_skbuff[x];
  857. packet = lp->tx_skbuff[x]->data;
  858. for (i = 0; i < size; i++) {
  859. if (*(skb->data + i) != packet[i]) {
  860. netif_printk(lp, hw, KERN_DEBUG, dev,
  861. "Error in compare! %2x - %02x %02x\n",
  862. i, *(skb->data + i), packet[i]);
  863. rc = 1;
  864. break;
  865. }
  866. }
  867. x++;
  868. }
  869. clean_up:
  870. *data1 = rc;
  871. pcnet32_purge_tx_ring(dev);
  872. x = a->read_csr(ioaddr, CSR15);
  873. a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
  874. x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
  875. a->write_bcr(ioaddr, 32, (x & ~0x0002));
  876. if (netif_running(dev)) {
  877. pcnet32_netif_start(dev);
  878. pcnet32_restart(dev, CSR0_NORMAL);
  879. } else {
  880. pcnet32_purge_rx_ring(dev);
  881. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  882. }
  883. spin_unlock_irqrestore(&lp->lock, flags);
  884. return rc;
  885. } /* end pcnet32_loopback_test */
  886. static void pcnet32_led_blink_callback(struct net_device *dev)
  887. {
  888. struct pcnet32_private *lp = netdev_priv(dev);
  889. struct pcnet32_access *a = &lp->a;
  890. ulong ioaddr = dev->base_addr;
  891. unsigned long flags;
  892. int i;
  893. spin_lock_irqsave(&lp->lock, flags);
  894. for (i = 4; i < 8; i++)
  895. a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
  896. spin_unlock_irqrestore(&lp->lock, flags);
  897. mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
  898. }
  899. static int pcnet32_phys_id(struct net_device *dev, u32 data)
  900. {
  901. struct pcnet32_private *lp = netdev_priv(dev);
  902. struct pcnet32_access *a = &lp->a;
  903. ulong ioaddr = dev->base_addr;
  904. unsigned long flags;
  905. int i, regs[4];
  906. if (!lp->blink_timer.function) {
  907. init_timer(&lp->blink_timer);
  908. lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
  909. lp->blink_timer.data = (unsigned long)dev;
  910. }
  911. /* Save the current value of the bcrs */
  912. spin_lock_irqsave(&lp->lock, flags);
  913. for (i = 4; i < 8; i++)
  914. regs[i - 4] = a->read_bcr(ioaddr, i);
  915. spin_unlock_irqrestore(&lp->lock, flags);
  916. mod_timer(&lp->blink_timer, jiffies);
  917. set_current_state(TASK_INTERRUPTIBLE);
  918. /* AV: the limit here makes no sense whatsoever */
  919. if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
  920. data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
  921. msleep_interruptible(data * 1000);
  922. del_timer_sync(&lp->blink_timer);
  923. /* Restore the original value of the bcrs */
  924. spin_lock_irqsave(&lp->lock, flags);
  925. for (i = 4; i < 8; i++)
  926. a->write_bcr(ioaddr, i, regs[i - 4]);
  927. spin_unlock_irqrestore(&lp->lock, flags);
  928. return 0;
  929. }
  930. /*
  931. * lp->lock must be held.
  932. */
  933. static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
  934. int can_sleep)
  935. {
  936. int csr5;
  937. struct pcnet32_private *lp = netdev_priv(dev);
  938. struct pcnet32_access *a = &lp->a;
  939. ulong ioaddr = dev->base_addr;
  940. int ticks;
  941. /* really old chips have to be stopped. */
  942. if (lp->chip_version < PCNET32_79C970A)
  943. return 0;
  944. /* set SUSPEND (SPND) - CSR5 bit 0 */
  945. csr5 = a->read_csr(ioaddr, CSR5);
  946. a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
  947. /* poll waiting for bit to be set */
  948. ticks = 0;
  949. while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
  950. spin_unlock_irqrestore(&lp->lock, *flags);
  951. if (can_sleep)
  952. msleep(1);
  953. else
  954. mdelay(1);
  955. spin_lock_irqsave(&lp->lock, *flags);
  956. ticks++;
  957. if (ticks > 200) {
  958. netif_printk(lp, hw, KERN_DEBUG, dev,
  959. "Error getting into suspend!\n");
  960. return 0;
  961. }
  962. }
  963. return 1;
  964. }
  965. /*
  966. * process one receive descriptor entry
  967. */
  968. static void pcnet32_rx_entry(struct net_device *dev,
  969. struct pcnet32_private *lp,
  970. struct pcnet32_rx_head *rxp,
  971. int entry)
  972. {
  973. int status = (short)le16_to_cpu(rxp->status) >> 8;
  974. int rx_in_place = 0;
  975. struct sk_buff *skb;
  976. short pkt_len;
  977. if (status != 0x03) { /* There was an error. */
  978. /*
  979. * There is a tricky error noted by John Murphy,
  980. * <murf@perftech.com> to Russ Nelson: Even with full-sized
  981. * buffers it's possible for a jabber packet to use two
  982. * buffers, with only the last correctly noting the error.
  983. */
  984. if (status & 0x01) /* Only count a general error at the */
  985. dev->stats.rx_errors++; /* end of a packet. */
  986. if (status & 0x20)
  987. dev->stats.rx_frame_errors++;
  988. if (status & 0x10)
  989. dev->stats.rx_over_errors++;
  990. if (status & 0x08)
  991. dev->stats.rx_crc_errors++;
  992. if (status & 0x04)
  993. dev->stats.rx_fifo_errors++;
  994. return;
  995. }
  996. pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
  997. /* Discard oversize frames. */
  998. if (unlikely(pkt_len > PKT_BUF_SIZE)) {
  999. netif_err(lp, drv, dev, "Impossible packet size %d!\n",
  1000. pkt_len);
  1001. dev->stats.rx_errors++;
  1002. return;
  1003. }
  1004. if (pkt_len < 60) {
  1005. netif_err(lp, rx_err, dev, "Runt packet!\n");
  1006. dev->stats.rx_errors++;
  1007. return;
  1008. }
  1009. if (pkt_len > rx_copybreak) {
  1010. struct sk_buff *newskb;
  1011. newskb = dev_alloc_skb(PKT_BUF_SKB);
  1012. if (newskb) {
  1013. skb_reserve(newskb, NET_IP_ALIGN);
  1014. skb = lp->rx_skbuff[entry];
  1015. pci_unmap_single(lp->pci_dev,
  1016. lp->rx_dma_addr[entry],
  1017. PKT_BUF_SIZE,
  1018. PCI_DMA_FROMDEVICE);
  1019. skb_put(skb, pkt_len);
  1020. lp->rx_skbuff[entry] = newskb;
  1021. lp->rx_dma_addr[entry] =
  1022. pci_map_single(lp->pci_dev,
  1023. newskb->data,
  1024. PKT_BUF_SIZE,
  1025. PCI_DMA_FROMDEVICE);
  1026. rxp->base = cpu_to_le32(lp->rx_dma_addr[entry]);
  1027. rx_in_place = 1;
  1028. } else
  1029. skb = NULL;
  1030. } else
  1031. skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
  1032. if (skb == NULL) {
  1033. netif_err(lp, drv, dev, "Memory squeeze, dropping packet\n");
  1034. dev->stats.rx_dropped++;
  1035. return;
  1036. }
  1037. if (!rx_in_place) {
  1038. skb_reserve(skb, NET_IP_ALIGN);
  1039. skb_put(skb, pkt_len); /* Make room */
  1040. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1041. lp->rx_dma_addr[entry],
  1042. pkt_len,
  1043. PCI_DMA_FROMDEVICE);
  1044. skb_copy_to_linear_data(skb,
  1045. (unsigned char *)(lp->rx_skbuff[entry]->data),
  1046. pkt_len);
  1047. pci_dma_sync_single_for_device(lp->pci_dev,
  1048. lp->rx_dma_addr[entry],
  1049. pkt_len,
  1050. PCI_DMA_FROMDEVICE);
  1051. }
  1052. dev->stats.rx_bytes += skb->len;
  1053. skb->protocol = eth_type_trans(skb, dev);
  1054. netif_receive_skb(skb);
  1055. dev->stats.rx_packets++;
  1056. }
  1057. static int pcnet32_rx(struct net_device *dev, int budget)
  1058. {
  1059. struct pcnet32_private *lp = netdev_priv(dev);
  1060. int entry = lp->cur_rx & lp->rx_mod_mask;
  1061. struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
  1062. int npackets = 0;
  1063. /* If we own the next entry, it's a new packet. Send it up. */
  1064. while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
  1065. pcnet32_rx_entry(dev, lp, rxp, entry);
  1066. npackets += 1;
  1067. /*
  1068. * The docs say that the buffer length isn't touched, but Andrew
  1069. * Boyd of QNX reports that some revs of the 79C965 clear it.
  1070. */
  1071. rxp->buf_length = cpu_to_le16(NEG_BUF_SIZE);
  1072. wmb(); /* Make sure owner changes after others are visible */
  1073. rxp->status = cpu_to_le16(0x8000);
  1074. entry = (++lp->cur_rx) & lp->rx_mod_mask;
  1075. rxp = &lp->rx_ring[entry];
  1076. }
  1077. return npackets;
  1078. }
  1079. static int pcnet32_tx(struct net_device *dev)
  1080. {
  1081. struct pcnet32_private *lp = netdev_priv(dev);
  1082. unsigned int dirty_tx = lp->dirty_tx;
  1083. int delta;
  1084. int must_restart = 0;
  1085. while (dirty_tx != lp->cur_tx) {
  1086. int entry = dirty_tx & lp->tx_mod_mask;
  1087. int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
  1088. if (status < 0)
  1089. break; /* It still hasn't been Txed */
  1090. lp->tx_ring[entry].base = 0;
  1091. if (status & 0x4000) {
  1092. /* There was a major error, log it. */
  1093. int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
  1094. dev->stats.tx_errors++;
  1095. netif_err(lp, tx_err, dev,
  1096. "Tx error status=%04x err_status=%08x\n",
  1097. status, err_status);
  1098. if (err_status & 0x04000000)
  1099. dev->stats.tx_aborted_errors++;
  1100. if (err_status & 0x08000000)
  1101. dev->stats.tx_carrier_errors++;
  1102. if (err_status & 0x10000000)
  1103. dev->stats.tx_window_errors++;
  1104. #ifndef DO_DXSUFLO
  1105. if (err_status & 0x40000000) {
  1106. dev->stats.tx_fifo_errors++;
  1107. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1108. /* Remove this verbosity later! */
  1109. netif_err(lp, tx_err, dev, "Tx FIFO error!\n");
  1110. must_restart = 1;
  1111. }
  1112. #else
  1113. if (err_status & 0x40000000) {
  1114. dev->stats.tx_fifo_errors++;
  1115. if (!lp->dxsuflo) { /* If controller doesn't recover ... */
  1116. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1117. /* Remove this verbosity later! */
  1118. netif_err(lp, tx_err, dev, "Tx FIFO error!\n");
  1119. must_restart = 1;
  1120. }
  1121. }
  1122. #endif
  1123. } else {
  1124. if (status & 0x1800)
  1125. dev->stats.collisions++;
  1126. dev->stats.tx_packets++;
  1127. }
  1128. /* We must free the original skb */
  1129. if (lp->tx_skbuff[entry]) {
  1130. pci_unmap_single(lp->pci_dev,
  1131. lp->tx_dma_addr[entry],
  1132. lp->tx_skbuff[entry]->
  1133. len, PCI_DMA_TODEVICE);
  1134. dev_kfree_skb_any(lp->tx_skbuff[entry]);
  1135. lp->tx_skbuff[entry] = NULL;
  1136. lp->tx_dma_addr[entry] = 0;
  1137. }
  1138. dirty_tx++;
  1139. }
  1140. delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
  1141. if (delta > lp->tx_ring_size) {
  1142. netif_err(lp, drv, dev, "out-of-sync dirty pointer, %d vs. %d, full=%d\n",
  1143. dirty_tx, lp->cur_tx, lp->tx_full);
  1144. dirty_tx += lp->tx_ring_size;
  1145. delta -= lp->tx_ring_size;
  1146. }
  1147. if (lp->tx_full &&
  1148. netif_queue_stopped(dev) &&
  1149. delta < lp->tx_ring_size - 2) {
  1150. /* The ring is no longer full, clear tbusy. */
  1151. lp->tx_full = 0;
  1152. netif_wake_queue(dev);
  1153. }
  1154. lp->dirty_tx = dirty_tx;
  1155. return must_restart;
  1156. }
  1157. static int pcnet32_poll(struct napi_struct *napi, int budget)
  1158. {
  1159. struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
  1160. struct net_device *dev = lp->dev;
  1161. unsigned long ioaddr = dev->base_addr;
  1162. unsigned long flags;
  1163. int work_done;
  1164. u16 val;
  1165. work_done = pcnet32_rx(dev, budget);
  1166. spin_lock_irqsave(&lp->lock, flags);
  1167. if (pcnet32_tx(dev)) {
  1168. /* reset the chip to clear the error condition, then restart */
  1169. lp->a.reset(ioaddr);
  1170. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1171. pcnet32_restart(dev, CSR0_START);
  1172. netif_wake_queue(dev);
  1173. }
  1174. spin_unlock_irqrestore(&lp->lock, flags);
  1175. if (work_done < budget) {
  1176. spin_lock_irqsave(&lp->lock, flags);
  1177. __napi_complete(napi);
  1178. /* clear interrupt masks */
  1179. val = lp->a.read_csr(ioaddr, CSR3);
  1180. val &= 0x00ff;
  1181. lp->a.write_csr(ioaddr, CSR3, val);
  1182. /* Set interrupt enable. */
  1183. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  1184. spin_unlock_irqrestore(&lp->lock, flags);
  1185. }
  1186. return work_done;
  1187. }
  1188. #define PCNET32_REGS_PER_PHY 32
  1189. #define PCNET32_MAX_PHYS 32
  1190. static int pcnet32_get_regs_len(struct net_device *dev)
  1191. {
  1192. struct pcnet32_private *lp = netdev_priv(dev);
  1193. int j = lp->phycount * PCNET32_REGS_PER_PHY;
  1194. return (PCNET32_NUM_REGS + j) * sizeof(u16);
  1195. }
  1196. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  1197. void *ptr)
  1198. {
  1199. int i, csr0;
  1200. u16 *buff = ptr;
  1201. struct pcnet32_private *lp = netdev_priv(dev);
  1202. struct pcnet32_access *a = &lp->a;
  1203. ulong ioaddr = dev->base_addr;
  1204. unsigned long flags;
  1205. spin_lock_irqsave(&lp->lock, flags);
  1206. csr0 = a->read_csr(ioaddr, CSR0);
  1207. if (!(csr0 & CSR0_STOP)) /* If not stopped */
  1208. pcnet32_suspend(dev, &flags, 1);
  1209. /* read address PROM */
  1210. for (i = 0; i < 16; i += 2)
  1211. *buff++ = inw(ioaddr + i);
  1212. /* read control and status registers */
  1213. for (i = 0; i < 90; i++)
  1214. *buff++ = a->read_csr(ioaddr, i);
  1215. *buff++ = a->read_csr(ioaddr, 112);
  1216. *buff++ = a->read_csr(ioaddr, 114);
  1217. /* read bus configuration registers */
  1218. for (i = 0; i < 30; i++)
  1219. *buff++ = a->read_bcr(ioaddr, i);
  1220. *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
  1221. for (i = 31; i < 36; i++)
  1222. *buff++ = a->read_bcr(ioaddr, i);
  1223. /* read mii phy registers */
  1224. if (lp->mii) {
  1225. int j;
  1226. for (j = 0; j < PCNET32_MAX_PHYS; j++) {
  1227. if (lp->phymask & (1 << j)) {
  1228. for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
  1229. lp->a.write_bcr(ioaddr, 33,
  1230. (j << 5) | i);
  1231. *buff++ = lp->a.read_bcr(ioaddr, 34);
  1232. }
  1233. }
  1234. }
  1235. }
  1236. if (!(csr0 & CSR0_STOP)) { /* If not stopped */
  1237. int csr5;
  1238. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  1239. csr5 = a->read_csr(ioaddr, CSR5);
  1240. a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  1241. }
  1242. spin_unlock_irqrestore(&lp->lock, flags);
  1243. }
  1244. static const struct ethtool_ops pcnet32_ethtool_ops = {
  1245. .get_settings = pcnet32_get_settings,
  1246. .set_settings = pcnet32_set_settings,
  1247. .get_drvinfo = pcnet32_get_drvinfo,
  1248. .get_msglevel = pcnet32_get_msglevel,
  1249. .set_msglevel = pcnet32_set_msglevel,
  1250. .nway_reset = pcnet32_nway_reset,
  1251. .get_link = pcnet32_get_link,
  1252. .get_ringparam = pcnet32_get_ringparam,
  1253. .set_ringparam = pcnet32_set_ringparam,
  1254. .get_strings = pcnet32_get_strings,
  1255. .self_test = pcnet32_ethtool_test,
  1256. .phys_id = pcnet32_phys_id,
  1257. .get_regs_len = pcnet32_get_regs_len,
  1258. .get_regs = pcnet32_get_regs,
  1259. .get_sset_count = pcnet32_get_sset_count,
  1260. };
  1261. /* only probes for non-PCI devices, the rest are handled by
  1262. * pci_register_driver via pcnet32_probe_pci */
  1263. static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
  1264. {
  1265. unsigned int *port, ioaddr;
  1266. /* search for PCnet32 VLB cards at known addresses */
  1267. for (port = pcnet32_portlist; (ioaddr = *port); port++) {
  1268. if (request_region
  1269. (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
  1270. /* check if there is really a pcnet chip on that ioaddr */
  1271. if ((inb(ioaddr + 14) == 0x57) &&
  1272. (inb(ioaddr + 15) == 0x57)) {
  1273. pcnet32_probe1(ioaddr, 0, NULL);
  1274. } else {
  1275. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1276. }
  1277. }
  1278. }
  1279. }
  1280. static int __devinit
  1281. pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
  1282. {
  1283. unsigned long ioaddr;
  1284. int err;
  1285. err = pci_enable_device(pdev);
  1286. if (err < 0) {
  1287. if (pcnet32_debug & NETIF_MSG_PROBE)
  1288. pr_err("failed to enable device -- err=%d\n", err);
  1289. return err;
  1290. }
  1291. pci_set_master(pdev);
  1292. ioaddr = pci_resource_start(pdev, 0);
  1293. if (!ioaddr) {
  1294. if (pcnet32_debug & NETIF_MSG_PROBE)
  1295. pr_err("card has no PCI IO resources, aborting\n");
  1296. return -ENODEV;
  1297. }
  1298. if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
  1299. if (pcnet32_debug & NETIF_MSG_PROBE)
  1300. pr_err("architecture does not support 32bit PCI busmaster DMA\n");
  1301. return -ENODEV;
  1302. }
  1303. if (!request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci")) {
  1304. if (pcnet32_debug & NETIF_MSG_PROBE)
  1305. pr_err("io address range already allocated\n");
  1306. return -EBUSY;
  1307. }
  1308. err = pcnet32_probe1(ioaddr, 1, pdev);
  1309. if (err < 0)
  1310. pci_disable_device(pdev);
  1311. return err;
  1312. }
  1313. static const struct net_device_ops pcnet32_netdev_ops = {
  1314. .ndo_open = pcnet32_open,
  1315. .ndo_stop = pcnet32_close,
  1316. .ndo_start_xmit = pcnet32_start_xmit,
  1317. .ndo_tx_timeout = pcnet32_tx_timeout,
  1318. .ndo_get_stats = pcnet32_get_stats,
  1319. .ndo_set_multicast_list = pcnet32_set_multicast_list,
  1320. .ndo_do_ioctl = pcnet32_ioctl,
  1321. .ndo_change_mtu = eth_change_mtu,
  1322. .ndo_set_mac_address = eth_mac_addr,
  1323. .ndo_validate_addr = eth_validate_addr,
  1324. #ifdef CONFIG_NET_POLL_CONTROLLER
  1325. .ndo_poll_controller = pcnet32_poll_controller,
  1326. #endif
  1327. };
  1328. /* pcnet32_probe1
  1329. * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
  1330. * pdev will be NULL when called from pcnet32_probe_vlbus.
  1331. */
  1332. static int __devinit
  1333. pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
  1334. {
  1335. struct pcnet32_private *lp;
  1336. int i, media;
  1337. int fdx, mii, fset, dxsuflo;
  1338. int chip_version;
  1339. char *chipname;
  1340. struct net_device *dev;
  1341. struct pcnet32_access *a = NULL;
  1342. u8 promaddr[6];
  1343. int ret = -ENODEV;
  1344. /* reset the chip */
  1345. pcnet32_wio_reset(ioaddr);
  1346. /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
  1347. if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
  1348. a = &pcnet32_wio;
  1349. } else {
  1350. pcnet32_dwio_reset(ioaddr);
  1351. if (pcnet32_dwio_read_csr(ioaddr, 0) == 4 &&
  1352. pcnet32_dwio_check(ioaddr)) {
  1353. a = &pcnet32_dwio;
  1354. } else {
  1355. if (pcnet32_debug & NETIF_MSG_PROBE)
  1356. pr_err("No access methods\n");
  1357. goto err_release_region;
  1358. }
  1359. }
  1360. chip_version =
  1361. a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
  1362. if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
  1363. pr_info(" PCnet chip version is %#x\n", chip_version);
  1364. if ((chip_version & 0xfff) != 0x003) {
  1365. if (pcnet32_debug & NETIF_MSG_PROBE)
  1366. pr_info("Unsupported chip version\n");
  1367. goto err_release_region;
  1368. }
  1369. /* initialize variables */
  1370. fdx = mii = fset = dxsuflo = 0;
  1371. chip_version = (chip_version >> 12) & 0xffff;
  1372. switch (chip_version) {
  1373. case 0x2420:
  1374. chipname = "PCnet/PCI 79C970"; /* PCI */
  1375. break;
  1376. case 0x2430:
  1377. if (shared)
  1378. chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
  1379. else
  1380. chipname = "PCnet/32 79C965"; /* 486/VL bus */
  1381. break;
  1382. case 0x2621:
  1383. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  1384. fdx = 1;
  1385. break;
  1386. case 0x2623:
  1387. chipname = "PCnet/FAST 79C971"; /* PCI */
  1388. fdx = 1;
  1389. mii = 1;
  1390. fset = 1;
  1391. break;
  1392. case 0x2624:
  1393. chipname = "PCnet/FAST+ 79C972"; /* PCI */
  1394. fdx = 1;
  1395. mii = 1;
  1396. fset = 1;
  1397. break;
  1398. case 0x2625:
  1399. chipname = "PCnet/FAST III 79C973"; /* PCI */
  1400. fdx = 1;
  1401. mii = 1;
  1402. break;
  1403. case 0x2626:
  1404. chipname = "PCnet/Home 79C978"; /* PCI */
  1405. fdx = 1;
  1406. /*
  1407. * This is based on specs published at www.amd.com. This section
  1408. * assumes that a card with a 79C978 wants to go into standard
  1409. * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
  1410. * and the module option homepna=1 can select this instead.
  1411. */
  1412. media = a->read_bcr(ioaddr, 49);
  1413. media &= ~3; /* default to 10Mb ethernet */
  1414. if (cards_found < MAX_UNITS && homepna[cards_found])
  1415. media |= 1; /* switch to home wiring mode */
  1416. if (pcnet32_debug & NETIF_MSG_PROBE)
  1417. printk(KERN_DEBUG PFX "media set to %sMbit mode\n",
  1418. (media & 1) ? "1" : "10");
  1419. a->write_bcr(ioaddr, 49, media);
  1420. break;
  1421. case 0x2627:
  1422. chipname = "PCnet/FAST III 79C975"; /* PCI */
  1423. fdx = 1;
  1424. mii = 1;
  1425. break;
  1426. case 0x2628:
  1427. chipname = "PCnet/PRO 79C976";
  1428. fdx = 1;
  1429. mii = 1;
  1430. break;
  1431. default:
  1432. if (pcnet32_debug & NETIF_MSG_PROBE)
  1433. pr_info("PCnet version %#x, no PCnet32 chip\n",
  1434. chip_version);
  1435. goto err_release_region;
  1436. }
  1437. /*
  1438. * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
  1439. * starting until the packet is loaded. Strike one for reliability, lose
  1440. * one for latency - although on PCI this isnt a big loss. Older chips
  1441. * have FIFO's smaller than a packet, so you can't do this.
  1442. * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
  1443. */
  1444. if (fset) {
  1445. a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
  1446. a->write_csr(ioaddr, 80,
  1447. (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
  1448. dxsuflo = 1;
  1449. }
  1450. dev = alloc_etherdev(sizeof(*lp));
  1451. if (!dev) {
  1452. if (pcnet32_debug & NETIF_MSG_PROBE)
  1453. pr_err("Memory allocation failed\n");
  1454. ret = -ENOMEM;
  1455. goto err_release_region;
  1456. }
  1457. if (pdev)
  1458. SET_NETDEV_DEV(dev, &pdev->dev);
  1459. if (pcnet32_debug & NETIF_MSG_PROBE)
  1460. pr_info("%s at %#3lx,", chipname, ioaddr);
  1461. /* In most chips, after a chip reset, the ethernet address is read from the
  1462. * station address PROM at the base address and programmed into the
  1463. * "Physical Address Registers" CSR12-14.
  1464. * As a precautionary measure, we read the PROM values and complain if
  1465. * they disagree with the CSRs. If they miscompare, and the PROM addr
  1466. * is valid, then the PROM addr is used.
  1467. */
  1468. for (i = 0; i < 3; i++) {
  1469. unsigned int val;
  1470. val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
  1471. /* There may be endianness issues here. */
  1472. dev->dev_addr[2 * i] = val & 0x0ff;
  1473. dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
  1474. }
  1475. /* read PROM address and compare with CSR address */
  1476. for (i = 0; i < 6; i++)
  1477. promaddr[i] = inb(ioaddr + i);
  1478. if (memcmp(promaddr, dev->dev_addr, 6) ||
  1479. !is_valid_ether_addr(dev->dev_addr)) {
  1480. if (is_valid_ether_addr(promaddr)) {
  1481. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1482. pr_cont(" warning: CSR address invalid,\n");
  1483. pr_info(" using instead PROM address of");
  1484. }
  1485. memcpy(dev->dev_addr, promaddr, 6);
  1486. }
  1487. }
  1488. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1489. /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
  1490. if (!is_valid_ether_addr(dev->perm_addr))
  1491. memset(dev->dev_addr, 0, ETH_ALEN);
  1492. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1493. pr_cont(" %pM", dev->dev_addr);
  1494. /* Version 0x2623 and 0x2624 */
  1495. if (((chip_version + 1) & 0xfffe) == 0x2624) {
  1496. i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
  1497. pr_info(" tx_start_pt(0x%04x):", i);
  1498. switch (i >> 10) {
  1499. case 0:
  1500. pr_cont(" 20 bytes,");
  1501. break;
  1502. case 1:
  1503. pr_cont(" 64 bytes,");
  1504. break;
  1505. case 2:
  1506. pr_cont(" 128 bytes,");
  1507. break;
  1508. case 3:
  1509. pr_cont("~220 bytes,");
  1510. break;
  1511. }
  1512. i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
  1513. pr_cont(" BCR18(%x):", i & 0xffff);
  1514. if (i & (1 << 5))
  1515. pr_cont("BurstWrEn ");
  1516. if (i & (1 << 6))
  1517. pr_cont("BurstRdEn ");
  1518. if (i & (1 << 7))
  1519. pr_cont("DWordIO ");
  1520. if (i & (1 << 11))
  1521. pr_cont("NoUFlow ");
  1522. i = a->read_bcr(ioaddr, 25);
  1523. pr_info(" SRAMSIZE=0x%04x,", i << 8);
  1524. i = a->read_bcr(ioaddr, 26);
  1525. pr_cont(" SRAM_BND=0x%04x,", i << 8);
  1526. i = a->read_bcr(ioaddr, 27);
  1527. if (i & (1 << 14))
  1528. pr_cont("LowLatRx");
  1529. }
  1530. }
  1531. dev->base_addr = ioaddr;
  1532. lp = netdev_priv(dev);
  1533. /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
  1534. lp->init_block = pci_alloc_consistent(pdev, sizeof(*lp->init_block),
  1535. &lp->init_dma_addr);
  1536. if (!lp->init_block) {
  1537. if (pcnet32_debug & NETIF_MSG_PROBE)
  1538. pr_err("Consistent memory allocation failed\n");
  1539. ret = -ENOMEM;
  1540. goto err_free_netdev;
  1541. }
  1542. lp->pci_dev = pdev;
  1543. lp->dev = dev;
  1544. spin_lock_init(&lp->lock);
  1545. lp->name = chipname;
  1546. lp->shared_irq = shared;
  1547. lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
  1548. lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
  1549. lp->tx_mod_mask = lp->tx_ring_size - 1;
  1550. lp->rx_mod_mask = lp->rx_ring_size - 1;
  1551. lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
  1552. lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
  1553. lp->mii_if.full_duplex = fdx;
  1554. lp->mii_if.phy_id_mask = 0x1f;
  1555. lp->mii_if.reg_num_mask = 0x1f;
  1556. lp->dxsuflo = dxsuflo;
  1557. lp->mii = mii;
  1558. lp->chip_version = chip_version;
  1559. lp->msg_enable = pcnet32_debug;
  1560. if ((cards_found >= MAX_UNITS) ||
  1561. (options[cards_found] >= sizeof(options_mapping)))
  1562. lp->options = PCNET32_PORT_ASEL;
  1563. else
  1564. lp->options = options_mapping[options[cards_found]];
  1565. lp->mii_if.dev = dev;
  1566. lp->mii_if.mdio_read = mdio_read;
  1567. lp->mii_if.mdio_write = mdio_write;
  1568. /* napi.weight is used in both the napi and non-napi cases */
  1569. lp->napi.weight = lp->rx_ring_size / 2;
  1570. netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
  1571. if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
  1572. ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
  1573. lp->options |= PCNET32_PORT_FD;
  1574. lp->a = *a;
  1575. /* prior to register_netdev, dev->name is not yet correct */
  1576. if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
  1577. ret = -ENOMEM;
  1578. goto err_free_ring;
  1579. }
  1580. /* detect special T1/E1 WAN card by checking for MAC address */
  1581. if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0 &&
  1582. dev->dev_addr[2] == 0x75)
  1583. lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
  1584. lp->init_block->mode = cpu_to_le16(0x0003); /* Disable Rx and Tx. */
  1585. lp->init_block->tlen_rlen =
  1586. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  1587. for (i = 0; i < 6; i++)
  1588. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  1589. lp->init_block->filter[0] = 0x00000000;
  1590. lp->init_block->filter[1] = 0x00000000;
  1591. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  1592. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  1593. /* switch pcnet32 to 32bit mode */
  1594. a->write_bcr(ioaddr, 20, 2);
  1595. a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1596. a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1597. if (pdev) { /* use the IRQ provided by PCI */
  1598. dev->irq = pdev->irq;
  1599. if (pcnet32_debug & NETIF_MSG_PROBE)
  1600. pr_cont(" assigned IRQ %d\n", dev->irq);
  1601. } else {
  1602. unsigned long irq_mask = probe_irq_on();
  1603. /*
  1604. * To auto-IRQ we enable the initialization-done and DMA error
  1605. * interrupts. For ISA boards we get a DMA error, but VLB and PCI
  1606. * boards will work.
  1607. */
  1608. /* Trigger an initialization just for the interrupt. */
  1609. a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
  1610. mdelay(1);
  1611. dev->irq = probe_irq_off(irq_mask);
  1612. if (!dev->irq) {
  1613. if (pcnet32_debug & NETIF_MSG_PROBE)
  1614. pr_cont(", failed to detect IRQ line\n");
  1615. ret = -ENODEV;
  1616. goto err_free_ring;
  1617. }
  1618. if (pcnet32_debug & NETIF_MSG_PROBE)
  1619. pr_cont(", probed IRQ %d\n", dev->irq);
  1620. }
  1621. /* Set the mii phy_id so that we can query the link state */
  1622. if (lp->mii) {
  1623. /* lp->phycount and lp->phymask are set to 0 by memset above */
  1624. lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
  1625. /* scan for PHYs */
  1626. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1627. unsigned short id1, id2;
  1628. id1 = mdio_read(dev, i, MII_PHYSID1);
  1629. if (id1 == 0xffff)
  1630. continue;
  1631. id2 = mdio_read(dev, i, MII_PHYSID2);
  1632. if (id2 == 0xffff)
  1633. continue;
  1634. if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
  1635. continue; /* 79C971 & 79C972 have phantom phy at id 31 */
  1636. lp->phycount++;
  1637. lp->phymask |= (1 << i);
  1638. lp->mii_if.phy_id = i;
  1639. if (pcnet32_debug & NETIF_MSG_PROBE)
  1640. pr_info("Found PHY %04x:%04x at address %d\n",
  1641. id1, id2, i);
  1642. }
  1643. lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
  1644. if (lp->phycount > 1)
  1645. lp->options |= PCNET32_PORT_MII;
  1646. }
  1647. init_timer(&lp->watchdog_timer);
  1648. lp->watchdog_timer.data = (unsigned long)dev;
  1649. lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
  1650. /* The PCNET32-specific entries in the device structure. */
  1651. dev->netdev_ops = &pcnet32_netdev_ops;
  1652. dev->ethtool_ops = &pcnet32_ethtool_ops;
  1653. dev->watchdog_timeo = (5 * HZ);
  1654. /* Fill in the generic fields of the device structure. */
  1655. if (register_netdev(dev))
  1656. goto err_free_ring;
  1657. if (pdev) {
  1658. pci_set_drvdata(pdev, dev);
  1659. } else {
  1660. lp->next = pcnet32_dev;
  1661. pcnet32_dev = dev;
  1662. }
  1663. if (pcnet32_debug & NETIF_MSG_PROBE)
  1664. pr_info("%s: registered as %s\n", dev->name, lp->name);
  1665. cards_found++;
  1666. /* enable LED writes */
  1667. a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
  1668. return 0;
  1669. err_free_ring:
  1670. pcnet32_free_ring(dev);
  1671. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  1672. lp->init_block, lp->init_dma_addr);
  1673. err_free_netdev:
  1674. free_netdev(dev);
  1675. err_release_region:
  1676. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1677. return ret;
  1678. }
  1679. /* if any allocation fails, caller must also call pcnet32_free_ring */
  1680. static int pcnet32_alloc_ring(struct net_device *dev, const char *name)
  1681. {
  1682. struct pcnet32_private *lp = netdev_priv(dev);
  1683. lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
  1684. sizeof(struct pcnet32_tx_head) *
  1685. lp->tx_ring_size,
  1686. &lp->tx_ring_dma_addr);
  1687. if (lp->tx_ring == NULL) {
  1688. netif_err(lp, drv, dev, "Consistent memory allocation failed\n");
  1689. return -ENOMEM;
  1690. }
  1691. lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
  1692. sizeof(struct pcnet32_rx_head) *
  1693. lp->rx_ring_size,
  1694. &lp->rx_ring_dma_addr);
  1695. if (lp->rx_ring == NULL) {
  1696. netif_err(lp, drv, dev, "Consistent memory allocation failed\n");
  1697. return -ENOMEM;
  1698. }
  1699. lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
  1700. GFP_ATOMIC);
  1701. if (!lp->tx_dma_addr) {
  1702. netif_err(lp, drv, dev, "Memory allocation failed\n");
  1703. return -ENOMEM;
  1704. }
  1705. lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
  1706. GFP_ATOMIC);
  1707. if (!lp->rx_dma_addr) {
  1708. netif_err(lp, drv, dev, "Memory allocation failed\n");
  1709. return -ENOMEM;
  1710. }
  1711. lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
  1712. GFP_ATOMIC);
  1713. if (!lp->tx_skbuff) {
  1714. netif_err(lp, drv, dev, "Memory allocation failed\n");
  1715. return -ENOMEM;
  1716. }
  1717. lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
  1718. GFP_ATOMIC);
  1719. if (!lp->rx_skbuff) {
  1720. netif_err(lp, drv, dev, "Memory allocation failed\n");
  1721. return -ENOMEM;
  1722. }
  1723. return 0;
  1724. }
  1725. static void pcnet32_free_ring(struct net_device *dev)
  1726. {
  1727. struct pcnet32_private *lp = netdev_priv(dev);
  1728. kfree(lp->tx_skbuff);
  1729. lp->tx_skbuff = NULL;
  1730. kfree(lp->rx_skbuff);
  1731. lp->rx_skbuff = NULL;
  1732. kfree(lp->tx_dma_addr);
  1733. lp->tx_dma_addr = NULL;
  1734. kfree(lp->rx_dma_addr);
  1735. lp->rx_dma_addr = NULL;
  1736. if (lp->tx_ring) {
  1737. pci_free_consistent(lp->pci_dev,
  1738. sizeof(struct pcnet32_tx_head) *
  1739. lp->tx_ring_size, lp->tx_ring,
  1740. lp->tx_ring_dma_addr);
  1741. lp->tx_ring = NULL;
  1742. }
  1743. if (lp->rx_ring) {
  1744. pci_free_consistent(lp->pci_dev,
  1745. sizeof(struct pcnet32_rx_head) *
  1746. lp->rx_ring_size, lp->rx_ring,
  1747. lp->rx_ring_dma_addr);
  1748. lp->rx_ring = NULL;
  1749. }
  1750. }
  1751. static int pcnet32_open(struct net_device *dev)
  1752. {
  1753. struct pcnet32_private *lp = netdev_priv(dev);
  1754. struct pci_dev *pdev = lp->pci_dev;
  1755. unsigned long ioaddr = dev->base_addr;
  1756. u16 val;
  1757. int i;
  1758. int rc;
  1759. unsigned long flags;
  1760. if (request_irq(dev->irq, pcnet32_interrupt,
  1761. lp->shared_irq ? IRQF_SHARED : 0, dev->name,
  1762. (void *)dev)) {
  1763. return -EAGAIN;
  1764. }
  1765. spin_lock_irqsave(&lp->lock, flags);
  1766. /* Check for a valid station address */
  1767. if (!is_valid_ether_addr(dev->dev_addr)) {
  1768. rc = -EINVAL;
  1769. goto err_free_irq;
  1770. }
  1771. /* Reset the PCNET32 */
  1772. lp->a.reset(ioaddr);
  1773. /* switch pcnet32 to 32bit mode */
  1774. lp->a.write_bcr(ioaddr, 20, 2);
  1775. netif_printk(lp, ifup, KERN_DEBUG, dev,
  1776. "%s() irq %d tx/rx rings %#x/%#x init %#x\n",
  1777. __func__, dev->irq, (u32) (lp->tx_ring_dma_addr),
  1778. (u32) (lp->rx_ring_dma_addr),
  1779. (u32) (lp->init_dma_addr));
  1780. /* set/reset autoselect bit */
  1781. val = lp->a.read_bcr(ioaddr, 2) & ~2;
  1782. if (lp->options & PCNET32_PORT_ASEL)
  1783. val |= 2;
  1784. lp->a.write_bcr(ioaddr, 2, val);
  1785. /* handle full duplex setting */
  1786. if (lp->mii_if.full_duplex) {
  1787. val = lp->a.read_bcr(ioaddr, 9) & ~3;
  1788. if (lp->options & PCNET32_PORT_FD) {
  1789. val |= 1;
  1790. if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
  1791. val |= 2;
  1792. } else if (lp->options & PCNET32_PORT_ASEL) {
  1793. /* workaround of xSeries250, turn on for 79C975 only */
  1794. if (lp->chip_version == 0x2627)
  1795. val |= 3;
  1796. }
  1797. lp->a.write_bcr(ioaddr, 9, val);
  1798. }
  1799. /* set/reset GPSI bit in test register */
  1800. val = lp->a.read_csr(ioaddr, 124) & ~0x10;
  1801. if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
  1802. val |= 0x10;
  1803. lp->a.write_csr(ioaddr, 124, val);
  1804. /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
  1805. if (pdev && pdev->subsystem_vendor == PCI_VENDOR_ID_AT &&
  1806. (pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
  1807. pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
  1808. if (lp->options & PCNET32_PORT_ASEL) {
  1809. lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
  1810. netif_printk(lp, link, KERN_DEBUG, dev,
  1811. "Setting 100Mb-Full Duplex\n");
  1812. }
  1813. }
  1814. if (lp->phycount < 2) {
  1815. /*
  1816. * 24 Jun 2004 according AMD, in order to change the PHY,
  1817. * DANAS (or DISPM for 79C976) must be set; then select the speed,
  1818. * duplex, and/or enable auto negotiation, and clear DANAS
  1819. */
  1820. if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
  1821. lp->a.write_bcr(ioaddr, 32,
  1822. lp->a.read_bcr(ioaddr, 32) | 0x0080);
  1823. /* disable Auto Negotiation, set 10Mpbs, HD */
  1824. val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
  1825. if (lp->options & PCNET32_PORT_FD)
  1826. val |= 0x10;
  1827. if (lp->options & PCNET32_PORT_100)
  1828. val |= 0x08;
  1829. lp->a.write_bcr(ioaddr, 32, val);
  1830. } else {
  1831. if (lp->options & PCNET32_PORT_ASEL) {
  1832. lp->a.write_bcr(ioaddr, 32,
  1833. lp->a.read_bcr(ioaddr,
  1834. 32) | 0x0080);
  1835. /* enable auto negotiate, setup, disable fd */
  1836. val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
  1837. val |= 0x20;
  1838. lp->a.write_bcr(ioaddr, 32, val);
  1839. }
  1840. }
  1841. } else {
  1842. int first_phy = -1;
  1843. u16 bmcr;
  1844. u32 bcr9;
  1845. struct ethtool_cmd ecmd;
  1846. /*
  1847. * There is really no good other way to handle multiple PHYs
  1848. * other than turning off all automatics
  1849. */
  1850. val = lp->a.read_bcr(ioaddr, 2);
  1851. lp->a.write_bcr(ioaddr, 2, val & ~2);
  1852. val = lp->a.read_bcr(ioaddr, 32);
  1853. lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
  1854. if (!(lp->options & PCNET32_PORT_ASEL)) {
  1855. /* setup ecmd */
  1856. ecmd.port = PORT_MII;
  1857. ecmd.transceiver = XCVR_INTERNAL;
  1858. ecmd.autoneg = AUTONEG_DISABLE;
  1859. ecmd.speed =
  1860. lp->
  1861. options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
  1862. bcr9 = lp->a.read_bcr(ioaddr, 9);
  1863. if (lp->options & PCNET32_PORT_FD) {
  1864. ecmd.duplex = DUPLEX_FULL;
  1865. bcr9 |= (1 << 0);
  1866. } else {
  1867. ecmd.duplex = DUPLEX_HALF;
  1868. bcr9 |= ~(1 << 0);
  1869. }
  1870. lp->a.write_bcr(ioaddr, 9, bcr9);
  1871. }
  1872. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1873. if (lp->phymask & (1 << i)) {
  1874. /* isolate all but the first PHY */
  1875. bmcr = mdio_read(dev, i, MII_BMCR);
  1876. if (first_phy == -1) {
  1877. first_phy = i;
  1878. mdio_write(dev, i, MII_BMCR,
  1879. bmcr & ~BMCR_ISOLATE);
  1880. } else {
  1881. mdio_write(dev, i, MII_BMCR,
  1882. bmcr | BMCR_ISOLATE);
  1883. }
  1884. /* use mii_ethtool_sset to setup PHY */
  1885. lp->mii_if.phy_id = i;
  1886. ecmd.phy_address = i;
  1887. if (lp->options & PCNET32_PORT_ASEL) {
  1888. mii_ethtool_gset(&lp->mii_if, &ecmd);
  1889. ecmd.autoneg = AUTONEG_ENABLE;
  1890. }
  1891. mii_ethtool_sset(&lp->mii_if, &ecmd);
  1892. }
  1893. }
  1894. lp->mii_if.phy_id = first_phy;
  1895. netif_info(lp, link, dev, "Using PHY number %d\n", first_phy);
  1896. }
  1897. #ifdef DO_DXSUFLO
  1898. if (lp->dxsuflo) { /* Disable transmit stop on underflow */
  1899. val = lp->a.read_csr(ioaddr, CSR3);
  1900. val |= 0x40;
  1901. lp->a.write_csr(ioaddr, CSR3, val);
  1902. }
  1903. #endif
  1904. lp->init_block->mode =
  1905. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  1906. pcnet32_load_multicast(dev);
  1907. if (pcnet32_init_ring(dev)) {
  1908. rc = -ENOMEM;
  1909. goto err_free_ring;
  1910. }
  1911. napi_enable(&lp->napi);
  1912. /* Re-initialize the PCNET32, and start it when done. */
  1913. lp->a.write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1914. lp->a.write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1915. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1916. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  1917. netif_start_queue(dev);
  1918. if (lp->chip_version >= PCNET32_79C970A) {
  1919. /* Print the link status and start the watchdog */
  1920. pcnet32_check_media(dev, 1);
  1921. mod_timer(&lp->watchdog_timer, PCNET32_WATCHDOG_TIMEOUT);
  1922. }
  1923. i = 0;
  1924. while (i++ < 100)
  1925. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  1926. break;
  1927. /*
  1928. * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
  1929. * reports that doing so triggers a bug in the '974.
  1930. */
  1931. lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
  1932. netif_printk(lp, ifup, KERN_DEBUG, dev,
  1933. "pcnet32 open after %d ticks, init block %#x csr0 %4.4x\n",
  1934. i,
  1935. (u32) (lp->init_dma_addr),
  1936. lp->a.read_csr(ioaddr, CSR0));
  1937. spin_unlock_irqrestore(&lp->lock, flags);
  1938. return 0; /* Always succeed */
  1939. err_free_ring:
  1940. /* free any allocated skbuffs */
  1941. pcnet32_purge_rx_ring(dev);
  1942. /*
  1943. * Switch back to 16bit mode to avoid problems with dumb
  1944. * DOS packet driver after a warm reboot
  1945. */
  1946. lp->a.write_bcr(ioaddr, 20, 4);
  1947. err_free_irq:
  1948. spin_unlock_irqrestore(&lp->lock, flags);
  1949. free_irq(dev->irq, dev);
  1950. return rc;
  1951. }
  1952. /*
  1953. * The LANCE has been halted for one reason or another (busmaster memory
  1954. * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
  1955. * etc.). Modern LANCE variants always reload their ring-buffer
  1956. * configuration when restarted, so we must reinitialize our ring
  1957. * context before restarting. As part of this reinitialization,
  1958. * find all packets still on the Tx ring and pretend that they had been
  1959. * sent (in effect, drop the packets on the floor) - the higher-level
  1960. * protocols will time out and retransmit. It'd be better to shuffle
  1961. * these skbs to a temp list and then actually re-Tx them after
  1962. * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
  1963. */
  1964. static void pcnet32_purge_tx_ring(struct net_device *dev)
  1965. {
  1966. struct pcnet32_private *lp = netdev_priv(dev);
  1967. int i;
  1968. for (i = 0; i < lp->tx_ring_size; i++) {
  1969. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  1970. wmb(); /* Make sure adapter sees owner change */
  1971. if (lp->tx_skbuff[i]) {
  1972. pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
  1973. lp->tx_skbuff[i]->len,
  1974. PCI_DMA_TODEVICE);
  1975. dev_kfree_skb_any(lp->tx_skbuff[i]);
  1976. }
  1977. lp->tx_skbuff[i] = NULL;
  1978. lp->tx_dma_addr[i] = 0;
  1979. }
  1980. }
  1981. /* Initialize the PCNET32 Rx and Tx rings. */
  1982. static int pcnet32_init_ring(struct net_device *dev)
  1983. {
  1984. struct pcnet32_private *lp = netdev_priv(dev);
  1985. int i;
  1986. lp->tx_full = 0;
  1987. lp->cur_rx = lp->cur_tx = 0;
  1988. lp->dirty_rx = lp->dirty_tx = 0;
  1989. for (i = 0; i < lp->rx_ring_size; i++) {
  1990. struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
  1991. if (rx_skbuff == NULL) {
  1992. lp->rx_skbuff[i] = dev_alloc_skb(PKT_BUF_SKB);
  1993. rx_skbuff = lp->rx_skbuff[i];
  1994. if (!rx_skbuff) {
  1995. /* there is not much we can do at this point */
  1996. netif_err(lp, drv, dev, "%s dev_alloc_skb failed\n",
  1997. __func__);
  1998. return -1;
  1999. }
  2000. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  2001. }
  2002. rmb();
  2003. if (lp->rx_dma_addr[i] == 0)
  2004. lp->rx_dma_addr[i] =
  2005. pci_map_single(lp->pci_dev, rx_skbuff->data,
  2006. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  2007. lp->rx_ring[i].base = cpu_to_le32(lp->rx_dma_addr[i]);
  2008. lp->rx_ring[i].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  2009. wmb(); /* Make sure owner changes after all others are visible */
  2010. lp->rx_ring[i].status = cpu_to_le16(0x8000);
  2011. }
  2012. /* The Tx buffer address is filled in as needed, but we do need to clear
  2013. * the upper ownership bit. */
  2014. for (i = 0; i < lp->tx_ring_size; i++) {
  2015. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2016. wmb(); /* Make sure adapter sees owner change */
  2017. lp->tx_ring[i].base = 0;
  2018. lp->tx_dma_addr[i] = 0;
  2019. }
  2020. lp->init_block->tlen_rlen =
  2021. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  2022. for (i = 0; i < 6; i++)
  2023. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  2024. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  2025. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  2026. wmb(); /* Make sure all changes are visible */
  2027. return 0;
  2028. }
  2029. /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
  2030. * then flush the pending transmit operations, re-initialize the ring,
  2031. * and tell the chip to initialize.
  2032. */
  2033. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
  2034. {
  2035. struct pcnet32_private *lp = netdev_priv(dev);
  2036. unsigned long ioaddr = dev->base_addr;
  2037. int i;
  2038. /* wait for stop */
  2039. for (i = 0; i < 100; i++)
  2040. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
  2041. break;
  2042. if (i >= 100)
  2043. netif_err(lp, drv, dev, "%s timed out waiting for stop\n",
  2044. __func__);
  2045. pcnet32_purge_tx_ring(dev);
  2046. if (pcnet32_init_ring(dev))
  2047. return;
  2048. /* ReInit Ring */
  2049. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2050. i = 0;
  2051. while (i++ < 1000)
  2052. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2053. break;
  2054. lp->a.write_csr(ioaddr, CSR0, csr0_bits);
  2055. }
  2056. static void pcnet32_tx_timeout(struct net_device *dev)
  2057. {
  2058. struct pcnet32_private *lp = netdev_priv(dev);
  2059. unsigned long ioaddr = dev->base_addr, flags;
  2060. spin_lock_irqsave(&lp->lock, flags);
  2061. /* Transmitter timeout, serious problems. */
  2062. if (pcnet32_debug & NETIF_MSG_DRV)
  2063. pr_err("%s: transmit timed out, status %4.4x, resetting\n",
  2064. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2065. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2066. dev->stats.tx_errors++;
  2067. if (netif_msg_tx_err(lp)) {
  2068. int i;
  2069. printk(KERN_DEBUG
  2070. " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
  2071. lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
  2072. lp->cur_rx);
  2073. for (i = 0; i < lp->rx_ring_size; i++)
  2074. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2075. le32_to_cpu(lp->rx_ring[i].base),
  2076. (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
  2077. 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
  2078. le16_to_cpu(lp->rx_ring[i].status));
  2079. for (i = 0; i < lp->tx_ring_size; i++)
  2080. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2081. le32_to_cpu(lp->tx_ring[i].base),
  2082. (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
  2083. le32_to_cpu(lp->tx_ring[i].misc),
  2084. le16_to_cpu(lp->tx_ring[i].status));
  2085. printk("\n");
  2086. }
  2087. pcnet32_restart(dev, CSR0_NORMAL);
  2088. dev->trans_start = jiffies; /* prevent tx timeout */
  2089. netif_wake_queue(dev);
  2090. spin_unlock_irqrestore(&lp->lock, flags);
  2091. }
  2092. static netdev_tx_t pcnet32_start_xmit(struct sk_buff *skb,
  2093. struct net_device *dev)
  2094. {
  2095. struct pcnet32_private *lp = netdev_priv(dev);
  2096. unsigned long ioaddr = dev->base_addr;
  2097. u16 status;
  2098. int entry;
  2099. unsigned long flags;
  2100. spin_lock_irqsave(&lp->lock, flags);
  2101. netif_printk(lp, tx_queued, KERN_DEBUG, dev,
  2102. "%s() called, csr0 %4.4x\n",
  2103. __func__, lp->a.read_csr(ioaddr, CSR0));
  2104. /* Default status -- will not enable Successful-TxDone
  2105. * interrupt when that option is available to us.
  2106. */
  2107. status = 0x8300;
  2108. /* Fill in a Tx ring entry */
  2109. /* Mask to ring buffer boundary. */
  2110. entry = lp->cur_tx & lp->tx_mod_mask;
  2111. /* Caution: the write order is important here, set the status
  2112. * with the "ownership" bits last. */
  2113. lp->tx_ring[entry].length = cpu_to_le16(-skb->len);
  2114. lp->tx_ring[entry].misc = 0x00000000;
  2115. lp->tx_skbuff[entry] = skb;
  2116. lp->tx_dma_addr[entry] =
  2117. pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  2118. lp->tx_ring[entry].base = cpu_to_le32(lp->tx_dma_addr[entry]);
  2119. wmb(); /* Make sure owner changes after all others are visible */
  2120. lp->tx_ring[entry].status = cpu_to_le16(status);
  2121. lp->cur_tx++;
  2122. dev->stats.tx_bytes += skb->len;
  2123. /* Trigger an immediate send poll. */
  2124. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
  2125. if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
  2126. lp->tx_full = 1;
  2127. netif_stop_queue(dev);
  2128. }
  2129. spin_unlock_irqrestore(&lp->lock, flags);
  2130. return NETDEV_TX_OK;
  2131. }
  2132. /* The PCNET32 interrupt handler. */
  2133. static irqreturn_t
  2134. pcnet32_interrupt(int irq, void *dev_id)
  2135. {
  2136. struct net_device *dev = dev_id;
  2137. struct pcnet32_private *lp;
  2138. unsigned long ioaddr;
  2139. u16 csr0;
  2140. int boguscnt = max_interrupt_work;
  2141. ioaddr = dev->base_addr;
  2142. lp = netdev_priv(dev);
  2143. spin_lock(&lp->lock);
  2144. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2145. while ((csr0 & 0x8f00) && --boguscnt >= 0) {
  2146. if (csr0 == 0xffff)
  2147. break; /* PCMCIA remove happened */
  2148. /* Acknowledge all of the current interrupt sources ASAP. */
  2149. lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
  2150. netif_printk(lp, intr, KERN_DEBUG, dev,
  2151. "interrupt csr0=%#2.2x new csr=%#2.2x\n",
  2152. csr0, lp->a.read_csr(ioaddr, CSR0));
  2153. /* Log misc errors. */
  2154. if (csr0 & 0x4000)
  2155. dev->stats.tx_errors++; /* Tx babble. */
  2156. if (csr0 & 0x1000) {
  2157. /*
  2158. * This happens when our receive ring is full. This
  2159. * shouldn't be a problem as we will see normal rx
  2160. * interrupts for the frames in the receive ring. But
  2161. * there are some PCI chipsets (I can reproduce this
  2162. * on SP3G with Intel saturn chipset) which have
  2163. * sometimes problems and will fill up the receive
  2164. * ring with error descriptors. In this situation we
  2165. * don't get a rx interrupt, but a missed frame
  2166. * interrupt sooner or later.
  2167. */
  2168. dev->stats.rx_errors++; /* Missed a Rx frame. */
  2169. }
  2170. if (csr0 & 0x0800) {
  2171. netif_err(lp, drv, dev, "Bus master arbitration failure, status %4.4x\n",
  2172. csr0);
  2173. /* unlike for the lance, there is no restart needed */
  2174. }
  2175. if (napi_schedule_prep(&lp->napi)) {
  2176. u16 val;
  2177. /* set interrupt masks */
  2178. val = lp->a.read_csr(ioaddr, CSR3);
  2179. val |= 0x5f00;
  2180. lp->a.write_csr(ioaddr, CSR3, val);
  2181. __napi_schedule(&lp->napi);
  2182. break;
  2183. }
  2184. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2185. }
  2186. netif_printk(lp, intr, KERN_DEBUG, dev,
  2187. "exiting interrupt, csr0=%#4.4x\n",
  2188. lp->a.read_csr(ioaddr, CSR0));
  2189. spin_unlock(&lp->lock);
  2190. return IRQ_HANDLED;
  2191. }
  2192. static int pcnet32_close(struct net_device *dev)
  2193. {
  2194. unsigned long ioaddr = dev->base_addr;
  2195. struct pcnet32_private *lp = netdev_priv(dev);
  2196. unsigned long flags;
  2197. del_timer_sync(&lp->watchdog_timer);
  2198. netif_stop_queue(dev);
  2199. napi_disable(&lp->napi);
  2200. spin_lock_irqsave(&lp->lock, flags);
  2201. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2202. netif_printk(lp, ifdown, KERN_DEBUG, dev,
  2203. "Shutting down ethercard, status was %2.2x\n",
  2204. lp->a.read_csr(ioaddr, CSR0));
  2205. /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
  2206. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2207. /*
  2208. * Switch back to 16bit mode to avoid problems with dumb
  2209. * DOS packet driver after a warm reboot
  2210. */
  2211. lp->a.write_bcr(ioaddr, 20, 4);
  2212. spin_unlock_irqrestore(&lp->lock, flags);
  2213. free_irq(dev->irq, dev);
  2214. spin_lock_irqsave(&lp->lock, flags);
  2215. pcnet32_purge_rx_ring(dev);
  2216. pcnet32_purge_tx_ring(dev);
  2217. spin_unlock_irqrestore(&lp->lock, flags);
  2218. return 0;
  2219. }
  2220. static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
  2221. {
  2222. struct pcnet32_private *lp = netdev_priv(dev);
  2223. unsigned long ioaddr = dev->base_addr;
  2224. unsigned long flags;
  2225. spin_lock_irqsave(&lp->lock, flags);
  2226. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2227. spin_unlock_irqrestore(&lp->lock, flags);
  2228. return &dev->stats;
  2229. }
  2230. /* taken from the sunlance driver, which it took from the depca driver */
  2231. static void pcnet32_load_multicast(struct net_device *dev)
  2232. {
  2233. struct pcnet32_private *lp = netdev_priv(dev);
  2234. volatile struct pcnet32_init_block *ib = lp->init_block;
  2235. volatile __le16 *mcast_table = (__le16 *)ib->filter;
  2236. struct netdev_hw_addr *ha;
  2237. unsigned long ioaddr = dev->base_addr;
  2238. char *addrs;
  2239. int i;
  2240. u32 crc;
  2241. /* set all multicast bits */
  2242. if (dev->flags & IFF_ALLMULTI) {
  2243. ib->filter[0] = cpu_to_le32(~0U);
  2244. ib->filter[1] = cpu_to_le32(~0U);
  2245. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
  2246. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
  2247. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
  2248. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
  2249. return;
  2250. }
  2251. /* clear the multicast filter */
  2252. ib->filter[0] = 0;
  2253. ib->filter[1] = 0;
  2254. /* Add addresses */
  2255. netdev_for_each_mc_addr(ha, dev) {
  2256. addrs = ha->addr;
  2257. /* multicast address? */
  2258. if (!(*addrs & 1))
  2259. continue;
  2260. crc = ether_crc_le(6, addrs);
  2261. crc = crc >> 26;
  2262. mcast_table[crc >> 4] |= cpu_to_le16(1 << (crc & 0xf));
  2263. }
  2264. for (i = 0; i < 4; i++)
  2265. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
  2266. le16_to_cpu(mcast_table[i]));
  2267. }
  2268. /*
  2269. * Set or clear the multicast filter for this adaptor.
  2270. */
  2271. static void pcnet32_set_multicast_list(struct net_device *dev)
  2272. {
  2273. unsigned long ioaddr = dev->base_addr, flags;
  2274. struct pcnet32_private *lp = netdev_priv(dev);
  2275. int csr15, suspended;
  2276. spin_lock_irqsave(&lp->lock, flags);
  2277. suspended = pcnet32_suspend(dev, &flags, 0);
  2278. csr15 = lp->a.read_csr(ioaddr, CSR15);
  2279. if (dev->flags & IFF_PROMISC) {
  2280. /* Log any net taps. */
  2281. netif_info(lp, hw, dev, "Promiscuous mode enabled\n");
  2282. lp->init_block->mode =
  2283. cpu_to_le16(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
  2284. 7);
  2285. lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
  2286. } else {
  2287. lp->init_block->mode =
  2288. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2289. lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
  2290. pcnet32_load_multicast(dev);
  2291. }
  2292. if (suspended) {
  2293. int csr5;
  2294. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  2295. csr5 = lp->a.read_csr(ioaddr, CSR5);
  2296. lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  2297. } else {
  2298. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2299. pcnet32_restart(dev, CSR0_NORMAL);
  2300. netif_wake_queue(dev);
  2301. }
  2302. spin_unlock_irqrestore(&lp->lock, flags);
  2303. }
  2304. /* This routine assumes that the lp->lock is held */
  2305. static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
  2306. {
  2307. struct pcnet32_private *lp = netdev_priv(dev);
  2308. unsigned long ioaddr = dev->base_addr;
  2309. u16 val_out;
  2310. if (!lp->mii)
  2311. return 0;
  2312. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2313. val_out = lp->a.read_bcr(ioaddr, 34);
  2314. return val_out;
  2315. }
  2316. /* This routine assumes that the lp->lock is held */
  2317. static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
  2318. {
  2319. struct pcnet32_private *lp = netdev_priv(dev);
  2320. unsigned long ioaddr = dev->base_addr;
  2321. if (!lp->mii)
  2322. return;
  2323. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2324. lp->a.write_bcr(ioaddr, 34, val);
  2325. }
  2326. static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2327. {
  2328. struct pcnet32_private *lp = netdev_priv(dev);
  2329. int rc;
  2330. unsigned long flags;
  2331. /* SIOC[GS]MIIxxx ioctls */
  2332. if (lp->mii) {
  2333. spin_lock_irqsave(&lp->lock, flags);
  2334. rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
  2335. spin_unlock_irqrestore(&lp->lock, flags);
  2336. } else {
  2337. rc = -EOPNOTSUPP;
  2338. }
  2339. return rc;
  2340. }
  2341. static int pcnet32_check_otherphy(struct net_device *dev)
  2342. {
  2343. struct pcnet32_private *lp = netdev_priv(dev);
  2344. struct mii_if_info mii = lp->mii_if;
  2345. u16 bmcr;
  2346. int i;
  2347. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  2348. if (i == lp->mii_if.phy_id)
  2349. continue; /* skip active phy */
  2350. if (lp->phymask & (1 << i)) {
  2351. mii.phy_id = i;
  2352. if (mii_link_ok(&mii)) {
  2353. /* found PHY with active link */
  2354. netif_info(lp, link, dev, "Using PHY number %d\n",
  2355. i);
  2356. /* isolate inactive phy */
  2357. bmcr =
  2358. mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
  2359. mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
  2360. bmcr | BMCR_ISOLATE);
  2361. /* de-isolate new phy */
  2362. bmcr = mdio_read(dev, i, MII_BMCR);
  2363. mdio_write(dev, i, MII_BMCR,
  2364. bmcr & ~BMCR_ISOLATE);
  2365. /* set new phy address */
  2366. lp->mii_if.phy_id = i;
  2367. return 1;
  2368. }
  2369. }
  2370. }
  2371. return 0;
  2372. }
  2373. /*
  2374. * Show the status of the media. Similar to mii_check_media however it
  2375. * correctly shows the link speed for all (tested) pcnet32 variants.
  2376. * Devices with no mii just report link state without speed.
  2377. *
  2378. * Caller is assumed to hold and release the lp->lock.
  2379. */
  2380. static void pcnet32_check_media(struct net_device *dev, int verbose)
  2381. {
  2382. struct pcnet32_private *lp = netdev_priv(dev);
  2383. int curr_link;
  2384. int prev_link = netif_carrier_ok(dev) ? 1 : 0;
  2385. u32 bcr9;
  2386. if (lp->mii) {
  2387. curr_link = mii_link_ok(&lp->mii_if);
  2388. } else {
  2389. ulong ioaddr = dev->base_addr; /* card base I/O address */
  2390. curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  2391. }
  2392. if (!curr_link) {
  2393. if (prev_link || verbose) {
  2394. netif_carrier_off(dev);
  2395. netif_info(lp, link, dev, "link down\n");
  2396. }
  2397. if (lp->phycount > 1) {
  2398. curr_link = pcnet32_check_otherphy(dev);
  2399. prev_link = 0;
  2400. }
  2401. } else if (verbose || !prev_link) {
  2402. netif_carrier_on(dev);
  2403. if (lp->mii) {
  2404. if (netif_msg_link(lp)) {
  2405. struct ethtool_cmd ecmd;
  2406. mii_ethtool_gset(&lp->mii_if, &ecmd);
  2407. netdev_info(dev, "link up, %sMbps, %s-duplex\n",
  2408. (ecmd.speed == SPEED_100)
  2409. ? "100" : "10",
  2410. (ecmd.duplex == DUPLEX_FULL)
  2411. ? "full" : "half");
  2412. }
  2413. bcr9 = lp->a.read_bcr(dev->base_addr, 9);
  2414. if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
  2415. if (lp->mii_if.full_duplex)
  2416. bcr9 |= (1 << 0);
  2417. else
  2418. bcr9 &= ~(1 << 0);
  2419. lp->a.write_bcr(dev->base_addr, 9, bcr9);
  2420. }
  2421. } else {
  2422. netif_info(lp, link, dev, "link up\n");
  2423. }
  2424. }
  2425. }
  2426. /*
  2427. * Check for loss of link and link establishment.
  2428. * Can not use mii_check_media because it does nothing if mode is forced.
  2429. */
  2430. static void pcnet32_watchdog(struct net_device *dev)
  2431. {
  2432. struct pcnet32_private *lp = netdev_priv(dev);
  2433. unsigned long flags;
  2434. /* Print the link status if it has changed */
  2435. spin_lock_irqsave(&lp->lock, flags);
  2436. pcnet32_check_media(dev, 0);
  2437. spin_unlock_irqrestore(&lp->lock, flags);
  2438. mod_timer(&lp->watchdog_timer, round_jiffies(PCNET32_WATCHDOG_TIMEOUT));
  2439. }
  2440. static int pcnet32_pm_suspend(struct pci_dev *pdev, pm_message_t state)
  2441. {
  2442. struct net_device *dev = pci_get_drvdata(pdev);
  2443. if (netif_running(dev)) {
  2444. netif_device_detach(dev);
  2445. pcnet32_close(dev);
  2446. }
  2447. pci_save_state(pdev);
  2448. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2449. return 0;
  2450. }
  2451. static int pcnet32_pm_resume(struct pci_dev *pdev)
  2452. {
  2453. struct net_device *dev = pci_get_drvdata(pdev);
  2454. pci_set_power_state(pdev, PCI_D0);
  2455. pci_restore_state(pdev);
  2456. if (netif_running(dev)) {
  2457. pcnet32_open(dev);
  2458. netif_device_attach(dev);
  2459. }
  2460. return 0;
  2461. }
  2462. static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
  2463. {
  2464. struct net_device *dev = pci_get_drvdata(pdev);
  2465. if (dev) {
  2466. struct pcnet32_private *lp = netdev_priv(dev);
  2467. unregister_netdev(dev);
  2468. pcnet32_free_ring(dev);
  2469. release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
  2470. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2471. lp->init_block, lp->init_dma_addr);
  2472. free_netdev(dev);
  2473. pci_disable_device(pdev);
  2474. pci_set_drvdata(pdev, NULL);
  2475. }
  2476. }
  2477. static struct pci_driver pcnet32_driver = {
  2478. .name = DRV_NAME,
  2479. .probe = pcnet32_probe_pci,
  2480. .remove = __devexit_p(pcnet32_remove_one),
  2481. .id_table = pcnet32_pci_tbl,
  2482. .suspend = pcnet32_pm_suspend,
  2483. .resume = pcnet32_pm_resume,
  2484. };
  2485. /* An additional parameter that may be passed in... */
  2486. static int debug = -1;
  2487. static int tx_start_pt = -1;
  2488. static int pcnet32_have_pci;
  2489. module_param(debug, int, 0);
  2490. MODULE_PARM_DESC(debug, DRV_NAME " debug level");
  2491. module_param(max_interrupt_work, int, 0);
  2492. MODULE_PARM_DESC(max_interrupt_work,
  2493. DRV_NAME " maximum events handled per interrupt");
  2494. module_param(rx_copybreak, int, 0);
  2495. MODULE_PARM_DESC(rx_copybreak,
  2496. DRV_NAME " copy breakpoint for copy-only-tiny-frames");
  2497. module_param(tx_start_pt, int, 0);
  2498. MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
  2499. module_param(pcnet32vlb, int, 0);
  2500. MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
  2501. module_param_array(options, int, NULL, 0);
  2502. MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
  2503. module_param_array(full_duplex, int, NULL, 0);
  2504. MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
  2505. /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
  2506. module_param_array(homepna, int, NULL, 0);
  2507. MODULE_PARM_DESC(homepna,
  2508. DRV_NAME
  2509. " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
  2510. MODULE_AUTHOR("Thomas Bogendoerfer");
  2511. MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
  2512. MODULE_LICENSE("GPL");
  2513. #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  2514. static int __init pcnet32_init_module(void)
  2515. {
  2516. pr_info("%s", version);
  2517. pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
  2518. if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
  2519. tx_start = tx_start_pt;
  2520. /* find the PCI devices */
  2521. if (!pci_register_driver(&pcnet32_driver))
  2522. pcnet32_have_pci = 1;
  2523. /* should we find any remaining VLbus devices ? */
  2524. if (pcnet32vlb)
  2525. pcnet32_probe_vlbus(pcnet32_portlist);
  2526. if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
  2527. pr_info("%d cards_found\n", cards_found);
  2528. return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
  2529. }
  2530. static void __exit pcnet32_cleanup_module(void)
  2531. {
  2532. struct net_device *next_dev;
  2533. while (pcnet32_dev) {
  2534. struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
  2535. next_dev = lp->next;
  2536. unregister_netdev(pcnet32_dev);
  2537. pcnet32_free_ring(pcnet32_dev);
  2538. release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
  2539. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2540. lp->init_block, lp->init_dma_addr);
  2541. free_netdev(pcnet32_dev);
  2542. pcnet32_dev = next_dev;
  2543. }
  2544. if (pcnet32_have_pci)
  2545. pci_unregister_driver(&pcnet32_driver);
  2546. }
  2547. module_init(pcnet32_init_module);
  2548. module_exit(pcnet32_cleanup_module);
  2549. /*
  2550. * Local variables:
  2551. * c-indent-level: 4
  2552. * tab-width: 8
  2553. * End:
  2554. */