octeon_mgmt.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009 Cavium Networks
  7. */
  8. #include <linux/capability.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/init.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/if_vlan.h>
  15. #include <linux/slab.h>
  16. #include <linux/phy.h>
  17. #include <linux/spinlock.h>
  18. #include <asm/octeon/octeon.h>
  19. #include <asm/octeon/cvmx-mixx-defs.h>
  20. #include <asm/octeon/cvmx-agl-defs.h>
  21. #define DRV_NAME "octeon_mgmt"
  22. #define DRV_VERSION "2.0"
  23. #define DRV_DESCRIPTION \
  24. "Cavium Networks Octeon MII (management) port Network Driver"
  25. #define OCTEON_MGMT_NAPI_WEIGHT 16
  26. /*
  27. * Ring sizes that are powers of two allow for more efficient modulo
  28. * opertions.
  29. */
  30. #define OCTEON_MGMT_RX_RING_SIZE 512
  31. #define OCTEON_MGMT_TX_RING_SIZE 128
  32. /* Allow 8 bytes for vlan and FCS. */
  33. #define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  34. union mgmt_port_ring_entry {
  35. u64 d64;
  36. struct {
  37. u64 reserved_62_63:2;
  38. /* Length of the buffer/packet in bytes */
  39. u64 len:14;
  40. /* For TX, signals that the packet should be timestamped */
  41. u64 tstamp:1;
  42. /* The RX error code */
  43. u64 code:7;
  44. #define RING_ENTRY_CODE_DONE 0xf
  45. #define RING_ENTRY_CODE_MORE 0x10
  46. /* Physical address of the buffer */
  47. u64 addr:40;
  48. } s;
  49. };
  50. struct octeon_mgmt {
  51. struct net_device *netdev;
  52. int port;
  53. int irq;
  54. u64 *tx_ring;
  55. dma_addr_t tx_ring_handle;
  56. unsigned int tx_next;
  57. unsigned int tx_next_clean;
  58. unsigned int tx_current_fill;
  59. /* The tx_list lock also protects the ring related variables */
  60. struct sk_buff_head tx_list;
  61. /* RX variables only touched in napi_poll. No locking necessary. */
  62. u64 *rx_ring;
  63. dma_addr_t rx_ring_handle;
  64. unsigned int rx_next;
  65. unsigned int rx_next_fill;
  66. unsigned int rx_current_fill;
  67. struct sk_buff_head rx_list;
  68. spinlock_t lock;
  69. unsigned int last_duplex;
  70. unsigned int last_link;
  71. struct device *dev;
  72. struct napi_struct napi;
  73. struct tasklet_struct tx_clean_tasklet;
  74. struct phy_device *phydev;
  75. };
  76. static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
  77. {
  78. int port = p->port;
  79. union cvmx_mixx_intena mix_intena;
  80. unsigned long flags;
  81. spin_lock_irqsave(&p->lock, flags);
  82. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  83. mix_intena.s.ithena = enable ? 1 : 0;
  84. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  85. spin_unlock_irqrestore(&p->lock, flags);
  86. }
  87. static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
  88. {
  89. int port = p->port;
  90. union cvmx_mixx_intena mix_intena;
  91. unsigned long flags;
  92. spin_lock_irqsave(&p->lock, flags);
  93. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  94. mix_intena.s.othena = enable ? 1 : 0;
  95. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  96. spin_unlock_irqrestore(&p->lock, flags);
  97. }
  98. static inline void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
  99. {
  100. octeon_mgmt_set_rx_irq(p, 1);
  101. }
  102. static inline void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
  103. {
  104. octeon_mgmt_set_rx_irq(p, 0);
  105. }
  106. static inline void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
  107. {
  108. octeon_mgmt_set_tx_irq(p, 1);
  109. }
  110. static inline void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
  111. {
  112. octeon_mgmt_set_tx_irq(p, 0);
  113. }
  114. static unsigned int ring_max_fill(unsigned int ring_size)
  115. {
  116. return ring_size - 8;
  117. }
  118. static unsigned int ring_size_to_bytes(unsigned int ring_size)
  119. {
  120. return ring_size * sizeof(union mgmt_port_ring_entry);
  121. }
  122. static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
  123. {
  124. struct octeon_mgmt *p = netdev_priv(netdev);
  125. int port = p->port;
  126. while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
  127. unsigned int size;
  128. union mgmt_port_ring_entry re;
  129. struct sk_buff *skb;
  130. /* CN56XX pass 1 needs 8 bytes of padding. */
  131. size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
  132. skb = netdev_alloc_skb(netdev, size);
  133. if (!skb)
  134. break;
  135. skb_reserve(skb, NET_IP_ALIGN);
  136. __skb_queue_tail(&p->rx_list, skb);
  137. re.d64 = 0;
  138. re.s.len = size;
  139. re.s.addr = dma_map_single(p->dev, skb->data,
  140. size,
  141. DMA_FROM_DEVICE);
  142. /* Put it in the ring. */
  143. p->rx_ring[p->rx_next_fill] = re.d64;
  144. dma_sync_single_for_device(p->dev, p->rx_ring_handle,
  145. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  146. DMA_BIDIRECTIONAL);
  147. p->rx_next_fill =
  148. (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
  149. p->rx_current_fill++;
  150. /* Ring the bell. */
  151. cvmx_write_csr(CVMX_MIXX_IRING2(port), 1);
  152. }
  153. }
  154. static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
  155. {
  156. int port = p->port;
  157. union cvmx_mixx_orcnt mix_orcnt;
  158. union mgmt_port_ring_entry re;
  159. struct sk_buff *skb;
  160. int cleaned = 0;
  161. unsigned long flags;
  162. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  163. while (mix_orcnt.s.orcnt) {
  164. spin_lock_irqsave(&p->tx_list.lock, flags);
  165. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  166. if (mix_orcnt.s.orcnt == 0) {
  167. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  168. break;
  169. }
  170. dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
  171. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  172. DMA_BIDIRECTIONAL);
  173. re.d64 = p->tx_ring[p->tx_next_clean];
  174. p->tx_next_clean =
  175. (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
  176. skb = __skb_dequeue(&p->tx_list);
  177. mix_orcnt.u64 = 0;
  178. mix_orcnt.s.orcnt = 1;
  179. /* Acknowledge to hardware that we have the buffer. */
  180. cvmx_write_csr(CVMX_MIXX_ORCNT(port), mix_orcnt.u64);
  181. p->tx_current_fill--;
  182. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  183. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  184. DMA_TO_DEVICE);
  185. dev_kfree_skb_any(skb);
  186. cleaned++;
  187. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  188. }
  189. if (cleaned && netif_queue_stopped(p->netdev))
  190. netif_wake_queue(p->netdev);
  191. }
  192. static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
  193. {
  194. struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
  195. octeon_mgmt_clean_tx_buffers(p);
  196. octeon_mgmt_enable_tx_irq(p);
  197. }
  198. static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
  199. {
  200. struct octeon_mgmt *p = netdev_priv(netdev);
  201. int port = p->port;
  202. unsigned long flags;
  203. u64 drop, bad;
  204. /* These reads also clear the count registers. */
  205. drop = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port));
  206. bad = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port));
  207. if (drop || bad) {
  208. /* Do an atomic update. */
  209. spin_lock_irqsave(&p->lock, flags);
  210. netdev->stats.rx_errors += bad;
  211. netdev->stats.rx_dropped += drop;
  212. spin_unlock_irqrestore(&p->lock, flags);
  213. }
  214. }
  215. static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
  216. {
  217. struct octeon_mgmt *p = netdev_priv(netdev);
  218. int port = p->port;
  219. unsigned long flags;
  220. union cvmx_agl_gmx_txx_stat0 s0;
  221. union cvmx_agl_gmx_txx_stat1 s1;
  222. /* These reads also clear the count registers. */
  223. s0.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT0(port));
  224. s1.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT1(port));
  225. if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
  226. /* Do an atomic update. */
  227. spin_lock_irqsave(&p->lock, flags);
  228. netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
  229. netdev->stats.collisions += s1.s.scol + s1.s.mcol;
  230. spin_unlock_irqrestore(&p->lock, flags);
  231. }
  232. }
  233. /*
  234. * Dequeue a receive skb and its corresponding ring entry. The ring
  235. * entry is returned, *pskb is updated to point to the skb.
  236. */
  237. static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
  238. struct sk_buff **pskb)
  239. {
  240. union mgmt_port_ring_entry re;
  241. dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
  242. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  243. DMA_BIDIRECTIONAL);
  244. re.d64 = p->rx_ring[p->rx_next];
  245. p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
  246. p->rx_current_fill--;
  247. *pskb = __skb_dequeue(&p->rx_list);
  248. dma_unmap_single(p->dev, re.s.addr,
  249. ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
  250. DMA_FROM_DEVICE);
  251. return re.d64;
  252. }
  253. static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
  254. {
  255. int port = p->port;
  256. struct net_device *netdev = p->netdev;
  257. union cvmx_mixx_ircnt mix_ircnt;
  258. union mgmt_port_ring_entry re;
  259. struct sk_buff *skb;
  260. struct sk_buff *skb2;
  261. struct sk_buff *skb_new;
  262. union mgmt_port_ring_entry re2;
  263. int rc = 1;
  264. re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
  265. if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
  266. /* A good packet, send it up. */
  267. skb_put(skb, re.s.len);
  268. good:
  269. skb->protocol = eth_type_trans(skb, netdev);
  270. netdev->stats.rx_packets++;
  271. netdev->stats.rx_bytes += skb->len;
  272. netif_receive_skb(skb);
  273. rc = 0;
  274. } else if (re.s.code == RING_ENTRY_CODE_MORE) {
  275. /*
  276. * Packet split across skbs. This can happen if we
  277. * increase the MTU. Buffers that are already in the
  278. * rx ring can then end up being too small. As the rx
  279. * ring is refilled, buffers sized for the new MTU
  280. * will be used and we should go back to the normal
  281. * non-split case.
  282. */
  283. skb_put(skb, re.s.len);
  284. do {
  285. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  286. if (re2.s.code != RING_ENTRY_CODE_MORE
  287. && re2.s.code != RING_ENTRY_CODE_DONE)
  288. goto split_error;
  289. skb_put(skb2, re2.s.len);
  290. skb_new = skb_copy_expand(skb, 0, skb2->len,
  291. GFP_ATOMIC);
  292. if (!skb_new)
  293. goto split_error;
  294. if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
  295. skb2->len))
  296. goto split_error;
  297. skb_put(skb_new, skb2->len);
  298. dev_kfree_skb_any(skb);
  299. dev_kfree_skb_any(skb2);
  300. skb = skb_new;
  301. } while (re2.s.code == RING_ENTRY_CODE_MORE);
  302. goto good;
  303. } else {
  304. /* Some other error, discard it. */
  305. dev_kfree_skb_any(skb);
  306. /*
  307. * Error statistics are accumulated in
  308. * octeon_mgmt_update_rx_stats.
  309. */
  310. }
  311. goto done;
  312. split_error:
  313. /* Discard the whole mess. */
  314. dev_kfree_skb_any(skb);
  315. dev_kfree_skb_any(skb2);
  316. while (re2.s.code == RING_ENTRY_CODE_MORE) {
  317. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  318. dev_kfree_skb_any(skb2);
  319. }
  320. netdev->stats.rx_errors++;
  321. done:
  322. /* Tell the hardware we processed a packet. */
  323. mix_ircnt.u64 = 0;
  324. mix_ircnt.s.ircnt = 1;
  325. cvmx_write_csr(CVMX_MIXX_IRCNT(port), mix_ircnt.u64);
  326. return rc;
  327. }
  328. static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
  329. {
  330. int port = p->port;
  331. unsigned int work_done = 0;
  332. union cvmx_mixx_ircnt mix_ircnt;
  333. int rc;
  334. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  335. while (work_done < budget && mix_ircnt.s.ircnt) {
  336. rc = octeon_mgmt_receive_one(p);
  337. if (!rc)
  338. work_done++;
  339. /* Check for more packets. */
  340. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  341. }
  342. octeon_mgmt_rx_fill_ring(p->netdev);
  343. return work_done;
  344. }
  345. static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
  346. {
  347. struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
  348. struct net_device *netdev = p->netdev;
  349. unsigned int work_done = 0;
  350. work_done = octeon_mgmt_receive_packets(p, budget);
  351. if (work_done < budget) {
  352. /* We stopped because no more packets were available. */
  353. napi_complete(napi);
  354. octeon_mgmt_enable_rx_irq(p);
  355. }
  356. octeon_mgmt_update_rx_stats(netdev);
  357. return work_done;
  358. }
  359. /* Reset the hardware to clean state. */
  360. static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
  361. {
  362. union cvmx_mixx_ctl mix_ctl;
  363. union cvmx_mixx_bist mix_bist;
  364. union cvmx_agl_gmx_bist agl_gmx_bist;
  365. mix_ctl.u64 = 0;
  366. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  367. do {
  368. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  369. } while (mix_ctl.s.busy);
  370. mix_ctl.s.reset = 1;
  371. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  372. cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  373. cvmx_wait(64);
  374. mix_bist.u64 = cvmx_read_csr(CVMX_MIXX_BIST(p->port));
  375. if (mix_bist.u64)
  376. dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
  377. (unsigned long long)mix_bist.u64);
  378. agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
  379. if (agl_gmx_bist.u64)
  380. dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
  381. (unsigned long long)agl_gmx_bist.u64);
  382. }
  383. struct octeon_mgmt_cam_state {
  384. u64 cam[6];
  385. u64 cam_mask;
  386. int cam_index;
  387. };
  388. static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
  389. unsigned char *addr)
  390. {
  391. int i;
  392. for (i = 0; i < 6; i++)
  393. cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
  394. cs->cam_mask |= (1ULL << cs->cam_index);
  395. cs->cam_index++;
  396. }
  397. static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
  398. {
  399. struct octeon_mgmt *p = netdev_priv(netdev);
  400. int port = p->port;
  401. union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
  402. union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
  403. unsigned long flags;
  404. unsigned int prev_packet_enable;
  405. unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
  406. unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
  407. struct octeon_mgmt_cam_state cam_state;
  408. struct netdev_hw_addr *ha;
  409. int available_cam_entries;
  410. memset(&cam_state, 0, sizeof(cam_state));
  411. if ((netdev->flags & IFF_PROMISC) || netdev->uc.count > 7) {
  412. cam_mode = 0;
  413. available_cam_entries = 8;
  414. } else {
  415. /*
  416. * One CAM entry for the primary address, leaves seven
  417. * for the secondary addresses.
  418. */
  419. available_cam_entries = 7 - netdev->uc.count;
  420. }
  421. if (netdev->flags & IFF_MULTICAST) {
  422. if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
  423. netdev_mc_count(netdev) > available_cam_entries)
  424. multicast_mode = 2; /* 2 - Accept all multicast. */
  425. else
  426. multicast_mode = 0; /* 0 - Use CAM. */
  427. }
  428. if (cam_mode == 1) {
  429. /* Add primary address. */
  430. octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
  431. netdev_for_each_uc_addr(ha, netdev)
  432. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  433. }
  434. if (multicast_mode == 0) {
  435. netdev_for_each_mc_addr(ha, netdev)
  436. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  437. }
  438. spin_lock_irqsave(&p->lock, flags);
  439. /* Disable packet I/O. */
  440. agl_gmx_prtx.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  441. prev_packet_enable = agl_gmx_prtx.s.en;
  442. agl_gmx_prtx.s.en = 0;
  443. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  444. adr_ctl.u64 = 0;
  445. adr_ctl.s.cam_mode = cam_mode;
  446. adr_ctl.s.mcst = multicast_mode;
  447. adr_ctl.s.bcst = 1; /* Allow broadcast */
  448. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CTL(port), adr_ctl.u64);
  449. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM0(port), cam_state.cam[0]);
  450. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM1(port), cam_state.cam[1]);
  451. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM2(port), cam_state.cam[2]);
  452. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM3(port), cam_state.cam[3]);
  453. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM4(port), cam_state.cam[4]);
  454. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM5(port), cam_state.cam[5]);
  455. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM_EN(port), cam_state.cam_mask);
  456. /* Restore packet I/O. */
  457. agl_gmx_prtx.s.en = prev_packet_enable;
  458. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  459. spin_unlock_irqrestore(&p->lock, flags);
  460. }
  461. static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
  462. {
  463. struct sockaddr *sa = addr;
  464. if (!is_valid_ether_addr(sa->sa_data))
  465. return -EADDRNOTAVAIL;
  466. memcpy(netdev->dev_addr, sa->sa_data, ETH_ALEN);
  467. octeon_mgmt_set_rx_filtering(netdev);
  468. return 0;
  469. }
  470. static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
  471. {
  472. struct octeon_mgmt *p = netdev_priv(netdev);
  473. int port = p->port;
  474. int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
  475. /*
  476. * Limit the MTU to make sure the ethernet packets are between
  477. * 64 bytes and 16383 bytes.
  478. */
  479. if (size_without_fcs < 64 || size_without_fcs > 16383) {
  480. dev_warn(p->dev, "MTU must be between %d and %d.\n",
  481. 64 - OCTEON_MGMT_RX_HEADROOM,
  482. 16383 - OCTEON_MGMT_RX_HEADROOM);
  483. return -EINVAL;
  484. }
  485. netdev->mtu = new_mtu;
  486. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_MAX(port), size_without_fcs);
  487. cvmx_write_csr(CVMX_AGL_GMX_RXX_JABBER(port),
  488. (size_without_fcs + 7) & 0xfff8);
  489. return 0;
  490. }
  491. static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
  492. {
  493. struct net_device *netdev = dev_id;
  494. struct octeon_mgmt *p = netdev_priv(netdev);
  495. int port = p->port;
  496. union cvmx_mixx_isr mixx_isr;
  497. mixx_isr.u64 = cvmx_read_csr(CVMX_MIXX_ISR(port));
  498. /* Clear any pending interrupts */
  499. cvmx_write_csr(CVMX_MIXX_ISR(port), mixx_isr.u64);
  500. cvmx_read_csr(CVMX_MIXX_ISR(port));
  501. if (mixx_isr.s.irthresh) {
  502. octeon_mgmt_disable_rx_irq(p);
  503. napi_schedule(&p->napi);
  504. }
  505. if (mixx_isr.s.orthresh) {
  506. octeon_mgmt_disable_tx_irq(p);
  507. tasklet_schedule(&p->tx_clean_tasklet);
  508. }
  509. return IRQ_HANDLED;
  510. }
  511. static int octeon_mgmt_ioctl(struct net_device *netdev,
  512. struct ifreq *rq, int cmd)
  513. {
  514. struct octeon_mgmt *p = netdev_priv(netdev);
  515. if (!netif_running(netdev))
  516. return -EINVAL;
  517. if (!p->phydev)
  518. return -EINVAL;
  519. return phy_mii_ioctl(p->phydev, rq, cmd);
  520. }
  521. static void octeon_mgmt_adjust_link(struct net_device *netdev)
  522. {
  523. struct octeon_mgmt *p = netdev_priv(netdev);
  524. int port = p->port;
  525. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  526. unsigned long flags;
  527. int link_changed = 0;
  528. spin_lock_irqsave(&p->lock, flags);
  529. if (p->phydev->link) {
  530. if (!p->last_link)
  531. link_changed = 1;
  532. if (p->last_duplex != p->phydev->duplex) {
  533. p->last_duplex = p->phydev->duplex;
  534. prtx_cfg.u64 =
  535. cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  536. prtx_cfg.s.duplex = p->phydev->duplex;
  537. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port),
  538. prtx_cfg.u64);
  539. }
  540. } else {
  541. if (p->last_link)
  542. link_changed = -1;
  543. }
  544. p->last_link = p->phydev->link;
  545. spin_unlock_irqrestore(&p->lock, flags);
  546. if (link_changed != 0) {
  547. if (link_changed > 0) {
  548. netif_carrier_on(netdev);
  549. pr_info("%s: Link is up - %d/%s\n", netdev->name,
  550. p->phydev->speed,
  551. DUPLEX_FULL == p->phydev->duplex ?
  552. "Full" : "Half");
  553. } else {
  554. netif_carrier_off(netdev);
  555. pr_info("%s: Link is down\n", netdev->name);
  556. }
  557. }
  558. }
  559. static int octeon_mgmt_init_phy(struct net_device *netdev)
  560. {
  561. struct octeon_mgmt *p = netdev_priv(netdev);
  562. char phy_id[20];
  563. if (octeon_is_simulation()) {
  564. /* No PHYs in the simulator. */
  565. netif_carrier_on(netdev);
  566. return 0;
  567. }
  568. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT, "0", p->port);
  569. p->phydev = phy_connect(netdev, phy_id, octeon_mgmt_adjust_link, 0,
  570. PHY_INTERFACE_MODE_MII);
  571. if (IS_ERR(p->phydev)) {
  572. p->phydev = NULL;
  573. return -1;
  574. }
  575. phy_start_aneg(p->phydev);
  576. return 0;
  577. }
  578. static int octeon_mgmt_open(struct net_device *netdev)
  579. {
  580. struct octeon_mgmt *p = netdev_priv(netdev);
  581. int port = p->port;
  582. union cvmx_mixx_ctl mix_ctl;
  583. union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
  584. union cvmx_mixx_oring1 oring1;
  585. union cvmx_mixx_iring1 iring1;
  586. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  587. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  588. union cvmx_mixx_irhwm mix_irhwm;
  589. union cvmx_mixx_orhwm mix_orhwm;
  590. union cvmx_mixx_intena mix_intena;
  591. struct sockaddr sa;
  592. /* Allocate ring buffers. */
  593. p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  594. GFP_KERNEL);
  595. if (!p->tx_ring)
  596. return -ENOMEM;
  597. p->tx_ring_handle =
  598. dma_map_single(p->dev, p->tx_ring,
  599. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  600. DMA_BIDIRECTIONAL);
  601. p->tx_next = 0;
  602. p->tx_next_clean = 0;
  603. p->tx_current_fill = 0;
  604. p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  605. GFP_KERNEL);
  606. if (!p->rx_ring)
  607. goto err_nomem;
  608. p->rx_ring_handle =
  609. dma_map_single(p->dev, p->rx_ring,
  610. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  611. DMA_BIDIRECTIONAL);
  612. p->rx_next = 0;
  613. p->rx_next_fill = 0;
  614. p->rx_current_fill = 0;
  615. octeon_mgmt_reset_hw(p);
  616. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  617. /* Bring it out of reset if needed. */
  618. if (mix_ctl.s.reset) {
  619. mix_ctl.s.reset = 0;
  620. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  621. do {
  622. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  623. } while (mix_ctl.s.reset);
  624. }
  625. agl_gmx_inf_mode.u64 = 0;
  626. agl_gmx_inf_mode.s.en = 1;
  627. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  628. oring1.u64 = 0;
  629. oring1.s.obase = p->tx_ring_handle >> 3;
  630. oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
  631. cvmx_write_csr(CVMX_MIXX_ORING1(port), oring1.u64);
  632. iring1.u64 = 0;
  633. iring1.s.ibase = p->rx_ring_handle >> 3;
  634. iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
  635. cvmx_write_csr(CVMX_MIXX_IRING1(port), iring1.u64);
  636. /* Disable packet I/O. */
  637. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  638. prtx_cfg.s.en = 0;
  639. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  640. memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
  641. octeon_mgmt_set_mac_address(netdev, &sa);
  642. octeon_mgmt_change_mtu(netdev, netdev->mtu);
  643. /*
  644. * Enable the port HW. Packets are not allowed until
  645. * cvmx_mgmt_port_enable() is called.
  646. */
  647. mix_ctl.u64 = 0;
  648. mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
  649. mix_ctl.s.en = 1; /* Enable the port */
  650. mix_ctl.s.nbtarb = 0; /* Arbitration mode */
  651. /* MII CB-request FIFO programmable high watermark */
  652. mix_ctl.s.mrq_hwm = 1;
  653. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  654. if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
  655. || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
  656. /*
  657. * Force compensation values, as they are not
  658. * determined properly by HW
  659. */
  660. union cvmx_agl_gmx_drv_ctl drv_ctl;
  661. drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
  662. if (port) {
  663. drv_ctl.s.byp_en1 = 1;
  664. drv_ctl.s.nctl1 = 6;
  665. drv_ctl.s.pctl1 = 6;
  666. } else {
  667. drv_ctl.s.byp_en = 1;
  668. drv_ctl.s.nctl = 6;
  669. drv_ctl.s.pctl = 6;
  670. }
  671. cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
  672. }
  673. octeon_mgmt_rx_fill_ring(netdev);
  674. /* Clear statistics. */
  675. /* Clear on read. */
  676. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_CTL(port), 1);
  677. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port), 0);
  678. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port), 0);
  679. cvmx_write_csr(CVMX_AGL_GMX_TXX_STATS_CTL(port), 1);
  680. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT0(port), 0);
  681. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT1(port), 0);
  682. /* Clear any pending interrupts */
  683. cvmx_write_csr(CVMX_MIXX_ISR(port), cvmx_read_csr(CVMX_MIXX_ISR(port)));
  684. if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
  685. netdev)) {
  686. dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
  687. goto err_noirq;
  688. }
  689. /* Interrupt every single RX packet */
  690. mix_irhwm.u64 = 0;
  691. mix_irhwm.s.irhwm = 0;
  692. cvmx_write_csr(CVMX_MIXX_IRHWM(port), mix_irhwm.u64);
  693. /* Interrupt when we have 1 or more packets to clean. */
  694. mix_orhwm.u64 = 0;
  695. mix_orhwm.s.orhwm = 1;
  696. cvmx_write_csr(CVMX_MIXX_ORHWM(port), mix_orhwm.u64);
  697. /* Enable receive and transmit interrupts */
  698. mix_intena.u64 = 0;
  699. mix_intena.s.ithena = 1;
  700. mix_intena.s.othena = 1;
  701. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  702. /* Enable packet I/O. */
  703. rxx_frm_ctl.u64 = 0;
  704. rxx_frm_ctl.s.pre_align = 1;
  705. /*
  706. * When set, disables the length check for non-min sized pkts
  707. * with padding in the client data.
  708. */
  709. rxx_frm_ctl.s.pad_len = 1;
  710. /* When set, disables the length check for VLAN pkts */
  711. rxx_frm_ctl.s.vlan_len = 1;
  712. /* When set, PREAMBLE checking is less strict */
  713. rxx_frm_ctl.s.pre_free = 1;
  714. /* Control Pause Frames can match station SMAC */
  715. rxx_frm_ctl.s.ctl_smac = 0;
  716. /* Control Pause Frames can match globally assign Multicast address */
  717. rxx_frm_ctl.s.ctl_mcst = 1;
  718. /* Forward pause information to TX block */
  719. rxx_frm_ctl.s.ctl_bck = 1;
  720. /* Drop Control Pause Frames */
  721. rxx_frm_ctl.s.ctl_drp = 1;
  722. /* Strip off the preamble */
  723. rxx_frm_ctl.s.pre_strp = 1;
  724. /*
  725. * This port is configured to send PREAMBLE+SFD to begin every
  726. * frame. GMX checks that the PREAMBLE is sent correctly.
  727. */
  728. rxx_frm_ctl.s.pre_chk = 1;
  729. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_CTL(port), rxx_frm_ctl.u64);
  730. /* Enable the AGL block */
  731. agl_gmx_inf_mode.u64 = 0;
  732. agl_gmx_inf_mode.s.en = 1;
  733. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  734. /* Configure the port duplex and enables */
  735. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  736. prtx_cfg.s.tx_en = 1;
  737. prtx_cfg.s.rx_en = 1;
  738. prtx_cfg.s.en = 1;
  739. p->last_duplex = 1;
  740. prtx_cfg.s.duplex = p->last_duplex;
  741. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  742. p->last_link = 0;
  743. netif_carrier_off(netdev);
  744. if (octeon_mgmt_init_phy(netdev)) {
  745. dev_err(p->dev, "Cannot initialize PHY.\n");
  746. goto err_noirq;
  747. }
  748. netif_wake_queue(netdev);
  749. napi_enable(&p->napi);
  750. return 0;
  751. err_noirq:
  752. octeon_mgmt_reset_hw(p);
  753. dma_unmap_single(p->dev, p->rx_ring_handle,
  754. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  755. DMA_BIDIRECTIONAL);
  756. kfree(p->rx_ring);
  757. err_nomem:
  758. dma_unmap_single(p->dev, p->tx_ring_handle,
  759. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  760. DMA_BIDIRECTIONAL);
  761. kfree(p->tx_ring);
  762. return -ENOMEM;
  763. }
  764. static int octeon_mgmt_stop(struct net_device *netdev)
  765. {
  766. struct octeon_mgmt *p = netdev_priv(netdev);
  767. napi_disable(&p->napi);
  768. netif_stop_queue(netdev);
  769. if (p->phydev)
  770. phy_disconnect(p->phydev);
  771. netif_carrier_off(netdev);
  772. octeon_mgmt_reset_hw(p);
  773. free_irq(p->irq, netdev);
  774. /* dma_unmap is a nop on Octeon, so just free everything. */
  775. skb_queue_purge(&p->tx_list);
  776. skb_queue_purge(&p->rx_list);
  777. dma_unmap_single(p->dev, p->rx_ring_handle,
  778. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  779. DMA_BIDIRECTIONAL);
  780. kfree(p->rx_ring);
  781. dma_unmap_single(p->dev, p->tx_ring_handle,
  782. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  783. DMA_BIDIRECTIONAL);
  784. kfree(p->tx_ring);
  785. return 0;
  786. }
  787. static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
  788. {
  789. struct octeon_mgmt *p = netdev_priv(netdev);
  790. int port = p->port;
  791. union mgmt_port_ring_entry re;
  792. unsigned long flags;
  793. int rv = NETDEV_TX_BUSY;
  794. re.d64 = 0;
  795. re.s.len = skb->len;
  796. re.s.addr = dma_map_single(p->dev, skb->data,
  797. skb->len,
  798. DMA_TO_DEVICE);
  799. spin_lock_irqsave(&p->tx_list.lock, flags);
  800. if (unlikely(p->tx_current_fill >= ring_max_fill(OCTEON_MGMT_TX_RING_SIZE) - 1)) {
  801. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  802. netif_stop_queue(netdev);
  803. spin_lock_irqsave(&p->tx_list.lock, flags);
  804. }
  805. if (unlikely(p->tx_current_fill >=
  806. ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
  807. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  808. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  809. DMA_TO_DEVICE);
  810. goto out;
  811. }
  812. __skb_queue_tail(&p->tx_list, skb);
  813. /* Put it in the ring. */
  814. p->tx_ring[p->tx_next] = re.d64;
  815. p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
  816. p->tx_current_fill++;
  817. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  818. dma_sync_single_for_device(p->dev, p->tx_ring_handle,
  819. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  820. DMA_BIDIRECTIONAL);
  821. netdev->stats.tx_packets++;
  822. netdev->stats.tx_bytes += skb->len;
  823. /* Ring the bell. */
  824. cvmx_write_csr(CVMX_MIXX_ORING2(port), 1);
  825. rv = NETDEV_TX_OK;
  826. out:
  827. octeon_mgmt_update_tx_stats(netdev);
  828. return rv;
  829. }
  830. #ifdef CONFIG_NET_POLL_CONTROLLER
  831. static void octeon_mgmt_poll_controller(struct net_device *netdev)
  832. {
  833. struct octeon_mgmt *p = netdev_priv(netdev);
  834. octeon_mgmt_receive_packets(p, 16);
  835. octeon_mgmt_update_rx_stats(netdev);
  836. }
  837. #endif
  838. static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
  839. struct ethtool_drvinfo *info)
  840. {
  841. strncpy(info->driver, DRV_NAME, sizeof(info->driver));
  842. strncpy(info->version, DRV_VERSION, sizeof(info->version));
  843. strncpy(info->fw_version, "N/A", sizeof(info->fw_version));
  844. strncpy(info->bus_info, "N/A", sizeof(info->bus_info));
  845. info->n_stats = 0;
  846. info->testinfo_len = 0;
  847. info->regdump_len = 0;
  848. info->eedump_len = 0;
  849. }
  850. static int octeon_mgmt_get_settings(struct net_device *netdev,
  851. struct ethtool_cmd *cmd)
  852. {
  853. struct octeon_mgmt *p = netdev_priv(netdev);
  854. if (p->phydev)
  855. return phy_ethtool_gset(p->phydev, cmd);
  856. return -EINVAL;
  857. }
  858. static int octeon_mgmt_set_settings(struct net_device *netdev,
  859. struct ethtool_cmd *cmd)
  860. {
  861. struct octeon_mgmt *p = netdev_priv(netdev);
  862. if (!capable(CAP_NET_ADMIN))
  863. return -EPERM;
  864. if (p->phydev)
  865. return phy_ethtool_sset(p->phydev, cmd);
  866. return -EINVAL;
  867. }
  868. static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
  869. .get_drvinfo = octeon_mgmt_get_drvinfo,
  870. .get_link = ethtool_op_get_link,
  871. .get_settings = octeon_mgmt_get_settings,
  872. .set_settings = octeon_mgmt_set_settings
  873. };
  874. static const struct net_device_ops octeon_mgmt_ops = {
  875. .ndo_open = octeon_mgmt_open,
  876. .ndo_stop = octeon_mgmt_stop,
  877. .ndo_start_xmit = octeon_mgmt_xmit,
  878. .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
  879. .ndo_set_multicast_list = octeon_mgmt_set_rx_filtering,
  880. .ndo_set_mac_address = octeon_mgmt_set_mac_address,
  881. .ndo_do_ioctl = octeon_mgmt_ioctl,
  882. .ndo_change_mtu = octeon_mgmt_change_mtu,
  883. #ifdef CONFIG_NET_POLL_CONTROLLER
  884. .ndo_poll_controller = octeon_mgmt_poll_controller,
  885. #endif
  886. };
  887. static int __devinit octeon_mgmt_probe(struct platform_device *pdev)
  888. {
  889. struct resource *res_irq;
  890. struct net_device *netdev;
  891. struct octeon_mgmt *p;
  892. int i;
  893. netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
  894. if (netdev == NULL)
  895. return -ENOMEM;
  896. dev_set_drvdata(&pdev->dev, netdev);
  897. p = netdev_priv(netdev);
  898. netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
  899. OCTEON_MGMT_NAPI_WEIGHT);
  900. p->netdev = netdev;
  901. p->dev = &pdev->dev;
  902. p->port = pdev->id;
  903. snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
  904. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  905. if (!res_irq)
  906. goto err;
  907. p->irq = res_irq->start;
  908. spin_lock_init(&p->lock);
  909. skb_queue_head_init(&p->tx_list);
  910. skb_queue_head_init(&p->rx_list);
  911. tasklet_init(&p->tx_clean_tasklet,
  912. octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
  913. netdev->netdev_ops = &octeon_mgmt_ops;
  914. netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
  915. /* The mgmt ports get the first N MACs. */
  916. for (i = 0; i < 6; i++)
  917. netdev->dev_addr[i] = octeon_bootinfo->mac_addr_base[i];
  918. netdev->dev_addr[5] += p->port;
  919. if (p->port >= octeon_bootinfo->mac_addr_count)
  920. dev_err(&pdev->dev,
  921. "Error %s: Using MAC outside of the assigned range: %pM\n",
  922. netdev->name, netdev->dev_addr);
  923. if (register_netdev(netdev))
  924. goto err;
  925. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  926. return 0;
  927. err:
  928. free_netdev(netdev);
  929. return -ENOENT;
  930. }
  931. static int __devexit octeon_mgmt_remove(struct platform_device *pdev)
  932. {
  933. struct net_device *netdev = dev_get_drvdata(&pdev->dev);
  934. unregister_netdev(netdev);
  935. free_netdev(netdev);
  936. return 0;
  937. }
  938. static struct platform_driver octeon_mgmt_driver = {
  939. .driver = {
  940. .name = "octeon_mgmt",
  941. .owner = THIS_MODULE,
  942. },
  943. .probe = octeon_mgmt_probe,
  944. .remove = __devexit_p(octeon_mgmt_remove),
  945. };
  946. extern void octeon_mdiobus_force_mod_depencency(void);
  947. static int __init octeon_mgmt_mod_init(void)
  948. {
  949. /* Force our mdiobus driver module to be loaded first. */
  950. octeon_mdiobus_force_mod_depencency();
  951. return platform_driver_register(&octeon_mgmt_driver);
  952. }
  953. static void __exit octeon_mgmt_mod_exit(void)
  954. {
  955. platform_driver_unregister(&octeon_mgmt_driver);
  956. }
  957. module_init(octeon_mgmt_mod_init);
  958. module_exit(octeon_mgmt_mod_exit);
  959. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  960. MODULE_AUTHOR("David Daney");
  961. MODULE_LICENSE("GPL");
  962. MODULE_VERSION(DRV_VERSION);