niu.c 231 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275
  1. /* niu.c: Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  6. #include <linux/module.h>
  7. #include <linux/init.h>
  8. #include <linux/pci.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/netdevice.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/delay.h>
  15. #include <linux/bitops.h>
  16. #include <linux/mii.h>
  17. #include <linux/if_ether.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/ip.h>
  20. #include <linux/in.h>
  21. #include <linux/ipv6.h>
  22. #include <linux/log2.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/crc32.h>
  25. #include <linux/list.h>
  26. #include <linux/slab.h>
  27. #include <linux/io.h>
  28. #ifdef CONFIG_SPARC64
  29. #include <linux/of_device.h>
  30. #endif
  31. #include "niu.h"
  32. #define DRV_MODULE_NAME "niu"
  33. #define DRV_MODULE_VERSION "1.1"
  34. #define DRV_MODULE_RELDATE "Apr 22, 2010"
  35. static char version[] __devinitdata =
  36. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  37. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  38. MODULE_DESCRIPTION("NIU ethernet driver");
  39. MODULE_LICENSE("GPL");
  40. MODULE_VERSION(DRV_MODULE_VERSION);
  41. #ifndef readq
  42. static u64 readq(void __iomem *reg)
  43. {
  44. return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
  45. }
  46. static void writeq(u64 val, void __iomem *reg)
  47. {
  48. writel(val & 0xffffffff, reg);
  49. writel(val >> 32, reg + 0x4UL);
  50. }
  51. #endif
  52. static DEFINE_PCI_DEVICE_TABLE(niu_pci_tbl) = {
  53. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  54. {}
  55. };
  56. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  57. #define NIU_TX_TIMEOUT (5 * HZ)
  58. #define nr64(reg) readq(np->regs + (reg))
  59. #define nw64(reg, val) writeq((val), np->regs + (reg))
  60. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  61. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  62. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  63. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  64. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  65. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  66. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  67. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  68. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  69. static int niu_debug;
  70. static int debug = -1;
  71. module_param(debug, int, 0);
  72. MODULE_PARM_DESC(debug, "NIU debug level");
  73. #define niu_lock_parent(np, flags) \
  74. spin_lock_irqsave(&np->parent->lock, flags)
  75. #define niu_unlock_parent(np, flags) \
  76. spin_unlock_irqrestore(&np->parent->lock, flags)
  77. static int serdes_init_10g_serdes(struct niu *np);
  78. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  79. u64 bits, int limit, int delay)
  80. {
  81. while (--limit >= 0) {
  82. u64 val = nr64_mac(reg);
  83. if (!(val & bits))
  84. break;
  85. udelay(delay);
  86. }
  87. if (limit < 0)
  88. return -ENODEV;
  89. return 0;
  90. }
  91. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  92. u64 bits, int limit, int delay,
  93. const char *reg_name)
  94. {
  95. int err;
  96. nw64_mac(reg, bits);
  97. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  98. if (err)
  99. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  100. (unsigned long long)bits, reg_name,
  101. (unsigned long long)nr64_mac(reg));
  102. return err;
  103. }
  104. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  105. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  106. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  107. })
  108. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  109. u64 bits, int limit, int delay)
  110. {
  111. while (--limit >= 0) {
  112. u64 val = nr64_ipp(reg);
  113. if (!(val & bits))
  114. break;
  115. udelay(delay);
  116. }
  117. if (limit < 0)
  118. return -ENODEV;
  119. return 0;
  120. }
  121. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  122. u64 bits, int limit, int delay,
  123. const char *reg_name)
  124. {
  125. int err;
  126. u64 val;
  127. val = nr64_ipp(reg);
  128. val |= bits;
  129. nw64_ipp(reg, val);
  130. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  131. if (err)
  132. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  133. (unsigned long long)bits, reg_name,
  134. (unsigned long long)nr64_ipp(reg));
  135. return err;
  136. }
  137. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  138. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  139. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  140. })
  141. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  142. u64 bits, int limit, int delay)
  143. {
  144. while (--limit >= 0) {
  145. u64 val = nr64(reg);
  146. if (!(val & bits))
  147. break;
  148. udelay(delay);
  149. }
  150. if (limit < 0)
  151. return -ENODEV;
  152. return 0;
  153. }
  154. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  155. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  156. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  157. })
  158. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  159. u64 bits, int limit, int delay,
  160. const char *reg_name)
  161. {
  162. int err;
  163. nw64(reg, bits);
  164. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  165. if (err)
  166. netdev_err(np->dev, "bits (%llx) of register %s would not clear, val[%llx]\n",
  167. (unsigned long long)bits, reg_name,
  168. (unsigned long long)nr64(reg));
  169. return err;
  170. }
  171. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  172. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  173. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  174. })
  175. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  176. {
  177. u64 val = (u64) lp->timer;
  178. if (on)
  179. val |= LDG_IMGMT_ARM;
  180. nw64(LDG_IMGMT(lp->ldg_num), val);
  181. }
  182. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  183. {
  184. unsigned long mask_reg, bits;
  185. u64 val;
  186. if (ldn < 0 || ldn > LDN_MAX)
  187. return -EINVAL;
  188. if (ldn < 64) {
  189. mask_reg = LD_IM0(ldn);
  190. bits = LD_IM0_MASK;
  191. } else {
  192. mask_reg = LD_IM1(ldn - 64);
  193. bits = LD_IM1_MASK;
  194. }
  195. val = nr64(mask_reg);
  196. if (on)
  197. val &= ~bits;
  198. else
  199. val |= bits;
  200. nw64(mask_reg, val);
  201. return 0;
  202. }
  203. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  204. {
  205. struct niu_parent *parent = np->parent;
  206. int i;
  207. for (i = 0; i <= LDN_MAX; i++) {
  208. int err;
  209. if (parent->ldg_map[i] != lp->ldg_num)
  210. continue;
  211. err = niu_ldn_irq_enable(np, i, on);
  212. if (err)
  213. return err;
  214. }
  215. return 0;
  216. }
  217. static int niu_enable_interrupts(struct niu *np, int on)
  218. {
  219. int i;
  220. for (i = 0; i < np->num_ldg; i++) {
  221. struct niu_ldg *lp = &np->ldg[i];
  222. int err;
  223. err = niu_enable_ldn_in_ldg(np, lp, on);
  224. if (err)
  225. return err;
  226. }
  227. for (i = 0; i < np->num_ldg; i++)
  228. niu_ldg_rearm(np, &np->ldg[i], on);
  229. return 0;
  230. }
  231. static u32 phy_encode(u32 type, int port)
  232. {
  233. return (type << (port * 2));
  234. }
  235. static u32 phy_decode(u32 val, int port)
  236. {
  237. return (val >> (port * 2)) & PORT_TYPE_MASK;
  238. }
  239. static int mdio_wait(struct niu *np)
  240. {
  241. int limit = 1000;
  242. u64 val;
  243. while (--limit > 0) {
  244. val = nr64(MIF_FRAME_OUTPUT);
  245. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  246. return val & MIF_FRAME_OUTPUT_DATA;
  247. udelay(10);
  248. }
  249. return -ENODEV;
  250. }
  251. static int mdio_read(struct niu *np, int port, int dev, int reg)
  252. {
  253. int err;
  254. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  255. err = mdio_wait(np);
  256. if (err < 0)
  257. return err;
  258. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  259. return mdio_wait(np);
  260. }
  261. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  262. {
  263. int err;
  264. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  265. err = mdio_wait(np);
  266. if (err < 0)
  267. return err;
  268. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  269. err = mdio_wait(np);
  270. if (err < 0)
  271. return err;
  272. return 0;
  273. }
  274. static int mii_read(struct niu *np, int port, int reg)
  275. {
  276. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  277. return mdio_wait(np);
  278. }
  279. static int mii_write(struct niu *np, int port, int reg, int data)
  280. {
  281. int err;
  282. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  283. err = mdio_wait(np);
  284. if (err < 0)
  285. return err;
  286. return 0;
  287. }
  288. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  289. {
  290. int err;
  291. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  292. ESR2_TI_PLL_TX_CFG_L(channel),
  293. val & 0xffff);
  294. if (!err)
  295. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  296. ESR2_TI_PLL_TX_CFG_H(channel),
  297. val >> 16);
  298. return err;
  299. }
  300. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  301. {
  302. int err;
  303. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  304. ESR2_TI_PLL_RX_CFG_L(channel),
  305. val & 0xffff);
  306. if (!err)
  307. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  308. ESR2_TI_PLL_RX_CFG_H(channel),
  309. val >> 16);
  310. return err;
  311. }
  312. /* Mode is always 10G fiber. */
  313. static int serdes_init_niu_10g_fiber(struct niu *np)
  314. {
  315. struct niu_link_config *lp = &np->link_config;
  316. u32 tx_cfg, rx_cfg;
  317. unsigned long i;
  318. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  319. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  320. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  321. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  322. if (lp->loopback_mode == LOOPBACK_PHY) {
  323. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  324. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  325. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  326. tx_cfg |= PLL_TX_CFG_ENTEST;
  327. rx_cfg |= PLL_RX_CFG_ENTEST;
  328. }
  329. /* Initialize all 4 lanes of the SERDES. */
  330. for (i = 0; i < 4; i++) {
  331. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  332. if (err)
  333. return err;
  334. }
  335. for (i = 0; i < 4; i++) {
  336. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  337. if (err)
  338. return err;
  339. }
  340. return 0;
  341. }
  342. static int serdes_init_niu_1g_serdes(struct niu *np)
  343. {
  344. struct niu_link_config *lp = &np->link_config;
  345. u16 pll_cfg, pll_sts;
  346. int max_retry = 100;
  347. u64 uninitialized_var(sig), mask, val;
  348. u32 tx_cfg, rx_cfg;
  349. unsigned long i;
  350. int err;
  351. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
  352. PLL_TX_CFG_RATE_HALF);
  353. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  354. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  355. PLL_RX_CFG_RATE_HALF);
  356. if (np->port == 0)
  357. rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
  358. if (lp->loopback_mode == LOOPBACK_PHY) {
  359. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  360. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  361. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  362. tx_cfg |= PLL_TX_CFG_ENTEST;
  363. rx_cfg |= PLL_RX_CFG_ENTEST;
  364. }
  365. /* Initialize PLL for 1G */
  366. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
  367. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  368. ESR2_TI_PLL_CFG_L, pll_cfg);
  369. if (err) {
  370. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
  371. np->port, __func__);
  372. return err;
  373. }
  374. pll_sts = PLL_CFG_ENPLL;
  375. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  376. ESR2_TI_PLL_STS_L, pll_sts);
  377. if (err) {
  378. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
  379. np->port, __func__);
  380. return err;
  381. }
  382. udelay(200);
  383. /* Initialize all 4 lanes of the SERDES. */
  384. for (i = 0; i < 4; i++) {
  385. err = esr2_set_tx_cfg(np, i, tx_cfg);
  386. if (err)
  387. return err;
  388. }
  389. for (i = 0; i < 4; i++) {
  390. err = esr2_set_rx_cfg(np, i, rx_cfg);
  391. if (err)
  392. return err;
  393. }
  394. switch (np->port) {
  395. case 0:
  396. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  397. mask = val;
  398. break;
  399. case 1:
  400. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  401. mask = val;
  402. break;
  403. default:
  404. return -EINVAL;
  405. }
  406. while (max_retry--) {
  407. sig = nr64(ESR_INT_SIGNALS);
  408. if ((sig & mask) == val)
  409. break;
  410. mdelay(500);
  411. }
  412. if ((sig & mask) != val) {
  413. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  414. np->port, (int)(sig & mask), (int)val);
  415. return -ENODEV;
  416. }
  417. return 0;
  418. }
  419. static int serdes_init_niu_10g_serdes(struct niu *np)
  420. {
  421. struct niu_link_config *lp = &np->link_config;
  422. u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
  423. int max_retry = 100;
  424. u64 uninitialized_var(sig), mask, val;
  425. unsigned long i;
  426. int err;
  427. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  428. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  429. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  430. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  431. if (lp->loopback_mode == LOOPBACK_PHY) {
  432. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  433. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  434. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  435. tx_cfg |= PLL_TX_CFG_ENTEST;
  436. rx_cfg |= PLL_RX_CFG_ENTEST;
  437. }
  438. /* Initialize PLL for 10G */
  439. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
  440. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  441. ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
  442. if (err) {
  443. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_CFG_L failed\n",
  444. np->port, __func__);
  445. return err;
  446. }
  447. pll_sts = PLL_CFG_ENPLL;
  448. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  449. ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
  450. if (err) {
  451. netdev_err(np->dev, "NIU Port %d %s() mdio write to ESR2_TI_PLL_STS_L failed\n",
  452. np->port, __func__);
  453. return err;
  454. }
  455. udelay(200);
  456. /* Initialize all 4 lanes of the SERDES. */
  457. for (i = 0; i < 4; i++) {
  458. err = esr2_set_tx_cfg(np, i, tx_cfg);
  459. if (err)
  460. return err;
  461. }
  462. for (i = 0; i < 4; i++) {
  463. err = esr2_set_rx_cfg(np, i, rx_cfg);
  464. if (err)
  465. return err;
  466. }
  467. /* check if serdes is ready */
  468. switch (np->port) {
  469. case 0:
  470. mask = ESR_INT_SIGNALS_P0_BITS;
  471. val = (ESR_INT_SRDY0_P0 |
  472. ESR_INT_DET0_P0 |
  473. ESR_INT_XSRDY_P0 |
  474. ESR_INT_XDP_P0_CH3 |
  475. ESR_INT_XDP_P0_CH2 |
  476. ESR_INT_XDP_P0_CH1 |
  477. ESR_INT_XDP_P0_CH0);
  478. break;
  479. case 1:
  480. mask = ESR_INT_SIGNALS_P1_BITS;
  481. val = (ESR_INT_SRDY0_P1 |
  482. ESR_INT_DET0_P1 |
  483. ESR_INT_XSRDY_P1 |
  484. ESR_INT_XDP_P1_CH3 |
  485. ESR_INT_XDP_P1_CH2 |
  486. ESR_INT_XDP_P1_CH1 |
  487. ESR_INT_XDP_P1_CH0);
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. while (max_retry--) {
  493. sig = nr64(ESR_INT_SIGNALS);
  494. if ((sig & mask) == val)
  495. break;
  496. mdelay(500);
  497. }
  498. if ((sig & mask) != val) {
  499. pr_info("NIU Port %u signal bits [%08x] are not [%08x] for 10G...trying 1G\n",
  500. np->port, (int)(sig & mask), (int)val);
  501. /* 10G failed, try initializing at 1G */
  502. err = serdes_init_niu_1g_serdes(np);
  503. if (!err) {
  504. np->flags &= ~NIU_FLAGS_10G;
  505. np->mac_xcvr = MAC_XCVR_PCS;
  506. } else {
  507. netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
  508. np->port);
  509. return -ENODEV;
  510. }
  511. }
  512. return 0;
  513. }
  514. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  515. {
  516. int err;
  517. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  518. if (err >= 0) {
  519. *val = (err & 0xffff);
  520. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  521. ESR_RXTX_CTRL_H(chan));
  522. if (err >= 0)
  523. *val |= ((err & 0xffff) << 16);
  524. err = 0;
  525. }
  526. return err;
  527. }
  528. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  529. {
  530. int err;
  531. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  532. ESR_GLUE_CTRL0_L(chan));
  533. if (err >= 0) {
  534. *val = (err & 0xffff);
  535. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  536. ESR_GLUE_CTRL0_H(chan));
  537. if (err >= 0) {
  538. *val |= ((err & 0xffff) << 16);
  539. err = 0;
  540. }
  541. }
  542. return err;
  543. }
  544. static int esr_read_reset(struct niu *np, u32 *val)
  545. {
  546. int err;
  547. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  548. ESR_RXTX_RESET_CTRL_L);
  549. if (err >= 0) {
  550. *val = (err & 0xffff);
  551. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  552. ESR_RXTX_RESET_CTRL_H);
  553. if (err >= 0) {
  554. *val |= ((err & 0xffff) << 16);
  555. err = 0;
  556. }
  557. }
  558. return err;
  559. }
  560. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  561. {
  562. int err;
  563. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  564. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  565. if (!err)
  566. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  567. ESR_RXTX_CTRL_H(chan), (val >> 16));
  568. return err;
  569. }
  570. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  571. {
  572. int err;
  573. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  574. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  575. if (!err)
  576. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  577. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  578. return err;
  579. }
  580. static int esr_reset(struct niu *np)
  581. {
  582. u32 uninitialized_var(reset);
  583. int err;
  584. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  585. ESR_RXTX_RESET_CTRL_L, 0x0000);
  586. if (err)
  587. return err;
  588. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  589. ESR_RXTX_RESET_CTRL_H, 0xffff);
  590. if (err)
  591. return err;
  592. udelay(200);
  593. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  594. ESR_RXTX_RESET_CTRL_L, 0xffff);
  595. if (err)
  596. return err;
  597. udelay(200);
  598. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  599. ESR_RXTX_RESET_CTRL_H, 0x0000);
  600. if (err)
  601. return err;
  602. udelay(200);
  603. err = esr_read_reset(np, &reset);
  604. if (err)
  605. return err;
  606. if (reset != 0) {
  607. netdev_err(np->dev, "Port %u ESR_RESET did not clear [%08x]\n",
  608. np->port, reset);
  609. return -ENODEV;
  610. }
  611. return 0;
  612. }
  613. static int serdes_init_10g(struct niu *np)
  614. {
  615. struct niu_link_config *lp = &np->link_config;
  616. unsigned long ctrl_reg, test_cfg_reg, i;
  617. u64 ctrl_val, test_cfg_val, sig, mask, val;
  618. int err;
  619. switch (np->port) {
  620. case 0:
  621. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  622. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  623. break;
  624. case 1:
  625. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  626. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  627. break;
  628. default:
  629. return -EINVAL;
  630. }
  631. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  632. ENET_SERDES_CTRL_SDET_1 |
  633. ENET_SERDES_CTRL_SDET_2 |
  634. ENET_SERDES_CTRL_SDET_3 |
  635. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  636. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  637. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  638. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  639. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  640. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  641. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  642. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  643. test_cfg_val = 0;
  644. if (lp->loopback_mode == LOOPBACK_PHY) {
  645. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  646. ENET_SERDES_TEST_MD_0_SHIFT) |
  647. (ENET_TEST_MD_PAD_LOOPBACK <<
  648. ENET_SERDES_TEST_MD_1_SHIFT) |
  649. (ENET_TEST_MD_PAD_LOOPBACK <<
  650. ENET_SERDES_TEST_MD_2_SHIFT) |
  651. (ENET_TEST_MD_PAD_LOOPBACK <<
  652. ENET_SERDES_TEST_MD_3_SHIFT));
  653. }
  654. nw64(ctrl_reg, ctrl_val);
  655. nw64(test_cfg_reg, test_cfg_val);
  656. /* Initialize all 4 lanes of the SERDES. */
  657. for (i = 0; i < 4; i++) {
  658. u32 rxtx_ctrl, glue0;
  659. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  660. if (err)
  661. return err;
  662. err = esr_read_glue0(np, i, &glue0);
  663. if (err)
  664. return err;
  665. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  666. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  667. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  668. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  669. ESR_GLUE_CTRL0_THCNT |
  670. ESR_GLUE_CTRL0_BLTIME);
  671. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  672. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  673. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  674. (BLTIME_300_CYCLES <<
  675. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  676. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  677. if (err)
  678. return err;
  679. err = esr_write_glue0(np, i, glue0);
  680. if (err)
  681. return err;
  682. }
  683. err = esr_reset(np);
  684. if (err)
  685. return err;
  686. sig = nr64(ESR_INT_SIGNALS);
  687. switch (np->port) {
  688. case 0:
  689. mask = ESR_INT_SIGNALS_P0_BITS;
  690. val = (ESR_INT_SRDY0_P0 |
  691. ESR_INT_DET0_P0 |
  692. ESR_INT_XSRDY_P0 |
  693. ESR_INT_XDP_P0_CH3 |
  694. ESR_INT_XDP_P0_CH2 |
  695. ESR_INT_XDP_P0_CH1 |
  696. ESR_INT_XDP_P0_CH0);
  697. break;
  698. case 1:
  699. mask = ESR_INT_SIGNALS_P1_BITS;
  700. val = (ESR_INT_SRDY0_P1 |
  701. ESR_INT_DET0_P1 |
  702. ESR_INT_XSRDY_P1 |
  703. ESR_INT_XDP_P1_CH3 |
  704. ESR_INT_XDP_P1_CH2 |
  705. ESR_INT_XDP_P1_CH1 |
  706. ESR_INT_XDP_P1_CH0);
  707. break;
  708. default:
  709. return -EINVAL;
  710. }
  711. if ((sig & mask) != val) {
  712. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  713. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  714. return 0;
  715. }
  716. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  717. np->port, (int)(sig & mask), (int)val);
  718. return -ENODEV;
  719. }
  720. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  721. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  722. return 0;
  723. }
  724. static int serdes_init_1g(struct niu *np)
  725. {
  726. u64 val;
  727. val = nr64(ENET_SERDES_1_PLL_CFG);
  728. val &= ~ENET_SERDES_PLL_FBDIV2;
  729. switch (np->port) {
  730. case 0:
  731. val |= ENET_SERDES_PLL_HRATE0;
  732. break;
  733. case 1:
  734. val |= ENET_SERDES_PLL_HRATE1;
  735. break;
  736. case 2:
  737. val |= ENET_SERDES_PLL_HRATE2;
  738. break;
  739. case 3:
  740. val |= ENET_SERDES_PLL_HRATE3;
  741. break;
  742. default:
  743. return -EINVAL;
  744. }
  745. nw64(ENET_SERDES_1_PLL_CFG, val);
  746. return 0;
  747. }
  748. static int serdes_init_1g_serdes(struct niu *np)
  749. {
  750. struct niu_link_config *lp = &np->link_config;
  751. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  752. u64 ctrl_val, test_cfg_val, sig, mask, val;
  753. int err;
  754. u64 reset_val, val_rd;
  755. val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
  756. ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
  757. ENET_SERDES_PLL_FBDIV0;
  758. switch (np->port) {
  759. case 0:
  760. reset_val = ENET_SERDES_RESET_0;
  761. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  762. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  763. pll_cfg = ENET_SERDES_0_PLL_CFG;
  764. break;
  765. case 1:
  766. reset_val = ENET_SERDES_RESET_1;
  767. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  768. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  769. pll_cfg = ENET_SERDES_1_PLL_CFG;
  770. break;
  771. default:
  772. return -EINVAL;
  773. }
  774. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  775. ENET_SERDES_CTRL_SDET_1 |
  776. ENET_SERDES_CTRL_SDET_2 |
  777. ENET_SERDES_CTRL_SDET_3 |
  778. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  779. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  780. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  781. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  782. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  783. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  784. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  785. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  786. test_cfg_val = 0;
  787. if (lp->loopback_mode == LOOPBACK_PHY) {
  788. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  789. ENET_SERDES_TEST_MD_0_SHIFT) |
  790. (ENET_TEST_MD_PAD_LOOPBACK <<
  791. ENET_SERDES_TEST_MD_1_SHIFT) |
  792. (ENET_TEST_MD_PAD_LOOPBACK <<
  793. ENET_SERDES_TEST_MD_2_SHIFT) |
  794. (ENET_TEST_MD_PAD_LOOPBACK <<
  795. ENET_SERDES_TEST_MD_3_SHIFT));
  796. }
  797. nw64(ENET_SERDES_RESET, reset_val);
  798. mdelay(20);
  799. val_rd = nr64(ENET_SERDES_RESET);
  800. val_rd &= ~reset_val;
  801. nw64(pll_cfg, val);
  802. nw64(ctrl_reg, ctrl_val);
  803. nw64(test_cfg_reg, test_cfg_val);
  804. nw64(ENET_SERDES_RESET, val_rd);
  805. mdelay(2000);
  806. /* Initialize all 4 lanes of the SERDES. */
  807. for (i = 0; i < 4; i++) {
  808. u32 rxtx_ctrl, glue0;
  809. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  810. if (err)
  811. return err;
  812. err = esr_read_glue0(np, i, &glue0);
  813. if (err)
  814. return err;
  815. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  816. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  817. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  818. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  819. ESR_GLUE_CTRL0_THCNT |
  820. ESR_GLUE_CTRL0_BLTIME);
  821. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  822. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  823. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  824. (BLTIME_300_CYCLES <<
  825. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  826. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  827. if (err)
  828. return err;
  829. err = esr_write_glue0(np, i, glue0);
  830. if (err)
  831. return err;
  832. }
  833. sig = nr64(ESR_INT_SIGNALS);
  834. switch (np->port) {
  835. case 0:
  836. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  837. mask = val;
  838. break;
  839. case 1:
  840. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  841. mask = val;
  842. break;
  843. default:
  844. return -EINVAL;
  845. }
  846. if ((sig & mask) != val) {
  847. netdev_err(np->dev, "Port %u signal bits [%08x] are not [%08x]\n",
  848. np->port, (int)(sig & mask), (int)val);
  849. return -ENODEV;
  850. }
  851. return 0;
  852. }
  853. static int link_status_1g_serdes(struct niu *np, int *link_up_p)
  854. {
  855. struct niu_link_config *lp = &np->link_config;
  856. int link_up;
  857. u64 val;
  858. u16 current_speed;
  859. unsigned long flags;
  860. u8 current_duplex;
  861. link_up = 0;
  862. current_speed = SPEED_INVALID;
  863. current_duplex = DUPLEX_INVALID;
  864. spin_lock_irqsave(&np->lock, flags);
  865. val = nr64_pcs(PCS_MII_STAT);
  866. if (val & PCS_MII_STAT_LINK_STATUS) {
  867. link_up = 1;
  868. current_speed = SPEED_1000;
  869. current_duplex = DUPLEX_FULL;
  870. }
  871. lp->active_speed = current_speed;
  872. lp->active_duplex = current_duplex;
  873. spin_unlock_irqrestore(&np->lock, flags);
  874. *link_up_p = link_up;
  875. return 0;
  876. }
  877. static int link_status_10g_serdes(struct niu *np, int *link_up_p)
  878. {
  879. unsigned long flags;
  880. struct niu_link_config *lp = &np->link_config;
  881. int link_up = 0;
  882. int link_ok = 1;
  883. u64 val, val2;
  884. u16 current_speed;
  885. u8 current_duplex;
  886. if (!(np->flags & NIU_FLAGS_10G))
  887. return link_status_1g_serdes(np, link_up_p);
  888. current_speed = SPEED_INVALID;
  889. current_duplex = DUPLEX_INVALID;
  890. spin_lock_irqsave(&np->lock, flags);
  891. val = nr64_xpcs(XPCS_STATUS(0));
  892. val2 = nr64_mac(XMAC_INTER2);
  893. if (val2 & 0x01000000)
  894. link_ok = 0;
  895. if ((val & 0x1000ULL) && link_ok) {
  896. link_up = 1;
  897. current_speed = SPEED_10000;
  898. current_duplex = DUPLEX_FULL;
  899. }
  900. lp->active_speed = current_speed;
  901. lp->active_duplex = current_duplex;
  902. spin_unlock_irqrestore(&np->lock, flags);
  903. *link_up_p = link_up;
  904. return 0;
  905. }
  906. static int link_status_mii(struct niu *np, int *link_up_p)
  907. {
  908. struct niu_link_config *lp = &np->link_config;
  909. int err;
  910. int bmsr, advert, ctrl1000, stat1000, lpa, bmcr, estatus;
  911. int supported, advertising, active_speed, active_duplex;
  912. err = mii_read(np, np->phy_addr, MII_BMCR);
  913. if (unlikely(err < 0))
  914. return err;
  915. bmcr = err;
  916. err = mii_read(np, np->phy_addr, MII_BMSR);
  917. if (unlikely(err < 0))
  918. return err;
  919. bmsr = err;
  920. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  921. if (unlikely(err < 0))
  922. return err;
  923. advert = err;
  924. err = mii_read(np, np->phy_addr, MII_LPA);
  925. if (unlikely(err < 0))
  926. return err;
  927. lpa = err;
  928. if (likely(bmsr & BMSR_ESTATEN)) {
  929. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  930. if (unlikely(err < 0))
  931. return err;
  932. estatus = err;
  933. err = mii_read(np, np->phy_addr, MII_CTRL1000);
  934. if (unlikely(err < 0))
  935. return err;
  936. ctrl1000 = err;
  937. err = mii_read(np, np->phy_addr, MII_STAT1000);
  938. if (unlikely(err < 0))
  939. return err;
  940. stat1000 = err;
  941. } else
  942. estatus = ctrl1000 = stat1000 = 0;
  943. supported = 0;
  944. if (bmsr & BMSR_ANEGCAPABLE)
  945. supported |= SUPPORTED_Autoneg;
  946. if (bmsr & BMSR_10HALF)
  947. supported |= SUPPORTED_10baseT_Half;
  948. if (bmsr & BMSR_10FULL)
  949. supported |= SUPPORTED_10baseT_Full;
  950. if (bmsr & BMSR_100HALF)
  951. supported |= SUPPORTED_100baseT_Half;
  952. if (bmsr & BMSR_100FULL)
  953. supported |= SUPPORTED_100baseT_Full;
  954. if (estatus & ESTATUS_1000_THALF)
  955. supported |= SUPPORTED_1000baseT_Half;
  956. if (estatus & ESTATUS_1000_TFULL)
  957. supported |= SUPPORTED_1000baseT_Full;
  958. lp->supported = supported;
  959. advertising = 0;
  960. if (advert & ADVERTISE_10HALF)
  961. advertising |= ADVERTISED_10baseT_Half;
  962. if (advert & ADVERTISE_10FULL)
  963. advertising |= ADVERTISED_10baseT_Full;
  964. if (advert & ADVERTISE_100HALF)
  965. advertising |= ADVERTISED_100baseT_Half;
  966. if (advert & ADVERTISE_100FULL)
  967. advertising |= ADVERTISED_100baseT_Full;
  968. if (ctrl1000 & ADVERTISE_1000HALF)
  969. advertising |= ADVERTISED_1000baseT_Half;
  970. if (ctrl1000 & ADVERTISE_1000FULL)
  971. advertising |= ADVERTISED_1000baseT_Full;
  972. if (bmcr & BMCR_ANENABLE) {
  973. int neg, neg1000;
  974. lp->active_autoneg = 1;
  975. advertising |= ADVERTISED_Autoneg;
  976. neg = advert & lpa;
  977. neg1000 = (ctrl1000 << 2) & stat1000;
  978. if (neg1000 & (LPA_1000FULL | LPA_1000HALF))
  979. active_speed = SPEED_1000;
  980. else if (neg & LPA_100)
  981. active_speed = SPEED_100;
  982. else if (neg & (LPA_10HALF | LPA_10FULL))
  983. active_speed = SPEED_10;
  984. else
  985. active_speed = SPEED_INVALID;
  986. if ((neg1000 & LPA_1000FULL) || (neg & LPA_DUPLEX))
  987. active_duplex = DUPLEX_FULL;
  988. else if (active_speed != SPEED_INVALID)
  989. active_duplex = DUPLEX_HALF;
  990. else
  991. active_duplex = DUPLEX_INVALID;
  992. } else {
  993. lp->active_autoneg = 0;
  994. if ((bmcr & BMCR_SPEED1000) && !(bmcr & BMCR_SPEED100))
  995. active_speed = SPEED_1000;
  996. else if (bmcr & BMCR_SPEED100)
  997. active_speed = SPEED_100;
  998. else
  999. active_speed = SPEED_10;
  1000. if (bmcr & BMCR_FULLDPLX)
  1001. active_duplex = DUPLEX_FULL;
  1002. else
  1003. active_duplex = DUPLEX_HALF;
  1004. }
  1005. lp->active_advertising = advertising;
  1006. lp->active_speed = active_speed;
  1007. lp->active_duplex = active_duplex;
  1008. *link_up_p = !!(bmsr & BMSR_LSTATUS);
  1009. return 0;
  1010. }
  1011. static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
  1012. {
  1013. struct niu_link_config *lp = &np->link_config;
  1014. u16 current_speed, bmsr;
  1015. unsigned long flags;
  1016. u8 current_duplex;
  1017. int err, link_up;
  1018. link_up = 0;
  1019. current_speed = SPEED_INVALID;
  1020. current_duplex = DUPLEX_INVALID;
  1021. spin_lock_irqsave(&np->lock, flags);
  1022. err = -EINVAL;
  1023. err = mii_read(np, np->phy_addr, MII_BMSR);
  1024. if (err < 0)
  1025. goto out;
  1026. bmsr = err;
  1027. if (bmsr & BMSR_LSTATUS) {
  1028. u16 adv, lpa, common, estat;
  1029. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  1030. if (err < 0)
  1031. goto out;
  1032. adv = err;
  1033. err = mii_read(np, np->phy_addr, MII_LPA);
  1034. if (err < 0)
  1035. goto out;
  1036. lpa = err;
  1037. common = adv & lpa;
  1038. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1039. if (err < 0)
  1040. goto out;
  1041. estat = err;
  1042. link_up = 1;
  1043. current_speed = SPEED_1000;
  1044. current_duplex = DUPLEX_FULL;
  1045. }
  1046. lp->active_speed = current_speed;
  1047. lp->active_duplex = current_duplex;
  1048. err = 0;
  1049. out:
  1050. spin_unlock_irqrestore(&np->lock, flags);
  1051. *link_up_p = link_up;
  1052. return err;
  1053. }
  1054. static int link_status_1g(struct niu *np, int *link_up_p)
  1055. {
  1056. struct niu_link_config *lp = &np->link_config;
  1057. unsigned long flags;
  1058. int err;
  1059. spin_lock_irqsave(&np->lock, flags);
  1060. err = link_status_mii(np, link_up_p);
  1061. lp->supported |= SUPPORTED_TP;
  1062. lp->active_advertising |= ADVERTISED_TP;
  1063. spin_unlock_irqrestore(&np->lock, flags);
  1064. return err;
  1065. }
  1066. static int bcm8704_reset(struct niu *np)
  1067. {
  1068. int err, limit;
  1069. err = mdio_read(np, np->phy_addr,
  1070. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1071. if (err < 0 || err == 0xffff)
  1072. return err;
  1073. err |= BMCR_RESET;
  1074. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1075. MII_BMCR, err);
  1076. if (err)
  1077. return err;
  1078. limit = 1000;
  1079. while (--limit >= 0) {
  1080. err = mdio_read(np, np->phy_addr,
  1081. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1082. if (err < 0)
  1083. return err;
  1084. if (!(err & BMCR_RESET))
  1085. break;
  1086. }
  1087. if (limit < 0) {
  1088. netdev_err(np->dev, "Port %u PHY will not reset (bmcr=%04x)\n",
  1089. np->port, (err & 0xffff));
  1090. return -ENODEV;
  1091. }
  1092. return 0;
  1093. }
  1094. /* When written, certain PHY registers need to be read back twice
  1095. * in order for the bits to settle properly.
  1096. */
  1097. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  1098. {
  1099. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1100. if (err < 0)
  1101. return err;
  1102. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1103. if (err < 0)
  1104. return err;
  1105. return 0;
  1106. }
  1107. static int bcm8706_init_user_dev3(struct niu *np)
  1108. {
  1109. int err;
  1110. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1111. BCM8704_USER_OPT_DIGITAL_CTRL);
  1112. if (err < 0)
  1113. return err;
  1114. err &= ~USER_ODIG_CTRL_GPIOS;
  1115. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1116. err |= USER_ODIG_CTRL_RESV2;
  1117. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1118. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1119. if (err)
  1120. return err;
  1121. mdelay(1000);
  1122. return 0;
  1123. }
  1124. static int bcm8704_init_user_dev3(struct niu *np)
  1125. {
  1126. int err;
  1127. err = mdio_write(np, np->phy_addr,
  1128. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  1129. (USER_CONTROL_OPTXRST_LVL |
  1130. USER_CONTROL_OPBIASFLT_LVL |
  1131. USER_CONTROL_OBTMPFLT_LVL |
  1132. USER_CONTROL_OPPRFLT_LVL |
  1133. USER_CONTROL_OPTXFLT_LVL |
  1134. USER_CONTROL_OPRXLOS_LVL |
  1135. USER_CONTROL_OPRXFLT_LVL |
  1136. USER_CONTROL_OPTXON_LVL |
  1137. (0x3f << USER_CONTROL_RES1_SHIFT)));
  1138. if (err)
  1139. return err;
  1140. err = mdio_write(np, np->phy_addr,
  1141. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  1142. (USER_PMD_TX_CTL_XFP_CLKEN |
  1143. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  1144. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  1145. USER_PMD_TX_CTL_TSCK_LPWREN));
  1146. if (err)
  1147. return err;
  1148. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  1149. if (err)
  1150. return err;
  1151. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  1152. if (err)
  1153. return err;
  1154. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1155. BCM8704_USER_OPT_DIGITAL_CTRL);
  1156. if (err < 0)
  1157. return err;
  1158. err &= ~USER_ODIG_CTRL_GPIOS;
  1159. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1160. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1161. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1162. if (err)
  1163. return err;
  1164. mdelay(1000);
  1165. return 0;
  1166. }
  1167. static int mrvl88x2011_act_led(struct niu *np, int val)
  1168. {
  1169. int err;
  1170. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1171. MRVL88X2011_LED_8_TO_11_CTL);
  1172. if (err < 0)
  1173. return err;
  1174. err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
  1175. err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
  1176. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1177. MRVL88X2011_LED_8_TO_11_CTL, err);
  1178. }
  1179. static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
  1180. {
  1181. int err;
  1182. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1183. MRVL88X2011_LED_BLINK_CTL);
  1184. if (err >= 0) {
  1185. err &= ~MRVL88X2011_LED_BLKRATE_MASK;
  1186. err |= (rate << 4);
  1187. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1188. MRVL88X2011_LED_BLINK_CTL, err);
  1189. }
  1190. return err;
  1191. }
  1192. static int xcvr_init_10g_mrvl88x2011(struct niu *np)
  1193. {
  1194. int err;
  1195. /* Set LED functions */
  1196. err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
  1197. if (err)
  1198. return err;
  1199. /* led activity */
  1200. err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
  1201. if (err)
  1202. return err;
  1203. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1204. MRVL88X2011_GENERAL_CTL);
  1205. if (err < 0)
  1206. return err;
  1207. err |= MRVL88X2011_ENA_XFPREFCLK;
  1208. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1209. MRVL88X2011_GENERAL_CTL, err);
  1210. if (err < 0)
  1211. return err;
  1212. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1213. MRVL88X2011_PMA_PMD_CTL_1);
  1214. if (err < 0)
  1215. return err;
  1216. if (np->link_config.loopback_mode == LOOPBACK_MAC)
  1217. err |= MRVL88X2011_LOOPBACK;
  1218. else
  1219. err &= ~MRVL88X2011_LOOPBACK;
  1220. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1221. MRVL88X2011_PMA_PMD_CTL_1, err);
  1222. if (err < 0)
  1223. return err;
  1224. /* Enable PMD */
  1225. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1226. MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
  1227. }
  1228. static int xcvr_diag_bcm870x(struct niu *np)
  1229. {
  1230. u16 analog_stat0, tx_alarm_status;
  1231. int err = 0;
  1232. #if 1
  1233. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1234. MII_STAT1000);
  1235. if (err < 0)
  1236. return err;
  1237. pr_info("Port %u PMA_PMD(MII_STAT1000) [%04x]\n", np->port, err);
  1238. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  1239. if (err < 0)
  1240. return err;
  1241. pr_info("Port %u USER_DEV3(0x20) [%04x]\n", np->port, err);
  1242. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1243. MII_NWAYTEST);
  1244. if (err < 0)
  1245. return err;
  1246. pr_info("Port %u PHYXS(MII_NWAYTEST) [%04x]\n", np->port, err);
  1247. #endif
  1248. /* XXX dig this out it might not be so useful XXX */
  1249. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1250. BCM8704_USER_ANALOG_STATUS0);
  1251. if (err < 0)
  1252. return err;
  1253. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1254. BCM8704_USER_ANALOG_STATUS0);
  1255. if (err < 0)
  1256. return err;
  1257. analog_stat0 = err;
  1258. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1259. BCM8704_USER_TX_ALARM_STATUS);
  1260. if (err < 0)
  1261. return err;
  1262. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1263. BCM8704_USER_TX_ALARM_STATUS);
  1264. if (err < 0)
  1265. return err;
  1266. tx_alarm_status = err;
  1267. if (analog_stat0 != 0x03fc) {
  1268. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  1269. pr_info("Port %u cable not connected or bad cable\n",
  1270. np->port);
  1271. } else if (analog_stat0 == 0x639c) {
  1272. pr_info("Port %u optical module is bad or missing\n",
  1273. np->port);
  1274. }
  1275. }
  1276. return 0;
  1277. }
  1278. static int xcvr_10g_set_lb_bcm870x(struct niu *np)
  1279. {
  1280. struct niu_link_config *lp = &np->link_config;
  1281. int err;
  1282. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1283. MII_BMCR);
  1284. if (err < 0)
  1285. return err;
  1286. err &= ~BMCR_LOOPBACK;
  1287. if (lp->loopback_mode == LOOPBACK_MAC)
  1288. err |= BMCR_LOOPBACK;
  1289. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1290. MII_BMCR, err);
  1291. if (err)
  1292. return err;
  1293. return 0;
  1294. }
  1295. static int xcvr_init_10g_bcm8706(struct niu *np)
  1296. {
  1297. int err = 0;
  1298. u64 val;
  1299. if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
  1300. (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
  1301. return err;
  1302. val = nr64_mac(XMAC_CONFIG);
  1303. val &= ~XMAC_CONFIG_LED_POLARITY;
  1304. val |= XMAC_CONFIG_FORCE_LED_ON;
  1305. nw64_mac(XMAC_CONFIG, val);
  1306. val = nr64(MIF_CONFIG);
  1307. val |= MIF_CONFIG_INDIRECT_MODE;
  1308. nw64(MIF_CONFIG, val);
  1309. err = bcm8704_reset(np);
  1310. if (err)
  1311. return err;
  1312. err = xcvr_10g_set_lb_bcm870x(np);
  1313. if (err)
  1314. return err;
  1315. err = bcm8706_init_user_dev3(np);
  1316. if (err)
  1317. return err;
  1318. err = xcvr_diag_bcm870x(np);
  1319. if (err)
  1320. return err;
  1321. return 0;
  1322. }
  1323. static int xcvr_init_10g_bcm8704(struct niu *np)
  1324. {
  1325. int err;
  1326. err = bcm8704_reset(np);
  1327. if (err)
  1328. return err;
  1329. err = bcm8704_init_user_dev3(np);
  1330. if (err)
  1331. return err;
  1332. err = xcvr_10g_set_lb_bcm870x(np);
  1333. if (err)
  1334. return err;
  1335. err = xcvr_diag_bcm870x(np);
  1336. if (err)
  1337. return err;
  1338. return 0;
  1339. }
  1340. static int xcvr_init_10g(struct niu *np)
  1341. {
  1342. int phy_id, err;
  1343. u64 val;
  1344. val = nr64_mac(XMAC_CONFIG);
  1345. val &= ~XMAC_CONFIG_LED_POLARITY;
  1346. val |= XMAC_CONFIG_FORCE_LED_ON;
  1347. nw64_mac(XMAC_CONFIG, val);
  1348. /* XXX shared resource, lock parent XXX */
  1349. val = nr64(MIF_CONFIG);
  1350. val |= MIF_CONFIG_INDIRECT_MODE;
  1351. nw64(MIF_CONFIG, val);
  1352. phy_id = phy_decode(np->parent->port_phy, np->port);
  1353. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1354. /* handle different phy types */
  1355. switch (phy_id & NIU_PHY_ID_MASK) {
  1356. case NIU_PHY_ID_MRVL88X2011:
  1357. err = xcvr_init_10g_mrvl88x2011(np);
  1358. break;
  1359. default: /* bcom 8704 */
  1360. err = xcvr_init_10g_bcm8704(np);
  1361. break;
  1362. }
  1363. return 0;
  1364. }
  1365. static int mii_reset(struct niu *np)
  1366. {
  1367. int limit, err;
  1368. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  1369. if (err)
  1370. return err;
  1371. limit = 1000;
  1372. while (--limit >= 0) {
  1373. udelay(500);
  1374. err = mii_read(np, np->phy_addr, MII_BMCR);
  1375. if (err < 0)
  1376. return err;
  1377. if (!(err & BMCR_RESET))
  1378. break;
  1379. }
  1380. if (limit < 0) {
  1381. netdev_err(np->dev, "Port %u MII would not reset, bmcr[%04x]\n",
  1382. np->port, err);
  1383. return -ENODEV;
  1384. }
  1385. return 0;
  1386. }
  1387. static int xcvr_init_1g_rgmii(struct niu *np)
  1388. {
  1389. int err;
  1390. u64 val;
  1391. u16 bmcr, bmsr, estat;
  1392. val = nr64(MIF_CONFIG);
  1393. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1394. nw64(MIF_CONFIG, val);
  1395. err = mii_reset(np);
  1396. if (err)
  1397. return err;
  1398. err = mii_read(np, np->phy_addr, MII_BMSR);
  1399. if (err < 0)
  1400. return err;
  1401. bmsr = err;
  1402. estat = 0;
  1403. if (bmsr & BMSR_ESTATEN) {
  1404. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1405. if (err < 0)
  1406. return err;
  1407. estat = err;
  1408. }
  1409. bmcr = 0;
  1410. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1411. if (err)
  1412. return err;
  1413. if (bmsr & BMSR_ESTATEN) {
  1414. u16 ctrl1000 = 0;
  1415. if (estat & ESTATUS_1000_TFULL)
  1416. ctrl1000 |= ADVERTISE_1000FULL;
  1417. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1418. if (err)
  1419. return err;
  1420. }
  1421. bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
  1422. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1423. if (err)
  1424. return err;
  1425. err = mii_read(np, np->phy_addr, MII_BMCR);
  1426. if (err < 0)
  1427. return err;
  1428. bmcr = mii_read(np, np->phy_addr, MII_BMCR);
  1429. err = mii_read(np, np->phy_addr, MII_BMSR);
  1430. if (err < 0)
  1431. return err;
  1432. return 0;
  1433. }
  1434. static int mii_init_common(struct niu *np)
  1435. {
  1436. struct niu_link_config *lp = &np->link_config;
  1437. u16 bmcr, bmsr, adv, estat;
  1438. int err;
  1439. err = mii_reset(np);
  1440. if (err)
  1441. return err;
  1442. err = mii_read(np, np->phy_addr, MII_BMSR);
  1443. if (err < 0)
  1444. return err;
  1445. bmsr = err;
  1446. estat = 0;
  1447. if (bmsr & BMSR_ESTATEN) {
  1448. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1449. if (err < 0)
  1450. return err;
  1451. estat = err;
  1452. }
  1453. bmcr = 0;
  1454. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1455. if (err)
  1456. return err;
  1457. if (lp->loopback_mode == LOOPBACK_MAC) {
  1458. bmcr |= BMCR_LOOPBACK;
  1459. if (lp->active_speed == SPEED_1000)
  1460. bmcr |= BMCR_SPEED1000;
  1461. if (lp->active_duplex == DUPLEX_FULL)
  1462. bmcr |= BMCR_FULLDPLX;
  1463. }
  1464. if (lp->loopback_mode == LOOPBACK_PHY) {
  1465. u16 aux;
  1466. aux = (BCM5464R_AUX_CTL_EXT_LB |
  1467. BCM5464R_AUX_CTL_WRITE_1);
  1468. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  1469. if (err)
  1470. return err;
  1471. }
  1472. if (lp->autoneg) {
  1473. u16 ctrl1000;
  1474. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1475. if ((bmsr & BMSR_10HALF) &&
  1476. (lp->advertising & ADVERTISED_10baseT_Half))
  1477. adv |= ADVERTISE_10HALF;
  1478. if ((bmsr & BMSR_10FULL) &&
  1479. (lp->advertising & ADVERTISED_10baseT_Full))
  1480. adv |= ADVERTISE_10FULL;
  1481. if ((bmsr & BMSR_100HALF) &&
  1482. (lp->advertising & ADVERTISED_100baseT_Half))
  1483. adv |= ADVERTISE_100HALF;
  1484. if ((bmsr & BMSR_100FULL) &&
  1485. (lp->advertising & ADVERTISED_100baseT_Full))
  1486. adv |= ADVERTISE_100FULL;
  1487. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  1488. if (err)
  1489. return err;
  1490. if (likely(bmsr & BMSR_ESTATEN)) {
  1491. ctrl1000 = 0;
  1492. if ((estat & ESTATUS_1000_THALF) &&
  1493. (lp->advertising & ADVERTISED_1000baseT_Half))
  1494. ctrl1000 |= ADVERTISE_1000HALF;
  1495. if ((estat & ESTATUS_1000_TFULL) &&
  1496. (lp->advertising & ADVERTISED_1000baseT_Full))
  1497. ctrl1000 |= ADVERTISE_1000FULL;
  1498. err = mii_write(np, np->phy_addr,
  1499. MII_CTRL1000, ctrl1000);
  1500. if (err)
  1501. return err;
  1502. }
  1503. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1504. } else {
  1505. /* !lp->autoneg */
  1506. int fulldpx;
  1507. if (lp->duplex == DUPLEX_FULL) {
  1508. bmcr |= BMCR_FULLDPLX;
  1509. fulldpx = 1;
  1510. } else if (lp->duplex == DUPLEX_HALF)
  1511. fulldpx = 0;
  1512. else
  1513. return -EINVAL;
  1514. if (lp->speed == SPEED_1000) {
  1515. /* if X-full requested while not supported, or
  1516. X-half requested while not supported... */
  1517. if ((fulldpx && !(estat & ESTATUS_1000_TFULL)) ||
  1518. (!fulldpx && !(estat & ESTATUS_1000_THALF)))
  1519. return -EINVAL;
  1520. bmcr |= BMCR_SPEED1000;
  1521. } else if (lp->speed == SPEED_100) {
  1522. if ((fulldpx && !(bmsr & BMSR_100FULL)) ||
  1523. (!fulldpx && !(bmsr & BMSR_100HALF)))
  1524. return -EINVAL;
  1525. bmcr |= BMCR_SPEED100;
  1526. } else if (lp->speed == SPEED_10) {
  1527. if ((fulldpx && !(bmsr & BMSR_10FULL)) ||
  1528. (!fulldpx && !(bmsr & BMSR_10HALF)))
  1529. return -EINVAL;
  1530. } else
  1531. return -EINVAL;
  1532. }
  1533. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1534. if (err)
  1535. return err;
  1536. #if 0
  1537. err = mii_read(np, np->phy_addr, MII_BMCR);
  1538. if (err < 0)
  1539. return err;
  1540. bmcr = err;
  1541. err = mii_read(np, np->phy_addr, MII_BMSR);
  1542. if (err < 0)
  1543. return err;
  1544. bmsr = err;
  1545. pr_info("Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  1546. np->port, bmcr, bmsr);
  1547. #endif
  1548. return 0;
  1549. }
  1550. static int xcvr_init_1g(struct niu *np)
  1551. {
  1552. u64 val;
  1553. /* XXX shared resource, lock parent XXX */
  1554. val = nr64(MIF_CONFIG);
  1555. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1556. nw64(MIF_CONFIG, val);
  1557. return mii_init_common(np);
  1558. }
  1559. static int niu_xcvr_init(struct niu *np)
  1560. {
  1561. const struct niu_phy_ops *ops = np->phy_ops;
  1562. int err;
  1563. err = 0;
  1564. if (ops->xcvr_init)
  1565. err = ops->xcvr_init(np);
  1566. return err;
  1567. }
  1568. static int niu_serdes_init(struct niu *np)
  1569. {
  1570. const struct niu_phy_ops *ops = np->phy_ops;
  1571. int err;
  1572. err = 0;
  1573. if (ops->serdes_init)
  1574. err = ops->serdes_init(np);
  1575. return err;
  1576. }
  1577. static void niu_init_xif(struct niu *);
  1578. static void niu_handle_led(struct niu *, int status);
  1579. static int niu_link_status_common(struct niu *np, int link_up)
  1580. {
  1581. struct niu_link_config *lp = &np->link_config;
  1582. struct net_device *dev = np->dev;
  1583. unsigned long flags;
  1584. if (!netif_carrier_ok(dev) && link_up) {
  1585. netif_info(np, link, dev, "Link is up at %s, %s duplex\n",
  1586. lp->active_speed == SPEED_10000 ? "10Gb/sec" :
  1587. lp->active_speed == SPEED_1000 ? "1Gb/sec" :
  1588. lp->active_speed == SPEED_100 ? "100Mbit/sec" :
  1589. "10Mbit/sec",
  1590. lp->active_duplex == DUPLEX_FULL ? "full" : "half");
  1591. spin_lock_irqsave(&np->lock, flags);
  1592. niu_init_xif(np);
  1593. niu_handle_led(np, 1);
  1594. spin_unlock_irqrestore(&np->lock, flags);
  1595. netif_carrier_on(dev);
  1596. } else if (netif_carrier_ok(dev) && !link_up) {
  1597. netif_warn(np, link, dev, "Link is down\n");
  1598. spin_lock_irqsave(&np->lock, flags);
  1599. niu_handle_led(np, 0);
  1600. spin_unlock_irqrestore(&np->lock, flags);
  1601. netif_carrier_off(dev);
  1602. }
  1603. return 0;
  1604. }
  1605. static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
  1606. {
  1607. int err, link_up, pma_status, pcs_status;
  1608. link_up = 0;
  1609. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1610. MRVL88X2011_10G_PMD_STATUS_2);
  1611. if (err < 0)
  1612. goto out;
  1613. /* Check PMA/PMD Register: 1.0001.2 == 1 */
  1614. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1615. MRVL88X2011_PMA_PMD_STATUS_1);
  1616. if (err < 0)
  1617. goto out;
  1618. pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1619. /* Check PMC Register : 3.0001.2 == 1: read twice */
  1620. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1621. MRVL88X2011_PMA_PMD_STATUS_1);
  1622. if (err < 0)
  1623. goto out;
  1624. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1625. MRVL88X2011_PMA_PMD_STATUS_1);
  1626. if (err < 0)
  1627. goto out;
  1628. pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1629. /* Check XGXS Register : 4.0018.[0-3,12] */
  1630. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
  1631. MRVL88X2011_10G_XGXS_LANE_STAT);
  1632. if (err < 0)
  1633. goto out;
  1634. if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
  1635. PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
  1636. PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
  1637. 0x800))
  1638. link_up = (pma_status && pcs_status) ? 1 : 0;
  1639. np->link_config.active_speed = SPEED_10000;
  1640. np->link_config.active_duplex = DUPLEX_FULL;
  1641. err = 0;
  1642. out:
  1643. mrvl88x2011_act_led(np, (link_up ?
  1644. MRVL88X2011_LED_CTL_PCS_ACT :
  1645. MRVL88X2011_LED_CTL_OFF));
  1646. *link_up_p = link_up;
  1647. return err;
  1648. }
  1649. static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
  1650. {
  1651. int err, link_up;
  1652. link_up = 0;
  1653. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1654. BCM8704_PMD_RCV_SIGDET);
  1655. if (err < 0 || err == 0xffff)
  1656. goto out;
  1657. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1658. err = 0;
  1659. goto out;
  1660. }
  1661. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1662. BCM8704_PCS_10G_R_STATUS);
  1663. if (err < 0)
  1664. goto out;
  1665. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1666. err = 0;
  1667. goto out;
  1668. }
  1669. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1670. BCM8704_PHYXS_XGXS_LANE_STAT);
  1671. if (err < 0)
  1672. goto out;
  1673. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1674. PHYXS_XGXS_LANE_STAT_MAGIC |
  1675. PHYXS_XGXS_LANE_STAT_PATTEST |
  1676. PHYXS_XGXS_LANE_STAT_LANE3 |
  1677. PHYXS_XGXS_LANE_STAT_LANE2 |
  1678. PHYXS_XGXS_LANE_STAT_LANE1 |
  1679. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1680. err = 0;
  1681. np->link_config.active_speed = SPEED_INVALID;
  1682. np->link_config.active_duplex = DUPLEX_INVALID;
  1683. goto out;
  1684. }
  1685. link_up = 1;
  1686. np->link_config.active_speed = SPEED_10000;
  1687. np->link_config.active_duplex = DUPLEX_FULL;
  1688. err = 0;
  1689. out:
  1690. *link_up_p = link_up;
  1691. return err;
  1692. }
  1693. static int link_status_10g_bcom(struct niu *np, int *link_up_p)
  1694. {
  1695. int err, link_up;
  1696. link_up = 0;
  1697. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1698. BCM8704_PMD_RCV_SIGDET);
  1699. if (err < 0)
  1700. goto out;
  1701. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1702. err = 0;
  1703. goto out;
  1704. }
  1705. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1706. BCM8704_PCS_10G_R_STATUS);
  1707. if (err < 0)
  1708. goto out;
  1709. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1710. err = 0;
  1711. goto out;
  1712. }
  1713. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1714. BCM8704_PHYXS_XGXS_LANE_STAT);
  1715. if (err < 0)
  1716. goto out;
  1717. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1718. PHYXS_XGXS_LANE_STAT_MAGIC |
  1719. PHYXS_XGXS_LANE_STAT_LANE3 |
  1720. PHYXS_XGXS_LANE_STAT_LANE2 |
  1721. PHYXS_XGXS_LANE_STAT_LANE1 |
  1722. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1723. err = 0;
  1724. goto out;
  1725. }
  1726. link_up = 1;
  1727. np->link_config.active_speed = SPEED_10000;
  1728. np->link_config.active_duplex = DUPLEX_FULL;
  1729. err = 0;
  1730. out:
  1731. *link_up_p = link_up;
  1732. return err;
  1733. }
  1734. static int link_status_10g(struct niu *np, int *link_up_p)
  1735. {
  1736. unsigned long flags;
  1737. int err = -EINVAL;
  1738. spin_lock_irqsave(&np->lock, flags);
  1739. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1740. int phy_id;
  1741. phy_id = phy_decode(np->parent->port_phy, np->port);
  1742. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1743. /* handle different phy types */
  1744. switch (phy_id & NIU_PHY_ID_MASK) {
  1745. case NIU_PHY_ID_MRVL88X2011:
  1746. err = link_status_10g_mrvl(np, link_up_p);
  1747. break;
  1748. default: /* bcom 8704 */
  1749. err = link_status_10g_bcom(np, link_up_p);
  1750. break;
  1751. }
  1752. }
  1753. spin_unlock_irqrestore(&np->lock, flags);
  1754. return err;
  1755. }
  1756. static int niu_10g_phy_present(struct niu *np)
  1757. {
  1758. u64 sig, mask, val;
  1759. sig = nr64(ESR_INT_SIGNALS);
  1760. switch (np->port) {
  1761. case 0:
  1762. mask = ESR_INT_SIGNALS_P0_BITS;
  1763. val = (ESR_INT_SRDY0_P0 |
  1764. ESR_INT_DET0_P0 |
  1765. ESR_INT_XSRDY_P0 |
  1766. ESR_INT_XDP_P0_CH3 |
  1767. ESR_INT_XDP_P0_CH2 |
  1768. ESR_INT_XDP_P0_CH1 |
  1769. ESR_INT_XDP_P0_CH0);
  1770. break;
  1771. case 1:
  1772. mask = ESR_INT_SIGNALS_P1_BITS;
  1773. val = (ESR_INT_SRDY0_P1 |
  1774. ESR_INT_DET0_P1 |
  1775. ESR_INT_XSRDY_P1 |
  1776. ESR_INT_XDP_P1_CH3 |
  1777. ESR_INT_XDP_P1_CH2 |
  1778. ESR_INT_XDP_P1_CH1 |
  1779. ESR_INT_XDP_P1_CH0);
  1780. break;
  1781. default:
  1782. return 0;
  1783. }
  1784. if ((sig & mask) != val)
  1785. return 0;
  1786. return 1;
  1787. }
  1788. static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
  1789. {
  1790. unsigned long flags;
  1791. int err = 0;
  1792. int phy_present;
  1793. int phy_present_prev;
  1794. spin_lock_irqsave(&np->lock, flags);
  1795. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1796. phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
  1797. 1 : 0;
  1798. phy_present = niu_10g_phy_present(np);
  1799. if (phy_present != phy_present_prev) {
  1800. /* state change */
  1801. if (phy_present) {
  1802. /* A NEM was just plugged in */
  1803. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1804. if (np->phy_ops->xcvr_init)
  1805. err = np->phy_ops->xcvr_init(np);
  1806. if (err) {
  1807. err = mdio_read(np, np->phy_addr,
  1808. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  1809. if (err == 0xffff) {
  1810. /* No mdio, back-to-back XAUI */
  1811. goto out;
  1812. }
  1813. /* debounce */
  1814. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1815. }
  1816. } else {
  1817. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1818. *link_up_p = 0;
  1819. netif_warn(np, link, np->dev,
  1820. "Hotplug PHY Removed\n");
  1821. }
  1822. }
  1823. out:
  1824. if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) {
  1825. err = link_status_10g_bcm8706(np, link_up_p);
  1826. if (err == 0xffff) {
  1827. /* No mdio, back-to-back XAUI: it is C10NEM */
  1828. *link_up_p = 1;
  1829. np->link_config.active_speed = SPEED_10000;
  1830. np->link_config.active_duplex = DUPLEX_FULL;
  1831. }
  1832. }
  1833. }
  1834. spin_unlock_irqrestore(&np->lock, flags);
  1835. return 0;
  1836. }
  1837. static int niu_link_status(struct niu *np, int *link_up_p)
  1838. {
  1839. const struct niu_phy_ops *ops = np->phy_ops;
  1840. int err;
  1841. err = 0;
  1842. if (ops->link_status)
  1843. err = ops->link_status(np, link_up_p);
  1844. return err;
  1845. }
  1846. static void niu_timer(unsigned long __opaque)
  1847. {
  1848. struct niu *np = (struct niu *) __opaque;
  1849. unsigned long off;
  1850. int err, link_up;
  1851. err = niu_link_status(np, &link_up);
  1852. if (!err)
  1853. niu_link_status_common(np, link_up);
  1854. if (netif_carrier_ok(np->dev))
  1855. off = 5 * HZ;
  1856. else
  1857. off = 1 * HZ;
  1858. np->timer.expires = jiffies + off;
  1859. add_timer(&np->timer);
  1860. }
  1861. static const struct niu_phy_ops phy_ops_10g_serdes = {
  1862. .serdes_init = serdes_init_10g_serdes,
  1863. .link_status = link_status_10g_serdes,
  1864. };
  1865. static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
  1866. .serdes_init = serdes_init_niu_10g_serdes,
  1867. .link_status = link_status_10g_serdes,
  1868. };
  1869. static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
  1870. .serdes_init = serdes_init_niu_1g_serdes,
  1871. .link_status = link_status_1g_serdes,
  1872. };
  1873. static const struct niu_phy_ops phy_ops_1g_rgmii = {
  1874. .xcvr_init = xcvr_init_1g_rgmii,
  1875. .link_status = link_status_1g_rgmii,
  1876. };
  1877. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1878. .serdes_init = serdes_init_niu_10g_fiber,
  1879. .xcvr_init = xcvr_init_10g,
  1880. .link_status = link_status_10g,
  1881. };
  1882. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1883. .serdes_init = serdes_init_10g,
  1884. .xcvr_init = xcvr_init_10g,
  1885. .link_status = link_status_10g,
  1886. };
  1887. static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
  1888. .serdes_init = serdes_init_10g,
  1889. .xcvr_init = xcvr_init_10g_bcm8706,
  1890. .link_status = link_status_10g_hotplug,
  1891. };
  1892. static const struct niu_phy_ops phy_ops_niu_10g_hotplug = {
  1893. .serdes_init = serdes_init_niu_10g_fiber,
  1894. .xcvr_init = xcvr_init_10g_bcm8706,
  1895. .link_status = link_status_10g_hotplug,
  1896. };
  1897. static const struct niu_phy_ops phy_ops_10g_copper = {
  1898. .serdes_init = serdes_init_10g,
  1899. .link_status = link_status_10g, /* XXX */
  1900. };
  1901. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1902. .serdes_init = serdes_init_1g,
  1903. .xcvr_init = xcvr_init_1g,
  1904. .link_status = link_status_1g,
  1905. };
  1906. static const struct niu_phy_ops phy_ops_1g_copper = {
  1907. .xcvr_init = xcvr_init_1g,
  1908. .link_status = link_status_1g,
  1909. };
  1910. struct niu_phy_template {
  1911. const struct niu_phy_ops *ops;
  1912. u32 phy_addr_base;
  1913. };
  1914. static const struct niu_phy_template phy_template_niu_10g_fiber = {
  1915. .ops = &phy_ops_10g_fiber_niu,
  1916. .phy_addr_base = 16,
  1917. };
  1918. static const struct niu_phy_template phy_template_niu_10g_serdes = {
  1919. .ops = &phy_ops_10g_serdes_niu,
  1920. .phy_addr_base = 0,
  1921. };
  1922. static const struct niu_phy_template phy_template_niu_1g_serdes = {
  1923. .ops = &phy_ops_1g_serdes_niu,
  1924. .phy_addr_base = 0,
  1925. };
  1926. static const struct niu_phy_template phy_template_10g_fiber = {
  1927. .ops = &phy_ops_10g_fiber,
  1928. .phy_addr_base = 8,
  1929. };
  1930. static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
  1931. .ops = &phy_ops_10g_fiber_hotplug,
  1932. .phy_addr_base = 8,
  1933. };
  1934. static const struct niu_phy_template phy_template_niu_10g_hotplug = {
  1935. .ops = &phy_ops_niu_10g_hotplug,
  1936. .phy_addr_base = 8,
  1937. };
  1938. static const struct niu_phy_template phy_template_10g_copper = {
  1939. .ops = &phy_ops_10g_copper,
  1940. .phy_addr_base = 10,
  1941. };
  1942. static const struct niu_phy_template phy_template_1g_fiber = {
  1943. .ops = &phy_ops_1g_fiber,
  1944. .phy_addr_base = 0,
  1945. };
  1946. static const struct niu_phy_template phy_template_1g_copper = {
  1947. .ops = &phy_ops_1g_copper,
  1948. .phy_addr_base = 0,
  1949. };
  1950. static const struct niu_phy_template phy_template_1g_rgmii = {
  1951. .ops = &phy_ops_1g_rgmii,
  1952. .phy_addr_base = 0,
  1953. };
  1954. static const struct niu_phy_template phy_template_10g_serdes = {
  1955. .ops = &phy_ops_10g_serdes,
  1956. .phy_addr_base = 0,
  1957. };
  1958. static int niu_atca_port_num[4] = {
  1959. 0, 0, 11, 10
  1960. };
  1961. static int serdes_init_10g_serdes(struct niu *np)
  1962. {
  1963. struct niu_link_config *lp = &np->link_config;
  1964. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  1965. u64 ctrl_val, test_cfg_val, sig, mask, val;
  1966. u64 reset_val;
  1967. switch (np->port) {
  1968. case 0:
  1969. reset_val = ENET_SERDES_RESET_0;
  1970. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  1971. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  1972. pll_cfg = ENET_SERDES_0_PLL_CFG;
  1973. break;
  1974. case 1:
  1975. reset_val = ENET_SERDES_RESET_1;
  1976. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  1977. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  1978. pll_cfg = ENET_SERDES_1_PLL_CFG;
  1979. break;
  1980. default:
  1981. return -EINVAL;
  1982. }
  1983. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  1984. ENET_SERDES_CTRL_SDET_1 |
  1985. ENET_SERDES_CTRL_SDET_2 |
  1986. ENET_SERDES_CTRL_SDET_3 |
  1987. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  1988. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  1989. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  1990. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  1991. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  1992. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  1993. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  1994. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  1995. test_cfg_val = 0;
  1996. if (lp->loopback_mode == LOOPBACK_PHY) {
  1997. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  1998. ENET_SERDES_TEST_MD_0_SHIFT) |
  1999. (ENET_TEST_MD_PAD_LOOPBACK <<
  2000. ENET_SERDES_TEST_MD_1_SHIFT) |
  2001. (ENET_TEST_MD_PAD_LOOPBACK <<
  2002. ENET_SERDES_TEST_MD_2_SHIFT) |
  2003. (ENET_TEST_MD_PAD_LOOPBACK <<
  2004. ENET_SERDES_TEST_MD_3_SHIFT));
  2005. }
  2006. esr_reset(np);
  2007. nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
  2008. nw64(ctrl_reg, ctrl_val);
  2009. nw64(test_cfg_reg, test_cfg_val);
  2010. /* Initialize all 4 lanes of the SERDES. */
  2011. for (i = 0; i < 4; i++) {
  2012. u32 rxtx_ctrl, glue0;
  2013. int err;
  2014. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  2015. if (err)
  2016. return err;
  2017. err = esr_read_glue0(np, i, &glue0);
  2018. if (err)
  2019. return err;
  2020. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  2021. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  2022. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  2023. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  2024. ESR_GLUE_CTRL0_THCNT |
  2025. ESR_GLUE_CTRL0_BLTIME);
  2026. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  2027. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  2028. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  2029. (BLTIME_300_CYCLES <<
  2030. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  2031. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  2032. if (err)
  2033. return err;
  2034. err = esr_write_glue0(np, i, glue0);
  2035. if (err)
  2036. return err;
  2037. }
  2038. sig = nr64(ESR_INT_SIGNALS);
  2039. switch (np->port) {
  2040. case 0:
  2041. mask = ESR_INT_SIGNALS_P0_BITS;
  2042. val = (ESR_INT_SRDY0_P0 |
  2043. ESR_INT_DET0_P0 |
  2044. ESR_INT_XSRDY_P0 |
  2045. ESR_INT_XDP_P0_CH3 |
  2046. ESR_INT_XDP_P0_CH2 |
  2047. ESR_INT_XDP_P0_CH1 |
  2048. ESR_INT_XDP_P0_CH0);
  2049. break;
  2050. case 1:
  2051. mask = ESR_INT_SIGNALS_P1_BITS;
  2052. val = (ESR_INT_SRDY0_P1 |
  2053. ESR_INT_DET0_P1 |
  2054. ESR_INT_XSRDY_P1 |
  2055. ESR_INT_XDP_P1_CH3 |
  2056. ESR_INT_XDP_P1_CH2 |
  2057. ESR_INT_XDP_P1_CH1 |
  2058. ESR_INT_XDP_P1_CH0);
  2059. break;
  2060. default:
  2061. return -EINVAL;
  2062. }
  2063. if ((sig & mask) != val) {
  2064. int err;
  2065. err = serdes_init_1g_serdes(np);
  2066. if (!err) {
  2067. np->flags &= ~NIU_FLAGS_10G;
  2068. np->mac_xcvr = MAC_XCVR_PCS;
  2069. } else {
  2070. netdev_err(np->dev, "Port %u 10G/1G SERDES Link Failed\n",
  2071. np->port);
  2072. return -ENODEV;
  2073. }
  2074. }
  2075. return 0;
  2076. }
  2077. static int niu_determine_phy_disposition(struct niu *np)
  2078. {
  2079. struct niu_parent *parent = np->parent;
  2080. u8 plat_type = parent->plat_type;
  2081. const struct niu_phy_template *tp;
  2082. u32 phy_addr_off = 0;
  2083. if (plat_type == PLAT_TYPE_NIU) {
  2084. switch (np->flags &
  2085. (NIU_FLAGS_10G |
  2086. NIU_FLAGS_FIBER |
  2087. NIU_FLAGS_XCVR_SERDES)) {
  2088. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2089. /* 10G Serdes */
  2090. tp = &phy_template_niu_10g_serdes;
  2091. break;
  2092. case NIU_FLAGS_XCVR_SERDES:
  2093. /* 1G Serdes */
  2094. tp = &phy_template_niu_1g_serdes;
  2095. break;
  2096. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2097. /* 10G Fiber */
  2098. default:
  2099. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2100. tp = &phy_template_niu_10g_hotplug;
  2101. if (np->port == 0)
  2102. phy_addr_off = 8;
  2103. if (np->port == 1)
  2104. phy_addr_off = 12;
  2105. } else {
  2106. tp = &phy_template_niu_10g_fiber;
  2107. phy_addr_off += np->port;
  2108. }
  2109. break;
  2110. }
  2111. } else {
  2112. switch (np->flags &
  2113. (NIU_FLAGS_10G |
  2114. NIU_FLAGS_FIBER |
  2115. NIU_FLAGS_XCVR_SERDES)) {
  2116. case 0:
  2117. /* 1G copper */
  2118. tp = &phy_template_1g_copper;
  2119. if (plat_type == PLAT_TYPE_VF_P0)
  2120. phy_addr_off = 10;
  2121. else if (plat_type == PLAT_TYPE_VF_P1)
  2122. phy_addr_off = 26;
  2123. phy_addr_off += (np->port ^ 0x3);
  2124. break;
  2125. case NIU_FLAGS_10G:
  2126. /* 10G copper */
  2127. tp = &phy_template_10g_copper;
  2128. break;
  2129. case NIU_FLAGS_FIBER:
  2130. /* 1G fiber */
  2131. tp = &phy_template_1g_fiber;
  2132. break;
  2133. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2134. /* 10G fiber */
  2135. tp = &phy_template_10g_fiber;
  2136. if (plat_type == PLAT_TYPE_VF_P0 ||
  2137. plat_type == PLAT_TYPE_VF_P1)
  2138. phy_addr_off = 8;
  2139. phy_addr_off += np->port;
  2140. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2141. tp = &phy_template_10g_fiber_hotplug;
  2142. if (np->port == 0)
  2143. phy_addr_off = 8;
  2144. if (np->port == 1)
  2145. phy_addr_off = 12;
  2146. }
  2147. break;
  2148. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2149. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  2150. case NIU_FLAGS_XCVR_SERDES:
  2151. switch(np->port) {
  2152. case 0:
  2153. case 1:
  2154. tp = &phy_template_10g_serdes;
  2155. break;
  2156. case 2:
  2157. case 3:
  2158. tp = &phy_template_1g_rgmii;
  2159. break;
  2160. default:
  2161. return -EINVAL;
  2162. break;
  2163. }
  2164. phy_addr_off = niu_atca_port_num[np->port];
  2165. break;
  2166. default:
  2167. return -EINVAL;
  2168. }
  2169. }
  2170. np->phy_ops = tp->ops;
  2171. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  2172. return 0;
  2173. }
  2174. static int niu_init_link(struct niu *np)
  2175. {
  2176. struct niu_parent *parent = np->parent;
  2177. int err, ignore;
  2178. if (parent->plat_type == PLAT_TYPE_NIU) {
  2179. err = niu_xcvr_init(np);
  2180. if (err)
  2181. return err;
  2182. msleep(200);
  2183. }
  2184. err = niu_serdes_init(np);
  2185. if (err && !(np->flags & NIU_FLAGS_HOTPLUG_PHY))
  2186. return err;
  2187. msleep(200);
  2188. err = niu_xcvr_init(np);
  2189. if (!err || (np->flags & NIU_FLAGS_HOTPLUG_PHY))
  2190. niu_link_status(np, &ignore);
  2191. return 0;
  2192. }
  2193. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  2194. {
  2195. u16 reg0 = addr[4] << 8 | addr[5];
  2196. u16 reg1 = addr[2] << 8 | addr[3];
  2197. u16 reg2 = addr[0] << 8 | addr[1];
  2198. if (np->flags & NIU_FLAGS_XMAC) {
  2199. nw64_mac(XMAC_ADDR0, reg0);
  2200. nw64_mac(XMAC_ADDR1, reg1);
  2201. nw64_mac(XMAC_ADDR2, reg2);
  2202. } else {
  2203. nw64_mac(BMAC_ADDR0, reg0);
  2204. nw64_mac(BMAC_ADDR1, reg1);
  2205. nw64_mac(BMAC_ADDR2, reg2);
  2206. }
  2207. }
  2208. static int niu_num_alt_addr(struct niu *np)
  2209. {
  2210. if (np->flags & NIU_FLAGS_XMAC)
  2211. return XMAC_NUM_ALT_ADDR;
  2212. else
  2213. return BMAC_NUM_ALT_ADDR;
  2214. }
  2215. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  2216. {
  2217. u16 reg0 = addr[4] << 8 | addr[5];
  2218. u16 reg1 = addr[2] << 8 | addr[3];
  2219. u16 reg2 = addr[0] << 8 | addr[1];
  2220. if (index >= niu_num_alt_addr(np))
  2221. return -EINVAL;
  2222. if (np->flags & NIU_FLAGS_XMAC) {
  2223. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  2224. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  2225. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  2226. } else {
  2227. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  2228. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  2229. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  2230. }
  2231. return 0;
  2232. }
  2233. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  2234. {
  2235. unsigned long reg;
  2236. u64 val, mask;
  2237. if (index >= niu_num_alt_addr(np))
  2238. return -EINVAL;
  2239. if (np->flags & NIU_FLAGS_XMAC) {
  2240. reg = XMAC_ADDR_CMPEN;
  2241. mask = 1 << index;
  2242. } else {
  2243. reg = BMAC_ADDR_CMPEN;
  2244. mask = 1 << (index + 1);
  2245. }
  2246. val = nr64_mac(reg);
  2247. if (on)
  2248. val |= mask;
  2249. else
  2250. val &= ~mask;
  2251. nw64_mac(reg, val);
  2252. return 0;
  2253. }
  2254. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  2255. int num, int mac_pref)
  2256. {
  2257. u64 val = nr64_mac(reg);
  2258. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  2259. val |= num;
  2260. if (mac_pref)
  2261. val |= HOST_INFO_MPR;
  2262. nw64_mac(reg, val);
  2263. }
  2264. static int __set_rdc_table_num(struct niu *np,
  2265. int xmac_index, int bmac_index,
  2266. int rdc_table_num, int mac_pref)
  2267. {
  2268. unsigned long reg;
  2269. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  2270. return -EINVAL;
  2271. if (np->flags & NIU_FLAGS_XMAC)
  2272. reg = XMAC_HOST_INFO(xmac_index);
  2273. else
  2274. reg = BMAC_HOST_INFO(bmac_index);
  2275. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  2276. return 0;
  2277. }
  2278. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  2279. int mac_pref)
  2280. {
  2281. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  2282. }
  2283. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  2284. int mac_pref)
  2285. {
  2286. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  2287. }
  2288. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  2289. int table_num, int mac_pref)
  2290. {
  2291. if (idx >= niu_num_alt_addr(np))
  2292. return -EINVAL;
  2293. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  2294. }
  2295. static u64 vlan_entry_set_parity(u64 reg_val)
  2296. {
  2297. u64 port01_mask;
  2298. u64 port23_mask;
  2299. port01_mask = 0x00ff;
  2300. port23_mask = 0xff00;
  2301. if (hweight64(reg_val & port01_mask) & 1)
  2302. reg_val |= ENET_VLAN_TBL_PARITY0;
  2303. else
  2304. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  2305. if (hweight64(reg_val & port23_mask) & 1)
  2306. reg_val |= ENET_VLAN_TBL_PARITY1;
  2307. else
  2308. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  2309. return reg_val;
  2310. }
  2311. static void vlan_tbl_write(struct niu *np, unsigned long index,
  2312. int port, int vpr, int rdc_table)
  2313. {
  2314. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  2315. reg_val &= ~((ENET_VLAN_TBL_VPR |
  2316. ENET_VLAN_TBL_VLANRDCTBLN) <<
  2317. ENET_VLAN_TBL_SHIFT(port));
  2318. if (vpr)
  2319. reg_val |= (ENET_VLAN_TBL_VPR <<
  2320. ENET_VLAN_TBL_SHIFT(port));
  2321. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  2322. reg_val = vlan_entry_set_parity(reg_val);
  2323. nw64(ENET_VLAN_TBL(index), reg_val);
  2324. }
  2325. static void vlan_tbl_clear(struct niu *np)
  2326. {
  2327. int i;
  2328. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  2329. nw64(ENET_VLAN_TBL(i), 0);
  2330. }
  2331. static int tcam_wait_bit(struct niu *np, u64 bit)
  2332. {
  2333. int limit = 1000;
  2334. while (--limit > 0) {
  2335. if (nr64(TCAM_CTL) & bit)
  2336. break;
  2337. udelay(1);
  2338. }
  2339. if (limit <= 0)
  2340. return -ENODEV;
  2341. return 0;
  2342. }
  2343. static int tcam_flush(struct niu *np, int index)
  2344. {
  2345. nw64(TCAM_KEY_0, 0x00);
  2346. nw64(TCAM_KEY_MASK_0, 0xff);
  2347. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2348. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2349. }
  2350. #if 0
  2351. static int tcam_read(struct niu *np, int index,
  2352. u64 *key, u64 *mask)
  2353. {
  2354. int err;
  2355. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  2356. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2357. if (!err) {
  2358. key[0] = nr64(TCAM_KEY_0);
  2359. key[1] = nr64(TCAM_KEY_1);
  2360. key[2] = nr64(TCAM_KEY_2);
  2361. key[3] = nr64(TCAM_KEY_3);
  2362. mask[0] = nr64(TCAM_KEY_MASK_0);
  2363. mask[1] = nr64(TCAM_KEY_MASK_1);
  2364. mask[2] = nr64(TCAM_KEY_MASK_2);
  2365. mask[3] = nr64(TCAM_KEY_MASK_3);
  2366. }
  2367. return err;
  2368. }
  2369. #endif
  2370. static int tcam_write(struct niu *np, int index,
  2371. u64 *key, u64 *mask)
  2372. {
  2373. nw64(TCAM_KEY_0, key[0]);
  2374. nw64(TCAM_KEY_1, key[1]);
  2375. nw64(TCAM_KEY_2, key[2]);
  2376. nw64(TCAM_KEY_3, key[3]);
  2377. nw64(TCAM_KEY_MASK_0, mask[0]);
  2378. nw64(TCAM_KEY_MASK_1, mask[1]);
  2379. nw64(TCAM_KEY_MASK_2, mask[2]);
  2380. nw64(TCAM_KEY_MASK_3, mask[3]);
  2381. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2382. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2383. }
  2384. #if 0
  2385. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  2386. {
  2387. int err;
  2388. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  2389. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2390. if (!err)
  2391. *data = nr64(TCAM_KEY_1);
  2392. return err;
  2393. }
  2394. #endif
  2395. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  2396. {
  2397. nw64(TCAM_KEY_1, assoc_data);
  2398. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  2399. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2400. }
  2401. static void tcam_enable(struct niu *np, int on)
  2402. {
  2403. u64 val = nr64(FFLP_CFG_1);
  2404. if (on)
  2405. val &= ~FFLP_CFG_1_TCAM_DIS;
  2406. else
  2407. val |= FFLP_CFG_1_TCAM_DIS;
  2408. nw64(FFLP_CFG_1, val);
  2409. }
  2410. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  2411. {
  2412. u64 val = nr64(FFLP_CFG_1);
  2413. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  2414. FFLP_CFG_1_CAMLAT |
  2415. FFLP_CFG_1_CAMRATIO);
  2416. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  2417. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  2418. nw64(FFLP_CFG_1, val);
  2419. val = nr64(FFLP_CFG_1);
  2420. val |= FFLP_CFG_1_FFLPINITDONE;
  2421. nw64(FFLP_CFG_1, val);
  2422. }
  2423. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  2424. int on)
  2425. {
  2426. unsigned long reg;
  2427. u64 val;
  2428. if (class < CLASS_CODE_ETHERTYPE1 ||
  2429. class > CLASS_CODE_ETHERTYPE2)
  2430. return -EINVAL;
  2431. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2432. val = nr64(reg);
  2433. if (on)
  2434. val |= L2_CLS_VLD;
  2435. else
  2436. val &= ~L2_CLS_VLD;
  2437. nw64(reg, val);
  2438. return 0;
  2439. }
  2440. #if 0
  2441. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  2442. u64 ether_type)
  2443. {
  2444. unsigned long reg;
  2445. u64 val;
  2446. if (class < CLASS_CODE_ETHERTYPE1 ||
  2447. class > CLASS_CODE_ETHERTYPE2 ||
  2448. (ether_type & ~(u64)0xffff) != 0)
  2449. return -EINVAL;
  2450. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2451. val = nr64(reg);
  2452. val &= ~L2_CLS_ETYPE;
  2453. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  2454. nw64(reg, val);
  2455. return 0;
  2456. }
  2457. #endif
  2458. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  2459. int on)
  2460. {
  2461. unsigned long reg;
  2462. u64 val;
  2463. if (class < CLASS_CODE_USER_PROG1 ||
  2464. class > CLASS_CODE_USER_PROG4)
  2465. return -EINVAL;
  2466. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2467. val = nr64(reg);
  2468. if (on)
  2469. val |= L3_CLS_VALID;
  2470. else
  2471. val &= ~L3_CLS_VALID;
  2472. nw64(reg, val);
  2473. return 0;
  2474. }
  2475. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  2476. int ipv6, u64 protocol_id,
  2477. u64 tos_mask, u64 tos_val)
  2478. {
  2479. unsigned long reg;
  2480. u64 val;
  2481. if (class < CLASS_CODE_USER_PROG1 ||
  2482. class > CLASS_CODE_USER_PROG4 ||
  2483. (protocol_id & ~(u64)0xff) != 0 ||
  2484. (tos_mask & ~(u64)0xff) != 0 ||
  2485. (tos_val & ~(u64)0xff) != 0)
  2486. return -EINVAL;
  2487. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2488. val = nr64(reg);
  2489. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  2490. L3_CLS_TOSMASK | L3_CLS_TOS);
  2491. if (ipv6)
  2492. val |= L3_CLS_IPVER;
  2493. val |= (protocol_id << L3_CLS_PID_SHIFT);
  2494. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  2495. val |= (tos_val << L3_CLS_TOS_SHIFT);
  2496. nw64(reg, val);
  2497. return 0;
  2498. }
  2499. static int tcam_early_init(struct niu *np)
  2500. {
  2501. unsigned long i;
  2502. int err;
  2503. tcam_enable(np, 0);
  2504. tcam_set_lat_and_ratio(np,
  2505. DEFAULT_TCAM_LATENCY,
  2506. DEFAULT_TCAM_ACCESS_RATIO);
  2507. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  2508. err = tcam_user_eth_class_enable(np, i, 0);
  2509. if (err)
  2510. return err;
  2511. }
  2512. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  2513. err = tcam_user_ip_class_enable(np, i, 0);
  2514. if (err)
  2515. return err;
  2516. }
  2517. return 0;
  2518. }
  2519. static int tcam_flush_all(struct niu *np)
  2520. {
  2521. unsigned long i;
  2522. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  2523. int err = tcam_flush(np, i);
  2524. if (err)
  2525. return err;
  2526. }
  2527. return 0;
  2528. }
  2529. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  2530. {
  2531. return ((u64)index | (num_entries == 1 ?
  2532. HASH_TBL_ADDR_AUTOINC : 0));
  2533. }
  2534. #if 0
  2535. static int hash_read(struct niu *np, unsigned long partition,
  2536. unsigned long index, unsigned long num_entries,
  2537. u64 *data)
  2538. {
  2539. u64 val = hash_addr_regval(index, num_entries);
  2540. unsigned long i;
  2541. if (partition >= FCRAM_NUM_PARTITIONS ||
  2542. index + num_entries > FCRAM_SIZE)
  2543. return -EINVAL;
  2544. nw64(HASH_TBL_ADDR(partition), val);
  2545. for (i = 0; i < num_entries; i++)
  2546. data[i] = nr64(HASH_TBL_DATA(partition));
  2547. return 0;
  2548. }
  2549. #endif
  2550. static int hash_write(struct niu *np, unsigned long partition,
  2551. unsigned long index, unsigned long num_entries,
  2552. u64 *data)
  2553. {
  2554. u64 val = hash_addr_regval(index, num_entries);
  2555. unsigned long i;
  2556. if (partition >= FCRAM_NUM_PARTITIONS ||
  2557. index + (num_entries * 8) > FCRAM_SIZE)
  2558. return -EINVAL;
  2559. nw64(HASH_TBL_ADDR(partition), val);
  2560. for (i = 0; i < num_entries; i++)
  2561. nw64(HASH_TBL_DATA(partition), data[i]);
  2562. return 0;
  2563. }
  2564. static void fflp_reset(struct niu *np)
  2565. {
  2566. u64 val;
  2567. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  2568. udelay(10);
  2569. nw64(FFLP_CFG_1, 0);
  2570. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  2571. nw64(FFLP_CFG_1, val);
  2572. }
  2573. static void fflp_set_timings(struct niu *np)
  2574. {
  2575. u64 val = nr64(FFLP_CFG_1);
  2576. val &= ~FFLP_CFG_1_FFLPINITDONE;
  2577. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  2578. nw64(FFLP_CFG_1, val);
  2579. val = nr64(FFLP_CFG_1);
  2580. val |= FFLP_CFG_1_FFLPINITDONE;
  2581. nw64(FFLP_CFG_1, val);
  2582. val = nr64(FCRAM_REF_TMR);
  2583. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  2584. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  2585. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  2586. nw64(FCRAM_REF_TMR, val);
  2587. }
  2588. static int fflp_set_partition(struct niu *np, u64 partition,
  2589. u64 mask, u64 base, int enable)
  2590. {
  2591. unsigned long reg;
  2592. u64 val;
  2593. if (partition >= FCRAM_NUM_PARTITIONS ||
  2594. (mask & ~(u64)0x1f) != 0 ||
  2595. (base & ~(u64)0x1f) != 0)
  2596. return -EINVAL;
  2597. reg = FLW_PRT_SEL(partition);
  2598. val = nr64(reg);
  2599. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  2600. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  2601. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  2602. if (enable)
  2603. val |= FLW_PRT_SEL_EXT;
  2604. nw64(reg, val);
  2605. return 0;
  2606. }
  2607. static int fflp_disable_all_partitions(struct niu *np)
  2608. {
  2609. unsigned long i;
  2610. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  2611. int err = fflp_set_partition(np, 0, 0, 0, 0);
  2612. if (err)
  2613. return err;
  2614. }
  2615. return 0;
  2616. }
  2617. static void fflp_llcsnap_enable(struct niu *np, int on)
  2618. {
  2619. u64 val = nr64(FFLP_CFG_1);
  2620. if (on)
  2621. val |= FFLP_CFG_1_LLCSNAP;
  2622. else
  2623. val &= ~FFLP_CFG_1_LLCSNAP;
  2624. nw64(FFLP_CFG_1, val);
  2625. }
  2626. static void fflp_errors_enable(struct niu *np, int on)
  2627. {
  2628. u64 val = nr64(FFLP_CFG_1);
  2629. if (on)
  2630. val &= ~FFLP_CFG_1_ERRORDIS;
  2631. else
  2632. val |= FFLP_CFG_1_ERRORDIS;
  2633. nw64(FFLP_CFG_1, val);
  2634. }
  2635. static int fflp_hash_clear(struct niu *np)
  2636. {
  2637. struct fcram_hash_ipv4 ent;
  2638. unsigned long i;
  2639. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  2640. memset(&ent, 0, sizeof(ent));
  2641. ent.header = HASH_HEADER_EXT;
  2642. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  2643. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  2644. if (err)
  2645. return err;
  2646. }
  2647. return 0;
  2648. }
  2649. static int fflp_early_init(struct niu *np)
  2650. {
  2651. struct niu_parent *parent;
  2652. unsigned long flags;
  2653. int err;
  2654. niu_lock_parent(np, flags);
  2655. parent = np->parent;
  2656. err = 0;
  2657. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  2658. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2659. fflp_reset(np);
  2660. fflp_set_timings(np);
  2661. err = fflp_disable_all_partitions(np);
  2662. if (err) {
  2663. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2664. "fflp_disable_all_partitions failed, err=%d\n",
  2665. err);
  2666. goto out;
  2667. }
  2668. }
  2669. err = tcam_early_init(np);
  2670. if (err) {
  2671. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2672. "tcam_early_init failed, err=%d\n", err);
  2673. goto out;
  2674. }
  2675. fflp_llcsnap_enable(np, 1);
  2676. fflp_errors_enable(np, 0);
  2677. nw64(H1POLY, 0);
  2678. nw64(H2POLY, 0);
  2679. err = tcam_flush_all(np);
  2680. if (err) {
  2681. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2682. "tcam_flush_all failed, err=%d\n", err);
  2683. goto out;
  2684. }
  2685. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2686. err = fflp_hash_clear(np);
  2687. if (err) {
  2688. netif_printk(np, probe, KERN_DEBUG, np->dev,
  2689. "fflp_hash_clear failed, err=%d\n",
  2690. err);
  2691. goto out;
  2692. }
  2693. }
  2694. vlan_tbl_clear(np);
  2695. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  2696. }
  2697. out:
  2698. niu_unlock_parent(np, flags);
  2699. return err;
  2700. }
  2701. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  2702. {
  2703. if (class_code < CLASS_CODE_USER_PROG1 ||
  2704. class_code > CLASS_CODE_SCTP_IPV6)
  2705. return -EINVAL;
  2706. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2707. return 0;
  2708. }
  2709. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  2710. {
  2711. if (class_code < CLASS_CODE_USER_PROG1 ||
  2712. class_code > CLASS_CODE_SCTP_IPV6)
  2713. return -EINVAL;
  2714. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2715. return 0;
  2716. }
  2717. /* Entries for the ports are interleaved in the TCAM */
  2718. static u16 tcam_get_index(struct niu *np, u16 idx)
  2719. {
  2720. /* One entry reserved for IP fragment rule */
  2721. if (idx >= (np->clas.tcam_sz - 1))
  2722. idx = 0;
  2723. return (np->clas.tcam_top + ((idx+1) * np->parent->num_ports));
  2724. }
  2725. static u16 tcam_get_size(struct niu *np)
  2726. {
  2727. /* One entry reserved for IP fragment rule */
  2728. return np->clas.tcam_sz - 1;
  2729. }
  2730. static u16 tcam_get_valid_entry_cnt(struct niu *np)
  2731. {
  2732. /* One entry reserved for IP fragment rule */
  2733. return np->clas.tcam_valid_entries - 1;
  2734. }
  2735. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  2736. u32 offset, u32 size)
  2737. {
  2738. int i = skb_shinfo(skb)->nr_frags;
  2739. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2740. frag->page = page;
  2741. frag->page_offset = offset;
  2742. frag->size = size;
  2743. skb->len += size;
  2744. skb->data_len += size;
  2745. skb->truesize += size;
  2746. skb_shinfo(skb)->nr_frags = i + 1;
  2747. }
  2748. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  2749. {
  2750. a >>= PAGE_SHIFT;
  2751. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  2752. return (a & (MAX_RBR_RING_SIZE - 1));
  2753. }
  2754. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  2755. struct page ***link)
  2756. {
  2757. unsigned int h = niu_hash_rxaddr(rp, addr);
  2758. struct page *p, **pp;
  2759. addr &= PAGE_MASK;
  2760. pp = &rp->rxhash[h];
  2761. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  2762. if (p->index == addr) {
  2763. *link = pp;
  2764. goto found;
  2765. }
  2766. }
  2767. BUG();
  2768. found:
  2769. return p;
  2770. }
  2771. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  2772. {
  2773. unsigned int h = niu_hash_rxaddr(rp, base);
  2774. page->index = base;
  2775. page->mapping = (struct address_space *) rp->rxhash[h];
  2776. rp->rxhash[h] = page;
  2777. }
  2778. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  2779. gfp_t mask, int start_index)
  2780. {
  2781. struct page *page;
  2782. u64 addr;
  2783. int i;
  2784. page = alloc_page(mask);
  2785. if (!page)
  2786. return -ENOMEM;
  2787. addr = np->ops->map_page(np->device, page, 0,
  2788. PAGE_SIZE, DMA_FROM_DEVICE);
  2789. niu_hash_page(rp, page, addr);
  2790. if (rp->rbr_blocks_per_page > 1)
  2791. atomic_add(rp->rbr_blocks_per_page - 1,
  2792. &compound_head(page)->_count);
  2793. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  2794. __le32 *rbr = &rp->rbr[start_index + i];
  2795. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  2796. addr += rp->rbr_block_size;
  2797. }
  2798. return 0;
  2799. }
  2800. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2801. {
  2802. int index = rp->rbr_index;
  2803. rp->rbr_pending++;
  2804. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  2805. int err = niu_rbr_add_page(np, rp, mask, index);
  2806. if (unlikely(err)) {
  2807. rp->rbr_pending--;
  2808. return;
  2809. }
  2810. rp->rbr_index += rp->rbr_blocks_per_page;
  2811. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  2812. if (rp->rbr_index == rp->rbr_table_size)
  2813. rp->rbr_index = 0;
  2814. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  2815. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  2816. rp->rbr_pending = 0;
  2817. }
  2818. }
  2819. }
  2820. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  2821. {
  2822. unsigned int index = rp->rcr_index;
  2823. int num_rcr = 0;
  2824. rp->rx_dropped++;
  2825. while (1) {
  2826. struct page *page, **link;
  2827. u64 addr, val;
  2828. u32 rcr_size;
  2829. num_rcr++;
  2830. val = le64_to_cpup(&rp->rcr[index]);
  2831. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2832. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2833. page = niu_find_rxpage(rp, addr, &link);
  2834. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2835. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2836. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  2837. *link = (struct page *) page->mapping;
  2838. np->ops->unmap_page(np->device, page->index,
  2839. PAGE_SIZE, DMA_FROM_DEVICE);
  2840. page->index = 0;
  2841. page->mapping = NULL;
  2842. __free_page(page);
  2843. rp->rbr_refill_pending++;
  2844. }
  2845. index = NEXT_RCR(rp, index);
  2846. if (!(val & RCR_ENTRY_MULTI))
  2847. break;
  2848. }
  2849. rp->rcr_index = index;
  2850. return num_rcr;
  2851. }
  2852. static int niu_process_rx_pkt(struct napi_struct *napi, struct niu *np,
  2853. struct rx_ring_info *rp)
  2854. {
  2855. unsigned int index = rp->rcr_index;
  2856. struct rx_pkt_hdr1 *rh;
  2857. struct sk_buff *skb;
  2858. int len, num_rcr;
  2859. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  2860. if (unlikely(!skb))
  2861. return niu_rx_pkt_ignore(np, rp);
  2862. num_rcr = 0;
  2863. while (1) {
  2864. struct page *page, **link;
  2865. u32 rcr_size, append_size;
  2866. u64 addr, val, off;
  2867. num_rcr++;
  2868. val = le64_to_cpup(&rp->rcr[index]);
  2869. len = (val & RCR_ENTRY_L2_LEN) >>
  2870. RCR_ENTRY_L2_LEN_SHIFT;
  2871. len -= ETH_FCS_LEN;
  2872. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2873. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2874. page = niu_find_rxpage(rp, addr, &link);
  2875. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2876. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2877. off = addr & ~PAGE_MASK;
  2878. append_size = rcr_size;
  2879. if (num_rcr == 1) {
  2880. int ptype;
  2881. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  2882. if ((ptype == RCR_PKT_TYPE_TCP ||
  2883. ptype == RCR_PKT_TYPE_UDP) &&
  2884. !(val & (RCR_ENTRY_NOPORT |
  2885. RCR_ENTRY_ERROR)))
  2886. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2887. else
  2888. skb->ip_summed = CHECKSUM_NONE;
  2889. } else if (!(val & RCR_ENTRY_MULTI))
  2890. append_size = len - skb->len;
  2891. niu_rx_skb_append(skb, page, off, append_size);
  2892. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  2893. *link = (struct page *) page->mapping;
  2894. np->ops->unmap_page(np->device, page->index,
  2895. PAGE_SIZE, DMA_FROM_DEVICE);
  2896. page->index = 0;
  2897. page->mapping = NULL;
  2898. rp->rbr_refill_pending++;
  2899. } else
  2900. get_page(page);
  2901. index = NEXT_RCR(rp, index);
  2902. if (!(val & RCR_ENTRY_MULTI))
  2903. break;
  2904. }
  2905. rp->rcr_index = index;
  2906. len += sizeof(*rh);
  2907. len = min_t(int, len, sizeof(*rh) + VLAN_ETH_HLEN);
  2908. __pskb_pull_tail(skb, len);
  2909. rh = (struct rx_pkt_hdr1 *) skb->data;
  2910. if (np->dev->features & NETIF_F_RXHASH)
  2911. skb->rxhash = ((u32)rh->hashval2_0 << 24 |
  2912. (u32)rh->hashval2_1 << 16 |
  2913. (u32)rh->hashval1_1 << 8 |
  2914. (u32)rh->hashval1_2 << 0);
  2915. skb_pull(skb, sizeof(*rh));
  2916. rp->rx_packets++;
  2917. rp->rx_bytes += skb->len;
  2918. skb->protocol = eth_type_trans(skb, np->dev);
  2919. skb_record_rx_queue(skb, rp->rx_channel);
  2920. napi_gro_receive(napi, skb);
  2921. return num_rcr;
  2922. }
  2923. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2924. {
  2925. int blocks_per_page = rp->rbr_blocks_per_page;
  2926. int err, index = rp->rbr_index;
  2927. err = 0;
  2928. while (index < (rp->rbr_table_size - blocks_per_page)) {
  2929. err = niu_rbr_add_page(np, rp, mask, index);
  2930. if (err)
  2931. break;
  2932. index += blocks_per_page;
  2933. }
  2934. rp->rbr_index = index;
  2935. return err;
  2936. }
  2937. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  2938. {
  2939. int i;
  2940. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  2941. struct page *page;
  2942. page = rp->rxhash[i];
  2943. while (page) {
  2944. struct page *next = (struct page *) page->mapping;
  2945. u64 base = page->index;
  2946. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  2947. DMA_FROM_DEVICE);
  2948. page->index = 0;
  2949. page->mapping = NULL;
  2950. __free_page(page);
  2951. page = next;
  2952. }
  2953. }
  2954. for (i = 0; i < rp->rbr_table_size; i++)
  2955. rp->rbr[i] = cpu_to_le32(0);
  2956. rp->rbr_index = 0;
  2957. }
  2958. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  2959. {
  2960. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  2961. struct sk_buff *skb = tb->skb;
  2962. struct tx_pkt_hdr *tp;
  2963. u64 tx_flags;
  2964. int i, len;
  2965. tp = (struct tx_pkt_hdr *) skb->data;
  2966. tx_flags = le64_to_cpup(&tp->flags);
  2967. rp->tx_packets++;
  2968. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  2969. ((tx_flags & TXHDR_PAD) / 2));
  2970. len = skb_headlen(skb);
  2971. np->ops->unmap_single(np->device, tb->mapping,
  2972. len, DMA_TO_DEVICE);
  2973. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  2974. rp->mark_pending--;
  2975. tb->skb = NULL;
  2976. do {
  2977. idx = NEXT_TX(rp, idx);
  2978. len -= MAX_TX_DESC_LEN;
  2979. } while (len > 0);
  2980. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2981. tb = &rp->tx_buffs[idx];
  2982. BUG_ON(tb->skb != NULL);
  2983. np->ops->unmap_page(np->device, tb->mapping,
  2984. skb_shinfo(skb)->frags[i].size,
  2985. DMA_TO_DEVICE);
  2986. idx = NEXT_TX(rp, idx);
  2987. }
  2988. dev_kfree_skb(skb);
  2989. return idx;
  2990. }
  2991. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  2992. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  2993. {
  2994. struct netdev_queue *txq;
  2995. u16 pkt_cnt, tmp;
  2996. int cons, index;
  2997. u64 cs;
  2998. index = (rp - np->tx_rings);
  2999. txq = netdev_get_tx_queue(np->dev, index);
  3000. cs = rp->tx_cs;
  3001. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  3002. goto out;
  3003. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  3004. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  3005. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  3006. rp->last_pkt_cnt = tmp;
  3007. cons = rp->cons;
  3008. netif_printk(np, tx_done, KERN_DEBUG, np->dev,
  3009. "%s() pkt_cnt[%u] cons[%d]\n", __func__, pkt_cnt, cons);
  3010. while (pkt_cnt--)
  3011. cons = release_tx_packet(np, rp, cons);
  3012. rp->cons = cons;
  3013. smp_mb();
  3014. out:
  3015. if (unlikely(netif_tx_queue_stopped(txq) &&
  3016. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  3017. __netif_tx_lock(txq, smp_processor_id());
  3018. if (netif_tx_queue_stopped(txq) &&
  3019. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  3020. netif_tx_wake_queue(txq);
  3021. __netif_tx_unlock(txq);
  3022. }
  3023. }
  3024. static inline void niu_sync_rx_discard_stats(struct niu *np,
  3025. struct rx_ring_info *rp,
  3026. const int limit)
  3027. {
  3028. /* This elaborate scheme is needed for reading the RX discard
  3029. * counters, as they are only 16-bit and can overflow quickly,
  3030. * and because the overflow indication bit is not usable as
  3031. * the counter value does not wrap, but remains at max value
  3032. * 0xFFFF.
  3033. *
  3034. * In theory and in practice counters can be lost in between
  3035. * reading nr64() and clearing the counter nw64(). For this
  3036. * reason, the number of counter clearings nw64() is
  3037. * limited/reduced though the limit parameter.
  3038. */
  3039. int rx_channel = rp->rx_channel;
  3040. u32 misc, wred;
  3041. /* RXMISC (Receive Miscellaneous Discard Count), covers the
  3042. * following discard events: IPP (Input Port Process),
  3043. * FFLP/TCAM, Full RCR (Receive Completion Ring) RBR (Receive
  3044. * Block Ring) prefetch buffer is empty.
  3045. */
  3046. misc = nr64(RXMISC(rx_channel));
  3047. if (unlikely((misc & RXMISC_COUNT) > limit)) {
  3048. nw64(RXMISC(rx_channel), 0);
  3049. rp->rx_errors += misc & RXMISC_COUNT;
  3050. if (unlikely(misc & RXMISC_OFLOW))
  3051. dev_err(np->device, "rx-%d: Counter overflow RXMISC discard\n",
  3052. rx_channel);
  3053. netif_printk(np, rx_err, KERN_DEBUG, np->dev,
  3054. "rx-%d: MISC drop=%u over=%u\n",
  3055. rx_channel, misc, misc-limit);
  3056. }
  3057. /* WRED (Weighted Random Early Discard) by hardware */
  3058. wred = nr64(RED_DIS_CNT(rx_channel));
  3059. if (unlikely((wred & RED_DIS_CNT_COUNT) > limit)) {
  3060. nw64(RED_DIS_CNT(rx_channel), 0);
  3061. rp->rx_dropped += wred & RED_DIS_CNT_COUNT;
  3062. if (unlikely(wred & RED_DIS_CNT_OFLOW))
  3063. dev_err(np->device, "rx-%d: Counter overflow WRED discard\n", rx_channel);
  3064. netif_printk(np, rx_err, KERN_DEBUG, np->dev,
  3065. "rx-%d: WRED drop=%u over=%u\n",
  3066. rx_channel, wred, wred-limit);
  3067. }
  3068. }
  3069. static int niu_rx_work(struct napi_struct *napi, struct niu *np,
  3070. struct rx_ring_info *rp, int budget)
  3071. {
  3072. int qlen, rcr_done = 0, work_done = 0;
  3073. struct rxdma_mailbox *mbox = rp->mbox;
  3074. u64 stat;
  3075. #if 1
  3076. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3077. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  3078. #else
  3079. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3080. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  3081. #endif
  3082. mbox->rx_dma_ctl_stat = 0;
  3083. mbox->rcrstat_a = 0;
  3084. netif_printk(np, rx_status, KERN_DEBUG, np->dev,
  3085. "%s(chan[%d]), stat[%llx] qlen=%d\n",
  3086. __func__, rp->rx_channel, (unsigned long long)stat, qlen);
  3087. rcr_done = work_done = 0;
  3088. qlen = min(qlen, budget);
  3089. while (work_done < qlen) {
  3090. rcr_done += niu_process_rx_pkt(napi, np, rp);
  3091. work_done++;
  3092. }
  3093. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  3094. unsigned int i;
  3095. for (i = 0; i < rp->rbr_refill_pending; i++)
  3096. niu_rbr_refill(np, rp, GFP_ATOMIC);
  3097. rp->rbr_refill_pending = 0;
  3098. }
  3099. stat = (RX_DMA_CTL_STAT_MEX |
  3100. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  3101. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  3102. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  3103. /* Only sync discards stats when qlen indicate potential for drops */
  3104. if (qlen > 10)
  3105. niu_sync_rx_discard_stats(np, rp, 0x7FFF);
  3106. return work_done;
  3107. }
  3108. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  3109. {
  3110. u64 v0 = lp->v0;
  3111. u32 tx_vec = (v0 >> 32);
  3112. u32 rx_vec = (v0 & 0xffffffff);
  3113. int i, work_done = 0;
  3114. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3115. "%s() v0[%016llx]\n", __func__, (unsigned long long)v0);
  3116. for (i = 0; i < np->num_tx_rings; i++) {
  3117. struct tx_ring_info *rp = &np->tx_rings[i];
  3118. if (tx_vec & (1 << rp->tx_channel))
  3119. niu_tx_work(np, rp);
  3120. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  3121. }
  3122. for (i = 0; i < np->num_rx_rings; i++) {
  3123. struct rx_ring_info *rp = &np->rx_rings[i];
  3124. if (rx_vec & (1 << rp->rx_channel)) {
  3125. int this_work_done;
  3126. this_work_done = niu_rx_work(&lp->napi, np, rp,
  3127. budget);
  3128. budget -= this_work_done;
  3129. work_done += this_work_done;
  3130. }
  3131. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  3132. }
  3133. return work_done;
  3134. }
  3135. static int niu_poll(struct napi_struct *napi, int budget)
  3136. {
  3137. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  3138. struct niu *np = lp->np;
  3139. int work_done;
  3140. work_done = niu_poll_core(np, lp, budget);
  3141. if (work_done < budget) {
  3142. napi_complete(napi);
  3143. niu_ldg_rearm(np, lp, 1);
  3144. }
  3145. return work_done;
  3146. }
  3147. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  3148. u64 stat)
  3149. {
  3150. netdev_err(np->dev, "RX channel %u errors ( ", rp->rx_channel);
  3151. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  3152. pr_cont("RBR_TMOUT ");
  3153. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  3154. pr_cont("RSP_CNT ");
  3155. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  3156. pr_cont("BYTE_EN_BUS ");
  3157. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  3158. pr_cont("RSP_DAT ");
  3159. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  3160. pr_cont("RCR_ACK ");
  3161. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  3162. pr_cont("RCR_SHA_PAR ");
  3163. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  3164. pr_cont("RBR_PRE_PAR ");
  3165. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  3166. pr_cont("CONFIG ");
  3167. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  3168. pr_cont("RCRINCON ");
  3169. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  3170. pr_cont("RCRFULL ");
  3171. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  3172. pr_cont("RBRFULL ");
  3173. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  3174. pr_cont("RBRLOGPAGE ");
  3175. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  3176. pr_cont("CFIGLOGPAGE ");
  3177. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  3178. pr_cont("DC_FIDO ");
  3179. pr_cont(")\n");
  3180. }
  3181. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  3182. {
  3183. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3184. int err = 0;
  3185. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  3186. RX_DMA_CTL_STAT_PORT_FATAL))
  3187. err = -EINVAL;
  3188. if (err) {
  3189. netdev_err(np->dev, "RX channel %u error, stat[%llx]\n",
  3190. rp->rx_channel,
  3191. (unsigned long long) stat);
  3192. niu_log_rxchan_errors(np, rp, stat);
  3193. }
  3194. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3195. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  3196. return err;
  3197. }
  3198. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  3199. u64 cs)
  3200. {
  3201. netdev_err(np->dev, "TX channel %u errors ( ", rp->tx_channel);
  3202. if (cs & TX_CS_MBOX_ERR)
  3203. pr_cont("MBOX ");
  3204. if (cs & TX_CS_PKT_SIZE_ERR)
  3205. pr_cont("PKT_SIZE ");
  3206. if (cs & TX_CS_TX_RING_OFLOW)
  3207. pr_cont("TX_RING_OFLOW ");
  3208. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  3209. pr_cont("PREF_BUF_PAR ");
  3210. if (cs & TX_CS_NACK_PREF)
  3211. pr_cont("NACK_PREF ");
  3212. if (cs & TX_CS_NACK_PKT_RD)
  3213. pr_cont("NACK_PKT_RD ");
  3214. if (cs & TX_CS_CONF_PART_ERR)
  3215. pr_cont("CONF_PART ");
  3216. if (cs & TX_CS_PKT_PRT_ERR)
  3217. pr_cont("PKT_PTR ");
  3218. pr_cont(")\n");
  3219. }
  3220. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  3221. {
  3222. u64 cs, logh, logl;
  3223. cs = nr64(TX_CS(rp->tx_channel));
  3224. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  3225. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  3226. netdev_err(np->dev, "TX channel %u error, cs[%llx] logh[%llx] logl[%llx]\n",
  3227. rp->tx_channel,
  3228. (unsigned long long)cs,
  3229. (unsigned long long)logh,
  3230. (unsigned long long)logl);
  3231. niu_log_txchan_errors(np, rp, cs);
  3232. return -ENODEV;
  3233. }
  3234. static int niu_mif_interrupt(struct niu *np)
  3235. {
  3236. u64 mif_status = nr64(MIF_STATUS);
  3237. int phy_mdint = 0;
  3238. if (np->flags & NIU_FLAGS_XMAC) {
  3239. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  3240. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  3241. phy_mdint = 1;
  3242. }
  3243. netdev_err(np->dev, "MIF interrupt, stat[%llx] phy_mdint(%d)\n",
  3244. (unsigned long long)mif_status, phy_mdint);
  3245. return -ENODEV;
  3246. }
  3247. static void niu_xmac_interrupt(struct niu *np)
  3248. {
  3249. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  3250. u64 val;
  3251. val = nr64_mac(XTXMAC_STATUS);
  3252. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  3253. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  3254. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  3255. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  3256. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  3257. mp->tx_fifo_errors++;
  3258. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  3259. mp->tx_overflow_errors++;
  3260. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  3261. mp->tx_max_pkt_size_errors++;
  3262. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  3263. mp->tx_underflow_errors++;
  3264. val = nr64_mac(XRXMAC_STATUS);
  3265. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  3266. mp->rx_local_faults++;
  3267. if (val & XRXMAC_STATUS_RFLT_DET)
  3268. mp->rx_remote_faults++;
  3269. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  3270. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  3271. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  3272. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  3273. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  3274. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  3275. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  3276. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  3277. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3278. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3279. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3280. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3281. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  3282. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  3283. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  3284. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  3285. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  3286. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  3287. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  3288. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  3289. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  3290. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  3291. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  3292. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  3293. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  3294. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  3295. if (val & XRXMAC_STATUS_RXOCTET_CNT_EXP)
  3296. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  3297. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  3298. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  3299. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  3300. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  3301. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  3302. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  3303. if (val & XRXMAC_STATUS_RXUFLOW)
  3304. mp->rx_underflows++;
  3305. if (val & XRXMAC_STATUS_RXOFLOW)
  3306. mp->rx_overflows++;
  3307. val = nr64_mac(XMAC_FC_STAT);
  3308. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  3309. mp->pause_off_state++;
  3310. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  3311. mp->pause_on_state++;
  3312. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  3313. mp->pause_received++;
  3314. }
  3315. static void niu_bmac_interrupt(struct niu *np)
  3316. {
  3317. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  3318. u64 val;
  3319. val = nr64_mac(BTXMAC_STATUS);
  3320. if (val & BTXMAC_STATUS_UNDERRUN)
  3321. mp->tx_underflow_errors++;
  3322. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  3323. mp->tx_max_pkt_size_errors++;
  3324. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  3325. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  3326. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  3327. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  3328. val = nr64_mac(BRXMAC_STATUS);
  3329. if (val & BRXMAC_STATUS_OVERFLOW)
  3330. mp->rx_overflows++;
  3331. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  3332. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  3333. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  3334. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3335. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  3336. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3337. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  3338. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  3339. val = nr64_mac(BMAC_CTRL_STATUS);
  3340. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  3341. mp->pause_off_state++;
  3342. if (val & BMAC_CTRL_STATUS_PAUSE)
  3343. mp->pause_on_state++;
  3344. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  3345. mp->pause_received++;
  3346. }
  3347. static int niu_mac_interrupt(struct niu *np)
  3348. {
  3349. if (np->flags & NIU_FLAGS_XMAC)
  3350. niu_xmac_interrupt(np);
  3351. else
  3352. niu_bmac_interrupt(np);
  3353. return 0;
  3354. }
  3355. static void niu_log_device_error(struct niu *np, u64 stat)
  3356. {
  3357. netdev_err(np->dev, "Core device errors ( ");
  3358. if (stat & SYS_ERR_MASK_META2)
  3359. pr_cont("META2 ");
  3360. if (stat & SYS_ERR_MASK_META1)
  3361. pr_cont("META1 ");
  3362. if (stat & SYS_ERR_MASK_PEU)
  3363. pr_cont("PEU ");
  3364. if (stat & SYS_ERR_MASK_TXC)
  3365. pr_cont("TXC ");
  3366. if (stat & SYS_ERR_MASK_RDMC)
  3367. pr_cont("RDMC ");
  3368. if (stat & SYS_ERR_MASK_TDMC)
  3369. pr_cont("TDMC ");
  3370. if (stat & SYS_ERR_MASK_ZCP)
  3371. pr_cont("ZCP ");
  3372. if (stat & SYS_ERR_MASK_FFLP)
  3373. pr_cont("FFLP ");
  3374. if (stat & SYS_ERR_MASK_IPP)
  3375. pr_cont("IPP ");
  3376. if (stat & SYS_ERR_MASK_MAC)
  3377. pr_cont("MAC ");
  3378. if (stat & SYS_ERR_MASK_SMX)
  3379. pr_cont("SMX ");
  3380. pr_cont(")\n");
  3381. }
  3382. static int niu_device_error(struct niu *np)
  3383. {
  3384. u64 stat = nr64(SYS_ERR_STAT);
  3385. netdev_err(np->dev, "Core device error, stat[%llx]\n",
  3386. (unsigned long long)stat);
  3387. niu_log_device_error(np, stat);
  3388. return -ENODEV;
  3389. }
  3390. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  3391. u64 v0, u64 v1, u64 v2)
  3392. {
  3393. int i, err = 0;
  3394. lp->v0 = v0;
  3395. lp->v1 = v1;
  3396. lp->v2 = v2;
  3397. if (v1 & 0x00000000ffffffffULL) {
  3398. u32 rx_vec = (v1 & 0xffffffff);
  3399. for (i = 0; i < np->num_rx_rings; i++) {
  3400. struct rx_ring_info *rp = &np->rx_rings[i];
  3401. if (rx_vec & (1 << rp->rx_channel)) {
  3402. int r = niu_rx_error(np, rp);
  3403. if (r) {
  3404. err = r;
  3405. } else {
  3406. if (!v0)
  3407. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3408. RX_DMA_CTL_STAT_MEX);
  3409. }
  3410. }
  3411. }
  3412. }
  3413. if (v1 & 0x7fffffff00000000ULL) {
  3414. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  3415. for (i = 0; i < np->num_tx_rings; i++) {
  3416. struct tx_ring_info *rp = &np->tx_rings[i];
  3417. if (tx_vec & (1 << rp->tx_channel)) {
  3418. int r = niu_tx_error(np, rp);
  3419. if (r)
  3420. err = r;
  3421. }
  3422. }
  3423. }
  3424. if ((v0 | v1) & 0x8000000000000000ULL) {
  3425. int r = niu_mif_interrupt(np);
  3426. if (r)
  3427. err = r;
  3428. }
  3429. if (v2) {
  3430. if (v2 & 0x01ef) {
  3431. int r = niu_mac_interrupt(np);
  3432. if (r)
  3433. err = r;
  3434. }
  3435. if (v2 & 0x0210) {
  3436. int r = niu_device_error(np);
  3437. if (r)
  3438. err = r;
  3439. }
  3440. }
  3441. if (err)
  3442. niu_enable_interrupts(np, 0);
  3443. return err;
  3444. }
  3445. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  3446. int ldn)
  3447. {
  3448. struct rxdma_mailbox *mbox = rp->mbox;
  3449. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3450. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  3451. RX_DMA_CTL_STAT_RCRTO);
  3452. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  3453. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3454. "%s() stat[%llx]\n", __func__, (unsigned long long)stat);
  3455. }
  3456. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  3457. int ldn)
  3458. {
  3459. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  3460. netif_printk(np, intr, KERN_DEBUG, np->dev,
  3461. "%s() cs[%llx]\n", __func__, (unsigned long long)rp->tx_cs);
  3462. }
  3463. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  3464. {
  3465. struct niu_parent *parent = np->parent;
  3466. u32 rx_vec, tx_vec;
  3467. int i;
  3468. tx_vec = (v0 >> 32);
  3469. rx_vec = (v0 & 0xffffffff);
  3470. for (i = 0; i < np->num_rx_rings; i++) {
  3471. struct rx_ring_info *rp = &np->rx_rings[i];
  3472. int ldn = LDN_RXDMA(rp->rx_channel);
  3473. if (parent->ldg_map[ldn] != ldg)
  3474. continue;
  3475. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3476. if (rx_vec & (1 << rp->rx_channel))
  3477. niu_rxchan_intr(np, rp, ldn);
  3478. }
  3479. for (i = 0; i < np->num_tx_rings; i++) {
  3480. struct tx_ring_info *rp = &np->tx_rings[i];
  3481. int ldn = LDN_TXDMA(rp->tx_channel);
  3482. if (parent->ldg_map[ldn] != ldg)
  3483. continue;
  3484. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3485. if (tx_vec & (1 << rp->tx_channel))
  3486. niu_txchan_intr(np, rp, ldn);
  3487. }
  3488. }
  3489. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  3490. u64 v0, u64 v1, u64 v2)
  3491. {
  3492. if (likely(napi_schedule_prep(&lp->napi))) {
  3493. lp->v0 = v0;
  3494. lp->v1 = v1;
  3495. lp->v2 = v2;
  3496. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  3497. __napi_schedule(&lp->napi);
  3498. }
  3499. }
  3500. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  3501. {
  3502. struct niu_ldg *lp = dev_id;
  3503. struct niu *np = lp->np;
  3504. int ldg = lp->ldg_num;
  3505. unsigned long flags;
  3506. u64 v0, v1, v2;
  3507. if (netif_msg_intr(np))
  3508. printk(KERN_DEBUG KBUILD_MODNAME ": " "%s() ldg[%p](%d)",
  3509. __func__, lp, ldg);
  3510. spin_lock_irqsave(&np->lock, flags);
  3511. v0 = nr64(LDSV0(ldg));
  3512. v1 = nr64(LDSV1(ldg));
  3513. v2 = nr64(LDSV2(ldg));
  3514. if (netif_msg_intr(np))
  3515. pr_cont(" v0[%llx] v1[%llx] v2[%llx]\n",
  3516. (unsigned long long) v0,
  3517. (unsigned long long) v1,
  3518. (unsigned long long) v2);
  3519. if (unlikely(!v0 && !v1 && !v2)) {
  3520. spin_unlock_irqrestore(&np->lock, flags);
  3521. return IRQ_NONE;
  3522. }
  3523. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  3524. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  3525. if (err)
  3526. goto out;
  3527. }
  3528. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  3529. niu_schedule_napi(np, lp, v0, v1, v2);
  3530. else
  3531. niu_ldg_rearm(np, lp, 1);
  3532. out:
  3533. spin_unlock_irqrestore(&np->lock, flags);
  3534. return IRQ_HANDLED;
  3535. }
  3536. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  3537. {
  3538. if (rp->mbox) {
  3539. np->ops->free_coherent(np->device,
  3540. sizeof(struct rxdma_mailbox),
  3541. rp->mbox, rp->mbox_dma);
  3542. rp->mbox = NULL;
  3543. }
  3544. if (rp->rcr) {
  3545. np->ops->free_coherent(np->device,
  3546. MAX_RCR_RING_SIZE * sizeof(__le64),
  3547. rp->rcr, rp->rcr_dma);
  3548. rp->rcr = NULL;
  3549. rp->rcr_table_size = 0;
  3550. rp->rcr_index = 0;
  3551. }
  3552. if (rp->rbr) {
  3553. niu_rbr_free(np, rp);
  3554. np->ops->free_coherent(np->device,
  3555. MAX_RBR_RING_SIZE * sizeof(__le32),
  3556. rp->rbr, rp->rbr_dma);
  3557. rp->rbr = NULL;
  3558. rp->rbr_table_size = 0;
  3559. rp->rbr_index = 0;
  3560. }
  3561. kfree(rp->rxhash);
  3562. rp->rxhash = NULL;
  3563. }
  3564. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  3565. {
  3566. if (rp->mbox) {
  3567. np->ops->free_coherent(np->device,
  3568. sizeof(struct txdma_mailbox),
  3569. rp->mbox, rp->mbox_dma);
  3570. rp->mbox = NULL;
  3571. }
  3572. if (rp->descr) {
  3573. int i;
  3574. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  3575. if (rp->tx_buffs[i].skb)
  3576. (void) release_tx_packet(np, rp, i);
  3577. }
  3578. np->ops->free_coherent(np->device,
  3579. MAX_TX_RING_SIZE * sizeof(__le64),
  3580. rp->descr, rp->descr_dma);
  3581. rp->descr = NULL;
  3582. rp->pending = 0;
  3583. rp->prod = 0;
  3584. rp->cons = 0;
  3585. rp->wrap_bit = 0;
  3586. }
  3587. }
  3588. static void niu_free_channels(struct niu *np)
  3589. {
  3590. int i;
  3591. if (np->rx_rings) {
  3592. for (i = 0; i < np->num_rx_rings; i++) {
  3593. struct rx_ring_info *rp = &np->rx_rings[i];
  3594. niu_free_rx_ring_info(np, rp);
  3595. }
  3596. kfree(np->rx_rings);
  3597. np->rx_rings = NULL;
  3598. np->num_rx_rings = 0;
  3599. }
  3600. if (np->tx_rings) {
  3601. for (i = 0; i < np->num_tx_rings; i++) {
  3602. struct tx_ring_info *rp = &np->tx_rings[i];
  3603. niu_free_tx_ring_info(np, rp);
  3604. }
  3605. kfree(np->tx_rings);
  3606. np->tx_rings = NULL;
  3607. np->num_tx_rings = 0;
  3608. }
  3609. }
  3610. static int niu_alloc_rx_ring_info(struct niu *np,
  3611. struct rx_ring_info *rp)
  3612. {
  3613. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  3614. rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
  3615. GFP_KERNEL);
  3616. if (!rp->rxhash)
  3617. return -ENOMEM;
  3618. rp->mbox = np->ops->alloc_coherent(np->device,
  3619. sizeof(struct rxdma_mailbox),
  3620. &rp->mbox_dma, GFP_KERNEL);
  3621. if (!rp->mbox)
  3622. return -ENOMEM;
  3623. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3624. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA mailbox %p\n",
  3625. rp->mbox);
  3626. return -EINVAL;
  3627. }
  3628. rp->rcr = np->ops->alloc_coherent(np->device,
  3629. MAX_RCR_RING_SIZE * sizeof(__le64),
  3630. &rp->rcr_dma, GFP_KERNEL);
  3631. if (!rp->rcr)
  3632. return -ENOMEM;
  3633. if ((unsigned long)rp->rcr & (64UL - 1)) {
  3634. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RCR table %p\n",
  3635. rp->rcr);
  3636. return -EINVAL;
  3637. }
  3638. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  3639. rp->rcr_index = 0;
  3640. rp->rbr = np->ops->alloc_coherent(np->device,
  3641. MAX_RBR_RING_SIZE * sizeof(__le32),
  3642. &rp->rbr_dma, GFP_KERNEL);
  3643. if (!rp->rbr)
  3644. return -ENOMEM;
  3645. if ((unsigned long)rp->rbr & (64UL - 1)) {
  3646. netdev_err(np->dev, "Coherent alloc gives misaligned RXDMA RBR table %p\n",
  3647. rp->rbr);
  3648. return -EINVAL;
  3649. }
  3650. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  3651. rp->rbr_index = 0;
  3652. rp->rbr_pending = 0;
  3653. return 0;
  3654. }
  3655. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  3656. {
  3657. int mtu = np->dev->mtu;
  3658. /* These values are recommended by the HW designers for fair
  3659. * utilization of DRR amongst the rings.
  3660. */
  3661. rp->max_burst = mtu + 32;
  3662. if (rp->max_burst > 4096)
  3663. rp->max_burst = 4096;
  3664. }
  3665. static int niu_alloc_tx_ring_info(struct niu *np,
  3666. struct tx_ring_info *rp)
  3667. {
  3668. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  3669. rp->mbox = np->ops->alloc_coherent(np->device,
  3670. sizeof(struct txdma_mailbox),
  3671. &rp->mbox_dma, GFP_KERNEL);
  3672. if (!rp->mbox)
  3673. return -ENOMEM;
  3674. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3675. netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA mailbox %p\n",
  3676. rp->mbox);
  3677. return -EINVAL;
  3678. }
  3679. rp->descr = np->ops->alloc_coherent(np->device,
  3680. MAX_TX_RING_SIZE * sizeof(__le64),
  3681. &rp->descr_dma, GFP_KERNEL);
  3682. if (!rp->descr)
  3683. return -ENOMEM;
  3684. if ((unsigned long)rp->descr & (64UL - 1)) {
  3685. netdev_err(np->dev, "Coherent alloc gives misaligned TXDMA descr table %p\n",
  3686. rp->descr);
  3687. return -EINVAL;
  3688. }
  3689. rp->pending = MAX_TX_RING_SIZE;
  3690. rp->prod = 0;
  3691. rp->cons = 0;
  3692. rp->wrap_bit = 0;
  3693. /* XXX make these configurable... XXX */
  3694. rp->mark_freq = rp->pending / 4;
  3695. niu_set_max_burst(np, rp);
  3696. return 0;
  3697. }
  3698. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  3699. {
  3700. u16 bss;
  3701. bss = min(PAGE_SHIFT, 15);
  3702. rp->rbr_block_size = 1 << bss;
  3703. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  3704. rp->rbr_sizes[0] = 256;
  3705. rp->rbr_sizes[1] = 1024;
  3706. if (np->dev->mtu > ETH_DATA_LEN) {
  3707. switch (PAGE_SIZE) {
  3708. case 4 * 1024:
  3709. rp->rbr_sizes[2] = 4096;
  3710. break;
  3711. default:
  3712. rp->rbr_sizes[2] = 8192;
  3713. break;
  3714. }
  3715. } else {
  3716. rp->rbr_sizes[2] = 2048;
  3717. }
  3718. rp->rbr_sizes[3] = rp->rbr_block_size;
  3719. }
  3720. static int niu_alloc_channels(struct niu *np)
  3721. {
  3722. struct niu_parent *parent = np->parent;
  3723. int first_rx_channel, first_tx_channel;
  3724. int i, port, err;
  3725. port = np->port;
  3726. first_rx_channel = first_tx_channel = 0;
  3727. for (i = 0; i < port; i++) {
  3728. first_rx_channel += parent->rxchan_per_port[i];
  3729. first_tx_channel += parent->txchan_per_port[i];
  3730. }
  3731. np->num_rx_rings = parent->rxchan_per_port[port];
  3732. np->num_tx_rings = parent->txchan_per_port[port];
  3733. np->dev->real_num_tx_queues = np->num_tx_rings;
  3734. np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info),
  3735. GFP_KERNEL);
  3736. err = -ENOMEM;
  3737. if (!np->rx_rings)
  3738. goto out_err;
  3739. for (i = 0; i < np->num_rx_rings; i++) {
  3740. struct rx_ring_info *rp = &np->rx_rings[i];
  3741. rp->np = np;
  3742. rp->rx_channel = first_rx_channel + i;
  3743. err = niu_alloc_rx_ring_info(np, rp);
  3744. if (err)
  3745. goto out_err;
  3746. niu_size_rbr(np, rp);
  3747. /* XXX better defaults, configurable, etc... XXX */
  3748. rp->nonsyn_window = 64;
  3749. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  3750. rp->syn_window = 64;
  3751. rp->syn_threshold = rp->rcr_table_size - 64;
  3752. rp->rcr_pkt_threshold = 16;
  3753. rp->rcr_timeout = 8;
  3754. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  3755. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  3756. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  3757. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  3758. if (err)
  3759. return err;
  3760. }
  3761. np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info),
  3762. GFP_KERNEL);
  3763. err = -ENOMEM;
  3764. if (!np->tx_rings)
  3765. goto out_err;
  3766. for (i = 0; i < np->num_tx_rings; i++) {
  3767. struct tx_ring_info *rp = &np->tx_rings[i];
  3768. rp->np = np;
  3769. rp->tx_channel = first_tx_channel + i;
  3770. err = niu_alloc_tx_ring_info(np, rp);
  3771. if (err)
  3772. goto out_err;
  3773. }
  3774. return 0;
  3775. out_err:
  3776. niu_free_channels(np);
  3777. return err;
  3778. }
  3779. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  3780. {
  3781. int limit = 1000;
  3782. while (--limit > 0) {
  3783. u64 val = nr64(TX_CS(channel));
  3784. if (val & TX_CS_SNG_STATE)
  3785. return 0;
  3786. }
  3787. return -ENODEV;
  3788. }
  3789. static int niu_tx_channel_stop(struct niu *np, int channel)
  3790. {
  3791. u64 val = nr64(TX_CS(channel));
  3792. val |= TX_CS_STOP_N_GO;
  3793. nw64(TX_CS(channel), val);
  3794. return niu_tx_cs_sng_poll(np, channel);
  3795. }
  3796. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  3797. {
  3798. int limit = 1000;
  3799. while (--limit > 0) {
  3800. u64 val = nr64(TX_CS(channel));
  3801. if (!(val & TX_CS_RST))
  3802. return 0;
  3803. }
  3804. return -ENODEV;
  3805. }
  3806. static int niu_tx_channel_reset(struct niu *np, int channel)
  3807. {
  3808. u64 val = nr64(TX_CS(channel));
  3809. int err;
  3810. val |= TX_CS_RST;
  3811. nw64(TX_CS(channel), val);
  3812. err = niu_tx_cs_reset_poll(np, channel);
  3813. if (!err)
  3814. nw64(TX_RING_KICK(channel), 0);
  3815. return err;
  3816. }
  3817. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  3818. {
  3819. u64 val;
  3820. nw64(TX_LOG_MASK1(channel), 0);
  3821. nw64(TX_LOG_VAL1(channel), 0);
  3822. nw64(TX_LOG_MASK2(channel), 0);
  3823. nw64(TX_LOG_VAL2(channel), 0);
  3824. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  3825. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  3826. nw64(TX_LOG_PAGE_HDL(channel), 0);
  3827. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  3828. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  3829. nw64(TX_LOG_PAGE_VLD(channel), val);
  3830. /* XXX TXDMA 32bit mode? XXX */
  3831. return 0;
  3832. }
  3833. static void niu_txc_enable_port(struct niu *np, int on)
  3834. {
  3835. unsigned long flags;
  3836. u64 val, mask;
  3837. niu_lock_parent(np, flags);
  3838. val = nr64(TXC_CONTROL);
  3839. mask = (u64)1 << np->port;
  3840. if (on) {
  3841. val |= TXC_CONTROL_ENABLE | mask;
  3842. } else {
  3843. val &= ~mask;
  3844. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  3845. val &= ~TXC_CONTROL_ENABLE;
  3846. }
  3847. nw64(TXC_CONTROL, val);
  3848. niu_unlock_parent(np, flags);
  3849. }
  3850. static void niu_txc_set_imask(struct niu *np, u64 imask)
  3851. {
  3852. unsigned long flags;
  3853. u64 val;
  3854. niu_lock_parent(np, flags);
  3855. val = nr64(TXC_INT_MASK);
  3856. val &= ~TXC_INT_MASK_VAL(np->port);
  3857. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  3858. niu_unlock_parent(np, flags);
  3859. }
  3860. static void niu_txc_port_dma_enable(struct niu *np, int on)
  3861. {
  3862. u64 val = 0;
  3863. if (on) {
  3864. int i;
  3865. for (i = 0; i < np->num_tx_rings; i++)
  3866. val |= (1 << np->tx_rings[i].tx_channel);
  3867. }
  3868. nw64(TXC_PORT_DMA(np->port), val);
  3869. }
  3870. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3871. {
  3872. int err, channel = rp->tx_channel;
  3873. u64 val, ring_len;
  3874. err = niu_tx_channel_stop(np, channel);
  3875. if (err)
  3876. return err;
  3877. err = niu_tx_channel_reset(np, channel);
  3878. if (err)
  3879. return err;
  3880. err = niu_tx_channel_lpage_init(np, channel);
  3881. if (err)
  3882. return err;
  3883. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  3884. nw64(TX_ENT_MSK(channel), 0);
  3885. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  3886. TX_RNG_CFIG_STADDR)) {
  3887. netdev_err(np->dev, "TX ring channel %d DMA addr (%llx) is not aligned\n",
  3888. channel, (unsigned long long)rp->descr_dma);
  3889. return -EINVAL;
  3890. }
  3891. /* The length field in TX_RNG_CFIG is measured in 64-byte
  3892. * blocks. rp->pending is the number of TX descriptors in
  3893. * our ring, 8 bytes each, thus we divide by 8 bytes more
  3894. * to get the proper value the chip wants.
  3895. */
  3896. ring_len = (rp->pending / 8);
  3897. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  3898. rp->descr_dma);
  3899. nw64(TX_RNG_CFIG(channel), val);
  3900. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  3901. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  3902. netdev_err(np->dev, "TX ring channel %d MBOX addr (%llx) has invalid bits\n",
  3903. channel, (unsigned long long)rp->mbox_dma);
  3904. return -EINVAL;
  3905. }
  3906. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  3907. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  3908. nw64(TX_CS(channel), 0);
  3909. rp->last_pkt_cnt = 0;
  3910. return 0;
  3911. }
  3912. static void niu_init_rdc_groups(struct niu *np)
  3913. {
  3914. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  3915. int i, first_table_num = tp->first_table_num;
  3916. for (i = 0; i < tp->num_tables; i++) {
  3917. struct rdc_table *tbl = &tp->tables[i];
  3918. int this_table = first_table_num + i;
  3919. int slot;
  3920. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  3921. nw64(RDC_TBL(this_table, slot),
  3922. tbl->rxdma_channel[slot]);
  3923. }
  3924. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  3925. }
  3926. static void niu_init_drr_weight(struct niu *np)
  3927. {
  3928. int type = phy_decode(np->parent->port_phy, np->port);
  3929. u64 val;
  3930. switch (type) {
  3931. case PORT_TYPE_10G:
  3932. val = PT_DRR_WEIGHT_DEFAULT_10G;
  3933. break;
  3934. case PORT_TYPE_1G:
  3935. default:
  3936. val = PT_DRR_WEIGHT_DEFAULT_1G;
  3937. break;
  3938. }
  3939. nw64(PT_DRR_WT(np->port), val);
  3940. }
  3941. static int niu_init_hostinfo(struct niu *np)
  3942. {
  3943. struct niu_parent *parent = np->parent;
  3944. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3945. int i, err, num_alt = niu_num_alt_addr(np);
  3946. int first_rdc_table = tp->first_table_num;
  3947. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3948. if (err)
  3949. return err;
  3950. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3951. if (err)
  3952. return err;
  3953. for (i = 0; i < num_alt; i++) {
  3954. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  3955. if (err)
  3956. return err;
  3957. }
  3958. return 0;
  3959. }
  3960. static int niu_rx_channel_reset(struct niu *np, int channel)
  3961. {
  3962. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  3963. RXDMA_CFIG1_RST, 1000, 10,
  3964. "RXDMA_CFIG1");
  3965. }
  3966. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  3967. {
  3968. u64 val;
  3969. nw64(RX_LOG_MASK1(channel), 0);
  3970. nw64(RX_LOG_VAL1(channel), 0);
  3971. nw64(RX_LOG_MASK2(channel), 0);
  3972. nw64(RX_LOG_VAL2(channel), 0);
  3973. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  3974. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  3975. nw64(RX_LOG_PAGE_HDL(channel), 0);
  3976. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  3977. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  3978. nw64(RX_LOG_PAGE_VLD(channel), val);
  3979. return 0;
  3980. }
  3981. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  3982. {
  3983. u64 val;
  3984. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  3985. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  3986. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  3987. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  3988. nw64(RDC_RED_PARA(rp->rx_channel), val);
  3989. }
  3990. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  3991. {
  3992. u64 val = 0;
  3993. *ret = 0;
  3994. switch (rp->rbr_block_size) {
  3995. case 4 * 1024:
  3996. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3997. break;
  3998. case 8 * 1024:
  3999. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  4000. break;
  4001. case 16 * 1024:
  4002. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  4003. break;
  4004. case 32 * 1024:
  4005. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  4006. break;
  4007. default:
  4008. return -EINVAL;
  4009. }
  4010. val |= RBR_CFIG_B_VLD2;
  4011. switch (rp->rbr_sizes[2]) {
  4012. case 2 * 1024:
  4013. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4014. break;
  4015. case 4 * 1024:
  4016. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4017. break;
  4018. case 8 * 1024:
  4019. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4020. break;
  4021. case 16 * 1024:
  4022. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  4023. break;
  4024. default:
  4025. return -EINVAL;
  4026. }
  4027. val |= RBR_CFIG_B_VLD1;
  4028. switch (rp->rbr_sizes[1]) {
  4029. case 1 * 1024:
  4030. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4031. break;
  4032. case 2 * 1024:
  4033. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4034. break;
  4035. case 4 * 1024:
  4036. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4037. break;
  4038. case 8 * 1024:
  4039. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  4040. break;
  4041. default:
  4042. return -EINVAL;
  4043. }
  4044. val |= RBR_CFIG_B_VLD0;
  4045. switch (rp->rbr_sizes[0]) {
  4046. case 256:
  4047. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  4048. break;
  4049. case 512:
  4050. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  4051. break;
  4052. case 1 * 1024:
  4053. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  4054. break;
  4055. case 2 * 1024:
  4056. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  4057. break;
  4058. default:
  4059. return -EINVAL;
  4060. }
  4061. *ret = val;
  4062. return 0;
  4063. }
  4064. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  4065. {
  4066. u64 val = nr64(RXDMA_CFIG1(channel));
  4067. int limit;
  4068. if (on)
  4069. val |= RXDMA_CFIG1_EN;
  4070. else
  4071. val &= ~RXDMA_CFIG1_EN;
  4072. nw64(RXDMA_CFIG1(channel), val);
  4073. limit = 1000;
  4074. while (--limit > 0) {
  4075. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  4076. break;
  4077. udelay(10);
  4078. }
  4079. if (limit <= 0)
  4080. return -ENODEV;
  4081. return 0;
  4082. }
  4083. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4084. {
  4085. int err, channel = rp->rx_channel;
  4086. u64 val;
  4087. err = niu_rx_channel_reset(np, channel);
  4088. if (err)
  4089. return err;
  4090. err = niu_rx_channel_lpage_init(np, channel);
  4091. if (err)
  4092. return err;
  4093. niu_rx_channel_wred_init(np, rp);
  4094. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  4095. nw64(RX_DMA_CTL_STAT(channel),
  4096. (RX_DMA_CTL_STAT_MEX |
  4097. RX_DMA_CTL_STAT_RCRTHRES |
  4098. RX_DMA_CTL_STAT_RCRTO |
  4099. RX_DMA_CTL_STAT_RBR_EMPTY));
  4100. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  4101. nw64(RXDMA_CFIG2(channel),
  4102. ((rp->mbox_dma & RXDMA_CFIG2_MBADDR_L) |
  4103. RXDMA_CFIG2_FULL_HDR));
  4104. nw64(RBR_CFIG_A(channel),
  4105. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  4106. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  4107. err = niu_compute_rbr_cfig_b(rp, &val);
  4108. if (err)
  4109. return err;
  4110. nw64(RBR_CFIG_B(channel), val);
  4111. nw64(RCRCFIG_A(channel),
  4112. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  4113. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  4114. nw64(RCRCFIG_B(channel),
  4115. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  4116. RCRCFIG_B_ENTOUT |
  4117. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  4118. err = niu_enable_rx_channel(np, channel, 1);
  4119. if (err)
  4120. return err;
  4121. nw64(RBR_KICK(channel), rp->rbr_index);
  4122. val = nr64(RX_DMA_CTL_STAT(channel));
  4123. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  4124. nw64(RX_DMA_CTL_STAT(channel), val);
  4125. return 0;
  4126. }
  4127. static int niu_init_rx_channels(struct niu *np)
  4128. {
  4129. unsigned long flags;
  4130. u64 seed = jiffies_64;
  4131. int err, i;
  4132. niu_lock_parent(np, flags);
  4133. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  4134. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  4135. niu_unlock_parent(np, flags);
  4136. /* XXX RXDMA 32bit mode? XXX */
  4137. niu_init_rdc_groups(np);
  4138. niu_init_drr_weight(np);
  4139. err = niu_init_hostinfo(np);
  4140. if (err)
  4141. return err;
  4142. for (i = 0; i < np->num_rx_rings; i++) {
  4143. struct rx_ring_info *rp = &np->rx_rings[i];
  4144. err = niu_init_one_rx_channel(np, rp);
  4145. if (err)
  4146. return err;
  4147. }
  4148. return 0;
  4149. }
  4150. static int niu_set_ip_frag_rule(struct niu *np)
  4151. {
  4152. struct niu_parent *parent = np->parent;
  4153. struct niu_classifier *cp = &np->clas;
  4154. struct niu_tcam_entry *tp;
  4155. int index, err;
  4156. index = cp->tcam_top;
  4157. tp = &parent->tcam[index];
  4158. /* Note that the noport bit is the same in both ipv4 and
  4159. * ipv6 format TCAM entries.
  4160. */
  4161. memset(tp, 0, sizeof(*tp));
  4162. tp->key[1] = TCAM_V4KEY1_NOPORT;
  4163. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  4164. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  4165. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  4166. err = tcam_write(np, index, tp->key, tp->key_mask);
  4167. if (err)
  4168. return err;
  4169. err = tcam_assoc_write(np, index, tp->assoc_data);
  4170. if (err)
  4171. return err;
  4172. tp->valid = 1;
  4173. cp->tcam_valid_entries++;
  4174. return 0;
  4175. }
  4176. static int niu_init_classifier_hw(struct niu *np)
  4177. {
  4178. struct niu_parent *parent = np->parent;
  4179. struct niu_classifier *cp = &np->clas;
  4180. int i, err;
  4181. nw64(H1POLY, cp->h1_init);
  4182. nw64(H2POLY, cp->h2_init);
  4183. err = niu_init_hostinfo(np);
  4184. if (err)
  4185. return err;
  4186. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  4187. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  4188. vlan_tbl_write(np, i, np->port,
  4189. vp->vlan_pref, vp->rdc_num);
  4190. }
  4191. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  4192. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  4193. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  4194. ap->rdc_num, ap->mac_pref);
  4195. if (err)
  4196. return err;
  4197. }
  4198. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  4199. int index = i - CLASS_CODE_USER_PROG1;
  4200. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  4201. if (err)
  4202. return err;
  4203. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  4204. if (err)
  4205. return err;
  4206. }
  4207. err = niu_set_ip_frag_rule(np);
  4208. if (err)
  4209. return err;
  4210. tcam_enable(np, 1);
  4211. return 0;
  4212. }
  4213. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  4214. {
  4215. nw64(ZCP_RAM_DATA0, data[0]);
  4216. nw64(ZCP_RAM_DATA1, data[1]);
  4217. nw64(ZCP_RAM_DATA2, data[2]);
  4218. nw64(ZCP_RAM_DATA3, data[3]);
  4219. nw64(ZCP_RAM_DATA4, data[4]);
  4220. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  4221. nw64(ZCP_RAM_ACC,
  4222. (ZCP_RAM_ACC_WRITE |
  4223. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4224. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4225. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4226. 1000, 100);
  4227. }
  4228. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  4229. {
  4230. int err;
  4231. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4232. 1000, 100);
  4233. if (err) {
  4234. netdev_err(np->dev, "ZCP read busy won't clear, ZCP_RAM_ACC[%llx]\n",
  4235. (unsigned long long)nr64(ZCP_RAM_ACC));
  4236. return err;
  4237. }
  4238. nw64(ZCP_RAM_ACC,
  4239. (ZCP_RAM_ACC_READ |
  4240. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4241. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4242. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4243. 1000, 100);
  4244. if (err) {
  4245. netdev_err(np->dev, "ZCP read busy2 won't clear, ZCP_RAM_ACC[%llx]\n",
  4246. (unsigned long long)nr64(ZCP_RAM_ACC));
  4247. return err;
  4248. }
  4249. data[0] = nr64(ZCP_RAM_DATA0);
  4250. data[1] = nr64(ZCP_RAM_DATA1);
  4251. data[2] = nr64(ZCP_RAM_DATA2);
  4252. data[3] = nr64(ZCP_RAM_DATA3);
  4253. data[4] = nr64(ZCP_RAM_DATA4);
  4254. return 0;
  4255. }
  4256. static void niu_zcp_cfifo_reset(struct niu *np)
  4257. {
  4258. u64 val = nr64(RESET_CFIFO);
  4259. val |= RESET_CFIFO_RST(np->port);
  4260. nw64(RESET_CFIFO, val);
  4261. udelay(10);
  4262. val &= ~RESET_CFIFO_RST(np->port);
  4263. nw64(RESET_CFIFO, val);
  4264. }
  4265. static int niu_init_zcp(struct niu *np)
  4266. {
  4267. u64 data[5], rbuf[5];
  4268. int i, max, err;
  4269. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4270. if (np->port == 0 || np->port == 1)
  4271. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  4272. else
  4273. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  4274. } else
  4275. max = NIU_CFIFO_ENTRIES;
  4276. data[0] = 0;
  4277. data[1] = 0;
  4278. data[2] = 0;
  4279. data[3] = 0;
  4280. data[4] = 0;
  4281. for (i = 0; i < max; i++) {
  4282. err = niu_zcp_write(np, i, data);
  4283. if (err)
  4284. return err;
  4285. err = niu_zcp_read(np, i, rbuf);
  4286. if (err)
  4287. return err;
  4288. }
  4289. niu_zcp_cfifo_reset(np);
  4290. nw64(CFIFO_ECC(np->port), 0);
  4291. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  4292. (void) nr64(ZCP_INT_STAT);
  4293. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  4294. return 0;
  4295. }
  4296. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  4297. {
  4298. u64 val = nr64_ipp(IPP_CFIG);
  4299. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  4300. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  4301. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  4302. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  4303. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  4304. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  4305. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  4306. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  4307. }
  4308. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  4309. {
  4310. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  4311. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  4312. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  4313. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  4314. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  4315. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  4316. }
  4317. static int niu_ipp_reset(struct niu *np)
  4318. {
  4319. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  4320. 1000, 100, "IPP_CFIG");
  4321. }
  4322. static int niu_init_ipp(struct niu *np)
  4323. {
  4324. u64 data[5], rbuf[5], val;
  4325. int i, max, err;
  4326. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4327. if (np->port == 0 || np->port == 1)
  4328. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  4329. else
  4330. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  4331. } else
  4332. max = NIU_DFIFO_ENTRIES;
  4333. data[0] = 0;
  4334. data[1] = 0;
  4335. data[2] = 0;
  4336. data[3] = 0;
  4337. data[4] = 0;
  4338. for (i = 0; i < max; i++) {
  4339. niu_ipp_write(np, i, data);
  4340. niu_ipp_read(np, i, rbuf);
  4341. }
  4342. (void) nr64_ipp(IPP_INT_STAT);
  4343. (void) nr64_ipp(IPP_INT_STAT);
  4344. err = niu_ipp_reset(np);
  4345. if (err)
  4346. return err;
  4347. (void) nr64_ipp(IPP_PKT_DIS);
  4348. (void) nr64_ipp(IPP_BAD_CS_CNT);
  4349. (void) nr64_ipp(IPP_ECC);
  4350. (void) nr64_ipp(IPP_INT_STAT);
  4351. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  4352. val = nr64_ipp(IPP_CFIG);
  4353. val &= ~IPP_CFIG_IP_MAX_PKT;
  4354. val |= (IPP_CFIG_IPP_ENABLE |
  4355. IPP_CFIG_DFIFO_ECC_EN |
  4356. IPP_CFIG_DROP_BAD_CRC |
  4357. IPP_CFIG_CKSUM_EN |
  4358. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  4359. nw64_ipp(IPP_CFIG, val);
  4360. return 0;
  4361. }
  4362. static void niu_handle_led(struct niu *np, int status)
  4363. {
  4364. u64 val;
  4365. val = nr64_mac(XMAC_CONFIG);
  4366. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  4367. (np->flags & NIU_FLAGS_FIBER) != 0) {
  4368. if (status) {
  4369. val |= XMAC_CONFIG_LED_POLARITY;
  4370. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  4371. } else {
  4372. val |= XMAC_CONFIG_FORCE_LED_ON;
  4373. val &= ~XMAC_CONFIG_LED_POLARITY;
  4374. }
  4375. }
  4376. nw64_mac(XMAC_CONFIG, val);
  4377. }
  4378. static void niu_init_xif_xmac(struct niu *np)
  4379. {
  4380. struct niu_link_config *lp = &np->link_config;
  4381. u64 val;
  4382. if (np->flags & NIU_FLAGS_XCVR_SERDES) {
  4383. val = nr64(MIF_CONFIG);
  4384. val |= MIF_CONFIG_ATCA_GE;
  4385. nw64(MIF_CONFIG, val);
  4386. }
  4387. val = nr64_mac(XMAC_CONFIG);
  4388. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4389. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  4390. if (lp->loopback_mode == LOOPBACK_MAC) {
  4391. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4392. val |= XMAC_CONFIG_LOOPBACK;
  4393. } else {
  4394. val &= ~XMAC_CONFIG_LOOPBACK;
  4395. }
  4396. if (np->flags & NIU_FLAGS_10G) {
  4397. val &= ~XMAC_CONFIG_LFS_DISABLE;
  4398. } else {
  4399. val |= XMAC_CONFIG_LFS_DISABLE;
  4400. if (!(np->flags & NIU_FLAGS_FIBER) &&
  4401. !(np->flags & NIU_FLAGS_XCVR_SERDES))
  4402. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  4403. else
  4404. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  4405. }
  4406. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4407. if (lp->active_speed == SPEED_100)
  4408. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  4409. else
  4410. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  4411. nw64_mac(XMAC_CONFIG, val);
  4412. val = nr64_mac(XMAC_CONFIG);
  4413. val &= ~XMAC_CONFIG_MODE_MASK;
  4414. if (np->flags & NIU_FLAGS_10G) {
  4415. val |= XMAC_CONFIG_MODE_XGMII;
  4416. } else {
  4417. if (lp->active_speed == SPEED_1000)
  4418. val |= XMAC_CONFIG_MODE_GMII;
  4419. else
  4420. val |= XMAC_CONFIG_MODE_MII;
  4421. }
  4422. nw64_mac(XMAC_CONFIG, val);
  4423. }
  4424. static void niu_init_xif_bmac(struct niu *np)
  4425. {
  4426. struct niu_link_config *lp = &np->link_config;
  4427. u64 val;
  4428. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  4429. if (lp->loopback_mode == LOOPBACK_MAC)
  4430. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  4431. else
  4432. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  4433. if (lp->active_speed == SPEED_1000)
  4434. val |= BMAC_XIF_CONFIG_GMII_MODE;
  4435. else
  4436. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  4437. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  4438. BMAC_XIF_CONFIG_LED_POLARITY);
  4439. if (!(np->flags & NIU_FLAGS_10G) &&
  4440. !(np->flags & NIU_FLAGS_FIBER) &&
  4441. lp->active_speed == SPEED_100)
  4442. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4443. else
  4444. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4445. nw64_mac(BMAC_XIF_CONFIG, val);
  4446. }
  4447. static void niu_init_xif(struct niu *np)
  4448. {
  4449. if (np->flags & NIU_FLAGS_XMAC)
  4450. niu_init_xif_xmac(np);
  4451. else
  4452. niu_init_xif_bmac(np);
  4453. }
  4454. static void niu_pcs_mii_reset(struct niu *np)
  4455. {
  4456. int limit = 1000;
  4457. u64 val = nr64_pcs(PCS_MII_CTL);
  4458. val |= PCS_MII_CTL_RST;
  4459. nw64_pcs(PCS_MII_CTL, val);
  4460. while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
  4461. udelay(100);
  4462. val = nr64_pcs(PCS_MII_CTL);
  4463. }
  4464. }
  4465. static void niu_xpcs_reset(struct niu *np)
  4466. {
  4467. int limit = 1000;
  4468. u64 val = nr64_xpcs(XPCS_CONTROL1);
  4469. val |= XPCS_CONTROL1_RESET;
  4470. nw64_xpcs(XPCS_CONTROL1, val);
  4471. while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
  4472. udelay(100);
  4473. val = nr64_xpcs(XPCS_CONTROL1);
  4474. }
  4475. }
  4476. static int niu_init_pcs(struct niu *np)
  4477. {
  4478. struct niu_link_config *lp = &np->link_config;
  4479. u64 val;
  4480. switch (np->flags & (NIU_FLAGS_10G |
  4481. NIU_FLAGS_FIBER |
  4482. NIU_FLAGS_XCVR_SERDES)) {
  4483. case NIU_FLAGS_FIBER:
  4484. /* 1G fiber */
  4485. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4486. nw64_pcs(PCS_DPATH_MODE, 0);
  4487. niu_pcs_mii_reset(np);
  4488. break;
  4489. case NIU_FLAGS_10G:
  4490. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  4491. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  4492. /* 10G SERDES */
  4493. if (!(np->flags & NIU_FLAGS_XMAC))
  4494. return -EINVAL;
  4495. /* 10G copper or fiber */
  4496. val = nr64_mac(XMAC_CONFIG);
  4497. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4498. nw64_mac(XMAC_CONFIG, val);
  4499. niu_xpcs_reset(np);
  4500. val = nr64_xpcs(XPCS_CONTROL1);
  4501. if (lp->loopback_mode == LOOPBACK_PHY)
  4502. val |= XPCS_CONTROL1_LOOPBACK;
  4503. else
  4504. val &= ~XPCS_CONTROL1_LOOPBACK;
  4505. nw64_xpcs(XPCS_CONTROL1, val);
  4506. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  4507. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  4508. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  4509. break;
  4510. case NIU_FLAGS_XCVR_SERDES:
  4511. /* 1G SERDES */
  4512. niu_pcs_mii_reset(np);
  4513. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4514. nw64_pcs(PCS_DPATH_MODE, 0);
  4515. break;
  4516. case 0:
  4517. /* 1G copper */
  4518. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  4519. /* 1G RGMII FIBER */
  4520. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  4521. niu_pcs_mii_reset(np);
  4522. break;
  4523. default:
  4524. return -EINVAL;
  4525. }
  4526. return 0;
  4527. }
  4528. static int niu_reset_tx_xmac(struct niu *np)
  4529. {
  4530. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  4531. (XTXMAC_SW_RST_REG_RS |
  4532. XTXMAC_SW_RST_SOFT_RST),
  4533. 1000, 100, "XTXMAC_SW_RST");
  4534. }
  4535. static int niu_reset_tx_bmac(struct niu *np)
  4536. {
  4537. int limit;
  4538. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  4539. limit = 1000;
  4540. while (--limit >= 0) {
  4541. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  4542. break;
  4543. udelay(100);
  4544. }
  4545. if (limit < 0) {
  4546. dev_err(np->device, "Port %u TX BMAC would not reset, BTXMAC_SW_RST[%llx]\n",
  4547. np->port,
  4548. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  4549. return -ENODEV;
  4550. }
  4551. return 0;
  4552. }
  4553. static int niu_reset_tx_mac(struct niu *np)
  4554. {
  4555. if (np->flags & NIU_FLAGS_XMAC)
  4556. return niu_reset_tx_xmac(np);
  4557. else
  4558. return niu_reset_tx_bmac(np);
  4559. }
  4560. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  4561. {
  4562. u64 val;
  4563. val = nr64_mac(XMAC_MIN);
  4564. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  4565. XMAC_MIN_RX_MIN_PKT_SIZE);
  4566. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  4567. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  4568. nw64_mac(XMAC_MIN, val);
  4569. nw64_mac(XMAC_MAX, max);
  4570. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  4571. val = nr64_mac(XMAC_IPG);
  4572. if (np->flags & NIU_FLAGS_10G) {
  4573. val &= ~XMAC_IPG_IPG_XGMII;
  4574. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  4575. } else {
  4576. val &= ~XMAC_IPG_IPG_MII_GMII;
  4577. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  4578. }
  4579. nw64_mac(XMAC_IPG, val);
  4580. val = nr64_mac(XMAC_CONFIG);
  4581. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  4582. XMAC_CONFIG_STRETCH_MODE |
  4583. XMAC_CONFIG_VAR_MIN_IPG_EN |
  4584. XMAC_CONFIG_TX_ENABLE);
  4585. nw64_mac(XMAC_CONFIG, val);
  4586. nw64_mac(TXMAC_FRM_CNT, 0);
  4587. nw64_mac(TXMAC_BYTE_CNT, 0);
  4588. }
  4589. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  4590. {
  4591. u64 val;
  4592. nw64_mac(BMAC_MIN_FRAME, min);
  4593. nw64_mac(BMAC_MAX_FRAME, max);
  4594. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  4595. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  4596. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  4597. val = nr64_mac(BTXMAC_CONFIG);
  4598. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  4599. BTXMAC_CONFIG_ENABLE);
  4600. nw64_mac(BTXMAC_CONFIG, val);
  4601. }
  4602. static void niu_init_tx_mac(struct niu *np)
  4603. {
  4604. u64 min, max;
  4605. min = 64;
  4606. if (np->dev->mtu > ETH_DATA_LEN)
  4607. max = 9216;
  4608. else
  4609. max = 1522;
  4610. /* The XMAC_MIN register only accepts values for TX min which
  4611. * have the low 3 bits cleared.
  4612. */
  4613. BUG_ON(min & 0x7);
  4614. if (np->flags & NIU_FLAGS_XMAC)
  4615. niu_init_tx_xmac(np, min, max);
  4616. else
  4617. niu_init_tx_bmac(np, min, max);
  4618. }
  4619. static int niu_reset_rx_xmac(struct niu *np)
  4620. {
  4621. int limit;
  4622. nw64_mac(XRXMAC_SW_RST,
  4623. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  4624. limit = 1000;
  4625. while (--limit >= 0) {
  4626. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  4627. XRXMAC_SW_RST_SOFT_RST)))
  4628. break;
  4629. udelay(100);
  4630. }
  4631. if (limit < 0) {
  4632. dev_err(np->device, "Port %u RX XMAC would not reset, XRXMAC_SW_RST[%llx]\n",
  4633. np->port,
  4634. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  4635. return -ENODEV;
  4636. }
  4637. return 0;
  4638. }
  4639. static int niu_reset_rx_bmac(struct niu *np)
  4640. {
  4641. int limit;
  4642. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  4643. limit = 1000;
  4644. while (--limit >= 0) {
  4645. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  4646. break;
  4647. udelay(100);
  4648. }
  4649. if (limit < 0) {
  4650. dev_err(np->device, "Port %u RX BMAC would not reset, BRXMAC_SW_RST[%llx]\n",
  4651. np->port,
  4652. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  4653. return -ENODEV;
  4654. }
  4655. return 0;
  4656. }
  4657. static int niu_reset_rx_mac(struct niu *np)
  4658. {
  4659. if (np->flags & NIU_FLAGS_XMAC)
  4660. return niu_reset_rx_xmac(np);
  4661. else
  4662. return niu_reset_rx_bmac(np);
  4663. }
  4664. static void niu_init_rx_xmac(struct niu *np)
  4665. {
  4666. struct niu_parent *parent = np->parent;
  4667. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4668. int first_rdc_table = tp->first_table_num;
  4669. unsigned long i;
  4670. u64 val;
  4671. nw64_mac(XMAC_ADD_FILT0, 0);
  4672. nw64_mac(XMAC_ADD_FILT1, 0);
  4673. nw64_mac(XMAC_ADD_FILT2, 0);
  4674. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  4675. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  4676. for (i = 0; i < MAC_NUM_HASH; i++)
  4677. nw64_mac(XMAC_HASH_TBL(i), 0);
  4678. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  4679. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4680. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4681. val = nr64_mac(XMAC_CONFIG);
  4682. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  4683. XMAC_CONFIG_PROMISCUOUS |
  4684. XMAC_CONFIG_PROMISC_GROUP |
  4685. XMAC_CONFIG_ERR_CHK_DIS |
  4686. XMAC_CONFIG_RX_CRC_CHK_DIS |
  4687. XMAC_CONFIG_RESERVED_MULTICAST |
  4688. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  4689. XMAC_CONFIG_ADDR_FILTER_EN |
  4690. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  4691. XMAC_CONFIG_STRIP_CRC |
  4692. XMAC_CONFIG_PASS_FLOW_CTRL |
  4693. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  4694. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  4695. nw64_mac(XMAC_CONFIG, val);
  4696. nw64_mac(RXMAC_BT_CNT, 0);
  4697. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  4698. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  4699. nw64_mac(RXMAC_FRAG_CNT, 0);
  4700. nw64_mac(RXMAC_HIST_CNT1, 0);
  4701. nw64_mac(RXMAC_HIST_CNT2, 0);
  4702. nw64_mac(RXMAC_HIST_CNT3, 0);
  4703. nw64_mac(RXMAC_HIST_CNT4, 0);
  4704. nw64_mac(RXMAC_HIST_CNT5, 0);
  4705. nw64_mac(RXMAC_HIST_CNT6, 0);
  4706. nw64_mac(RXMAC_HIST_CNT7, 0);
  4707. nw64_mac(RXMAC_MPSZER_CNT, 0);
  4708. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  4709. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  4710. nw64_mac(LINK_FAULT_CNT, 0);
  4711. }
  4712. static void niu_init_rx_bmac(struct niu *np)
  4713. {
  4714. struct niu_parent *parent = np->parent;
  4715. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4716. int first_rdc_table = tp->first_table_num;
  4717. unsigned long i;
  4718. u64 val;
  4719. nw64_mac(BMAC_ADD_FILT0, 0);
  4720. nw64_mac(BMAC_ADD_FILT1, 0);
  4721. nw64_mac(BMAC_ADD_FILT2, 0);
  4722. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  4723. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  4724. for (i = 0; i < MAC_NUM_HASH; i++)
  4725. nw64_mac(BMAC_HASH_TBL(i), 0);
  4726. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4727. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4728. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  4729. val = nr64_mac(BRXMAC_CONFIG);
  4730. val &= ~(BRXMAC_CONFIG_ENABLE |
  4731. BRXMAC_CONFIG_STRIP_PAD |
  4732. BRXMAC_CONFIG_STRIP_FCS |
  4733. BRXMAC_CONFIG_PROMISC |
  4734. BRXMAC_CONFIG_PROMISC_GRP |
  4735. BRXMAC_CONFIG_ADDR_FILT_EN |
  4736. BRXMAC_CONFIG_DISCARD_DIS);
  4737. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  4738. nw64_mac(BRXMAC_CONFIG, val);
  4739. val = nr64_mac(BMAC_ADDR_CMPEN);
  4740. val |= BMAC_ADDR_CMPEN_EN0;
  4741. nw64_mac(BMAC_ADDR_CMPEN, val);
  4742. }
  4743. static void niu_init_rx_mac(struct niu *np)
  4744. {
  4745. niu_set_primary_mac(np, np->dev->dev_addr);
  4746. if (np->flags & NIU_FLAGS_XMAC)
  4747. niu_init_rx_xmac(np);
  4748. else
  4749. niu_init_rx_bmac(np);
  4750. }
  4751. static void niu_enable_tx_xmac(struct niu *np, int on)
  4752. {
  4753. u64 val = nr64_mac(XMAC_CONFIG);
  4754. if (on)
  4755. val |= XMAC_CONFIG_TX_ENABLE;
  4756. else
  4757. val &= ~XMAC_CONFIG_TX_ENABLE;
  4758. nw64_mac(XMAC_CONFIG, val);
  4759. }
  4760. static void niu_enable_tx_bmac(struct niu *np, int on)
  4761. {
  4762. u64 val = nr64_mac(BTXMAC_CONFIG);
  4763. if (on)
  4764. val |= BTXMAC_CONFIG_ENABLE;
  4765. else
  4766. val &= ~BTXMAC_CONFIG_ENABLE;
  4767. nw64_mac(BTXMAC_CONFIG, val);
  4768. }
  4769. static void niu_enable_tx_mac(struct niu *np, int on)
  4770. {
  4771. if (np->flags & NIU_FLAGS_XMAC)
  4772. niu_enable_tx_xmac(np, on);
  4773. else
  4774. niu_enable_tx_bmac(np, on);
  4775. }
  4776. static void niu_enable_rx_xmac(struct niu *np, int on)
  4777. {
  4778. u64 val = nr64_mac(XMAC_CONFIG);
  4779. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  4780. XMAC_CONFIG_PROMISCUOUS);
  4781. if (np->flags & NIU_FLAGS_MCAST)
  4782. val |= XMAC_CONFIG_HASH_FILTER_EN;
  4783. if (np->flags & NIU_FLAGS_PROMISC)
  4784. val |= XMAC_CONFIG_PROMISCUOUS;
  4785. if (on)
  4786. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  4787. else
  4788. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  4789. nw64_mac(XMAC_CONFIG, val);
  4790. }
  4791. static void niu_enable_rx_bmac(struct niu *np, int on)
  4792. {
  4793. u64 val = nr64_mac(BRXMAC_CONFIG);
  4794. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  4795. BRXMAC_CONFIG_PROMISC);
  4796. if (np->flags & NIU_FLAGS_MCAST)
  4797. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  4798. if (np->flags & NIU_FLAGS_PROMISC)
  4799. val |= BRXMAC_CONFIG_PROMISC;
  4800. if (on)
  4801. val |= BRXMAC_CONFIG_ENABLE;
  4802. else
  4803. val &= ~BRXMAC_CONFIG_ENABLE;
  4804. nw64_mac(BRXMAC_CONFIG, val);
  4805. }
  4806. static void niu_enable_rx_mac(struct niu *np, int on)
  4807. {
  4808. if (np->flags & NIU_FLAGS_XMAC)
  4809. niu_enable_rx_xmac(np, on);
  4810. else
  4811. niu_enable_rx_bmac(np, on);
  4812. }
  4813. static int niu_init_mac(struct niu *np)
  4814. {
  4815. int err;
  4816. niu_init_xif(np);
  4817. err = niu_init_pcs(np);
  4818. if (err)
  4819. return err;
  4820. err = niu_reset_tx_mac(np);
  4821. if (err)
  4822. return err;
  4823. niu_init_tx_mac(np);
  4824. err = niu_reset_rx_mac(np);
  4825. if (err)
  4826. return err;
  4827. niu_init_rx_mac(np);
  4828. /* This looks hookey but the RX MAC reset we just did will
  4829. * undo some of the state we setup in niu_init_tx_mac() so we
  4830. * have to call it again. In particular, the RX MAC reset will
  4831. * set the XMAC_MAX register back to it's default value.
  4832. */
  4833. niu_init_tx_mac(np);
  4834. niu_enable_tx_mac(np, 1);
  4835. niu_enable_rx_mac(np, 1);
  4836. return 0;
  4837. }
  4838. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4839. {
  4840. (void) niu_tx_channel_stop(np, rp->tx_channel);
  4841. }
  4842. static void niu_stop_tx_channels(struct niu *np)
  4843. {
  4844. int i;
  4845. for (i = 0; i < np->num_tx_rings; i++) {
  4846. struct tx_ring_info *rp = &np->tx_rings[i];
  4847. niu_stop_one_tx_channel(np, rp);
  4848. }
  4849. }
  4850. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4851. {
  4852. (void) niu_tx_channel_reset(np, rp->tx_channel);
  4853. }
  4854. static void niu_reset_tx_channels(struct niu *np)
  4855. {
  4856. int i;
  4857. for (i = 0; i < np->num_tx_rings; i++) {
  4858. struct tx_ring_info *rp = &np->tx_rings[i];
  4859. niu_reset_one_tx_channel(np, rp);
  4860. }
  4861. }
  4862. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4863. {
  4864. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  4865. }
  4866. static void niu_stop_rx_channels(struct niu *np)
  4867. {
  4868. int i;
  4869. for (i = 0; i < np->num_rx_rings; i++) {
  4870. struct rx_ring_info *rp = &np->rx_rings[i];
  4871. niu_stop_one_rx_channel(np, rp);
  4872. }
  4873. }
  4874. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4875. {
  4876. int channel = rp->rx_channel;
  4877. (void) niu_rx_channel_reset(np, channel);
  4878. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  4879. nw64(RX_DMA_CTL_STAT(channel), 0);
  4880. (void) niu_enable_rx_channel(np, channel, 0);
  4881. }
  4882. static void niu_reset_rx_channels(struct niu *np)
  4883. {
  4884. int i;
  4885. for (i = 0; i < np->num_rx_rings; i++) {
  4886. struct rx_ring_info *rp = &np->rx_rings[i];
  4887. niu_reset_one_rx_channel(np, rp);
  4888. }
  4889. }
  4890. static void niu_disable_ipp(struct niu *np)
  4891. {
  4892. u64 rd, wr, val;
  4893. int limit;
  4894. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4895. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4896. limit = 100;
  4897. while (--limit >= 0 && (rd != wr)) {
  4898. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4899. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4900. }
  4901. if (limit < 0 &&
  4902. (rd != 0 && wr != 1)) {
  4903. netdev_err(np->dev, "IPP would not quiesce, rd_ptr[%llx] wr_ptr[%llx]\n",
  4904. (unsigned long long)nr64_ipp(IPP_DFIFO_RD_PTR),
  4905. (unsigned long long)nr64_ipp(IPP_DFIFO_WR_PTR));
  4906. }
  4907. val = nr64_ipp(IPP_CFIG);
  4908. val &= ~(IPP_CFIG_IPP_ENABLE |
  4909. IPP_CFIG_DFIFO_ECC_EN |
  4910. IPP_CFIG_DROP_BAD_CRC |
  4911. IPP_CFIG_CKSUM_EN);
  4912. nw64_ipp(IPP_CFIG, val);
  4913. (void) niu_ipp_reset(np);
  4914. }
  4915. static int niu_init_hw(struct niu *np)
  4916. {
  4917. int i, err;
  4918. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TXC\n");
  4919. niu_txc_enable_port(np, 1);
  4920. niu_txc_port_dma_enable(np, 1);
  4921. niu_txc_set_imask(np, 0);
  4922. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize TX channels\n");
  4923. for (i = 0; i < np->num_tx_rings; i++) {
  4924. struct tx_ring_info *rp = &np->tx_rings[i];
  4925. err = niu_init_one_tx_channel(np, rp);
  4926. if (err)
  4927. return err;
  4928. }
  4929. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize RX channels\n");
  4930. err = niu_init_rx_channels(np);
  4931. if (err)
  4932. goto out_uninit_tx_channels;
  4933. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize classifier\n");
  4934. err = niu_init_classifier_hw(np);
  4935. if (err)
  4936. goto out_uninit_rx_channels;
  4937. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize ZCP\n");
  4938. err = niu_init_zcp(np);
  4939. if (err)
  4940. goto out_uninit_rx_channels;
  4941. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize IPP\n");
  4942. err = niu_init_ipp(np);
  4943. if (err)
  4944. goto out_uninit_rx_channels;
  4945. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Initialize MAC\n");
  4946. err = niu_init_mac(np);
  4947. if (err)
  4948. goto out_uninit_ipp;
  4949. return 0;
  4950. out_uninit_ipp:
  4951. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit IPP\n");
  4952. niu_disable_ipp(np);
  4953. out_uninit_rx_channels:
  4954. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit RX channels\n");
  4955. niu_stop_rx_channels(np);
  4956. niu_reset_rx_channels(np);
  4957. out_uninit_tx_channels:
  4958. netif_printk(np, ifup, KERN_DEBUG, np->dev, "Uninit TX channels\n");
  4959. niu_stop_tx_channels(np);
  4960. niu_reset_tx_channels(np);
  4961. return err;
  4962. }
  4963. static void niu_stop_hw(struct niu *np)
  4964. {
  4965. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable interrupts\n");
  4966. niu_enable_interrupts(np, 0);
  4967. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable RX MAC\n");
  4968. niu_enable_rx_mac(np, 0);
  4969. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Disable IPP\n");
  4970. niu_disable_ipp(np);
  4971. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop TX channels\n");
  4972. niu_stop_tx_channels(np);
  4973. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Stop RX channels\n");
  4974. niu_stop_rx_channels(np);
  4975. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset TX channels\n");
  4976. niu_reset_tx_channels(np);
  4977. netif_printk(np, ifdown, KERN_DEBUG, np->dev, "Reset RX channels\n");
  4978. niu_reset_rx_channels(np);
  4979. }
  4980. static void niu_set_irq_name(struct niu *np)
  4981. {
  4982. int port = np->port;
  4983. int i, j = 1;
  4984. sprintf(np->irq_name[0], "%s:MAC", np->dev->name);
  4985. if (port == 0) {
  4986. sprintf(np->irq_name[1], "%s:MIF", np->dev->name);
  4987. sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name);
  4988. j = 3;
  4989. }
  4990. for (i = 0; i < np->num_ldg - j; i++) {
  4991. if (i < np->num_rx_rings)
  4992. sprintf(np->irq_name[i+j], "%s-rx-%d",
  4993. np->dev->name, i);
  4994. else if (i < np->num_tx_rings + np->num_rx_rings)
  4995. sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name,
  4996. i - np->num_rx_rings);
  4997. }
  4998. }
  4999. static int niu_request_irq(struct niu *np)
  5000. {
  5001. int i, j, err;
  5002. niu_set_irq_name(np);
  5003. err = 0;
  5004. for (i = 0; i < np->num_ldg; i++) {
  5005. struct niu_ldg *lp = &np->ldg[i];
  5006. err = request_irq(lp->irq, niu_interrupt,
  5007. IRQF_SHARED | IRQF_SAMPLE_RANDOM,
  5008. np->irq_name[i], lp);
  5009. if (err)
  5010. goto out_free_irqs;
  5011. }
  5012. return 0;
  5013. out_free_irqs:
  5014. for (j = 0; j < i; j++) {
  5015. struct niu_ldg *lp = &np->ldg[j];
  5016. free_irq(lp->irq, lp);
  5017. }
  5018. return err;
  5019. }
  5020. static void niu_free_irq(struct niu *np)
  5021. {
  5022. int i;
  5023. for (i = 0; i < np->num_ldg; i++) {
  5024. struct niu_ldg *lp = &np->ldg[i];
  5025. free_irq(lp->irq, lp);
  5026. }
  5027. }
  5028. static void niu_enable_napi(struct niu *np)
  5029. {
  5030. int i;
  5031. for (i = 0; i < np->num_ldg; i++)
  5032. napi_enable(&np->ldg[i].napi);
  5033. }
  5034. static void niu_disable_napi(struct niu *np)
  5035. {
  5036. int i;
  5037. for (i = 0; i < np->num_ldg; i++)
  5038. napi_disable(&np->ldg[i].napi);
  5039. }
  5040. static int niu_open(struct net_device *dev)
  5041. {
  5042. struct niu *np = netdev_priv(dev);
  5043. int err;
  5044. netif_carrier_off(dev);
  5045. err = niu_alloc_channels(np);
  5046. if (err)
  5047. goto out_err;
  5048. err = niu_enable_interrupts(np, 0);
  5049. if (err)
  5050. goto out_free_channels;
  5051. err = niu_request_irq(np);
  5052. if (err)
  5053. goto out_free_channels;
  5054. niu_enable_napi(np);
  5055. spin_lock_irq(&np->lock);
  5056. err = niu_init_hw(np);
  5057. if (!err) {
  5058. init_timer(&np->timer);
  5059. np->timer.expires = jiffies + HZ;
  5060. np->timer.data = (unsigned long) np;
  5061. np->timer.function = niu_timer;
  5062. err = niu_enable_interrupts(np, 1);
  5063. if (err)
  5064. niu_stop_hw(np);
  5065. }
  5066. spin_unlock_irq(&np->lock);
  5067. if (err) {
  5068. niu_disable_napi(np);
  5069. goto out_free_irq;
  5070. }
  5071. netif_tx_start_all_queues(dev);
  5072. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5073. netif_carrier_on(dev);
  5074. add_timer(&np->timer);
  5075. return 0;
  5076. out_free_irq:
  5077. niu_free_irq(np);
  5078. out_free_channels:
  5079. niu_free_channels(np);
  5080. out_err:
  5081. return err;
  5082. }
  5083. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  5084. {
  5085. cancel_work_sync(&np->reset_task);
  5086. niu_disable_napi(np);
  5087. netif_tx_stop_all_queues(dev);
  5088. del_timer_sync(&np->timer);
  5089. spin_lock_irq(&np->lock);
  5090. niu_stop_hw(np);
  5091. spin_unlock_irq(&np->lock);
  5092. }
  5093. static int niu_close(struct net_device *dev)
  5094. {
  5095. struct niu *np = netdev_priv(dev);
  5096. niu_full_shutdown(np, dev);
  5097. niu_free_irq(np);
  5098. niu_free_channels(np);
  5099. niu_handle_led(np, 0);
  5100. return 0;
  5101. }
  5102. static void niu_sync_xmac_stats(struct niu *np)
  5103. {
  5104. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  5105. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  5106. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  5107. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  5108. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  5109. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  5110. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  5111. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  5112. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  5113. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  5114. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  5115. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  5116. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  5117. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  5118. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  5119. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  5120. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  5121. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  5122. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  5123. }
  5124. static void niu_sync_bmac_stats(struct niu *np)
  5125. {
  5126. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  5127. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  5128. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  5129. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  5130. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  5131. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  5132. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  5133. }
  5134. static void niu_sync_mac_stats(struct niu *np)
  5135. {
  5136. if (np->flags & NIU_FLAGS_XMAC)
  5137. niu_sync_xmac_stats(np);
  5138. else
  5139. niu_sync_bmac_stats(np);
  5140. }
  5141. static void niu_get_rx_stats(struct niu *np)
  5142. {
  5143. unsigned long pkts, dropped, errors, bytes;
  5144. int i;
  5145. pkts = dropped = errors = bytes = 0;
  5146. for (i = 0; i < np->num_rx_rings; i++) {
  5147. struct rx_ring_info *rp = &np->rx_rings[i];
  5148. niu_sync_rx_discard_stats(np, rp, 0);
  5149. pkts += rp->rx_packets;
  5150. bytes += rp->rx_bytes;
  5151. dropped += rp->rx_dropped;
  5152. errors += rp->rx_errors;
  5153. }
  5154. np->dev->stats.rx_packets = pkts;
  5155. np->dev->stats.rx_bytes = bytes;
  5156. np->dev->stats.rx_dropped = dropped;
  5157. np->dev->stats.rx_errors = errors;
  5158. }
  5159. static void niu_get_tx_stats(struct niu *np)
  5160. {
  5161. unsigned long pkts, errors, bytes;
  5162. int i;
  5163. pkts = errors = bytes = 0;
  5164. for (i = 0; i < np->num_tx_rings; i++) {
  5165. struct tx_ring_info *rp = &np->tx_rings[i];
  5166. pkts += rp->tx_packets;
  5167. bytes += rp->tx_bytes;
  5168. errors += rp->tx_errors;
  5169. }
  5170. np->dev->stats.tx_packets = pkts;
  5171. np->dev->stats.tx_bytes = bytes;
  5172. np->dev->stats.tx_errors = errors;
  5173. }
  5174. static struct net_device_stats *niu_get_stats(struct net_device *dev)
  5175. {
  5176. struct niu *np = netdev_priv(dev);
  5177. niu_get_rx_stats(np);
  5178. niu_get_tx_stats(np);
  5179. return &dev->stats;
  5180. }
  5181. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  5182. {
  5183. int i;
  5184. for (i = 0; i < 16; i++)
  5185. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  5186. }
  5187. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  5188. {
  5189. int i;
  5190. for (i = 0; i < 16; i++)
  5191. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  5192. }
  5193. static void niu_load_hash(struct niu *np, u16 *hash)
  5194. {
  5195. if (np->flags & NIU_FLAGS_XMAC)
  5196. niu_load_hash_xmac(np, hash);
  5197. else
  5198. niu_load_hash_bmac(np, hash);
  5199. }
  5200. static void niu_set_rx_mode(struct net_device *dev)
  5201. {
  5202. struct niu *np = netdev_priv(dev);
  5203. int i, alt_cnt, err;
  5204. struct netdev_hw_addr *ha;
  5205. unsigned long flags;
  5206. u16 hash[16] = { 0, };
  5207. spin_lock_irqsave(&np->lock, flags);
  5208. niu_enable_rx_mac(np, 0);
  5209. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  5210. if (dev->flags & IFF_PROMISC)
  5211. np->flags |= NIU_FLAGS_PROMISC;
  5212. if ((dev->flags & IFF_ALLMULTI) || (!netdev_mc_empty(dev)))
  5213. np->flags |= NIU_FLAGS_MCAST;
  5214. alt_cnt = netdev_uc_count(dev);
  5215. if (alt_cnt > niu_num_alt_addr(np)) {
  5216. alt_cnt = 0;
  5217. np->flags |= NIU_FLAGS_PROMISC;
  5218. }
  5219. if (alt_cnt) {
  5220. int index = 0;
  5221. netdev_for_each_uc_addr(ha, dev) {
  5222. err = niu_set_alt_mac(np, index, ha->addr);
  5223. if (err)
  5224. netdev_warn(dev, "Error %d adding alt mac %d\n",
  5225. err, index);
  5226. err = niu_enable_alt_mac(np, index, 1);
  5227. if (err)
  5228. netdev_warn(dev, "Error %d enabling alt mac %d\n",
  5229. err, index);
  5230. index++;
  5231. }
  5232. } else {
  5233. int alt_start;
  5234. if (np->flags & NIU_FLAGS_XMAC)
  5235. alt_start = 0;
  5236. else
  5237. alt_start = 1;
  5238. for (i = alt_start; i < niu_num_alt_addr(np); i++) {
  5239. err = niu_enable_alt_mac(np, i, 0);
  5240. if (err)
  5241. netdev_warn(dev, "Error %d disabling alt mac %d\n",
  5242. err, i);
  5243. }
  5244. }
  5245. if (dev->flags & IFF_ALLMULTI) {
  5246. for (i = 0; i < 16; i++)
  5247. hash[i] = 0xffff;
  5248. } else if (!netdev_mc_empty(dev)) {
  5249. netdev_for_each_mc_addr(ha, dev) {
  5250. u32 crc = ether_crc_le(ETH_ALEN, ha->addr);
  5251. crc >>= 24;
  5252. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  5253. }
  5254. }
  5255. if (np->flags & NIU_FLAGS_MCAST)
  5256. niu_load_hash(np, hash);
  5257. niu_enable_rx_mac(np, 1);
  5258. spin_unlock_irqrestore(&np->lock, flags);
  5259. }
  5260. static int niu_set_mac_addr(struct net_device *dev, void *p)
  5261. {
  5262. struct niu *np = netdev_priv(dev);
  5263. struct sockaddr *addr = p;
  5264. unsigned long flags;
  5265. if (!is_valid_ether_addr(addr->sa_data))
  5266. return -EINVAL;
  5267. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  5268. if (!netif_running(dev))
  5269. return 0;
  5270. spin_lock_irqsave(&np->lock, flags);
  5271. niu_enable_rx_mac(np, 0);
  5272. niu_set_primary_mac(np, dev->dev_addr);
  5273. niu_enable_rx_mac(np, 1);
  5274. spin_unlock_irqrestore(&np->lock, flags);
  5275. return 0;
  5276. }
  5277. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5278. {
  5279. return -EOPNOTSUPP;
  5280. }
  5281. static void niu_netif_stop(struct niu *np)
  5282. {
  5283. np->dev->trans_start = jiffies; /* prevent tx timeout */
  5284. niu_disable_napi(np);
  5285. netif_tx_disable(np->dev);
  5286. }
  5287. static void niu_netif_start(struct niu *np)
  5288. {
  5289. /* NOTE: unconditional netif_wake_queue is only appropriate
  5290. * so long as all callers are assured to have free tx slots
  5291. * (such as after niu_init_hw).
  5292. */
  5293. netif_tx_wake_all_queues(np->dev);
  5294. niu_enable_napi(np);
  5295. niu_enable_interrupts(np, 1);
  5296. }
  5297. static void niu_reset_buffers(struct niu *np)
  5298. {
  5299. int i, j, k, err;
  5300. if (np->rx_rings) {
  5301. for (i = 0; i < np->num_rx_rings; i++) {
  5302. struct rx_ring_info *rp = &np->rx_rings[i];
  5303. for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
  5304. struct page *page;
  5305. page = rp->rxhash[j];
  5306. while (page) {
  5307. struct page *next =
  5308. (struct page *) page->mapping;
  5309. u64 base = page->index;
  5310. base = base >> RBR_DESCR_ADDR_SHIFT;
  5311. rp->rbr[k++] = cpu_to_le32(base);
  5312. page = next;
  5313. }
  5314. }
  5315. for (; k < MAX_RBR_RING_SIZE; k++) {
  5316. err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
  5317. if (unlikely(err))
  5318. break;
  5319. }
  5320. rp->rbr_index = rp->rbr_table_size - 1;
  5321. rp->rcr_index = 0;
  5322. rp->rbr_pending = 0;
  5323. rp->rbr_refill_pending = 0;
  5324. }
  5325. }
  5326. if (np->tx_rings) {
  5327. for (i = 0; i < np->num_tx_rings; i++) {
  5328. struct tx_ring_info *rp = &np->tx_rings[i];
  5329. for (j = 0; j < MAX_TX_RING_SIZE; j++) {
  5330. if (rp->tx_buffs[j].skb)
  5331. (void) release_tx_packet(np, rp, j);
  5332. }
  5333. rp->pending = MAX_TX_RING_SIZE;
  5334. rp->prod = 0;
  5335. rp->cons = 0;
  5336. rp->wrap_bit = 0;
  5337. }
  5338. }
  5339. }
  5340. static void niu_reset_task(struct work_struct *work)
  5341. {
  5342. struct niu *np = container_of(work, struct niu, reset_task);
  5343. unsigned long flags;
  5344. int err;
  5345. spin_lock_irqsave(&np->lock, flags);
  5346. if (!netif_running(np->dev)) {
  5347. spin_unlock_irqrestore(&np->lock, flags);
  5348. return;
  5349. }
  5350. spin_unlock_irqrestore(&np->lock, flags);
  5351. del_timer_sync(&np->timer);
  5352. niu_netif_stop(np);
  5353. spin_lock_irqsave(&np->lock, flags);
  5354. niu_stop_hw(np);
  5355. spin_unlock_irqrestore(&np->lock, flags);
  5356. niu_reset_buffers(np);
  5357. spin_lock_irqsave(&np->lock, flags);
  5358. err = niu_init_hw(np);
  5359. if (!err) {
  5360. np->timer.expires = jiffies + HZ;
  5361. add_timer(&np->timer);
  5362. niu_netif_start(np);
  5363. }
  5364. spin_unlock_irqrestore(&np->lock, flags);
  5365. }
  5366. static void niu_tx_timeout(struct net_device *dev)
  5367. {
  5368. struct niu *np = netdev_priv(dev);
  5369. dev_err(np->device, "%s: Transmit timed out, resetting\n",
  5370. dev->name);
  5371. schedule_work(&np->reset_task);
  5372. }
  5373. static void niu_set_txd(struct tx_ring_info *rp, int index,
  5374. u64 mapping, u64 len, u64 mark,
  5375. u64 n_frags)
  5376. {
  5377. __le64 *desc = &rp->descr[index];
  5378. *desc = cpu_to_le64(mark |
  5379. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  5380. (len << TX_DESC_TR_LEN_SHIFT) |
  5381. (mapping & TX_DESC_SAD));
  5382. }
  5383. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  5384. u64 pad_bytes, u64 len)
  5385. {
  5386. u16 eth_proto, eth_proto_inner;
  5387. u64 csum_bits, l3off, ihl, ret;
  5388. u8 ip_proto;
  5389. int ipv6;
  5390. eth_proto = be16_to_cpu(ehdr->h_proto);
  5391. eth_proto_inner = eth_proto;
  5392. if (eth_proto == ETH_P_8021Q) {
  5393. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  5394. __be16 val = vp->h_vlan_encapsulated_proto;
  5395. eth_proto_inner = be16_to_cpu(val);
  5396. }
  5397. ipv6 = ihl = 0;
  5398. switch (skb->protocol) {
  5399. case cpu_to_be16(ETH_P_IP):
  5400. ip_proto = ip_hdr(skb)->protocol;
  5401. ihl = ip_hdr(skb)->ihl;
  5402. break;
  5403. case cpu_to_be16(ETH_P_IPV6):
  5404. ip_proto = ipv6_hdr(skb)->nexthdr;
  5405. ihl = (40 >> 2);
  5406. ipv6 = 1;
  5407. break;
  5408. default:
  5409. ip_proto = ihl = 0;
  5410. break;
  5411. }
  5412. csum_bits = TXHDR_CSUM_NONE;
  5413. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5414. u64 start, stuff;
  5415. csum_bits = (ip_proto == IPPROTO_TCP ?
  5416. TXHDR_CSUM_TCP :
  5417. (ip_proto == IPPROTO_UDP ?
  5418. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  5419. start = skb_transport_offset(skb) -
  5420. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5421. stuff = start + skb->csum_offset;
  5422. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  5423. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  5424. }
  5425. l3off = skb_network_offset(skb) -
  5426. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5427. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  5428. (len << TXHDR_LEN_SHIFT) |
  5429. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  5430. (ihl << TXHDR_IHL_SHIFT) |
  5431. ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
  5432. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  5433. (ipv6 ? TXHDR_IP_VER : 0) |
  5434. csum_bits);
  5435. return ret;
  5436. }
  5437. static netdev_tx_t niu_start_xmit(struct sk_buff *skb,
  5438. struct net_device *dev)
  5439. {
  5440. struct niu *np = netdev_priv(dev);
  5441. unsigned long align, headroom;
  5442. struct netdev_queue *txq;
  5443. struct tx_ring_info *rp;
  5444. struct tx_pkt_hdr *tp;
  5445. unsigned int len, nfg;
  5446. struct ethhdr *ehdr;
  5447. int prod, i, tlen;
  5448. u64 mapping, mrk;
  5449. i = skb_get_queue_mapping(skb);
  5450. rp = &np->tx_rings[i];
  5451. txq = netdev_get_tx_queue(dev, i);
  5452. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  5453. netif_tx_stop_queue(txq);
  5454. dev_err(np->device, "%s: BUG! Tx ring full when queue awake!\n", dev->name);
  5455. rp->tx_errors++;
  5456. return NETDEV_TX_BUSY;
  5457. }
  5458. if (skb->len < ETH_ZLEN) {
  5459. unsigned int pad_bytes = ETH_ZLEN - skb->len;
  5460. if (skb_pad(skb, pad_bytes))
  5461. goto out;
  5462. skb_put(skb, pad_bytes);
  5463. }
  5464. len = sizeof(struct tx_pkt_hdr) + 15;
  5465. if (skb_headroom(skb) < len) {
  5466. struct sk_buff *skb_new;
  5467. skb_new = skb_realloc_headroom(skb, len);
  5468. if (!skb_new) {
  5469. rp->tx_errors++;
  5470. goto out_drop;
  5471. }
  5472. kfree_skb(skb);
  5473. skb = skb_new;
  5474. } else
  5475. skb_orphan(skb);
  5476. align = ((unsigned long) skb->data & (16 - 1));
  5477. headroom = align + sizeof(struct tx_pkt_hdr);
  5478. ehdr = (struct ethhdr *) skb->data;
  5479. tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
  5480. len = skb->len - sizeof(struct tx_pkt_hdr);
  5481. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  5482. tp->resv = 0;
  5483. len = skb_headlen(skb);
  5484. mapping = np->ops->map_single(np->device, skb->data,
  5485. len, DMA_TO_DEVICE);
  5486. prod = rp->prod;
  5487. rp->tx_buffs[prod].skb = skb;
  5488. rp->tx_buffs[prod].mapping = mapping;
  5489. mrk = TX_DESC_SOP;
  5490. if (++rp->mark_counter == rp->mark_freq) {
  5491. rp->mark_counter = 0;
  5492. mrk |= TX_DESC_MARK;
  5493. rp->mark_pending++;
  5494. }
  5495. tlen = len;
  5496. nfg = skb_shinfo(skb)->nr_frags;
  5497. while (tlen > 0) {
  5498. tlen -= MAX_TX_DESC_LEN;
  5499. nfg++;
  5500. }
  5501. while (len > 0) {
  5502. unsigned int this_len = len;
  5503. if (this_len > MAX_TX_DESC_LEN)
  5504. this_len = MAX_TX_DESC_LEN;
  5505. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  5506. mrk = nfg = 0;
  5507. prod = NEXT_TX(rp, prod);
  5508. mapping += this_len;
  5509. len -= this_len;
  5510. }
  5511. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5512. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5513. len = frag->size;
  5514. mapping = np->ops->map_page(np->device, frag->page,
  5515. frag->page_offset, len,
  5516. DMA_TO_DEVICE);
  5517. rp->tx_buffs[prod].skb = NULL;
  5518. rp->tx_buffs[prod].mapping = mapping;
  5519. niu_set_txd(rp, prod, mapping, len, 0, 0);
  5520. prod = NEXT_TX(rp, prod);
  5521. }
  5522. if (prod < rp->prod)
  5523. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  5524. rp->prod = prod;
  5525. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  5526. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  5527. netif_tx_stop_queue(txq);
  5528. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  5529. netif_tx_wake_queue(txq);
  5530. }
  5531. out:
  5532. return NETDEV_TX_OK;
  5533. out_drop:
  5534. rp->tx_errors++;
  5535. kfree_skb(skb);
  5536. goto out;
  5537. }
  5538. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  5539. {
  5540. struct niu *np = netdev_priv(dev);
  5541. int err, orig_jumbo, new_jumbo;
  5542. if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
  5543. return -EINVAL;
  5544. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  5545. new_jumbo = (new_mtu > ETH_DATA_LEN);
  5546. dev->mtu = new_mtu;
  5547. if (!netif_running(dev) ||
  5548. (orig_jumbo == new_jumbo))
  5549. return 0;
  5550. niu_full_shutdown(np, dev);
  5551. niu_free_channels(np);
  5552. niu_enable_napi(np);
  5553. err = niu_alloc_channels(np);
  5554. if (err)
  5555. return err;
  5556. spin_lock_irq(&np->lock);
  5557. err = niu_init_hw(np);
  5558. if (!err) {
  5559. init_timer(&np->timer);
  5560. np->timer.expires = jiffies + HZ;
  5561. np->timer.data = (unsigned long) np;
  5562. np->timer.function = niu_timer;
  5563. err = niu_enable_interrupts(np, 1);
  5564. if (err)
  5565. niu_stop_hw(np);
  5566. }
  5567. spin_unlock_irq(&np->lock);
  5568. if (!err) {
  5569. netif_tx_start_all_queues(dev);
  5570. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5571. netif_carrier_on(dev);
  5572. add_timer(&np->timer);
  5573. }
  5574. return err;
  5575. }
  5576. static void niu_get_drvinfo(struct net_device *dev,
  5577. struct ethtool_drvinfo *info)
  5578. {
  5579. struct niu *np = netdev_priv(dev);
  5580. struct niu_vpd *vpd = &np->vpd;
  5581. strcpy(info->driver, DRV_MODULE_NAME);
  5582. strcpy(info->version, DRV_MODULE_VERSION);
  5583. sprintf(info->fw_version, "%d.%d",
  5584. vpd->fcode_major, vpd->fcode_minor);
  5585. if (np->parent->plat_type != PLAT_TYPE_NIU)
  5586. strcpy(info->bus_info, pci_name(np->pdev));
  5587. }
  5588. static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5589. {
  5590. struct niu *np = netdev_priv(dev);
  5591. struct niu_link_config *lp;
  5592. lp = &np->link_config;
  5593. memset(cmd, 0, sizeof(*cmd));
  5594. cmd->phy_address = np->phy_addr;
  5595. cmd->supported = lp->supported;
  5596. cmd->advertising = lp->active_advertising;
  5597. cmd->autoneg = lp->active_autoneg;
  5598. cmd->speed = lp->active_speed;
  5599. cmd->duplex = lp->active_duplex;
  5600. cmd->port = (np->flags & NIU_FLAGS_FIBER) ? PORT_FIBRE : PORT_TP;
  5601. cmd->transceiver = (np->flags & NIU_FLAGS_XCVR_SERDES) ?
  5602. XCVR_EXTERNAL : XCVR_INTERNAL;
  5603. return 0;
  5604. }
  5605. static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5606. {
  5607. struct niu *np = netdev_priv(dev);
  5608. struct niu_link_config *lp = &np->link_config;
  5609. lp->advertising = cmd->advertising;
  5610. lp->speed = cmd->speed;
  5611. lp->duplex = cmd->duplex;
  5612. lp->autoneg = cmd->autoneg;
  5613. return niu_init_link(np);
  5614. }
  5615. static u32 niu_get_msglevel(struct net_device *dev)
  5616. {
  5617. struct niu *np = netdev_priv(dev);
  5618. return np->msg_enable;
  5619. }
  5620. static void niu_set_msglevel(struct net_device *dev, u32 value)
  5621. {
  5622. struct niu *np = netdev_priv(dev);
  5623. np->msg_enable = value;
  5624. }
  5625. static int niu_nway_reset(struct net_device *dev)
  5626. {
  5627. struct niu *np = netdev_priv(dev);
  5628. if (np->link_config.autoneg)
  5629. return niu_init_link(np);
  5630. return 0;
  5631. }
  5632. static int niu_get_eeprom_len(struct net_device *dev)
  5633. {
  5634. struct niu *np = netdev_priv(dev);
  5635. return np->eeprom_len;
  5636. }
  5637. static int niu_get_eeprom(struct net_device *dev,
  5638. struct ethtool_eeprom *eeprom, u8 *data)
  5639. {
  5640. struct niu *np = netdev_priv(dev);
  5641. u32 offset, len, val;
  5642. offset = eeprom->offset;
  5643. len = eeprom->len;
  5644. if (offset + len < offset)
  5645. return -EINVAL;
  5646. if (offset >= np->eeprom_len)
  5647. return -EINVAL;
  5648. if (offset + len > np->eeprom_len)
  5649. len = eeprom->len = np->eeprom_len - offset;
  5650. if (offset & 3) {
  5651. u32 b_offset, b_count;
  5652. b_offset = offset & 3;
  5653. b_count = 4 - b_offset;
  5654. if (b_count > len)
  5655. b_count = len;
  5656. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  5657. memcpy(data, ((char *)&val) + b_offset, b_count);
  5658. data += b_count;
  5659. len -= b_count;
  5660. offset += b_count;
  5661. }
  5662. while (len >= 4) {
  5663. val = nr64(ESPC_NCR(offset / 4));
  5664. memcpy(data, &val, 4);
  5665. data += 4;
  5666. len -= 4;
  5667. offset += 4;
  5668. }
  5669. if (len) {
  5670. val = nr64(ESPC_NCR(offset / 4));
  5671. memcpy(data, &val, len);
  5672. }
  5673. return 0;
  5674. }
  5675. static void niu_ethflow_to_l3proto(int flow_type, u8 *pid)
  5676. {
  5677. switch (flow_type) {
  5678. case TCP_V4_FLOW:
  5679. case TCP_V6_FLOW:
  5680. *pid = IPPROTO_TCP;
  5681. break;
  5682. case UDP_V4_FLOW:
  5683. case UDP_V6_FLOW:
  5684. *pid = IPPROTO_UDP;
  5685. break;
  5686. case SCTP_V4_FLOW:
  5687. case SCTP_V6_FLOW:
  5688. *pid = IPPROTO_SCTP;
  5689. break;
  5690. case AH_V4_FLOW:
  5691. case AH_V6_FLOW:
  5692. *pid = IPPROTO_AH;
  5693. break;
  5694. case ESP_V4_FLOW:
  5695. case ESP_V6_FLOW:
  5696. *pid = IPPROTO_ESP;
  5697. break;
  5698. default:
  5699. *pid = 0;
  5700. break;
  5701. }
  5702. }
  5703. static int niu_class_to_ethflow(u64 class, int *flow_type)
  5704. {
  5705. switch (class) {
  5706. case CLASS_CODE_TCP_IPV4:
  5707. *flow_type = TCP_V4_FLOW;
  5708. break;
  5709. case CLASS_CODE_UDP_IPV4:
  5710. *flow_type = UDP_V4_FLOW;
  5711. break;
  5712. case CLASS_CODE_AH_ESP_IPV4:
  5713. *flow_type = AH_V4_FLOW;
  5714. break;
  5715. case CLASS_CODE_SCTP_IPV4:
  5716. *flow_type = SCTP_V4_FLOW;
  5717. break;
  5718. case CLASS_CODE_TCP_IPV6:
  5719. *flow_type = TCP_V6_FLOW;
  5720. break;
  5721. case CLASS_CODE_UDP_IPV6:
  5722. *flow_type = UDP_V6_FLOW;
  5723. break;
  5724. case CLASS_CODE_AH_ESP_IPV6:
  5725. *flow_type = AH_V6_FLOW;
  5726. break;
  5727. case CLASS_CODE_SCTP_IPV6:
  5728. *flow_type = SCTP_V6_FLOW;
  5729. break;
  5730. case CLASS_CODE_USER_PROG1:
  5731. case CLASS_CODE_USER_PROG2:
  5732. case CLASS_CODE_USER_PROG3:
  5733. case CLASS_CODE_USER_PROG4:
  5734. *flow_type = IP_USER_FLOW;
  5735. break;
  5736. default:
  5737. return 0;
  5738. }
  5739. return 1;
  5740. }
  5741. static int niu_ethflow_to_class(int flow_type, u64 *class)
  5742. {
  5743. switch (flow_type) {
  5744. case TCP_V4_FLOW:
  5745. *class = CLASS_CODE_TCP_IPV4;
  5746. break;
  5747. case UDP_V4_FLOW:
  5748. *class = CLASS_CODE_UDP_IPV4;
  5749. break;
  5750. case AH_V4_FLOW:
  5751. case ESP_V4_FLOW:
  5752. *class = CLASS_CODE_AH_ESP_IPV4;
  5753. break;
  5754. case SCTP_V4_FLOW:
  5755. *class = CLASS_CODE_SCTP_IPV4;
  5756. break;
  5757. case TCP_V6_FLOW:
  5758. *class = CLASS_CODE_TCP_IPV6;
  5759. break;
  5760. case UDP_V6_FLOW:
  5761. *class = CLASS_CODE_UDP_IPV6;
  5762. break;
  5763. case AH_V6_FLOW:
  5764. case ESP_V6_FLOW:
  5765. *class = CLASS_CODE_AH_ESP_IPV6;
  5766. break;
  5767. case SCTP_V6_FLOW:
  5768. *class = CLASS_CODE_SCTP_IPV6;
  5769. break;
  5770. default:
  5771. return 0;
  5772. }
  5773. return 1;
  5774. }
  5775. static u64 niu_flowkey_to_ethflow(u64 flow_key)
  5776. {
  5777. u64 ethflow = 0;
  5778. if (flow_key & FLOW_KEY_L2DA)
  5779. ethflow |= RXH_L2DA;
  5780. if (flow_key & FLOW_KEY_VLAN)
  5781. ethflow |= RXH_VLAN;
  5782. if (flow_key & FLOW_KEY_IPSA)
  5783. ethflow |= RXH_IP_SRC;
  5784. if (flow_key & FLOW_KEY_IPDA)
  5785. ethflow |= RXH_IP_DST;
  5786. if (flow_key & FLOW_KEY_PROTO)
  5787. ethflow |= RXH_L3_PROTO;
  5788. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
  5789. ethflow |= RXH_L4_B_0_1;
  5790. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
  5791. ethflow |= RXH_L4_B_2_3;
  5792. return ethflow;
  5793. }
  5794. static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
  5795. {
  5796. u64 key = 0;
  5797. if (ethflow & RXH_L2DA)
  5798. key |= FLOW_KEY_L2DA;
  5799. if (ethflow & RXH_VLAN)
  5800. key |= FLOW_KEY_VLAN;
  5801. if (ethflow & RXH_IP_SRC)
  5802. key |= FLOW_KEY_IPSA;
  5803. if (ethflow & RXH_IP_DST)
  5804. key |= FLOW_KEY_IPDA;
  5805. if (ethflow & RXH_L3_PROTO)
  5806. key |= FLOW_KEY_PROTO;
  5807. if (ethflow & RXH_L4_B_0_1)
  5808. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
  5809. if (ethflow & RXH_L4_B_2_3)
  5810. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
  5811. *flow_key = key;
  5812. return 1;
  5813. }
  5814. static int niu_get_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
  5815. {
  5816. u64 class;
  5817. nfc->data = 0;
  5818. if (!niu_ethflow_to_class(nfc->flow_type, &class))
  5819. return -EINVAL;
  5820. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5821. TCAM_KEY_DISC)
  5822. nfc->data = RXH_DISCARD;
  5823. else
  5824. nfc->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
  5825. CLASS_CODE_USER_PROG1]);
  5826. return 0;
  5827. }
  5828. static void niu_get_ip4fs_from_tcam_key(struct niu_tcam_entry *tp,
  5829. struct ethtool_rx_flow_spec *fsp)
  5830. {
  5831. fsp->h_u.tcp_ip4_spec.ip4src = (tp->key[3] & TCAM_V4KEY3_SADDR) >>
  5832. TCAM_V4KEY3_SADDR_SHIFT;
  5833. fsp->h_u.tcp_ip4_spec.ip4dst = (tp->key[3] & TCAM_V4KEY3_DADDR) >>
  5834. TCAM_V4KEY3_DADDR_SHIFT;
  5835. fsp->m_u.tcp_ip4_spec.ip4src = (tp->key_mask[3] & TCAM_V4KEY3_SADDR) >>
  5836. TCAM_V4KEY3_SADDR_SHIFT;
  5837. fsp->m_u.tcp_ip4_spec.ip4dst = (tp->key_mask[3] & TCAM_V4KEY3_DADDR) >>
  5838. TCAM_V4KEY3_DADDR_SHIFT;
  5839. fsp->h_u.tcp_ip4_spec.ip4src =
  5840. cpu_to_be32(fsp->h_u.tcp_ip4_spec.ip4src);
  5841. fsp->m_u.tcp_ip4_spec.ip4src =
  5842. cpu_to_be32(fsp->m_u.tcp_ip4_spec.ip4src);
  5843. fsp->h_u.tcp_ip4_spec.ip4dst =
  5844. cpu_to_be32(fsp->h_u.tcp_ip4_spec.ip4dst);
  5845. fsp->m_u.tcp_ip4_spec.ip4dst =
  5846. cpu_to_be32(fsp->m_u.tcp_ip4_spec.ip4dst);
  5847. fsp->h_u.tcp_ip4_spec.tos = (tp->key[2] & TCAM_V4KEY2_TOS) >>
  5848. TCAM_V4KEY2_TOS_SHIFT;
  5849. fsp->m_u.tcp_ip4_spec.tos = (tp->key_mask[2] & TCAM_V4KEY2_TOS) >>
  5850. TCAM_V4KEY2_TOS_SHIFT;
  5851. switch (fsp->flow_type) {
  5852. case TCP_V4_FLOW:
  5853. case UDP_V4_FLOW:
  5854. case SCTP_V4_FLOW:
  5855. fsp->h_u.tcp_ip4_spec.psrc =
  5856. ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5857. TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
  5858. fsp->h_u.tcp_ip4_spec.pdst =
  5859. ((tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5860. TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
  5861. fsp->m_u.tcp_ip4_spec.psrc =
  5862. ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5863. TCAM_V4KEY2_PORT_SPI_SHIFT) >> 16;
  5864. fsp->m_u.tcp_ip4_spec.pdst =
  5865. ((tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5866. TCAM_V4KEY2_PORT_SPI_SHIFT) & 0xffff;
  5867. fsp->h_u.tcp_ip4_spec.psrc =
  5868. cpu_to_be16(fsp->h_u.tcp_ip4_spec.psrc);
  5869. fsp->h_u.tcp_ip4_spec.pdst =
  5870. cpu_to_be16(fsp->h_u.tcp_ip4_spec.pdst);
  5871. fsp->m_u.tcp_ip4_spec.psrc =
  5872. cpu_to_be16(fsp->m_u.tcp_ip4_spec.psrc);
  5873. fsp->m_u.tcp_ip4_spec.pdst =
  5874. cpu_to_be16(fsp->m_u.tcp_ip4_spec.pdst);
  5875. break;
  5876. case AH_V4_FLOW:
  5877. case ESP_V4_FLOW:
  5878. fsp->h_u.ah_ip4_spec.spi =
  5879. (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5880. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5881. fsp->m_u.ah_ip4_spec.spi =
  5882. (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5883. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5884. fsp->h_u.ah_ip4_spec.spi =
  5885. cpu_to_be32(fsp->h_u.ah_ip4_spec.spi);
  5886. fsp->m_u.ah_ip4_spec.spi =
  5887. cpu_to_be32(fsp->m_u.ah_ip4_spec.spi);
  5888. break;
  5889. case IP_USER_FLOW:
  5890. fsp->h_u.usr_ip4_spec.l4_4_bytes =
  5891. (tp->key[2] & TCAM_V4KEY2_PORT_SPI) >>
  5892. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5893. fsp->m_u.usr_ip4_spec.l4_4_bytes =
  5894. (tp->key_mask[2] & TCAM_V4KEY2_PORT_SPI) >>
  5895. TCAM_V4KEY2_PORT_SPI_SHIFT;
  5896. fsp->h_u.usr_ip4_spec.l4_4_bytes =
  5897. cpu_to_be32(fsp->h_u.usr_ip4_spec.l4_4_bytes);
  5898. fsp->m_u.usr_ip4_spec.l4_4_bytes =
  5899. cpu_to_be32(fsp->m_u.usr_ip4_spec.l4_4_bytes);
  5900. fsp->h_u.usr_ip4_spec.proto =
  5901. (tp->key[2] & TCAM_V4KEY2_PROTO) >>
  5902. TCAM_V4KEY2_PROTO_SHIFT;
  5903. fsp->m_u.usr_ip4_spec.proto =
  5904. (tp->key_mask[2] & TCAM_V4KEY2_PROTO) >>
  5905. TCAM_V4KEY2_PROTO_SHIFT;
  5906. fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
  5907. break;
  5908. default:
  5909. break;
  5910. }
  5911. }
  5912. static int niu_get_ethtool_tcam_entry(struct niu *np,
  5913. struct ethtool_rxnfc *nfc)
  5914. {
  5915. struct niu_parent *parent = np->parent;
  5916. struct niu_tcam_entry *tp;
  5917. struct ethtool_rx_flow_spec *fsp = &nfc->fs;
  5918. u16 idx;
  5919. u64 class;
  5920. int ret = 0;
  5921. idx = tcam_get_index(np, (u16)nfc->fs.location);
  5922. tp = &parent->tcam[idx];
  5923. if (!tp->valid) {
  5924. netdev_info(np->dev, "niu%d: entry [%d] invalid for idx[%d]\n",
  5925. parent->index, (u16)nfc->fs.location, idx);
  5926. return -EINVAL;
  5927. }
  5928. /* fill the flow spec entry */
  5929. class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
  5930. TCAM_V4KEY0_CLASS_CODE_SHIFT;
  5931. ret = niu_class_to_ethflow(class, &fsp->flow_type);
  5932. if (ret < 0) {
  5933. netdev_info(np->dev, "niu%d: niu_class_to_ethflow failed\n",
  5934. parent->index);
  5935. ret = -EINVAL;
  5936. goto out;
  5937. }
  5938. if (fsp->flow_type == AH_V4_FLOW || fsp->flow_type == AH_V6_FLOW) {
  5939. u32 proto = (tp->key[2] & TCAM_V4KEY2_PROTO) >>
  5940. TCAM_V4KEY2_PROTO_SHIFT;
  5941. if (proto == IPPROTO_ESP) {
  5942. if (fsp->flow_type == AH_V4_FLOW)
  5943. fsp->flow_type = ESP_V4_FLOW;
  5944. else
  5945. fsp->flow_type = ESP_V6_FLOW;
  5946. }
  5947. }
  5948. switch (fsp->flow_type) {
  5949. case TCP_V4_FLOW:
  5950. case UDP_V4_FLOW:
  5951. case SCTP_V4_FLOW:
  5952. case AH_V4_FLOW:
  5953. case ESP_V4_FLOW:
  5954. niu_get_ip4fs_from_tcam_key(tp, fsp);
  5955. break;
  5956. case TCP_V6_FLOW:
  5957. case UDP_V6_FLOW:
  5958. case SCTP_V6_FLOW:
  5959. case AH_V6_FLOW:
  5960. case ESP_V6_FLOW:
  5961. /* Not yet implemented */
  5962. ret = -EINVAL;
  5963. break;
  5964. case IP_USER_FLOW:
  5965. niu_get_ip4fs_from_tcam_key(tp, fsp);
  5966. break;
  5967. default:
  5968. ret = -EINVAL;
  5969. break;
  5970. }
  5971. if (ret < 0)
  5972. goto out;
  5973. if (tp->assoc_data & TCAM_ASSOCDATA_DISC)
  5974. fsp->ring_cookie = RX_CLS_FLOW_DISC;
  5975. else
  5976. fsp->ring_cookie = (tp->assoc_data & TCAM_ASSOCDATA_OFFSET) >>
  5977. TCAM_ASSOCDATA_OFFSET_SHIFT;
  5978. /* put the tcam size here */
  5979. nfc->data = tcam_get_size(np);
  5980. out:
  5981. return ret;
  5982. }
  5983. static int niu_get_ethtool_tcam_all(struct niu *np,
  5984. struct ethtool_rxnfc *nfc,
  5985. u32 *rule_locs)
  5986. {
  5987. struct niu_parent *parent = np->parent;
  5988. struct niu_tcam_entry *tp;
  5989. int i, idx, cnt;
  5990. u16 n_entries;
  5991. unsigned long flags;
  5992. /* put the tcam size here */
  5993. nfc->data = tcam_get_size(np);
  5994. niu_lock_parent(np, flags);
  5995. n_entries = nfc->rule_cnt;
  5996. for (cnt = 0, i = 0; i < nfc->data; i++) {
  5997. idx = tcam_get_index(np, i);
  5998. tp = &parent->tcam[idx];
  5999. if (!tp->valid)
  6000. continue;
  6001. rule_locs[cnt] = i;
  6002. cnt++;
  6003. }
  6004. niu_unlock_parent(np, flags);
  6005. if (n_entries != cnt) {
  6006. /* print warning, this should not happen */
  6007. netdev_info(np->dev, "niu%d: In %s(): n_entries[%d] != cnt[%d]!!!\n",
  6008. np->parent->index, __func__, n_entries, cnt);
  6009. }
  6010. return 0;
  6011. }
  6012. static int niu_get_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  6013. void *rule_locs)
  6014. {
  6015. struct niu *np = netdev_priv(dev);
  6016. int ret = 0;
  6017. switch (cmd->cmd) {
  6018. case ETHTOOL_GRXFH:
  6019. ret = niu_get_hash_opts(np, cmd);
  6020. break;
  6021. case ETHTOOL_GRXRINGS:
  6022. cmd->data = np->num_rx_rings;
  6023. break;
  6024. case ETHTOOL_GRXCLSRLCNT:
  6025. cmd->rule_cnt = tcam_get_valid_entry_cnt(np);
  6026. break;
  6027. case ETHTOOL_GRXCLSRULE:
  6028. ret = niu_get_ethtool_tcam_entry(np, cmd);
  6029. break;
  6030. case ETHTOOL_GRXCLSRLALL:
  6031. ret = niu_get_ethtool_tcam_all(np, cmd, (u32 *)rule_locs);
  6032. break;
  6033. default:
  6034. ret = -EINVAL;
  6035. break;
  6036. }
  6037. return ret;
  6038. }
  6039. static int niu_set_hash_opts(struct niu *np, struct ethtool_rxnfc *nfc)
  6040. {
  6041. u64 class;
  6042. u64 flow_key = 0;
  6043. unsigned long flags;
  6044. if (!niu_ethflow_to_class(nfc->flow_type, &class))
  6045. return -EINVAL;
  6046. if (class < CLASS_CODE_USER_PROG1 ||
  6047. class > CLASS_CODE_SCTP_IPV6)
  6048. return -EINVAL;
  6049. if (nfc->data & RXH_DISCARD) {
  6050. niu_lock_parent(np, flags);
  6051. flow_key = np->parent->tcam_key[class -
  6052. CLASS_CODE_USER_PROG1];
  6053. flow_key |= TCAM_KEY_DISC;
  6054. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  6055. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  6056. niu_unlock_parent(np, flags);
  6057. return 0;
  6058. } else {
  6059. /* Discard was set before, but is not set now */
  6060. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  6061. TCAM_KEY_DISC) {
  6062. niu_lock_parent(np, flags);
  6063. flow_key = np->parent->tcam_key[class -
  6064. CLASS_CODE_USER_PROG1];
  6065. flow_key &= ~TCAM_KEY_DISC;
  6066. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
  6067. flow_key);
  6068. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
  6069. flow_key;
  6070. niu_unlock_parent(np, flags);
  6071. }
  6072. }
  6073. if (!niu_ethflow_to_flowkey(nfc->data, &flow_key))
  6074. return -EINVAL;
  6075. niu_lock_parent(np, flags);
  6076. nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  6077. np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  6078. niu_unlock_parent(np, flags);
  6079. return 0;
  6080. }
  6081. static void niu_get_tcamkey_from_ip4fs(struct ethtool_rx_flow_spec *fsp,
  6082. struct niu_tcam_entry *tp,
  6083. int l2_rdc_tab, u64 class)
  6084. {
  6085. u8 pid = 0;
  6086. u32 sip, dip, sipm, dipm, spi, spim;
  6087. u16 sport, dport, spm, dpm;
  6088. sip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4src);
  6089. sipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4src);
  6090. dip = be32_to_cpu(fsp->h_u.tcp_ip4_spec.ip4dst);
  6091. dipm = be32_to_cpu(fsp->m_u.tcp_ip4_spec.ip4dst);
  6092. tp->key[0] = class << TCAM_V4KEY0_CLASS_CODE_SHIFT;
  6093. tp->key_mask[0] = TCAM_V4KEY0_CLASS_CODE;
  6094. tp->key[1] = (u64)l2_rdc_tab << TCAM_V4KEY1_L2RDCNUM_SHIFT;
  6095. tp->key_mask[1] = TCAM_V4KEY1_L2RDCNUM;
  6096. tp->key[3] = (u64)sip << TCAM_V4KEY3_SADDR_SHIFT;
  6097. tp->key[3] |= dip;
  6098. tp->key_mask[3] = (u64)sipm << TCAM_V4KEY3_SADDR_SHIFT;
  6099. tp->key_mask[3] |= dipm;
  6100. tp->key[2] |= ((u64)fsp->h_u.tcp_ip4_spec.tos <<
  6101. TCAM_V4KEY2_TOS_SHIFT);
  6102. tp->key_mask[2] |= ((u64)fsp->m_u.tcp_ip4_spec.tos <<
  6103. TCAM_V4KEY2_TOS_SHIFT);
  6104. switch (fsp->flow_type) {
  6105. case TCP_V4_FLOW:
  6106. case UDP_V4_FLOW:
  6107. case SCTP_V4_FLOW:
  6108. sport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.psrc);
  6109. spm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.psrc);
  6110. dport = be16_to_cpu(fsp->h_u.tcp_ip4_spec.pdst);
  6111. dpm = be16_to_cpu(fsp->m_u.tcp_ip4_spec.pdst);
  6112. tp->key[2] |= (((u64)sport << 16) | dport);
  6113. tp->key_mask[2] |= (((u64)spm << 16) | dpm);
  6114. niu_ethflow_to_l3proto(fsp->flow_type, &pid);
  6115. break;
  6116. case AH_V4_FLOW:
  6117. case ESP_V4_FLOW:
  6118. spi = be32_to_cpu(fsp->h_u.ah_ip4_spec.spi);
  6119. spim = be32_to_cpu(fsp->m_u.ah_ip4_spec.spi);
  6120. tp->key[2] |= spi;
  6121. tp->key_mask[2] |= spim;
  6122. niu_ethflow_to_l3proto(fsp->flow_type, &pid);
  6123. break;
  6124. case IP_USER_FLOW:
  6125. spi = be32_to_cpu(fsp->h_u.usr_ip4_spec.l4_4_bytes);
  6126. spim = be32_to_cpu(fsp->m_u.usr_ip4_spec.l4_4_bytes);
  6127. tp->key[2] |= spi;
  6128. tp->key_mask[2] |= spim;
  6129. pid = fsp->h_u.usr_ip4_spec.proto;
  6130. break;
  6131. default:
  6132. break;
  6133. }
  6134. tp->key[2] |= ((u64)pid << TCAM_V4KEY2_PROTO_SHIFT);
  6135. if (pid) {
  6136. tp->key_mask[2] |= TCAM_V4KEY2_PROTO;
  6137. }
  6138. }
  6139. static int niu_add_ethtool_tcam_entry(struct niu *np,
  6140. struct ethtool_rxnfc *nfc)
  6141. {
  6142. struct niu_parent *parent = np->parent;
  6143. struct niu_tcam_entry *tp;
  6144. struct ethtool_rx_flow_spec *fsp = &nfc->fs;
  6145. struct niu_rdc_tables *rdc_table = &parent->rdc_group_cfg[np->port];
  6146. int l2_rdc_table = rdc_table->first_table_num;
  6147. u16 idx;
  6148. u64 class;
  6149. unsigned long flags;
  6150. int err, ret;
  6151. ret = 0;
  6152. idx = nfc->fs.location;
  6153. if (idx >= tcam_get_size(np))
  6154. return -EINVAL;
  6155. if (fsp->flow_type == IP_USER_FLOW) {
  6156. int i;
  6157. int add_usr_cls = 0;
  6158. int ipv6 = 0;
  6159. struct ethtool_usrip4_spec *uspec = &fsp->h_u.usr_ip4_spec;
  6160. struct ethtool_usrip4_spec *umask = &fsp->m_u.usr_ip4_spec;
  6161. niu_lock_parent(np, flags);
  6162. for (i = 0; i < NIU_L3_PROG_CLS; i++) {
  6163. if (parent->l3_cls[i]) {
  6164. if (uspec->proto == parent->l3_cls_pid[i]) {
  6165. class = parent->l3_cls[i];
  6166. parent->l3_cls_refcnt[i]++;
  6167. add_usr_cls = 1;
  6168. break;
  6169. }
  6170. } else {
  6171. /* Program new user IP class */
  6172. switch (i) {
  6173. case 0:
  6174. class = CLASS_CODE_USER_PROG1;
  6175. break;
  6176. case 1:
  6177. class = CLASS_CODE_USER_PROG2;
  6178. break;
  6179. case 2:
  6180. class = CLASS_CODE_USER_PROG3;
  6181. break;
  6182. case 3:
  6183. class = CLASS_CODE_USER_PROG4;
  6184. break;
  6185. default:
  6186. break;
  6187. }
  6188. if (uspec->ip_ver == ETH_RX_NFC_IP6)
  6189. ipv6 = 1;
  6190. ret = tcam_user_ip_class_set(np, class, ipv6,
  6191. uspec->proto,
  6192. uspec->tos,
  6193. umask->tos);
  6194. if (ret)
  6195. goto out;
  6196. ret = tcam_user_ip_class_enable(np, class, 1);
  6197. if (ret)
  6198. goto out;
  6199. parent->l3_cls[i] = class;
  6200. parent->l3_cls_pid[i] = uspec->proto;
  6201. parent->l3_cls_refcnt[i]++;
  6202. add_usr_cls = 1;
  6203. break;
  6204. }
  6205. }
  6206. if (!add_usr_cls) {
  6207. netdev_info(np->dev, "niu%d: %s(): Could not find/insert class for pid %d\n",
  6208. parent->index, __func__, uspec->proto);
  6209. ret = -EINVAL;
  6210. goto out;
  6211. }
  6212. niu_unlock_parent(np, flags);
  6213. } else {
  6214. if (!niu_ethflow_to_class(fsp->flow_type, &class)) {
  6215. return -EINVAL;
  6216. }
  6217. }
  6218. niu_lock_parent(np, flags);
  6219. idx = tcam_get_index(np, idx);
  6220. tp = &parent->tcam[idx];
  6221. memset(tp, 0, sizeof(*tp));
  6222. /* fill in the tcam key and mask */
  6223. switch (fsp->flow_type) {
  6224. case TCP_V4_FLOW:
  6225. case UDP_V4_FLOW:
  6226. case SCTP_V4_FLOW:
  6227. case AH_V4_FLOW:
  6228. case ESP_V4_FLOW:
  6229. niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table, class);
  6230. break;
  6231. case TCP_V6_FLOW:
  6232. case UDP_V6_FLOW:
  6233. case SCTP_V6_FLOW:
  6234. case AH_V6_FLOW:
  6235. case ESP_V6_FLOW:
  6236. /* Not yet implemented */
  6237. netdev_info(np->dev, "niu%d: In %s(): flow %d for IPv6 not implemented\n",
  6238. parent->index, __func__, fsp->flow_type);
  6239. ret = -EINVAL;
  6240. goto out;
  6241. case IP_USER_FLOW:
  6242. if (fsp->h_u.usr_ip4_spec.ip_ver == ETH_RX_NFC_IP4) {
  6243. niu_get_tcamkey_from_ip4fs(fsp, tp, l2_rdc_table,
  6244. class);
  6245. } else {
  6246. /* Not yet implemented */
  6247. netdev_info(np->dev, "niu%d: In %s(): usr flow for IPv6 not implemented\n",
  6248. parent->index, __func__);
  6249. ret = -EINVAL;
  6250. goto out;
  6251. }
  6252. break;
  6253. default:
  6254. netdev_info(np->dev, "niu%d: In %s(): Unknown flow type %d\n",
  6255. parent->index, __func__, fsp->flow_type);
  6256. ret = -EINVAL;
  6257. goto out;
  6258. }
  6259. /* fill in the assoc data */
  6260. if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
  6261. tp->assoc_data = TCAM_ASSOCDATA_DISC;
  6262. } else {
  6263. if (fsp->ring_cookie >= np->num_rx_rings) {
  6264. netdev_info(np->dev, "niu%d: In %s(): Invalid RX ring %lld\n",
  6265. parent->index, __func__,
  6266. (long long)fsp->ring_cookie);
  6267. ret = -EINVAL;
  6268. goto out;
  6269. }
  6270. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  6271. (fsp->ring_cookie <<
  6272. TCAM_ASSOCDATA_OFFSET_SHIFT));
  6273. }
  6274. err = tcam_write(np, idx, tp->key, tp->key_mask);
  6275. if (err) {
  6276. ret = -EINVAL;
  6277. goto out;
  6278. }
  6279. err = tcam_assoc_write(np, idx, tp->assoc_data);
  6280. if (err) {
  6281. ret = -EINVAL;
  6282. goto out;
  6283. }
  6284. /* validate the entry */
  6285. tp->valid = 1;
  6286. np->clas.tcam_valid_entries++;
  6287. out:
  6288. niu_unlock_parent(np, flags);
  6289. return ret;
  6290. }
  6291. static int niu_del_ethtool_tcam_entry(struct niu *np, u32 loc)
  6292. {
  6293. struct niu_parent *parent = np->parent;
  6294. struct niu_tcam_entry *tp;
  6295. u16 idx;
  6296. unsigned long flags;
  6297. u64 class;
  6298. int ret = 0;
  6299. if (loc >= tcam_get_size(np))
  6300. return -EINVAL;
  6301. niu_lock_parent(np, flags);
  6302. idx = tcam_get_index(np, loc);
  6303. tp = &parent->tcam[idx];
  6304. /* if the entry is of a user defined class, then update*/
  6305. class = (tp->key[0] & TCAM_V4KEY0_CLASS_CODE) >>
  6306. TCAM_V4KEY0_CLASS_CODE_SHIFT;
  6307. if (class >= CLASS_CODE_USER_PROG1 && class <= CLASS_CODE_USER_PROG4) {
  6308. int i;
  6309. for (i = 0; i < NIU_L3_PROG_CLS; i++) {
  6310. if (parent->l3_cls[i] == class) {
  6311. parent->l3_cls_refcnt[i]--;
  6312. if (!parent->l3_cls_refcnt[i]) {
  6313. /* disable class */
  6314. ret = tcam_user_ip_class_enable(np,
  6315. class,
  6316. 0);
  6317. if (ret)
  6318. goto out;
  6319. parent->l3_cls[i] = 0;
  6320. parent->l3_cls_pid[i] = 0;
  6321. }
  6322. break;
  6323. }
  6324. }
  6325. if (i == NIU_L3_PROG_CLS) {
  6326. netdev_info(np->dev, "niu%d: In %s(): Usr class 0x%llx not found\n",
  6327. parent->index, __func__,
  6328. (unsigned long long)class);
  6329. ret = -EINVAL;
  6330. goto out;
  6331. }
  6332. }
  6333. ret = tcam_flush(np, idx);
  6334. if (ret)
  6335. goto out;
  6336. /* invalidate the entry */
  6337. tp->valid = 0;
  6338. np->clas.tcam_valid_entries--;
  6339. out:
  6340. niu_unlock_parent(np, flags);
  6341. return ret;
  6342. }
  6343. static int niu_set_nfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  6344. {
  6345. struct niu *np = netdev_priv(dev);
  6346. int ret = 0;
  6347. switch (cmd->cmd) {
  6348. case ETHTOOL_SRXFH:
  6349. ret = niu_set_hash_opts(np, cmd);
  6350. break;
  6351. case ETHTOOL_SRXCLSRLINS:
  6352. ret = niu_add_ethtool_tcam_entry(np, cmd);
  6353. break;
  6354. case ETHTOOL_SRXCLSRLDEL:
  6355. ret = niu_del_ethtool_tcam_entry(np, cmd->fs.location);
  6356. break;
  6357. default:
  6358. ret = -EINVAL;
  6359. break;
  6360. }
  6361. return ret;
  6362. }
  6363. static const struct {
  6364. const char string[ETH_GSTRING_LEN];
  6365. } niu_xmac_stat_keys[] = {
  6366. { "tx_frames" },
  6367. { "tx_bytes" },
  6368. { "tx_fifo_errors" },
  6369. { "tx_overflow_errors" },
  6370. { "tx_max_pkt_size_errors" },
  6371. { "tx_underflow_errors" },
  6372. { "rx_local_faults" },
  6373. { "rx_remote_faults" },
  6374. { "rx_link_faults" },
  6375. { "rx_align_errors" },
  6376. { "rx_frags" },
  6377. { "rx_mcasts" },
  6378. { "rx_bcasts" },
  6379. { "rx_hist_cnt1" },
  6380. { "rx_hist_cnt2" },
  6381. { "rx_hist_cnt3" },
  6382. { "rx_hist_cnt4" },
  6383. { "rx_hist_cnt5" },
  6384. { "rx_hist_cnt6" },
  6385. { "rx_hist_cnt7" },
  6386. { "rx_octets" },
  6387. { "rx_code_violations" },
  6388. { "rx_len_errors" },
  6389. { "rx_crc_errors" },
  6390. { "rx_underflows" },
  6391. { "rx_overflows" },
  6392. { "pause_off_state" },
  6393. { "pause_on_state" },
  6394. { "pause_received" },
  6395. };
  6396. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  6397. static const struct {
  6398. const char string[ETH_GSTRING_LEN];
  6399. } niu_bmac_stat_keys[] = {
  6400. { "tx_underflow_errors" },
  6401. { "tx_max_pkt_size_errors" },
  6402. { "tx_bytes" },
  6403. { "tx_frames" },
  6404. { "rx_overflows" },
  6405. { "rx_frames" },
  6406. { "rx_align_errors" },
  6407. { "rx_crc_errors" },
  6408. { "rx_len_errors" },
  6409. { "pause_off_state" },
  6410. { "pause_on_state" },
  6411. { "pause_received" },
  6412. };
  6413. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  6414. static const struct {
  6415. const char string[ETH_GSTRING_LEN];
  6416. } niu_rxchan_stat_keys[] = {
  6417. { "rx_channel" },
  6418. { "rx_packets" },
  6419. { "rx_bytes" },
  6420. { "rx_dropped" },
  6421. { "rx_errors" },
  6422. };
  6423. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  6424. static const struct {
  6425. const char string[ETH_GSTRING_LEN];
  6426. } niu_txchan_stat_keys[] = {
  6427. { "tx_channel" },
  6428. { "tx_packets" },
  6429. { "tx_bytes" },
  6430. { "tx_errors" },
  6431. };
  6432. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  6433. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  6434. {
  6435. struct niu *np = netdev_priv(dev);
  6436. int i;
  6437. if (stringset != ETH_SS_STATS)
  6438. return;
  6439. if (np->flags & NIU_FLAGS_XMAC) {
  6440. memcpy(data, niu_xmac_stat_keys,
  6441. sizeof(niu_xmac_stat_keys));
  6442. data += sizeof(niu_xmac_stat_keys);
  6443. } else {
  6444. memcpy(data, niu_bmac_stat_keys,
  6445. sizeof(niu_bmac_stat_keys));
  6446. data += sizeof(niu_bmac_stat_keys);
  6447. }
  6448. for (i = 0; i < np->num_rx_rings; i++) {
  6449. memcpy(data, niu_rxchan_stat_keys,
  6450. sizeof(niu_rxchan_stat_keys));
  6451. data += sizeof(niu_rxchan_stat_keys);
  6452. }
  6453. for (i = 0; i < np->num_tx_rings; i++) {
  6454. memcpy(data, niu_txchan_stat_keys,
  6455. sizeof(niu_txchan_stat_keys));
  6456. data += sizeof(niu_txchan_stat_keys);
  6457. }
  6458. }
  6459. static int niu_get_sset_count(struct net_device *dev, int stringset)
  6460. {
  6461. struct niu *np = netdev_priv(dev);
  6462. if (stringset != ETH_SS_STATS)
  6463. return -EINVAL;
  6464. return ((np->flags & NIU_FLAGS_XMAC ?
  6465. NUM_XMAC_STAT_KEYS :
  6466. NUM_BMAC_STAT_KEYS) +
  6467. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  6468. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS));
  6469. }
  6470. static void niu_get_ethtool_stats(struct net_device *dev,
  6471. struct ethtool_stats *stats, u64 *data)
  6472. {
  6473. struct niu *np = netdev_priv(dev);
  6474. int i;
  6475. niu_sync_mac_stats(np);
  6476. if (np->flags & NIU_FLAGS_XMAC) {
  6477. memcpy(data, &np->mac_stats.xmac,
  6478. sizeof(struct niu_xmac_stats));
  6479. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  6480. } else {
  6481. memcpy(data, &np->mac_stats.bmac,
  6482. sizeof(struct niu_bmac_stats));
  6483. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  6484. }
  6485. for (i = 0; i < np->num_rx_rings; i++) {
  6486. struct rx_ring_info *rp = &np->rx_rings[i];
  6487. niu_sync_rx_discard_stats(np, rp, 0);
  6488. data[0] = rp->rx_channel;
  6489. data[1] = rp->rx_packets;
  6490. data[2] = rp->rx_bytes;
  6491. data[3] = rp->rx_dropped;
  6492. data[4] = rp->rx_errors;
  6493. data += 5;
  6494. }
  6495. for (i = 0; i < np->num_tx_rings; i++) {
  6496. struct tx_ring_info *rp = &np->tx_rings[i];
  6497. data[0] = rp->tx_channel;
  6498. data[1] = rp->tx_packets;
  6499. data[2] = rp->tx_bytes;
  6500. data[3] = rp->tx_errors;
  6501. data += 4;
  6502. }
  6503. }
  6504. static u64 niu_led_state_save(struct niu *np)
  6505. {
  6506. if (np->flags & NIU_FLAGS_XMAC)
  6507. return nr64_mac(XMAC_CONFIG);
  6508. else
  6509. return nr64_mac(BMAC_XIF_CONFIG);
  6510. }
  6511. static void niu_led_state_restore(struct niu *np, u64 val)
  6512. {
  6513. if (np->flags & NIU_FLAGS_XMAC)
  6514. nw64_mac(XMAC_CONFIG, val);
  6515. else
  6516. nw64_mac(BMAC_XIF_CONFIG, val);
  6517. }
  6518. static void niu_force_led(struct niu *np, int on)
  6519. {
  6520. u64 val, reg, bit;
  6521. if (np->flags & NIU_FLAGS_XMAC) {
  6522. reg = XMAC_CONFIG;
  6523. bit = XMAC_CONFIG_FORCE_LED_ON;
  6524. } else {
  6525. reg = BMAC_XIF_CONFIG;
  6526. bit = BMAC_XIF_CONFIG_LINK_LED;
  6527. }
  6528. val = nr64_mac(reg);
  6529. if (on)
  6530. val |= bit;
  6531. else
  6532. val &= ~bit;
  6533. nw64_mac(reg, val);
  6534. }
  6535. static int niu_phys_id(struct net_device *dev, u32 data)
  6536. {
  6537. struct niu *np = netdev_priv(dev);
  6538. u64 orig_led_state;
  6539. int i;
  6540. if (!netif_running(dev))
  6541. return -EAGAIN;
  6542. if (data == 0)
  6543. data = 2;
  6544. orig_led_state = niu_led_state_save(np);
  6545. for (i = 0; i < (data * 2); i++) {
  6546. int on = ((i % 2) == 0);
  6547. niu_force_led(np, on);
  6548. if (msleep_interruptible(500))
  6549. break;
  6550. }
  6551. niu_led_state_restore(np, orig_led_state);
  6552. return 0;
  6553. }
  6554. static int niu_set_flags(struct net_device *dev, u32 data)
  6555. {
  6556. return ethtool_op_set_flags(dev, data, ETH_FLAG_RXHASH);
  6557. }
  6558. static const struct ethtool_ops niu_ethtool_ops = {
  6559. .get_drvinfo = niu_get_drvinfo,
  6560. .get_link = ethtool_op_get_link,
  6561. .get_msglevel = niu_get_msglevel,
  6562. .set_msglevel = niu_set_msglevel,
  6563. .nway_reset = niu_nway_reset,
  6564. .get_eeprom_len = niu_get_eeprom_len,
  6565. .get_eeprom = niu_get_eeprom,
  6566. .get_settings = niu_get_settings,
  6567. .set_settings = niu_set_settings,
  6568. .get_strings = niu_get_strings,
  6569. .get_sset_count = niu_get_sset_count,
  6570. .get_ethtool_stats = niu_get_ethtool_stats,
  6571. .phys_id = niu_phys_id,
  6572. .get_rxnfc = niu_get_nfc,
  6573. .set_rxnfc = niu_set_nfc,
  6574. .set_flags = niu_set_flags,
  6575. .get_flags = ethtool_op_get_flags,
  6576. };
  6577. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  6578. int ldg, int ldn)
  6579. {
  6580. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  6581. return -EINVAL;
  6582. if (ldn < 0 || ldn > LDN_MAX)
  6583. return -EINVAL;
  6584. parent->ldg_map[ldn] = ldg;
  6585. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  6586. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  6587. * the firmware, and we're not supposed to change them.
  6588. * Validate the mapping, because if it's wrong we probably
  6589. * won't get any interrupts and that's painful to debug.
  6590. */
  6591. if (nr64(LDG_NUM(ldn)) != ldg) {
  6592. dev_err(np->device, "Port %u, mis-matched LDG assignment for ldn %d, should be %d is %llu\n",
  6593. np->port, ldn, ldg,
  6594. (unsigned long long) nr64(LDG_NUM(ldn)));
  6595. return -EINVAL;
  6596. }
  6597. } else
  6598. nw64(LDG_NUM(ldn), ldg);
  6599. return 0;
  6600. }
  6601. static int niu_set_ldg_timer_res(struct niu *np, int res)
  6602. {
  6603. if (res < 0 || res > LDG_TIMER_RES_VAL)
  6604. return -EINVAL;
  6605. nw64(LDG_TIMER_RES, res);
  6606. return 0;
  6607. }
  6608. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  6609. {
  6610. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  6611. (func < 0 || func > 3) ||
  6612. (vector < 0 || vector > 0x1f))
  6613. return -EINVAL;
  6614. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  6615. return 0;
  6616. }
  6617. static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
  6618. {
  6619. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  6620. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  6621. int limit;
  6622. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  6623. return -EINVAL;
  6624. frame = frame_base;
  6625. nw64(ESPC_PIO_STAT, frame);
  6626. limit = 64;
  6627. do {
  6628. udelay(5);
  6629. frame = nr64(ESPC_PIO_STAT);
  6630. if (frame & ESPC_PIO_STAT_READ_END)
  6631. break;
  6632. } while (limit--);
  6633. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  6634. dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
  6635. (unsigned long long) frame);
  6636. return -ENODEV;
  6637. }
  6638. frame = frame_base;
  6639. nw64(ESPC_PIO_STAT, frame);
  6640. limit = 64;
  6641. do {
  6642. udelay(5);
  6643. frame = nr64(ESPC_PIO_STAT);
  6644. if (frame & ESPC_PIO_STAT_READ_END)
  6645. break;
  6646. } while (limit--);
  6647. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  6648. dev_err(np->device, "EEPROM read timeout frame[%llx]\n",
  6649. (unsigned long long) frame);
  6650. return -ENODEV;
  6651. }
  6652. frame = nr64(ESPC_PIO_STAT);
  6653. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  6654. }
  6655. static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
  6656. {
  6657. int err = niu_pci_eeprom_read(np, off);
  6658. u16 val;
  6659. if (err < 0)
  6660. return err;
  6661. val = (err << 8);
  6662. err = niu_pci_eeprom_read(np, off + 1);
  6663. if (err < 0)
  6664. return err;
  6665. val |= (err & 0xff);
  6666. return val;
  6667. }
  6668. static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  6669. {
  6670. int err = niu_pci_eeprom_read(np, off);
  6671. u16 val;
  6672. if (err < 0)
  6673. return err;
  6674. val = (err & 0xff);
  6675. err = niu_pci_eeprom_read(np, off + 1);
  6676. if (err < 0)
  6677. return err;
  6678. val |= (err & 0xff) << 8;
  6679. return val;
  6680. }
  6681. static int __devinit niu_pci_vpd_get_propname(struct niu *np,
  6682. u32 off,
  6683. char *namebuf,
  6684. int namebuf_len)
  6685. {
  6686. int i;
  6687. for (i = 0; i < namebuf_len; i++) {
  6688. int err = niu_pci_eeprom_read(np, off + i);
  6689. if (err < 0)
  6690. return err;
  6691. *namebuf++ = err;
  6692. if (!err)
  6693. break;
  6694. }
  6695. if (i >= namebuf_len)
  6696. return -EINVAL;
  6697. return i + 1;
  6698. }
  6699. static void __devinit niu_vpd_parse_version(struct niu *np)
  6700. {
  6701. struct niu_vpd *vpd = &np->vpd;
  6702. int len = strlen(vpd->version) + 1;
  6703. const char *s = vpd->version;
  6704. int i;
  6705. for (i = 0; i < len - 5; i++) {
  6706. if (!strncmp(s + i, "FCode ", 6))
  6707. break;
  6708. }
  6709. if (i >= len - 5)
  6710. return;
  6711. s += i + 5;
  6712. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  6713. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6714. "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  6715. vpd->fcode_major, vpd->fcode_minor);
  6716. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  6717. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  6718. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  6719. np->flags |= NIU_FLAGS_VPD_VALID;
  6720. }
  6721. /* ESPC_PIO_EN_ENABLE must be set */
  6722. static int __devinit niu_pci_vpd_scan_props(struct niu *np,
  6723. u32 start, u32 end)
  6724. {
  6725. unsigned int found_mask = 0;
  6726. #define FOUND_MASK_MODEL 0x00000001
  6727. #define FOUND_MASK_BMODEL 0x00000002
  6728. #define FOUND_MASK_VERS 0x00000004
  6729. #define FOUND_MASK_MAC 0x00000008
  6730. #define FOUND_MASK_NMAC 0x00000010
  6731. #define FOUND_MASK_PHY 0x00000020
  6732. #define FOUND_MASK_ALL 0x0000003f
  6733. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6734. "VPD_SCAN: start[%x] end[%x]\n", start, end);
  6735. while (start < end) {
  6736. int len, err, instance, type, prop_len;
  6737. char namebuf[64];
  6738. u8 *prop_buf;
  6739. int max_len;
  6740. if (found_mask == FOUND_MASK_ALL) {
  6741. niu_vpd_parse_version(np);
  6742. return 1;
  6743. }
  6744. err = niu_pci_eeprom_read(np, start + 2);
  6745. if (err < 0)
  6746. return err;
  6747. len = err;
  6748. start += 3;
  6749. instance = niu_pci_eeprom_read(np, start);
  6750. type = niu_pci_eeprom_read(np, start + 3);
  6751. prop_len = niu_pci_eeprom_read(np, start + 4);
  6752. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  6753. if (err < 0)
  6754. return err;
  6755. prop_buf = NULL;
  6756. max_len = 0;
  6757. if (!strcmp(namebuf, "model")) {
  6758. prop_buf = np->vpd.model;
  6759. max_len = NIU_VPD_MODEL_MAX;
  6760. found_mask |= FOUND_MASK_MODEL;
  6761. } else if (!strcmp(namebuf, "board-model")) {
  6762. prop_buf = np->vpd.board_model;
  6763. max_len = NIU_VPD_BD_MODEL_MAX;
  6764. found_mask |= FOUND_MASK_BMODEL;
  6765. } else if (!strcmp(namebuf, "version")) {
  6766. prop_buf = np->vpd.version;
  6767. max_len = NIU_VPD_VERSION_MAX;
  6768. found_mask |= FOUND_MASK_VERS;
  6769. } else if (!strcmp(namebuf, "local-mac-address")) {
  6770. prop_buf = np->vpd.local_mac;
  6771. max_len = ETH_ALEN;
  6772. found_mask |= FOUND_MASK_MAC;
  6773. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  6774. prop_buf = &np->vpd.mac_num;
  6775. max_len = 1;
  6776. found_mask |= FOUND_MASK_NMAC;
  6777. } else if (!strcmp(namebuf, "phy-type")) {
  6778. prop_buf = np->vpd.phy_type;
  6779. max_len = NIU_VPD_PHY_TYPE_MAX;
  6780. found_mask |= FOUND_MASK_PHY;
  6781. }
  6782. if (max_len && prop_len > max_len) {
  6783. dev_err(np->device, "Property '%s' length (%d) is too long\n", namebuf, prop_len);
  6784. return -EINVAL;
  6785. }
  6786. if (prop_buf) {
  6787. u32 off = start + 5 + err;
  6788. int i;
  6789. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6790. "VPD_SCAN: Reading in property [%s] len[%d]\n",
  6791. namebuf, prop_len);
  6792. for (i = 0; i < prop_len; i++)
  6793. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  6794. }
  6795. start += len;
  6796. }
  6797. return 0;
  6798. }
  6799. /* ESPC_PIO_EN_ENABLE must be set */
  6800. static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
  6801. {
  6802. u32 offset;
  6803. int err;
  6804. err = niu_pci_eeprom_read16_swp(np, start + 1);
  6805. if (err < 0)
  6806. return;
  6807. offset = err + 3;
  6808. while (start + offset < ESPC_EEPROM_SIZE) {
  6809. u32 here = start + offset;
  6810. u32 end;
  6811. err = niu_pci_eeprom_read(np, here);
  6812. if (err != 0x90)
  6813. return;
  6814. err = niu_pci_eeprom_read16_swp(np, here + 1);
  6815. if (err < 0)
  6816. return;
  6817. here = start + offset + 3;
  6818. end = start + offset + err;
  6819. offset += err;
  6820. err = niu_pci_vpd_scan_props(np, here, end);
  6821. if (err < 0 || err == 1)
  6822. return;
  6823. }
  6824. }
  6825. /* ESPC_PIO_EN_ENABLE must be set */
  6826. static u32 __devinit niu_pci_vpd_offset(struct niu *np)
  6827. {
  6828. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  6829. int err;
  6830. while (start < end) {
  6831. ret = start;
  6832. /* ROM header signature? */
  6833. err = niu_pci_eeprom_read16(np, start + 0);
  6834. if (err != 0x55aa)
  6835. return 0;
  6836. /* Apply offset to PCI data structure. */
  6837. err = niu_pci_eeprom_read16(np, start + 23);
  6838. if (err < 0)
  6839. return 0;
  6840. start += err;
  6841. /* Check for "PCIR" signature. */
  6842. err = niu_pci_eeprom_read16(np, start + 0);
  6843. if (err != 0x5043)
  6844. return 0;
  6845. err = niu_pci_eeprom_read16(np, start + 2);
  6846. if (err != 0x4952)
  6847. return 0;
  6848. /* Check for OBP image type. */
  6849. err = niu_pci_eeprom_read(np, start + 20);
  6850. if (err < 0)
  6851. return 0;
  6852. if (err != 0x01) {
  6853. err = niu_pci_eeprom_read(np, ret + 2);
  6854. if (err < 0)
  6855. return 0;
  6856. start = ret + (err * 512);
  6857. continue;
  6858. }
  6859. err = niu_pci_eeprom_read16_swp(np, start + 8);
  6860. if (err < 0)
  6861. return err;
  6862. ret += err;
  6863. err = niu_pci_eeprom_read(np, ret + 0);
  6864. if (err != 0x82)
  6865. return 0;
  6866. return ret;
  6867. }
  6868. return 0;
  6869. }
  6870. static int __devinit niu_phy_type_prop_decode(struct niu *np,
  6871. const char *phy_prop)
  6872. {
  6873. if (!strcmp(phy_prop, "mif")) {
  6874. /* 1G copper, MII */
  6875. np->flags &= ~(NIU_FLAGS_FIBER |
  6876. NIU_FLAGS_10G);
  6877. np->mac_xcvr = MAC_XCVR_MII;
  6878. } else if (!strcmp(phy_prop, "xgf")) {
  6879. /* 10G fiber, XPCS */
  6880. np->flags |= (NIU_FLAGS_10G |
  6881. NIU_FLAGS_FIBER);
  6882. np->mac_xcvr = MAC_XCVR_XPCS;
  6883. } else if (!strcmp(phy_prop, "pcs")) {
  6884. /* 1G fiber, PCS */
  6885. np->flags &= ~NIU_FLAGS_10G;
  6886. np->flags |= NIU_FLAGS_FIBER;
  6887. np->mac_xcvr = MAC_XCVR_PCS;
  6888. } else if (!strcmp(phy_prop, "xgc")) {
  6889. /* 10G copper, XPCS */
  6890. np->flags |= NIU_FLAGS_10G;
  6891. np->flags &= ~NIU_FLAGS_FIBER;
  6892. np->mac_xcvr = MAC_XCVR_XPCS;
  6893. } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
  6894. /* 10G Serdes or 1G Serdes, default to 10G */
  6895. np->flags |= NIU_FLAGS_10G;
  6896. np->flags &= ~NIU_FLAGS_FIBER;
  6897. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6898. np->mac_xcvr = MAC_XCVR_XPCS;
  6899. } else {
  6900. return -EINVAL;
  6901. }
  6902. return 0;
  6903. }
  6904. static int niu_pci_vpd_get_nports(struct niu *np)
  6905. {
  6906. int ports = 0;
  6907. if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
  6908. (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
  6909. (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
  6910. (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
  6911. (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
  6912. ports = 4;
  6913. } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
  6914. (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
  6915. (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
  6916. (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
  6917. ports = 2;
  6918. }
  6919. return ports;
  6920. }
  6921. static void __devinit niu_pci_vpd_validate(struct niu *np)
  6922. {
  6923. struct net_device *dev = np->dev;
  6924. struct niu_vpd *vpd = &np->vpd;
  6925. u8 val8;
  6926. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  6927. dev_err(np->device, "VPD MAC invalid, falling back to SPROM\n");
  6928. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6929. return;
  6930. }
  6931. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6932. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6933. np->flags |= NIU_FLAGS_10G;
  6934. np->flags &= ~NIU_FLAGS_FIBER;
  6935. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6936. np->mac_xcvr = MAC_XCVR_PCS;
  6937. if (np->port > 1) {
  6938. np->flags |= NIU_FLAGS_FIBER;
  6939. np->flags &= ~NIU_FLAGS_10G;
  6940. }
  6941. if (np->flags & NIU_FLAGS_10G)
  6942. np->mac_xcvr = MAC_XCVR_XPCS;
  6943. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6944. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  6945. NIU_FLAGS_HOTPLUG_PHY);
  6946. } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6947. dev_err(np->device, "Illegal phy string [%s]\n",
  6948. np->vpd.phy_type);
  6949. dev_err(np->device, "Falling back to SPROM\n");
  6950. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6951. return;
  6952. }
  6953. memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
  6954. val8 = dev->perm_addr[5];
  6955. dev->perm_addr[5] += np->port;
  6956. if (dev->perm_addr[5] < val8)
  6957. dev->perm_addr[4]++;
  6958. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6959. }
  6960. static int __devinit niu_pci_probe_sprom(struct niu *np)
  6961. {
  6962. struct net_device *dev = np->dev;
  6963. int len, i;
  6964. u64 val, sum;
  6965. u8 val8;
  6966. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  6967. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  6968. len = val / 4;
  6969. np->eeprom_len = len;
  6970. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6971. "SPROM: Image size %llu\n", (unsigned long long)val);
  6972. sum = 0;
  6973. for (i = 0; i < len; i++) {
  6974. val = nr64(ESPC_NCR(i));
  6975. sum += (val >> 0) & 0xff;
  6976. sum += (val >> 8) & 0xff;
  6977. sum += (val >> 16) & 0xff;
  6978. sum += (val >> 24) & 0xff;
  6979. }
  6980. netif_printk(np, probe, KERN_DEBUG, np->dev,
  6981. "SPROM: Checksum %x\n", (int)(sum & 0xff));
  6982. if ((sum & 0xff) != 0xab) {
  6983. dev_err(np->device, "Bad SPROM checksum (%x, should be 0xab)\n", (int)(sum & 0xff));
  6984. return -EINVAL;
  6985. }
  6986. val = nr64(ESPC_PHY_TYPE);
  6987. switch (np->port) {
  6988. case 0:
  6989. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  6990. ESPC_PHY_TYPE_PORT0_SHIFT;
  6991. break;
  6992. case 1:
  6993. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  6994. ESPC_PHY_TYPE_PORT1_SHIFT;
  6995. break;
  6996. case 2:
  6997. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  6998. ESPC_PHY_TYPE_PORT2_SHIFT;
  6999. break;
  7000. case 3:
  7001. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  7002. ESPC_PHY_TYPE_PORT3_SHIFT;
  7003. break;
  7004. default:
  7005. dev_err(np->device, "Bogus port number %u\n",
  7006. np->port);
  7007. return -EINVAL;
  7008. }
  7009. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7010. "SPROM: PHY type %x\n", val8);
  7011. switch (val8) {
  7012. case ESPC_PHY_TYPE_1G_COPPER:
  7013. /* 1G copper, MII */
  7014. np->flags &= ~(NIU_FLAGS_FIBER |
  7015. NIU_FLAGS_10G);
  7016. np->mac_xcvr = MAC_XCVR_MII;
  7017. break;
  7018. case ESPC_PHY_TYPE_1G_FIBER:
  7019. /* 1G fiber, PCS */
  7020. np->flags &= ~NIU_FLAGS_10G;
  7021. np->flags |= NIU_FLAGS_FIBER;
  7022. np->mac_xcvr = MAC_XCVR_PCS;
  7023. break;
  7024. case ESPC_PHY_TYPE_10G_COPPER:
  7025. /* 10G copper, XPCS */
  7026. np->flags |= NIU_FLAGS_10G;
  7027. np->flags &= ~NIU_FLAGS_FIBER;
  7028. np->mac_xcvr = MAC_XCVR_XPCS;
  7029. break;
  7030. case ESPC_PHY_TYPE_10G_FIBER:
  7031. /* 10G fiber, XPCS */
  7032. np->flags |= (NIU_FLAGS_10G |
  7033. NIU_FLAGS_FIBER);
  7034. np->mac_xcvr = MAC_XCVR_XPCS;
  7035. break;
  7036. default:
  7037. dev_err(np->device, "Bogus SPROM phy type %u\n", val8);
  7038. return -EINVAL;
  7039. }
  7040. val = nr64(ESPC_MAC_ADDR0);
  7041. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7042. "SPROM: MAC_ADDR0[%08llx]\n", (unsigned long long)val);
  7043. dev->perm_addr[0] = (val >> 0) & 0xff;
  7044. dev->perm_addr[1] = (val >> 8) & 0xff;
  7045. dev->perm_addr[2] = (val >> 16) & 0xff;
  7046. dev->perm_addr[3] = (val >> 24) & 0xff;
  7047. val = nr64(ESPC_MAC_ADDR1);
  7048. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7049. "SPROM: MAC_ADDR1[%08llx]\n", (unsigned long long)val);
  7050. dev->perm_addr[4] = (val >> 0) & 0xff;
  7051. dev->perm_addr[5] = (val >> 8) & 0xff;
  7052. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  7053. dev_err(np->device, "SPROM MAC address invalid [ %pM ]\n",
  7054. dev->perm_addr);
  7055. return -EINVAL;
  7056. }
  7057. val8 = dev->perm_addr[5];
  7058. dev->perm_addr[5] += np->port;
  7059. if (dev->perm_addr[5] < val8)
  7060. dev->perm_addr[4]++;
  7061. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  7062. val = nr64(ESPC_MOD_STR_LEN);
  7063. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7064. "SPROM: MOD_STR_LEN[%llu]\n", (unsigned long long)val);
  7065. if (val >= 8 * 4)
  7066. return -EINVAL;
  7067. for (i = 0; i < val; i += 4) {
  7068. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  7069. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  7070. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  7071. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  7072. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  7073. }
  7074. np->vpd.model[val] = '\0';
  7075. val = nr64(ESPC_BD_MOD_STR_LEN);
  7076. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7077. "SPROM: BD_MOD_STR_LEN[%llu]\n", (unsigned long long)val);
  7078. if (val >= 4 * 4)
  7079. return -EINVAL;
  7080. for (i = 0; i < val; i += 4) {
  7081. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  7082. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  7083. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  7084. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  7085. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  7086. }
  7087. np->vpd.board_model[val] = '\0';
  7088. np->vpd.mac_num =
  7089. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  7090. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7091. "SPROM: NUM_PORTS_MACS[%d]\n", np->vpd.mac_num);
  7092. return 0;
  7093. }
  7094. static int __devinit niu_get_and_validate_port(struct niu *np)
  7095. {
  7096. struct niu_parent *parent = np->parent;
  7097. if (np->port <= 1)
  7098. np->flags |= NIU_FLAGS_XMAC;
  7099. if (!parent->num_ports) {
  7100. if (parent->plat_type == PLAT_TYPE_NIU) {
  7101. parent->num_ports = 2;
  7102. } else {
  7103. parent->num_ports = niu_pci_vpd_get_nports(np);
  7104. if (!parent->num_ports) {
  7105. /* Fall back to SPROM as last resort.
  7106. * This will fail on most cards.
  7107. */
  7108. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  7109. ESPC_NUM_PORTS_MACS_VAL;
  7110. /* All of the current probing methods fail on
  7111. * Maramba on-board parts.
  7112. */
  7113. if (!parent->num_ports)
  7114. parent->num_ports = 4;
  7115. }
  7116. }
  7117. }
  7118. if (np->port >= parent->num_ports)
  7119. return -ENODEV;
  7120. return 0;
  7121. }
  7122. static int __devinit phy_record(struct niu_parent *parent,
  7123. struct phy_probe_info *p,
  7124. int dev_id_1, int dev_id_2, u8 phy_port,
  7125. int type)
  7126. {
  7127. u32 id = (dev_id_1 << 16) | dev_id_2;
  7128. u8 idx;
  7129. if (dev_id_1 < 0 || dev_id_2 < 0)
  7130. return 0;
  7131. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  7132. if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
  7133. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011) &&
  7134. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8706))
  7135. return 0;
  7136. } else {
  7137. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  7138. return 0;
  7139. }
  7140. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  7141. parent->index, id,
  7142. type == PHY_TYPE_PMA_PMD ? "PMA/PMD" :
  7143. type == PHY_TYPE_PCS ? "PCS" : "MII",
  7144. phy_port);
  7145. if (p->cur[type] >= NIU_MAX_PORTS) {
  7146. pr_err("Too many PHY ports\n");
  7147. return -EINVAL;
  7148. }
  7149. idx = p->cur[type];
  7150. p->phy_id[type][idx] = id;
  7151. p->phy_port[type][idx] = phy_port;
  7152. p->cur[type] = idx + 1;
  7153. return 0;
  7154. }
  7155. static int __devinit port_has_10g(struct phy_probe_info *p, int port)
  7156. {
  7157. int i;
  7158. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  7159. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  7160. return 1;
  7161. }
  7162. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  7163. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  7164. return 1;
  7165. }
  7166. return 0;
  7167. }
  7168. static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
  7169. {
  7170. int port, cnt;
  7171. cnt = 0;
  7172. *lowest = 32;
  7173. for (port = 8; port < 32; port++) {
  7174. if (port_has_10g(p, port)) {
  7175. if (!cnt)
  7176. *lowest = port;
  7177. cnt++;
  7178. }
  7179. }
  7180. return cnt;
  7181. }
  7182. static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
  7183. {
  7184. *lowest = 32;
  7185. if (p->cur[PHY_TYPE_MII])
  7186. *lowest = p->phy_port[PHY_TYPE_MII][0];
  7187. return p->cur[PHY_TYPE_MII];
  7188. }
  7189. static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
  7190. {
  7191. int num_ports = parent->num_ports;
  7192. int i;
  7193. for (i = 0; i < num_ports; i++) {
  7194. parent->rxchan_per_port[i] = (16 / num_ports);
  7195. parent->txchan_per_port[i] = (16 / num_ports);
  7196. pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
  7197. parent->index, i,
  7198. parent->rxchan_per_port[i],
  7199. parent->txchan_per_port[i]);
  7200. }
  7201. }
  7202. static void __devinit niu_divide_channels(struct niu_parent *parent,
  7203. int num_10g, int num_1g)
  7204. {
  7205. int num_ports = parent->num_ports;
  7206. int rx_chans_per_10g, rx_chans_per_1g;
  7207. int tx_chans_per_10g, tx_chans_per_1g;
  7208. int i, tot_rx, tot_tx;
  7209. if (!num_10g || !num_1g) {
  7210. rx_chans_per_10g = rx_chans_per_1g =
  7211. (NIU_NUM_RXCHAN / num_ports);
  7212. tx_chans_per_10g = tx_chans_per_1g =
  7213. (NIU_NUM_TXCHAN / num_ports);
  7214. } else {
  7215. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  7216. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  7217. (rx_chans_per_1g * num_1g)) /
  7218. num_10g;
  7219. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  7220. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  7221. (tx_chans_per_1g * num_1g)) /
  7222. num_10g;
  7223. }
  7224. tot_rx = tot_tx = 0;
  7225. for (i = 0; i < num_ports; i++) {
  7226. int type = phy_decode(parent->port_phy, i);
  7227. if (type == PORT_TYPE_10G) {
  7228. parent->rxchan_per_port[i] = rx_chans_per_10g;
  7229. parent->txchan_per_port[i] = tx_chans_per_10g;
  7230. } else {
  7231. parent->rxchan_per_port[i] = rx_chans_per_1g;
  7232. parent->txchan_per_port[i] = tx_chans_per_1g;
  7233. }
  7234. pr_info("niu%d: Port %u [%u RX chans] [%u TX chans]\n",
  7235. parent->index, i,
  7236. parent->rxchan_per_port[i],
  7237. parent->txchan_per_port[i]);
  7238. tot_rx += parent->rxchan_per_port[i];
  7239. tot_tx += parent->txchan_per_port[i];
  7240. }
  7241. if (tot_rx > NIU_NUM_RXCHAN) {
  7242. pr_err("niu%d: Too many RX channels (%d), resetting to one per port\n",
  7243. parent->index, tot_rx);
  7244. for (i = 0; i < num_ports; i++)
  7245. parent->rxchan_per_port[i] = 1;
  7246. }
  7247. if (tot_tx > NIU_NUM_TXCHAN) {
  7248. pr_err("niu%d: Too many TX channels (%d), resetting to one per port\n",
  7249. parent->index, tot_tx);
  7250. for (i = 0; i < num_ports; i++)
  7251. parent->txchan_per_port[i] = 1;
  7252. }
  7253. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  7254. pr_warning("niu%d: Driver bug, wasted channels, RX[%d] TX[%d]\n",
  7255. parent->index, tot_rx, tot_tx);
  7256. }
  7257. }
  7258. static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
  7259. int num_10g, int num_1g)
  7260. {
  7261. int i, num_ports = parent->num_ports;
  7262. int rdc_group, rdc_groups_per_port;
  7263. int rdc_channel_base;
  7264. rdc_group = 0;
  7265. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  7266. rdc_channel_base = 0;
  7267. for (i = 0; i < num_ports; i++) {
  7268. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  7269. int grp, num_channels = parent->rxchan_per_port[i];
  7270. int this_channel_offset;
  7271. tp->first_table_num = rdc_group;
  7272. tp->num_tables = rdc_groups_per_port;
  7273. this_channel_offset = 0;
  7274. for (grp = 0; grp < tp->num_tables; grp++) {
  7275. struct rdc_table *rt = &tp->tables[grp];
  7276. int slot;
  7277. pr_info("niu%d: Port %d RDC tbl(%d) [ ",
  7278. parent->index, i, tp->first_table_num + grp);
  7279. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  7280. rt->rxdma_channel[slot] =
  7281. rdc_channel_base + this_channel_offset;
  7282. pr_cont("%d ", rt->rxdma_channel[slot]);
  7283. if (++this_channel_offset == num_channels)
  7284. this_channel_offset = 0;
  7285. }
  7286. pr_cont("]\n");
  7287. }
  7288. parent->rdc_default[i] = rdc_channel_base;
  7289. rdc_channel_base += num_channels;
  7290. rdc_group += rdc_groups_per_port;
  7291. }
  7292. }
  7293. static int __devinit fill_phy_probe_info(struct niu *np,
  7294. struct niu_parent *parent,
  7295. struct phy_probe_info *info)
  7296. {
  7297. unsigned long flags;
  7298. int port, err;
  7299. memset(info, 0, sizeof(*info));
  7300. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  7301. niu_lock_parent(np, flags);
  7302. err = 0;
  7303. for (port = 8; port < 32; port++) {
  7304. int dev_id_1, dev_id_2;
  7305. dev_id_1 = mdio_read(np, port,
  7306. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  7307. dev_id_2 = mdio_read(np, port,
  7308. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  7309. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7310. PHY_TYPE_PMA_PMD);
  7311. if (err)
  7312. break;
  7313. dev_id_1 = mdio_read(np, port,
  7314. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  7315. dev_id_2 = mdio_read(np, port,
  7316. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  7317. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7318. PHY_TYPE_PCS);
  7319. if (err)
  7320. break;
  7321. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  7322. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  7323. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  7324. PHY_TYPE_MII);
  7325. if (err)
  7326. break;
  7327. }
  7328. niu_unlock_parent(np, flags);
  7329. return err;
  7330. }
  7331. static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
  7332. {
  7333. struct phy_probe_info *info = &parent->phy_probe_info;
  7334. int lowest_10g, lowest_1g;
  7335. int num_10g, num_1g;
  7336. u32 val;
  7337. int err;
  7338. num_10g = num_1g = 0;
  7339. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  7340. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  7341. num_10g = 0;
  7342. num_1g = 2;
  7343. parent->plat_type = PLAT_TYPE_ATCA_CP3220;
  7344. parent->num_ports = 4;
  7345. val = (phy_encode(PORT_TYPE_1G, 0) |
  7346. phy_encode(PORT_TYPE_1G, 1) |
  7347. phy_encode(PORT_TYPE_1G, 2) |
  7348. phy_encode(PORT_TYPE_1G, 3));
  7349. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  7350. num_10g = 2;
  7351. num_1g = 0;
  7352. parent->num_ports = 2;
  7353. val = (phy_encode(PORT_TYPE_10G, 0) |
  7354. phy_encode(PORT_TYPE_10G, 1));
  7355. } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
  7356. (parent->plat_type == PLAT_TYPE_NIU)) {
  7357. /* this is the Monza case */
  7358. if (np->flags & NIU_FLAGS_10G) {
  7359. val = (phy_encode(PORT_TYPE_10G, 0) |
  7360. phy_encode(PORT_TYPE_10G, 1));
  7361. } else {
  7362. val = (phy_encode(PORT_TYPE_1G, 0) |
  7363. phy_encode(PORT_TYPE_1G, 1));
  7364. }
  7365. } else {
  7366. err = fill_phy_probe_info(np, parent, info);
  7367. if (err)
  7368. return err;
  7369. num_10g = count_10g_ports(info, &lowest_10g);
  7370. num_1g = count_1g_ports(info, &lowest_1g);
  7371. switch ((num_10g << 4) | num_1g) {
  7372. case 0x24:
  7373. if (lowest_1g == 10)
  7374. parent->plat_type = PLAT_TYPE_VF_P0;
  7375. else if (lowest_1g == 26)
  7376. parent->plat_type = PLAT_TYPE_VF_P1;
  7377. else
  7378. goto unknown_vg_1g_port;
  7379. /* fallthru */
  7380. case 0x22:
  7381. val = (phy_encode(PORT_TYPE_10G, 0) |
  7382. phy_encode(PORT_TYPE_10G, 1) |
  7383. phy_encode(PORT_TYPE_1G, 2) |
  7384. phy_encode(PORT_TYPE_1G, 3));
  7385. break;
  7386. case 0x20:
  7387. val = (phy_encode(PORT_TYPE_10G, 0) |
  7388. phy_encode(PORT_TYPE_10G, 1));
  7389. break;
  7390. case 0x10:
  7391. val = phy_encode(PORT_TYPE_10G, np->port);
  7392. break;
  7393. case 0x14:
  7394. if (lowest_1g == 10)
  7395. parent->plat_type = PLAT_TYPE_VF_P0;
  7396. else if (lowest_1g == 26)
  7397. parent->plat_type = PLAT_TYPE_VF_P1;
  7398. else
  7399. goto unknown_vg_1g_port;
  7400. /* fallthru */
  7401. case 0x13:
  7402. if ((lowest_10g & 0x7) == 0)
  7403. val = (phy_encode(PORT_TYPE_10G, 0) |
  7404. phy_encode(PORT_TYPE_1G, 1) |
  7405. phy_encode(PORT_TYPE_1G, 2) |
  7406. phy_encode(PORT_TYPE_1G, 3));
  7407. else
  7408. val = (phy_encode(PORT_TYPE_1G, 0) |
  7409. phy_encode(PORT_TYPE_10G, 1) |
  7410. phy_encode(PORT_TYPE_1G, 2) |
  7411. phy_encode(PORT_TYPE_1G, 3));
  7412. break;
  7413. case 0x04:
  7414. if (lowest_1g == 10)
  7415. parent->plat_type = PLAT_TYPE_VF_P0;
  7416. else if (lowest_1g == 26)
  7417. parent->plat_type = PLAT_TYPE_VF_P1;
  7418. else
  7419. goto unknown_vg_1g_port;
  7420. val = (phy_encode(PORT_TYPE_1G, 0) |
  7421. phy_encode(PORT_TYPE_1G, 1) |
  7422. phy_encode(PORT_TYPE_1G, 2) |
  7423. phy_encode(PORT_TYPE_1G, 3));
  7424. break;
  7425. default:
  7426. pr_err("Unsupported port config 10G[%d] 1G[%d]\n",
  7427. num_10g, num_1g);
  7428. return -EINVAL;
  7429. }
  7430. }
  7431. parent->port_phy = val;
  7432. if (parent->plat_type == PLAT_TYPE_NIU)
  7433. niu_n2_divide_channels(parent);
  7434. else
  7435. niu_divide_channels(parent, num_10g, num_1g);
  7436. niu_divide_rdc_groups(parent, num_10g, num_1g);
  7437. return 0;
  7438. unknown_vg_1g_port:
  7439. pr_err("Cannot identify platform type, 1gport=%d\n", lowest_1g);
  7440. return -EINVAL;
  7441. }
  7442. static int __devinit niu_probe_ports(struct niu *np)
  7443. {
  7444. struct niu_parent *parent = np->parent;
  7445. int err, i;
  7446. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  7447. err = walk_phys(np, parent);
  7448. if (err)
  7449. return err;
  7450. niu_set_ldg_timer_res(np, 2);
  7451. for (i = 0; i <= LDN_MAX; i++)
  7452. niu_ldn_irq_enable(np, i, 0);
  7453. }
  7454. if (parent->port_phy == PORT_PHY_INVALID)
  7455. return -EINVAL;
  7456. return 0;
  7457. }
  7458. static int __devinit niu_classifier_swstate_init(struct niu *np)
  7459. {
  7460. struct niu_classifier *cp = &np->clas;
  7461. cp->tcam_top = (u16) np->port;
  7462. cp->tcam_sz = np->parent->tcam_num_entries / np->parent->num_ports;
  7463. cp->h1_init = 0xffffffff;
  7464. cp->h2_init = 0xffff;
  7465. return fflp_early_init(np);
  7466. }
  7467. static void __devinit niu_link_config_init(struct niu *np)
  7468. {
  7469. struct niu_link_config *lp = &np->link_config;
  7470. lp->advertising = (ADVERTISED_10baseT_Half |
  7471. ADVERTISED_10baseT_Full |
  7472. ADVERTISED_100baseT_Half |
  7473. ADVERTISED_100baseT_Full |
  7474. ADVERTISED_1000baseT_Half |
  7475. ADVERTISED_1000baseT_Full |
  7476. ADVERTISED_10000baseT_Full |
  7477. ADVERTISED_Autoneg);
  7478. lp->speed = lp->active_speed = SPEED_INVALID;
  7479. lp->duplex = DUPLEX_FULL;
  7480. lp->active_duplex = DUPLEX_INVALID;
  7481. lp->autoneg = 1;
  7482. #if 0
  7483. lp->loopback_mode = LOOPBACK_MAC;
  7484. lp->active_speed = SPEED_10000;
  7485. lp->active_duplex = DUPLEX_FULL;
  7486. #else
  7487. lp->loopback_mode = LOOPBACK_DISABLED;
  7488. #endif
  7489. }
  7490. static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
  7491. {
  7492. switch (np->port) {
  7493. case 0:
  7494. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  7495. np->ipp_off = 0x00000;
  7496. np->pcs_off = 0x04000;
  7497. np->xpcs_off = 0x02000;
  7498. break;
  7499. case 1:
  7500. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  7501. np->ipp_off = 0x08000;
  7502. np->pcs_off = 0x0a000;
  7503. np->xpcs_off = 0x08000;
  7504. break;
  7505. case 2:
  7506. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  7507. np->ipp_off = 0x04000;
  7508. np->pcs_off = 0x0e000;
  7509. np->xpcs_off = ~0UL;
  7510. break;
  7511. case 3:
  7512. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  7513. np->ipp_off = 0x0c000;
  7514. np->pcs_off = 0x12000;
  7515. np->xpcs_off = ~0UL;
  7516. break;
  7517. default:
  7518. dev_err(np->device, "Port %u is invalid, cannot compute MAC block offset\n", np->port);
  7519. return -EINVAL;
  7520. }
  7521. return 0;
  7522. }
  7523. static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
  7524. {
  7525. struct msix_entry msi_vec[NIU_NUM_LDG];
  7526. struct niu_parent *parent = np->parent;
  7527. struct pci_dev *pdev = np->pdev;
  7528. int i, num_irqs, err;
  7529. u8 first_ldg;
  7530. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  7531. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  7532. ldg_num_map[i] = first_ldg + i;
  7533. num_irqs = (parent->rxchan_per_port[np->port] +
  7534. parent->txchan_per_port[np->port] +
  7535. (np->port == 0 ? 3 : 1));
  7536. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  7537. retry:
  7538. for (i = 0; i < num_irqs; i++) {
  7539. msi_vec[i].vector = 0;
  7540. msi_vec[i].entry = i;
  7541. }
  7542. err = pci_enable_msix(pdev, msi_vec, num_irqs);
  7543. if (err < 0) {
  7544. np->flags &= ~NIU_FLAGS_MSIX;
  7545. return;
  7546. }
  7547. if (err > 0) {
  7548. num_irqs = err;
  7549. goto retry;
  7550. }
  7551. np->flags |= NIU_FLAGS_MSIX;
  7552. for (i = 0; i < num_irqs; i++)
  7553. np->ldg[i].irq = msi_vec[i].vector;
  7554. np->num_ldg = num_irqs;
  7555. }
  7556. static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  7557. {
  7558. #ifdef CONFIG_SPARC64
  7559. struct of_device *op = np->op;
  7560. const u32 *int_prop;
  7561. int i;
  7562. int_prop = of_get_property(op->dev.of_node, "interrupts", NULL);
  7563. if (!int_prop)
  7564. return -ENODEV;
  7565. for (i = 0; i < op->num_irqs; i++) {
  7566. ldg_num_map[i] = int_prop[i];
  7567. np->ldg[i].irq = op->irqs[i];
  7568. }
  7569. np->num_ldg = op->num_irqs;
  7570. return 0;
  7571. #else
  7572. return -EINVAL;
  7573. #endif
  7574. }
  7575. static int __devinit niu_ldg_init(struct niu *np)
  7576. {
  7577. struct niu_parent *parent = np->parent;
  7578. u8 ldg_num_map[NIU_NUM_LDG];
  7579. int first_chan, num_chan;
  7580. int i, err, ldg_rotor;
  7581. u8 port;
  7582. np->num_ldg = 1;
  7583. np->ldg[0].irq = np->dev->irq;
  7584. if (parent->plat_type == PLAT_TYPE_NIU) {
  7585. err = niu_n2_irq_init(np, ldg_num_map);
  7586. if (err)
  7587. return err;
  7588. } else
  7589. niu_try_msix(np, ldg_num_map);
  7590. port = np->port;
  7591. for (i = 0; i < np->num_ldg; i++) {
  7592. struct niu_ldg *lp = &np->ldg[i];
  7593. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  7594. lp->np = np;
  7595. lp->ldg_num = ldg_num_map[i];
  7596. lp->timer = 2; /* XXX */
  7597. /* On N2 NIU the firmware has setup the SID mappings so they go
  7598. * to the correct values that will route the LDG to the proper
  7599. * interrupt in the NCU interrupt table.
  7600. */
  7601. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  7602. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  7603. if (err)
  7604. return err;
  7605. }
  7606. }
  7607. /* We adopt the LDG assignment ordering used by the N2 NIU
  7608. * 'interrupt' properties because that simplifies a lot of
  7609. * things. This ordering is:
  7610. *
  7611. * MAC
  7612. * MIF (if port zero)
  7613. * SYSERR (if port zero)
  7614. * RX channels
  7615. * TX channels
  7616. */
  7617. ldg_rotor = 0;
  7618. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  7619. LDN_MAC(port));
  7620. if (err)
  7621. return err;
  7622. ldg_rotor++;
  7623. if (ldg_rotor == np->num_ldg)
  7624. ldg_rotor = 0;
  7625. if (port == 0) {
  7626. err = niu_ldg_assign_ldn(np, parent,
  7627. ldg_num_map[ldg_rotor],
  7628. LDN_MIF);
  7629. if (err)
  7630. return err;
  7631. ldg_rotor++;
  7632. if (ldg_rotor == np->num_ldg)
  7633. ldg_rotor = 0;
  7634. err = niu_ldg_assign_ldn(np, parent,
  7635. ldg_num_map[ldg_rotor],
  7636. LDN_DEVICE_ERROR);
  7637. if (err)
  7638. return err;
  7639. ldg_rotor++;
  7640. if (ldg_rotor == np->num_ldg)
  7641. ldg_rotor = 0;
  7642. }
  7643. first_chan = 0;
  7644. for (i = 0; i < port; i++)
  7645. first_chan += parent->rxchan_per_port[port];
  7646. num_chan = parent->rxchan_per_port[port];
  7647. for (i = first_chan; i < (first_chan + num_chan); i++) {
  7648. err = niu_ldg_assign_ldn(np, parent,
  7649. ldg_num_map[ldg_rotor],
  7650. LDN_RXDMA(i));
  7651. if (err)
  7652. return err;
  7653. ldg_rotor++;
  7654. if (ldg_rotor == np->num_ldg)
  7655. ldg_rotor = 0;
  7656. }
  7657. first_chan = 0;
  7658. for (i = 0; i < port; i++)
  7659. first_chan += parent->txchan_per_port[port];
  7660. num_chan = parent->txchan_per_port[port];
  7661. for (i = first_chan; i < (first_chan + num_chan); i++) {
  7662. err = niu_ldg_assign_ldn(np, parent,
  7663. ldg_num_map[ldg_rotor],
  7664. LDN_TXDMA(i));
  7665. if (err)
  7666. return err;
  7667. ldg_rotor++;
  7668. if (ldg_rotor == np->num_ldg)
  7669. ldg_rotor = 0;
  7670. }
  7671. return 0;
  7672. }
  7673. static void __devexit niu_ldg_free(struct niu *np)
  7674. {
  7675. if (np->flags & NIU_FLAGS_MSIX)
  7676. pci_disable_msix(np->pdev);
  7677. }
  7678. static int __devinit niu_get_of_props(struct niu *np)
  7679. {
  7680. #ifdef CONFIG_SPARC64
  7681. struct net_device *dev = np->dev;
  7682. struct device_node *dp;
  7683. const char *phy_type;
  7684. const u8 *mac_addr;
  7685. const char *model;
  7686. int prop_len;
  7687. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7688. dp = np->op->dev.of_node;
  7689. else
  7690. dp = pci_device_to_OF_node(np->pdev);
  7691. phy_type = of_get_property(dp, "phy-type", &prop_len);
  7692. if (!phy_type) {
  7693. netdev_err(dev, "%s: OF node lacks phy-type property\n",
  7694. dp->full_name);
  7695. return -EINVAL;
  7696. }
  7697. if (!strcmp(phy_type, "none"))
  7698. return -ENODEV;
  7699. strcpy(np->vpd.phy_type, phy_type);
  7700. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  7701. netdev_err(dev, "%s: Illegal phy string [%s]\n",
  7702. dp->full_name, np->vpd.phy_type);
  7703. return -EINVAL;
  7704. }
  7705. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  7706. if (!mac_addr) {
  7707. netdev_err(dev, "%s: OF node lacks local-mac-address property\n",
  7708. dp->full_name);
  7709. return -EINVAL;
  7710. }
  7711. if (prop_len != dev->addr_len) {
  7712. netdev_err(dev, "%s: OF MAC address prop len (%d) is wrong\n",
  7713. dp->full_name, prop_len);
  7714. }
  7715. memcpy(dev->perm_addr, mac_addr, dev->addr_len);
  7716. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  7717. netdev_err(dev, "%s: OF MAC address is invalid\n",
  7718. dp->full_name);
  7719. netdev_err(dev, "%s: [ %pM ]\n", dp->full_name, dev->perm_addr);
  7720. return -EINVAL;
  7721. }
  7722. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  7723. model = of_get_property(dp, "model", &prop_len);
  7724. if (model)
  7725. strcpy(np->vpd.model, model);
  7726. if (of_find_property(dp, "hot-swappable-phy", &prop_len)) {
  7727. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  7728. NIU_FLAGS_HOTPLUG_PHY);
  7729. }
  7730. return 0;
  7731. #else
  7732. return -EINVAL;
  7733. #endif
  7734. }
  7735. static int __devinit niu_get_invariants(struct niu *np)
  7736. {
  7737. int err, have_props;
  7738. u32 offset;
  7739. err = niu_get_of_props(np);
  7740. if (err == -ENODEV)
  7741. return err;
  7742. have_props = !err;
  7743. err = niu_init_mac_ipp_pcs_base(np);
  7744. if (err)
  7745. return err;
  7746. if (have_props) {
  7747. err = niu_get_and_validate_port(np);
  7748. if (err)
  7749. return err;
  7750. } else {
  7751. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7752. return -EINVAL;
  7753. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  7754. offset = niu_pci_vpd_offset(np);
  7755. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7756. "%s() VPD offset [%08x]\n", __func__, offset);
  7757. if (offset)
  7758. niu_pci_vpd_fetch(np, offset);
  7759. nw64(ESPC_PIO_EN, 0);
  7760. if (np->flags & NIU_FLAGS_VPD_VALID) {
  7761. niu_pci_vpd_validate(np);
  7762. err = niu_get_and_validate_port(np);
  7763. if (err)
  7764. return err;
  7765. }
  7766. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  7767. err = niu_get_and_validate_port(np);
  7768. if (err)
  7769. return err;
  7770. err = niu_pci_probe_sprom(np);
  7771. if (err)
  7772. return err;
  7773. }
  7774. }
  7775. err = niu_probe_ports(np);
  7776. if (err)
  7777. return err;
  7778. niu_ldg_init(np);
  7779. niu_classifier_swstate_init(np);
  7780. niu_link_config_init(np);
  7781. err = niu_determine_phy_disposition(np);
  7782. if (!err)
  7783. err = niu_init_link(np);
  7784. return err;
  7785. }
  7786. static LIST_HEAD(niu_parent_list);
  7787. static DEFINE_MUTEX(niu_parent_lock);
  7788. static int niu_parent_index;
  7789. static ssize_t show_port_phy(struct device *dev,
  7790. struct device_attribute *attr, char *buf)
  7791. {
  7792. struct platform_device *plat_dev = to_platform_device(dev);
  7793. struct niu_parent *p = plat_dev->dev.platform_data;
  7794. u32 port_phy = p->port_phy;
  7795. char *orig_buf = buf;
  7796. int i;
  7797. if (port_phy == PORT_PHY_UNKNOWN ||
  7798. port_phy == PORT_PHY_INVALID)
  7799. return 0;
  7800. for (i = 0; i < p->num_ports; i++) {
  7801. const char *type_str;
  7802. int type;
  7803. type = phy_decode(port_phy, i);
  7804. if (type == PORT_TYPE_10G)
  7805. type_str = "10G";
  7806. else
  7807. type_str = "1G";
  7808. buf += sprintf(buf,
  7809. (i == 0) ? "%s" : " %s",
  7810. type_str);
  7811. }
  7812. buf += sprintf(buf, "\n");
  7813. return buf - orig_buf;
  7814. }
  7815. static ssize_t show_plat_type(struct device *dev,
  7816. struct device_attribute *attr, char *buf)
  7817. {
  7818. struct platform_device *plat_dev = to_platform_device(dev);
  7819. struct niu_parent *p = plat_dev->dev.platform_data;
  7820. const char *type_str;
  7821. switch (p->plat_type) {
  7822. case PLAT_TYPE_ATLAS:
  7823. type_str = "atlas";
  7824. break;
  7825. case PLAT_TYPE_NIU:
  7826. type_str = "niu";
  7827. break;
  7828. case PLAT_TYPE_VF_P0:
  7829. type_str = "vf_p0";
  7830. break;
  7831. case PLAT_TYPE_VF_P1:
  7832. type_str = "vf_p1";
  7833. break;
  7834. default:
  7835. type_str = "unknown";
  7836. break;
  7837. }
  7838. return sprintf(buf, "%s\n", type_str);
  7839. }
  7840. static ssize_t __show_chan_per_port(struct device *dev,
  7841. struct device_attribute *attr, char *buf,
  7842. int rx)
  7843. {
  7844. struct platform_device *plat_dev = to_platform_device(dev);
  7845. struct niu_parent *p = plat_dev->dev.platform_data;
  7846. char *orig_buf = buf;
  7847. u8 *arr;
  7848. int i;
  7849. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  7850. for (i = 0; i < p->num_ports; i++) {
  7851. buf += sprintf(buf,
  7852. (i == 0) ? "%d" : " %d",
  7853. arr[i]);
  7854. }
  7855. buf += sprintf(buf, "\n");
  7856. return buf - orig_buf;
  7857. }
  7858. static ssize_t show_rxchan_per_port(struct device *dev,
  7859. struct device_attribute *attr, char *buf)
  7860. {
  7861. return __show_chan_per_port(dev, attr, buf, 1);
  7862. }
  7863. static ssize_t show_txchan_per_port(struct device *dev,
  7864. struct device_attribute *attr, char *buf)
  7865. {
  7866. return __show_chan_per_port(dev, attr, buf, 1);
  7867. }
  7868. static ssize_t show_num_ports(struct device *dev,
  7869. struct device_attribute *attr, char *buf)
  7870. {
  7871. struct platform_device *plat_dev = to_platform_device(dev);
  7872. struct niu_parent *p = plat_dev->dev.platform_data;
  7873. return sprintf(buf, "%d\n", p->num_ports);
  7874. }
  7875. static struct device_attribute niu_parent_attributes[] = {
  7876. __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
  7877. __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
  7878. __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
  7879. __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
  7880. __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
  7881. {}
  7882. };
  7883. static struct niu_parent * __devinit niu_new_parent(struct niu *np,
  7884. union niu_parent_id *id,
  7885. u8 ptype)
  7886. {
  7887. struct platform_device *plat_dev;
  7888. struct niu_parent *p;
  7889. int i;
  7890. plat_dev = platform_device_register_simple("niu", niu_parent_index,
  7891. NULL, 0);
  7892. if (IS_ERR(plat_dev))
  7893. return NULL;
  7894. for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
  7895. int err = device_create_file(&plat_dev->dev,
  7896. &niu_parent_attributes[i]);
  7897. if (err)
  7898. goto fail_unregister;
  7899. }
  7900. p = kzalloc(sizeof(*p), GFP_KERNEL);
  7901. if (!p)
  7902. goto fail_unregister;
  7903. p->index = niu_parent_index++;
  7904. plat_dev->dev.platform_data = p;
  7905. p->plat_dev = plat_dev;
  7906. memcpy(&p->id, id, sizeof(*id));
  7907. p->plat_type = ptype;
  7908. INIT_LIST_HEAD(&p->list);
  7909. atomic_set(&p->refcnt, 0);
  7910. list_add(&p->list, &niu_parent_list);
  7911. spin_lock_init(&p->lock);
  7912. p->rxdma_clock_divider = 7500;
  7913. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  7914. if (p->plat_type == PLAT_TYPE_NIU)
  7915. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  7916. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  7917. int index = i - CLASS_CODE_USER_PROG1;
  7918. p->tcam_key[index] = TCAM_KEY_TSEL;
  7919. p->flow_key[index] = (FLOW_KEY_IPSA |
  7920. FLOW_KEY_IPDA |
  7921. FLOW_KEY_PROTO |
  7922. (FLOW_KEY_L4_BYTE12 <<
  7923. FLOW_KEY_L4_0_SHIFT) |
  7924. (FLOW_KEY_L4_BYTE12 <<
  7925. FLOW_KEY_L4_1_SHIFT));
  7926. }
  7927. for (i = 0; i < LDN_MAX + 1; i++)
  7928. p->ldg_map[i] = LDG_INVALID;
  7929. return p;
  7930. fail_unregister:
  7931. platform_device_unregister(plat_dev);
  7932. return NULL;
  7933. }
  7934. static struct niu_parent * __devinit niu_get_parent(struct niu *np,
  7935. union niu_parent_id *id,
  7936. u8 ptype)
  7937. {
  7938. struct niu_parent *p, *tmp;
  7939. int port = np->port;
  7940. mutex_lock(&niu_parent_lock);
  7941. p = NULL;
  7942. list_for_each_entry(tmp, &niu_parent_list, list) {
  7943. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  7944. p = tmp;
  7945. break;
  7946. }
  7947. }
  7948. if (!p)
  7949. p = niu_new_parent(np, id, ptype);
  7950. if (p) {
  7951. char port_name[6];
  7952. int err;
  7953. sprintf(port_name, "port%d", port);
  7954. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  7955. &np->device->kobj,
  7956. port_name);
  7957. if (!err) {
  7958. p->ports[port] = np;
  7959. atomic_inc(&p->refcnt);
  7960. }
  7961. }
  7962. mutex_unlock(&niu_parent_lock);
  7963. return p;
  7964. }
  7965. static void niu_put_parent(struct niu *np)
  7966. {
  7967. struct niu_parent *p = np->parent;
  7968. u8 port = np->port;
  7969. char port_name[6];
  7970. BUG_ON(!p || p->ports[port] != np);
  7971. netif_printk(np, probe, KERN_DEBUG, np->dev,
  7972. "%s() port[%u]\n", __func__, port);
  7973. sprintf(port_name, "port%d", port);
  7974. mutex_lock(&niu_parent_lock);
  7975. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  7976. p->ports[port] = NULL;
  7977. np->parent = NULL;
  7978. if (atomic_dec_and_test(&p->refcnt)) {
  7979. list_del(&p->list);
  7980. platform_device_unregister(p->plat_dev);
  7981. }
  7982. mutex_unlock(&niu_parent_lock);
  7983. }
  7984. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  7985. u64 *handle, gfp_t flag)
  7986. {
  7987. dma_addr_t dh;
  7988. void *ret;
  7989. ret = dma_alloc_coherent(dev, size, &dh, flag);
  7990. if (ret)
  7991. *handle = dh;
  7992. return ret;
  7993. }
  7994. static void niu_pci_free_coherent(struct device *dev, size_t size,
  7995. void *cpu_addr, u64 handle)
  7996. {
  7997. dma_free_coherent(dev, size, cpu_addr, handle);
  7998. }
  7999. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  8000. unsigned long offset, size_t size,
  8001. enum dma_data_direction direction)
  8002. {
  8003. return dma_map_page(dev, page, offset, size, direction);
  8004. }
  8005. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  8006. size_t size, enum dma_data_direction direction)
  8007. {
  8008. dma_unmap_page(dev, dma_address, size, direction);
  8009. }
  8010. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  8011. size_t size,
  8012. enum dma_data_direction direction)
  8013. {
  8014. return dma_map_single(dev, cpu_addr, size, direction);
  8015. }
  8016. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  8017. size_t size,
  8018. enum dma_data_direction direction)
  8019. {
  8020. dma_unmap_single(dev, dma_address, size, direction);
  8021. }
  8022. static const struct niu_ops niu_pci_ops = {
  8023. .alloc_coherent = niu_pci_alloc_coherent,
  8024. .free_coherent = niu_pci_free_coherent,
  8025. .map_page = niu_pci_map_page,
  8026. .unmap_page = niu_pci_unmap_page,
  8027. .map_single = niu_pci_map_single,
  8028. .unmap_single = niu_pci_unmap_single,
  8029. };
  8030. static void __devinit niu_driver_version(void)
  8031. {
  8032. static int niu_version_printed;
  8033. if (niu_version_printed++ == 0)
  8034. pr_info("%s", version);
  8035. }
  8036. static struct net_device * __devinit niu_alloc_and_init(
  8037. struct device *gen_dev, struct pci_dev *pdev,
  8038. struct of_device *op, const struct niu_ops *ops,
  8039. u8 port)
  8040. {
  8041. struct net_device *dev;
  8042. struct niu *np;
  8043. dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
  8044. if (!dev) {
  8045. dev_err(gen_dev, "Etherdev alloc failed, aborting\n");
  8046. return NULL;
  8047. }
  8048. SET_NETDEV_DEV(dev, gen_dev);
  8049. np = netdev_priv(dev);
  8050. np->dev = dev;
  8051. np->pdev = pdev;
  8052. np->op = op;
  8053. np->device = gen_dev;
  8054. np->ops = ops;
  8055. np->msg_enable = niu_debug;
  8056. spin_lock_init(&np->lock);
  8057. INIT_WORK(&np->reset_task, niu_reset_task);
  8058. np->port = port;
  8059. return dev;
  8060. }
  8061. static const struct net_device_ops niu_netdev_ops = {
  8062. .ndo_open = niu_open,
  8063. .ndo_stop = niu_close,
  8064. .ndo_start_xmit = niu_start_xmit,
  8065. .ndo_get_stats = niu_get_stats,
  8066. .ndo_set_multicast_list = niu_set_rx_mode,
  8067. .ndo_validate_addr = eth_validate_addr,
  8068. .ndo_set_mac_address = niu_set_mac_addr,
  8069. .ndo_do_ioctl = niu_ioctl,
  8070. .ndo_tx_timeout = niu_tx_timeout,
  8071. .ndo_change_mtu = niu_change_mtu,
  8072. };
  8073. static void __devinit niu_assign_netdev_ops(struct net_device *dev)
  8074. {
  8075. dev->netdev_ops = &niu_netdev_ops;
  8076. dev->ethtool_ops = &niu_ethtool_ops;
  8077. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  8078. }
  8079. static void __devinit niu_device_announce(struct niu *np)
  8080. {
  8081. struct net_device *dev = np->dev;
  8082. pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
  8083. if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
  8084. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  8085. dev->name,
  8086. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  8087. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  8088. (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
  8089. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  8090. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  8091. np->vpd.phy_type);
  8092. } else {
  8093. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  8094. dev->name,
  8095. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  8096. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  8097. (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
  8098. (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
  8099. "COPPER")),
  8100. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  8101. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  8102. np->vpd.phy_type);
  8103. }
  8104. }
  8105. static void __devinit niu_set_basic_features(struct net_device *dev)
  8106. {
  8107. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM |
  8108. NETIF_F_GRO | NETIF_F_RXHASH);
  8109. }
  8110. static int __devinit niu_pci_init_one(struct pci_dev *pdev,
  8111. const struct pci_device_id *ent)
  8112. {
  8113. union niu_parent_id parent_id;
  8114. struct net_device *dev;
  8115. struct niu *np;
  8116. int err, pos;
  8117. u64 dma_mask;
  8118. u16 val16;
  8119. niu_driver_version();
  8120. err = pci_enable_device(pdev);
  8121. if (err) {
  8122. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  8123. return err;
  8124. }
  8125. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  8126. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  8127. dev_err(&pdev->dev, "Cannot find proper PCI device base addresses, aborting\n");
  8128. err = -ENODEV;
  8129. goto err_out_disable_pdev;
  8130. }
  8131. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8132. if (err) {
  8133. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  8134. goto err_out_disable_pdev;
  8135. }
  8136. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  8137. if (pos <= 0) {
  8138. dev_err(&pdev->dev, "Cannot find PCI Express capability, aborting\n");
  8139. goto err_out_free_res;
  8140. }
  8141. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  8142. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  8143. if (!dev) {
  8144. err = -ENOMEM;
  8145. goto err_out_free_res;
  8146. }
  8147. np = netdev_priv(dev);
  8148. memset(&parent_id, 0, sizeof(parent_id));
  8149. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  8150. parent_id.pci.bus = pdev->bus->number;
  8151. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  8152. np->parent = niu_get_parent(np, &parent_id,
  8153. PLAT_TYPE_ATLAS);
  8154. if (!np->parent) {
  8155. err = -ENOMEM;
  8156. goto err_out_free_dev;
  8157. }
  8158. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  8159. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  8160. val16 |= (PCI_EXP_DEVCTL_CERE |
  8161. PCI_EXP_DEVCTL_NFERE |
  8162. PCI_EXP_DEVCTL_FERE |
  8163. PCI_EXP_DEVCTL_URRE |
  8164. PCI_EXP_DEVCTL_RELAX_EN);
  8165. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  8166. dma_mask = DMA_BIT_MASK(44);
  8167. err = pci_set_dma_mask(pdev, dma_mask);
  8168. if (!err) {
  8169. dev->features |= NETIF_F_HIGHDMA;
  8170. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  8171. if (err) {
  8172. dev_err(&pdev->dev, "Unable to obtain 44 bit DMA for consistent allocations, aborting\n");
  8173. goto err_out_release_parent;
  8174. }
  8175. }
  8176. if (err || dma_mask == DMA_BIT_MASK(32)) {
  8177. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  8178. if (err) {
  8179. dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
  8180. goto err_out_release_parent;
  8181. }
  8182. }
  8183. niu_set_basic_features(dev);
  8184. np->regs = pci_ioremap_bar(pdev, 0);
  8185. if (!np->regs) {
  8186. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  8187. err = -ENOMEM;
  8188. goto err_out_release_parent;
  8189. }
  8190. pci_set_master(pdev);
  8191. pci_save_state(pdev);
  8192. dev->irq = pdev->irq;
  8193. niu_assign_netdev_ops(dev);
  8194. err = niu_get_invariants(np);
  8195. if (err) {
  8196. if (err != -ENODEV)
  8197. dev_err(&pdev->dev, "Problem fetching invariants of chip, aborting\n");
  8198. goto err_out_iounmap;
  8199. }
  8200. err = register_netdev(dev);
  8201. if (err) {
  8202. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  8203. goto err_out_iounmap;
  8204. }
  8205. pci_set_drvdata(pdev, dev);
  8206. niu_device_announce(np);
  8207. return 0;
  8208. err_out_iounmap:
  8209. if (np->regs) {
  8210. iounmap(np->regs);
  8211. np->regs = NULL;
  8212. }
  8213. err_out_release_parent:
  8214. niu_put_parent(np);
  8215. err_out_free_dev:
  8216. free_netdev(dev);
  8217. err_out_free_res:
  8218. pci_release_regions(pdev);
  8219. err_out_disable_pdev:
  8220. pci_disable_device(pdev);
  8221. pci_set_drvdata(pdev, NULL);
  8222. return err;
  8223. }
  8224. static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
  8225. {
  8226. struct net_device *dev = pci_get_drvdata(pdev);
  8227. if (dev) {
  8228. struct niu *np = netdev_priv(dev);
  8229. unregister_netdev(dev);
  8230. if (np->regs) {
  8231. iounmap(np->regs);
  8232. np->regs = NULL;
  8233. }
  8234. niu_ldg_free(np);
  8235. niu_put_parent(np);
  8236. free_netdev(dev);
  8237. pci_release_regions(pdev);
  8238. pci_disable_device(pdev);
  8239. pci_set_drvdata(pdev, NULL);
  8240. }
  8241. }
  8242. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  8243. {
  8244. struct net_device *dev = pci_get_drvdata(pdev);
  8245. struct niu *np = netdev_priv(dev);
  8246. unsigned long flags;
  8247. if (!netif_running(dev))
  8248. return 0;
  8249. flush_scheduled_work();
  8250. niu_netif_stop(np);
  8251. del_timer_sync(&np->timer);
  8252. spin_lock_irqsave(&np->lock, flags);
  8253. niu_enable_interrupts(np, 0);
  8254. spin_unlock_irqrestore(&np->lock, flags);
  8255. netif_device_detach(dev);
  8256. spin_lock_irqsave(&np->lock, flags);
  8257. niu_stop_hw(np);
  8258. spin_unlock_irqrestore(&np->lock, flags);
  8259. pci_save_state(pdev);
  8260. return 0;
  8261. }
  8262. static int niu_resume(struct pci_dev *pdev)
  8263. {
  8264. struct net_device *dev = pci_get_drvdata(pdev);
  8265. struct niu *np = netdev_priv(dev);
  8266. unsigned long flags;
  8267. int err;
  8268. if (!netif_running(dev))
  8269. return 0;
  8270. pci_restore_state(pdev);
  8271. netif_device_attach(dev);
  8272. spin_lock_irqsave(&np->lock, flags);
  8273. err = niu_init_hw(np);
  8274. if (!err) {
  8275. np->timer.expires = jiffies + HZ;
  8276. add_timer(&np->timer);
  8277. niu_netif_start(np);
  8278. }
  8279. spin_unlock_irqrestore(&np->lock, flags);
  8280. return err;
  8281. }
  8282. static struct pci_driver niu_pci_driver = {
  8283. .name = DRV_MODULE_NAME,
  8284. .id_table = niu_pci_tbl,
  8285. .probe = niu_pci_init_one,
  8286. .remove = __devexit_p(niu_pci_remove_one),
  8287. .suspend = niu_suspend,
  8288. .resume = niu_resume,
  8289. };
  8290. #ifdef CONFIG_SPARC64
  8291. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  8292. u64 *dma_addr, gfp_t flag)
  8293. {
  8294. unsigned long order = get_order(size);
  8295. unsigned long page = __get_free_pages(flag, order);
  8296. if (page == 0UL)
  8297. return NULL;
  8298. memset((char *)page, 0, PAGE_SIZE << order);
  8299. *dma_addr = __pa(page);
  8300. return (void *) page;
  8301. }
  8302. static void niu_phys_free_coherent(struct device *dev, size_t size,
  8303. void *cpu_addr, u64 handle)
  8304. {
  8305. unsigned long order = get_order(size);
  8306. free_pages((unsigned long) cpu_addr, order);
  8307. }
  8308. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  8309. unsigned long offset, size_t size,
  8310. enum dma_data_direction direction)
  8311. {
  8312. return page_to_phys(page) + offset;
  8313. }
  8314. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  8315. size_t size, enum dma_data_direction direction)
  8316. {
  8317. /* Nothing to do. */
  8318. }
  8319. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  8320. size_t size,
  8321. enum dma_data_direction direction)
  8322. {
  8323. return __pa(cpu_addr);
  8324. }
  8325. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  8326. size_t size,
  8327. enum dma_data_direction direction)
  8328. {
  8329. /* Nothing to do. */
  8330. }
  8331. static const struct niu_ops niu_phys_ops = {
  8332. .alloc_coherent = niu_phys_alloc_coherent,
  8333. .free_coherent = niu_phys_free_coherent,
  8334. .map_page = niu_phys_map_page,
  8335. .unmap_page = niu_phys_unmap_page,
  8336. .map_single = niu_phys_map_single,
  8337. .unmap_single = niu_phys_unmap_single,
  8338. };
  8339. static int __devinit niu_of_probe(struct of_device *op,
  8340. const struct of_device_id *match)
  8341. {
  8342. union niu_parent_id parent_id;
  8343. struct net_device *dev;
  8344. struct niu *np;
  8345. const u32 *reg;
  8346. int err;
  8347. niu_driver_version();
  8348. reg = of_get_property(op->dev.of_node, "reg", NULL);
  8349. if (!reg) {
  8350. dev_err(&op->dev, "%s: No 'reg' property, aborting\n",
  8351. op->dev.of_node->full_name);
  8352. return -ENODEV;
  8353. }
  8354. dev = niu_alloc_and_init(&op->dev, NULL, op,
  8355. &niu_phys_ops, reg[0] & 0x1);
  8356. if (!dev) {
  8357. err = -ENOMEM;
  8358. goto err_out;
  8359. }
  8360. np = netdev_priv(dev);
  8361. memset(&parent_id, 0, sizeof(parent_id));
  8362. parent_id.of = of_get_parent(op->dev.of_node);
  8363. np->parent = niu_get_parent(np, &parent_id,
  8364. PLAT_TYPE_NIU);
  8365. if (!np->parent) {
  8366. err = -ENOMEM;
  8367. goto err_out_free_dev;
  8368. }
  8369. niu_set_basic_features(dev);
  8370. np->regs = of_ioremap(&op->resource[1], 0,
  8371. resource_size(&op->resource[1]),
  8372. "niu regs");
  8373. if (!np->regs) {
  8374. dev_err(&op->dev, "Cannot map device registers, aborting\n");
  8375. err = -ENOMEM;
  8376. goto err_out_release_parent;
  8377. }
  8378. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  8379. resource_size(&op->resource[2]),
  8380. "niu vregs-1");
  8381. if (!np->vir_regs_1) {
  8382. dev_err(&op->dev, "Cannot map device vir registers 1, aborting\n");
  8383. err = -ENOMEM;
  8384. goto err_out_iounmap;
  8385. }
  8386. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  8387. resource_size(&op->resource[3]),
  8388. "niu vregs-2");
  8389. if (!np->vir_regs_2) {
  8390. dev_err(&op->dev, "Cannot map device vir registers 2, aborting\n");
  8391. err = -ENOMEM;
  8392. goto err_out_iounmap;
  8393. }
  8394. niu_assign_netdev_ops(dev);
  8395. err = niu_get_invariants(np);
  8396. if (err) {
  8397. if (err != -ENODEV)
  8398. dev_err(&op->dev, "Problem fetching invariants of chip, aborting\n");
  8399. goto err_out_iounmap;
  8400. }
  8401. err = register_netdev(dev);
  8402. if (err) {
  8403. dev_err(&op->dev, "Cannot register net device, aborting\n");
  8404. goto err_out_iounmap;
  8405. }
  8406. dev_set_drvdata(&op->dev, dev);
  8407. niu_device_announce(np);
  8408. return 0;
  8409. err_out_iounmap:
  8410. if (np->vir_regs_1) {
  8411. of_iounmap(&op->resource[2], np->vir_regs_1,
  8412. resource_size(&op->resource[2]));
  8413. np->vir_regs_1 = NULL;
  8414. }
  8415. if (np->vir_regs_2) {
  8416. of_iounmap(&op->resource[3], np->vir_regs_2,
  8417. resource_size(&op->resource[3]));
  8418. np->vir_regs_2 = NULL;
  8419. }
  8420. if (np->regs) {
  8421. of_iounmap(&op->resource[1], np->regs,
  8422. resource_size(&op->resource[1]));
  8423. np->regs = NULL;
  8424. }
  8425. err_out_release_parent:
  8426. niu_put_parent(np);
  8427. err_out_free_dev:
  8428. free_netdev(dev);
  8429. err_out:
  8430. return err;
  8431. }
  8432. static int __devexit niu_of_remove(struct of_device *op)
  8433. {
  8434. struct net_device *dev = dev_get_drvdata(&op->dev);
  8435. if (dev) {
  8436. struct niu *np = netdev_priv(dev);
  8437. unregister_netdev(dev);
  8438. if (np->vir_regs_1) {
  8439. of_iounmap(&op->resource[2], np->vir_regs_1,
  8440. resource_size(&op->resource[2]));
  8441. np->vir_regs_1 = NULL;
  8442. }
  8443. if (np->vir_regs_2) {
  8444. of_iounmap(&op->resource[3], np->vir_regs_2,
  8445. resource_size(&op->resource[3]));
  8446. np->vir_regs_2 = NULL;
  8447. }
  8448. if (np->regs) {
  8449. of_iounmap(&op->resource[1], np->regs,
  8450. resource_size(&op->resource[1]));
  8451. np->regs = NULL;
  8452. }
  8453. niu_ldg_free(np);
  8454. niu_put_parent(np);
  8455. free_netdev(dev);
  8456. dev_set_drvdata(&op->dev, NULL);
  8457. }
  8458. return 0;
  8459. }
  8460. static const struct of_device_id niu_match[] = {
  8461. {
  8462. .name = "network",
  8463. .compatible = "SUNW,niusl",
  8464. },
  8465. {},
  8466. };
  8467. MODULE_DEVICE_TABLE(of, niu_match);
  8468. static struct of_platform_driver niu_of_driver = {
  8469. .driver = {
  8470. .name = "niu",
  8471. .owner = THIS_MODULE,
  8472. .of_match_table = niu_match,
  8473. },
  8474. .probe = niu_of_probe,
  8475. .remove = __devexit_p(niu_of_remove),
  8476. };
  8477. #endif /* CONFIG_SPARC64 */
  8478. static int __init niu_init(void)
  8479. {
  8480. int err = 0;
  8481. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  8482. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  8483. #ifdef CONFIG_SPARC64
  8484. err = of_register_driver(&niu_of_driver, &of_bus_type);
  8485. #endif
  8486. if (!err) {
  8487. err = pci_register_driver(&niu_pci_driver);
  8488. #ifdef CONFIG_SPARC64
  8489. if (err)
  8490. of_unregister_driver(&niu_of_driver);
  8491. #endif
  8492. }
  8493. return err;
  8494. }
  8495. static void __exit niu_exit(void)
  8496. {
  8497. pci_unregister_driver(&niu_pci_driver);
  8498. #ifdef CONFIG_SPARC64
  8499. of_unregister_driver(&niu_of_driver);
  8500. #endif
  8501. }
  8502. module_init(niu_init);
  8503. module_exit(niu_exit);