korina.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256
  1. /*
  2. * Driver for the IDT RC32434 (Korina) on-chip ethernet controller.
  3. *
  4. * Copyright 2004 IDT Inc. (rischelp@idt.com)
  5. * Copyright 2006 Felix Fietkau <nbd@openwrt.org>
  6. * Copyright 2008 Florian Fainelli <florian@openwrt.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  14. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  16. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  17. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  18. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  19. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. *
  28. * Writing to a DMA status register:
  29. *
  30. * When writing to the status register, you should mask the bit you have
  31. * been testing the status register with. Both Tx and Rx DMA registers
  32. * should stick to this procedure.
  33. */
  34. #include <linux/module.h>
  35. #include <linux/kernel.h>
  36. #include <linux/moduleparam.h>
  37. #include <linux/sched.h>
  38. #include <linux/ctype.h>
  39. #include <linux/types.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/init.h>
  42. #include <linux/ioport.h>
  43. #include <linux/in.h>
  44. #include <linux/slab.h>
  45. #include <linux/string.h>
  46. #include <linux/delay.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/skbuff.h>
  50. #include <linux/errno.h>
  51. #include <linux/platform_device.h>
  52. #include <linux/mii.h>
  53. #include <linux/ethtool.h>
  54. #include <linux/crc32.h>
  55. #include <asm/bootinfo.h>
  56. #include <asm/system.h>
  57. #include <asm/bitops.h>
  58. #include <asm/pgtable.h>
  59. #include <asm/segment.h>
  60. #include <asm/io.h>
  61. #include <asm/dma.h>
  62. #include <asm/mach-rc32434/rb.h>
  63. #include <asm/mach-rc32434/rc32434.h>
  64. #include <asm/mach-rc32434/eth.h>
  65. #include <asm/mach-rc32434/dma_v.h>
  66. #define DRV_NAME "korina"
  67. #define DRV_VERSION "0.10"
  68. #define DRV_RELDATE "04Mar2008"
  69. #define STATION_ADDRESS_HIGH(dev) (((dev)->dev_addr[0] << 8) | \
  70. ((dev)->dev_addr[1]))
  71. #define STATION_ADDRESS_LOW(dev) (((dev)->dev_addr[2] << 24) | \
  72. ((dev)->dev_addr[3] << 16) | \
  73. ((dev)->dev_addr[4] << 8) | \
  74. ((dev)->dev_addr[5]))
  75. #define MII_CLOCK 1250000 /* no more than 2.5MHz */
  76. /* the following must be powers of two */
  77. #define KORINA_NUM_RDS 64 /* number of receive descriptors */
  78. #define KORINA_NUM_TDS 64 /* number of transmit descriptors */
  79. /* KORINA_RBSIZE is the hardware's default maximum receive
  80. * frame size in bytes. Having this hardcoded means that there
  81. * is no support for MTU sizes greater than 1500. */
  82. #define KORINA_RBSIZE 1536 /* size of one resource buffer = Ether MTU */
  83. #define KORINA_RDS_MASK (KORINA_NUM_RDS - 1)
  84. #define KORINA_TDS_MASK (KORINA_NUM_TDS - 1)
  85. #define RD_RING_SIZE (KORINA_NUM_RDS * sizeof(struct dma_desc))
  86. #define TD_RING_SIZE (KORINA_NUM_TDS * sizeof(struct dma_desc))
  87. #define TX_TIMEOUT (6000 * HZ / 1000)
  88. enum chain_status { desc_filled, desc_empty };
  89. #define IS_DMA_FINISHED(X) (((X) & (DMA_DESC_FINI)) != 0)
  90. #define IS_DMA_DONE(X) (((X) & (DMA_DESC_DONE)) != 0)
  91. #define RCVPKT_LENGTH(X) (((X) & ETH_RX_LEN) >> ETH_RX_LEN_BIT)
  92. /* Information that need to be kept for each board. */
  93. struct korina_private {
  94. struct eth_regs *eth_regs;
  95. struct dma_reg *rx_dma_regs;
  96. struct dma_reg *tx_dma_regs;
  97. struct dma_desc *td_ring; /* transmit descriptor ring */
  98. struct dma_desc *rd_ring; /* receive descriptor ring */
  99. struct sk_buff *tx_skb[KORINA_NUM_TDS];
  100. struct sk_buff *rx_skb[KORINA_NUM_RDS];
  101. int rx_next_done;
  102. int rx_chain_head;
  103. int rx_chain_tail;
  104. enum chain_status rx_chain_status;
  105. int tx_next_done;
  106. int tx_chain_head;
  107. int tx_chain_tail;
  108. enum chain_status tx_chain_status;
  109. int tx_count;
  110. int tx_full;
  111. int rx_irq;
  112. int tx_irq;
  113. int ovr_irq;
  114. int und_irq;
  115. spinlock_t lock; /* NIC xmit lock */
  116. int dma_halt_cnt;
  117. int dma_run_cnt;
  118. struct napi_struct napi;
  119. struct timer_list media_check_timer;
  120. struct mii_if_info mii_if;
  121. struct work_struct restart_task;
  122. struct net_device *dev;
  123. int phy_addr;
  124. };
  125. extern unsigned int idt_cpu_freq;
  126. static inline void korina_start_dma(struct dma_reg *ch, u32 dma_addr)
  127. {
  128. writel(0, &ch->dmandptr);
  129. writel(dma_addr, &ch->dmadptr);
  130. }
  131. static inline void korina_abort_dma(struct net_device *dev,
  132. struct dma_reg *ch)
  133. {
  134. if (readl(&ch->dmac) & DMA_CHAN_RUN_BIT) {
  135. writel(0x10, &ch->dmac);
  136. while (!(readl(&ch->dmas) & DMA_STAT_HALT))
  137. dev->trans_start = jiffies;
  138. writel(0, &ch->dmas);
  139. }
  140. writel(0, &ch->dmadptr);
  141. writel(0, &ch->dmandptr);
  142. }
  143. static inline void korina_chain_dma(struct dma_reg *ch, u32 dma_addr)
  144. {
  145. writel(dma_addr, &ch->dmandptr);
  146. }
  147. static void korina_abort_tx(struct net_device *dev)
  148. {
  149. struct korina_private *lp = netdev_priv(dev);
  150. korina_abort_dma(dev, lp->tx_dma_regs);
  151. }
  152. static void korina_abort_rx(struct net_device *dev)
  153. {
  154. struct korina_private *lp = netdev_priv(dev);
  155. korina_abort_dma(dev, lp->rx_dma_regs);
  156. }
  157. static void korina_start_rx(struct korina_private *lp,
  158. struct dma_desc *rd)
  159. {
  160. korina_start_dma(lp->rx_dma_regs, CPHYSADDR(rd));
  161. }
  162. static void korina_chain_rx(struct korina_private *lp,
  163. struct dma_desc *rd)
  164. {
  165. korina_chain_dma(lp->rx_dma_regs, CPHYSADDR(rd));
  166. }
  167. /* transmit packet */
  168. static int korina_send_packet(struct sk_buff *skb, struct net_device *dev)
  169. {
  170. struct korina_private *lp = netdev_priv(dev);
  171. unsigned long flags;
  172. u32 length;
  173. u32 chain_prev, chain_next;
  174. struct dma_desc *td;
  175. spin_lock_irqsave(&lp->lock, flags);
  176. td = &lp->td_ring[lp->tx_chain_tail];
  177. /* stop queue when full, drop pkts if queue already full */
  178. if (lp->tx_count >= (KORINA_NUM_TDS - 2)) {
  179. lp->tx_full = 1;
  180. if (lp->tx_count == (KORINA_NUM_TDS - 2))
  181. netif_stop_queue(dev);
  182. else {
  183. dev->stats.tx_dropped++;
  184. dev_kfree_skb_any(skb);
  185. spin_unlock_irqrestore(&lp->lock, flags);
  186. return NETDEV_TX_BUSY;
  187. }
  188. }
  189. lp->tx_count++;
  190. lp->tx_skb[lp->tx_chain_tail] = skb;
  191. length = skb->len;
  192. dma_cache_wback((u32)skb->data, skb->len);
  193. /* Setup the transmit descriptor. */
  194. dma_cache_inv((u32) td, sizeof(*td));
  195. td->ca = CPHYSADDR(skb->data);
  196. chain_prev = (lp->tx_chain_tail - 1) & KORINA_TDS_MASK;
  197. chain_next = (lp->tx_chain_tail + 1) & KORINA_TDS_MASK;
  198. if (readl(&(lp->tx_dma_regs->dmandptr)) == 0) {
  199. if (lp->tx_chain_status == desc_empty) {
  200. /* Update tail */
  201. td->control = DMA_COUNT(length) |
  202. DMA_DESC_COF | DMA_DESC_IOF;
  203. /* Move tail */
  204. lp->tx_chain_tail = chain_next;
  205. /* Write to NDPTR */
  206. writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]),
  207. &lp->tx_dma_regs->dmandptr);
  208. /* Move head to tail */
  209. lp->tx_chain_head = lp->tx_chain_tail;
  210. } else {
  211. /* Update tail */
  212. td->control = DMA_COUNT(length) |
  213. DMA_DESC_COF | DMA_DESC_IOF;
  214. /* Link to prev */
  215. lp->td_ring[chain_prev].control &=
  216. ~DMA_DESC_COF;
  217. /* Link to prev */
  218. lp->td_ring[chain_prev].link = CPHYSADDR(td);
  219. /* Move tail */
  220. lp->tx_chain_tail = chain_next;
  221. /* Write to NDPTR */
  222. writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]),
  223. &(lp->tx_dma_regs->dmandptr));
  224. /* Move head to tail */
  225. lp->tx_chain_head = lp->tx_chain_tail;
  226. lp->tx_chain_status = desc_empty;
  227. }
  228. } else {
  229. if (lp->tx_chain_status == desc_empty) {
  230. /* Update tail */
  231. td->control = DMA_COUNT(length) |
  232. DMA_DESC_COF | DMA_DESC_IOF;
  233. /* Move tail */
  234. lp->tx_chain_tail = chain_next;
  235. lp->tx_chain_status = desc_filled;
  236. } else {
  237. /* Update tail */
  238. td->control = DMA_COUNT(length) |
  239. DMA_DESC_COF | DMA_DESC_IOF;
  240. lp->td_ring[chain_prev].control &=
  241. ~DMA_DESC_COF;
  242. lp->td_ring[chain_prev].link = CPHYSADDR(td);
  243. lp->tx_chain_tail = chain_next;
  244. }
  245. }
  246. dma_cache_wback((u32) td, sizeof(*td));
  247. dev->trans_start = jiffies;
  248. spin_unlock_irqrestore(&lp->lock, flags);
  249. return NETDEV_TX_OK;
  250. }
  251. static int mdio_read(struct net_device *dev, int mii_id, int reg)
  252. {
  253. struct korina_private *lp = netdev_priv(dev);
  254. int ret;
  255. mii_id = ((lp->rx_irq == 0x2c ? 1 : 0) << 8);
  256. writel(0, &lp->eth_regs->miimcfg);
  257. writel(0, &lp->eth_regs->miimcmd);
  258. writel(mii_id | reg, &lp->eth_regs->miimaddr);
  259. writel(ETH_MII_CMD_SCN, &lp->eth_regs->miimcmd);
  260. ret = (int)(readl(&lp->eth_regs->miimrdd));
  261. return ret;
  262. }
  263. static void mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  264. {
  265. struct korina_private *lp = netdev_priv(dev);
  266. mii_id = ((lp->rx_irq == 0x2c ? 1 : 0) << 8);
  267. writel(0, &lp->eth_regs->miimcfg);
  268. writel(1, &lp->eth_regs->miimcmd);
  269. writel(mii_id | reg, &lp->eth_regs->miimaddr);
  270. writel(ETH_MII_CMD_SCN, &lp->eth_regs->miimcmd);
  271. writel(val, &lp->eth_regs->miimwtd);
  272. }
  273. /* Ethernet Rx DMA interrupt */
  274. static irqreturn_t korina_rx_dma_interrupt(int irq, void *dev_id)
  275. {
  276. struct net_device *dev = dev_id;
  277. struct korina_private *lp = netdev_priv(dev);
  278. u32 dmas, dmasm;
  279. irqreturn_t retval;
  280. dmas = readl(&lp->rx_dma_regs->dmas);
  281. if (dmas & (DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR)) {
  282. dmasm = readl(&lp->rx_dma_regs->dmasm);
  283. writel(dmasm | (DMA_STAT_DONE |
  284. DMA_STAT_HALT | DMA_STAT_ERR),
  285. &lp->rx_dma_regs->dmasm);
  286. napi_schedule(&lp->napi);
  287. if (dmas & DMA_STAT_ERR)
  288. printk(KERN_ERR "%s: DMA error\n", dev->name);
  289. retval = IRQ_HANDLED;
  290. } else
  291. retval = IRQ_NONE;
  292. return retval;
  293. }
  294. static int korina_rx(struct net_device *dev, int limit)
  295. {
  296. struct korina_private *lp = netdev_priv(dev);
  297. struct dma_desc *rd = &lp->rd_ring[lp->rx_next_done];
  298. struct sk_buff *skb, *skb_new;
  299. u8 *pkt_buf;
  300. u32 devcs, pkt_len, dmas;
  301. int count;
  302. dma_cache_inv((u32)rd, sizeof(*rd));
  303. for (count = 0; count < limit; count++) {
  304. skb = lp->rx_skb[lp->rx_next_done];
  305. skb_new = NULL;
  306. devcs = rd->devcs;
  307. if ((KORINA_RBSIZE - (u32)DMA_COUNT(rd->control)) == 0)
  308. break;
  309. /* Update statistics counters */
  310. if (devcs & ETH_RX_CRC)
  311. dev->stats.rx_crc_errors++;
  312. if (devcs & ETH_RX_LOR)
  313. dev->stats.rx_length_errors++;
  314. if (devcs & ETH_RX_LE)
  315. dev->stats.rx_length_errors++;
  316. if (devcs & ETH_RX_OVR)
  317. dev->stats.rx_fifo_errors++;
  318. if (devcs & ETH_RX_CV)
  319. dev->stats.rx_frame_errors++;
  320. if (devcs & ETH_RX_CES)
  321. dev->stats.rx_length_errors++;
  322. if (devcs & ETH_RX_MP)
  323. dev->stats.multicast++;
  324. if ((devcs & ETH_RX_LD) != ETH_RX_LD) {
  325. /* check that this is a whole packet
  326. * WARNING: DMA_FD bit incorrectly set
  327. * in Rc32434 (errata ref #077) */
  328. dev->stats.rx_errors++;
  329. dev->stats.rx_dropped++;
  330. } else if ((devcs & ETH_RX_ROK)) {
  331. pkt_len = RCVPKT_LENGTH(devcs);
  332. /* must be the (first and) last
  333. * descriptor then */
  334. pkt_buf = (u8 *)lp->rx_skb[lp->rx_next_done]->data;
  335. /* invalidate the cache */
  336. dma_cache_inv((unsigned long)pkt_buf, pkt_len - 4);
  337. /* Malloc up new buffer. */
  338. skb_new = netdev_alloc_skb_ip_align(dev, KORINA_RBSIZE);
  339. if (!skb_new)
  340. break;
  341. /* Do not count the CRC */
  342. skb_put(skb, pkt_len - 4);
  343. skb->protocol = eth_type_trans(skb, dev);
  344. /* Pass the packet to upper layers */
  345. netif_receive_skb(skb);
  346. dev->stats.rx_packets++;
  347. dev->stats.rx_bytes += pkt_len;
  348. /* Update the mcast stats */
  349. if (devcs & ETH_RX_MP)
  350. dev->stats.multicast++;
  351. lp->rx_skb[lp->rx_next_done] = skb_new;
  352. }
  353. rd->devcs = 0;
  354. /* Restore descriptor's curr_addr */
  355. if (skb_new)
  356. rd->ca = CPHYSADDR(skb_new->data);
  357. else
  358. rd->ca = CPHYSADDR(skb->data);
  359. rd->control = DMA_COUNT(KORINA_RBSIZE) |
  360. DMA_DESC_COD | DMA_DESC_IOD;
  361. lp->rd_ring[(lp->rx_next_done - 1) &
  362. KORINA_RDS_MASK].control &=
  363. ~DMA_DESC_COD;
  364. lp->rx_next_done = (lp->rx_next_done + 1) & KORINA_RDS_MASK;
  365. dma_cache_wback((u32)rd, sizeof(*rd));
  366. rd = &lp->rd_ring[lp->rx_next_done];
  367. writel(~DMA_STAT_DONE, &lp->rx_dma_regs->dmas);
  368. }
  369. dmas = readl(&lp->rx_dma_regs->dmas);
  370. if (dmas & DMA_STAT_HALT) {
  371. writel(~(DMA_STAT_HALT | DMA_STAT_ERR),
  372. &lp->rx_dma_regs->dmas);
  373. lp->dma_halt_cnt++;
  374. rd->devcs = 0;
  375. skb = lp->rx_skb[lp->rx_next_done];
  376. rd->ca = CPHYSADDR(skb->data);
  377. dma_cache_wback((u32)rd, sizeof(*rd));
  378. korina_chain_rx(lp, rd);
  379. }
  380. return count;
  381. }
  382. static int korina_poll(struct napi_struct *napi, int budget)
  383. {
  384. struct korina_private *lp =
  385. container_of(napi, struct korina_private, napi);
  386. struct net_device *dev = lp->dev;
  387. int work_done;
  388. work_done = korina_rx(dev, budget);
  389. if (work_done < budget) {
  390. napi_complete(napi);
  391. writel(readl(&lp->rx_dma_regs->dmasm) &
  392. ~(DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR),
  393. &lp->rx_dma_regs->dmasm);
  394. }
  395. return work_done;
  396. }
  397. /*
  398. * Set or clear the multicast filter for this adaptor.
  399. */
  400. static void korina_multicast_list(struct net_device *dev)
  401. {
  402. struct korina_private *lp = netdev_priv(dev);
  403. unsigned long flags;
  404. struct netdev_hw_addr *ha;
  405. u32 recognise = ETH_ARC_AB; /* always accept broadcasts */
  406. int i;
  407. /* Set promiscuous mode */
  408. if (dev->flags & IFF_PROMISC)
  409. recognise |= ETH_ARC_PRO;
  410. else if ((dev->flags & IFF_ALLMULTI) || (netdev_mc_count(dev) > 4))
  411. /* All multicast and broadcast */
  412. recognise |= ETH_ARC_AM;
  413. /* Build the hash table */
  414. if (netdev_mc_count(dev) > 4) {
  415. u16 hash_table[4];
  416. u32 crc;
  417. for (i = 0; i < 4; i++)
  418. hash_table[i] = 0;
  419. netdev_for_each_mc_addr(ha, dev) {
  420. char *addrs = ha->addr;
  421. if (!(*addrs & 1))
  422. continue;
  423. crc = ether_crc_le(6, addrs);
  424. crc >>= 26;
  425. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  426. }
  427. /* Accept filtered multicast */
  428. recognise |= ETH_ARC_AFM;
  429. /* Fill the MAC hash tables with their values */
  430. writel((u32)(hash_table[1] << 16 | hash_table[0]),
  431. &lp->eth_regs->ethhash0);
  432. writel((u32)(hash_table[3] << 16 | hash_table[2]),
  433. &lp->eth_regs->ethhash1);
  434. }
  435. spin_lock_irqsave(&lp->lock, flags);
  436. writel(recognise, &lp->eth_regs->etharc);
  437. spin_unlock_irqrestore(&lp->lock, flags);
  438. }
  439. static void korina_tx(struct net_device *dev)
  440. {
  441. struct korina_private *lp = netdev_priv(dev);
  442. struct dma_desc *td = &lp->td_ring[lp->tx_next_done];
  443. u32 devcs;
  444. u32 dmas;
  445. spin_lock(&lp->lock);
  446. /* Process all desc that are done */
  447. while (IS_DMA_FINISHED(td->control)) {
  448. if (lp->tx_full == 1) {
  449. netif_wake_queue(dev);
  450. lp->tx_full = 0;
  451. }
  452. devcs = lp->td_ring[lp->tx_next_done].devcs;
  453. if ((devcs & (ETH_TX_FD | ETH_TX_LD)) !=
  454. (ETH_TX_FD | ETH_TX_LD)) {
  455. dev->stats.tx_errors++;
  456. dev->stats.tx_dropped++;
  457. /* Should never happen */
  458. printk(KERN_ERR "%s: split tx ignored\n",
  459. dev->name);
  460. } else if (devcs & ETH_TX_TOK) {
  461. dev->stats.tx_packets++;
  462. dev->stats.tx_bytes +=
  463. lp->tx_skb[lp->tx_next_done]->len;
  464. } else {
  465. dev->stats.tx_errors++;
  466. dev->stats.tx_dropped++;
  467. /* Underflow */
  468. if (devcs & ETH_TX_UND)
  469. dev->stats.tx_fifo_errors++;
  470. /* Oversized frame */
  471. if (devcs & ETH_TX_OF)
  472. dev->stats.tx_aborted_errors++;
  473. /* Excessive deferrals */
  474. if (devcs & ETH_TX_ED)
  475. dev->stats.tx_carrier_errors++;
  476. /* Collisions: medium busy */
  477. if (devcs & ETH_TX_EC)
  478. dev->stats.collisions++;
  479. /* Late collision */
  480. if (devcs & ETH_TX_LC)
  481. dev->stats.tx_window_errors++;
  482. }
  483. /* We must always free the original skb */
  484. if (lp->tx_skb[lp->tx_next_done]) {
  485. dev_kfree_skb_any(lp->tx_skb[lp->tx_next_done]);
  486. lp->tx_skb[lp->tx_next_done] = NULL;
  487. }
  488. lp->td_ring[lp->tx_next_done].control = DMA_DESC_IOF;
  489. lp->td_ring[lp->tx_next_done].devcs = ETH_TX_FD | ETH_TX_LD;
  490. lp->td_ring[lp->tx_next_done].link = 0;
  491. lp->td_ring[lp->tx_next_done].ca = 0;
  492. lp->tx_count--;
  493. /* Go on to next transmission */
  494. lp->tx_next_done = (lp->tx_next_done + 1) & KORINA_TDS_MASK;
  495. td = &lp->td_ring[lp->tx_next_done];
  496. }
  497. /* Clear the DMA status register */
  498. dmas = readl(&lp->tx_dma_regs->dmas);
  499. writel(~dmas, &lp->tx_dma_regs->dmas);
  500. writel(readl(&lp->tx_dma_regs->dmasm) &
  501. ~(DMA_STAT_FINI | DMA_STAT_ERR),
  502. &lp->tx_dma_regs->dmasm);
  503. spin_unlock(&lp->lock);
  504. }
  505. static irqreturn_t
  506. korina_tx_dma_interrupt(int irq, void *dev_id)
  507. {
  508. struct net_device *dev = dev_id;
  509. struct korina_private *lp = netdev_priv(dev);
  510. u32 dmas, dmasm;
  511. irqreturn_t retval;
  512. dmas = readl(&lp->tx_dma_regs->dmas);
  513. if (dmas & (DMA_STAT_FINI | DMA_STAT_ERR)) {
  514. dmasm = readl(&lp->tx_dma_regs->dmasm);
  515. writel(dmasm | (DMA_STAT_FINI | DMA_STAT_ERR),
  516. &lp->tx_dma_regs->dmasm);
  517. korina_tx(dev);
  518. if (lp->tx_chain_status == desc_filled &&
  519. (readl(&(lp->tx_dma_regs->dmandptr)) == 0)) {
  520. writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]),
  521. &(lp->tx_dma_regs->dmandptr));
  522. lp->tx_chain_status = desc_empty;
  523. lp->tx_chain_head = lp->tx_chain_tail;
  524. dev->trans_start = jiffies;
  525. }
  526. if (dmas & DMA_STAT_ERR)
  527. printk(KERN_ERR "%s: DMA error\n", dev->name);
  528. retval = IRQ_HANDLED;
  529. } else
  530. retval = IRQ_NONE;
  531. return retval;
  532. }
  533. static void korina_check_media(struct net_device *dev, unsigned int init_media)
  534. {
  535. struct korina_private *lp = netdev_priv(dev);
  536. mii_check_media(&lp->mii_if, 0, init_media);
  537. if (lp->mii_if.full_duplex)
  538. writel(readl(&lp->eth_regs->ethmac2) | ETH_MAC2_FD,
  539. &lp->eth_regs->ethmac2);
  540. else
  541. writel(readl(&lp->eth_regs->ethmac2) & ~ETH_MAC2_FD,
  542. &lp->eth_regs->ethmac2);
  543. }
  544. static void korina_poll_media(unsigned long data)
  545. {
  546. struct net_device *dev = (struct net_device *) data;
  547. struct korina_private *lp = netdev_priv(dev);
  548. korina_check_media(dev, 0);
  549. mod_timer(&lp->media_check_timer, jiffies + HZ);
  550. }
  551. static void korina_set_carrier(struct mii_if_info *mii)
  552. {
  553. if (mii->force_media) {
  554. /* autoneg is off: Link is always assumed to be up */
  555. if (!netif_carrier_ok(mii->dev))
  556. netif_carrier_on(mii->dev);
  557. } else /* Let MMI library update carrier status */
  558. korina_check_media(mii->dev, 0);
  559. }
  560. static int korina_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  561. {
  562. struct korina_private *lp = netdev_priv(dev);
  563. struct mii_ioctl_data *data = if_mii(rq);
  564. int rc;
  565. if (!netif_running(dev))
  566. return -EINVAL;
  567. spin_lock_irq(&lp->lock);
  568. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  569. spin_unlock_irq(&lp->lock);
  570. korina_set_carrier(&lp->mii_if);
  571. return rc;
  572. }
  573. /* ethtool helpers */
  574. static void netdev_get_drvinfo(struct net_device *dev,
  575. struct ethtool_drvinfo *info)
  576. {
  577. struct korina_private *lp = netdev_priv(dev);
  578. strcpy(info->driver, DRV_NAME);
  579. strcpy(info->version, DRV_VERSION);
  580. strcpy(info->bus_info, lp->dev->name);
  581. }
  582. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  583. {
  584. struct korina_private *lp = netdev_priv(dev);
  585. int rc;
  586. spin_lock_irq(&lp->lock);
  587. rc = mii_ethtool_gset(&lp->mii_if, cmd);
  588. spin_unlock_irq(&lp->lock);
  589. return rc;
  590. }
  591. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  592. {
  593. struct korina_private *lp = netdev_priv(dev);
  594. int rc;
  595. spin_lock_irq(&lp->lock);
  596. rc = mii_ethtool_sset(&lp->mii_if, cmd);
  597. spin_unlock_irq(&lp->lock);
  598. korina_set_carrier(&lp->mii_if);
  599. return rc;
  600. }
  601. static u32 netdev_get_link(struct net_device *dev)
  602. {
  603. struct korina_private *lp = netdev_priv(dev);
  604. return mii_link_ok(&lp->mii_if);
  605. }
  606. static const struct ethtool_ops netdev_ethtool_ops = {
  607. .get_drvinfo = netdev_get_drvinfo,
  608. .get_settings = netdev_get_settings,
  609. .set_settings = netdev_set_settings,
  610. .get_link = netdev_get_link,
  611. };
  612. static int korina_alloc_ring(struct net_device *dev)
  613. {
  614. struct korina_private *lp = netdev_priv(dev);
  615. struct sk_buff *skb;
  616. int i;
  617. /* Initialize the transmit descriptors */
  618. for (i = 0; i < KORINA_NUM_TDS; i++) {
  619. lp->td_ring[i].control = DMA_DESC_IOF;
  620. lp->td_ring[i].devcs = ETH_TX_FD | ETH_TX_LD;
  621. lp->td_ring[i].ca = 0;
  622. lp->td_ring[i].link = 0;
  623. }
  624. lp->tx_next_done = lp->tx_chain_head = lp->tx_chain_tail =
  625. lp->tx_full = lp->tx_count = 0;
  626. lp->tx_chain_status = desc_empty;
  627. /* Initialize the receive descriptors */
  628. for (i = 0; i < KORINA_NUM_RDS; i++) {
  629. skb = netdev_alloc_skb_ip_align(dev, KORINA_RBSIZE);
  630. if (!skb)
  631. return -ENOMEM;
  632. lp->rx_skb[i] = skb;
  633. lp->rd_ring[i].control = DMA_DESC_IOD |
  634. DMA_COUNT(KORINA_RBSIZE);
  635. lp->rd_ring[i].devcs = 0;
  636. lp->rd_ring[i].ca = CPHYSADDR(skb->data);
  637. lp->rd_ring[i].link = CPHYSADDR(&lp->rd_ring[i+1]);
  638. }
  639. /* loop back receive descriptors, so the last
  640. * descriptor points to the first one */
  641. lp->rd_ring[i - 1].link = CPHYSADDR(&lp->rd_ring[0]);
  642. lp->rd_ring[i - 1].control |= DMA_DESC_COD;
  643. lp->rx_next_done = 0;
  644. lp->rx_chain_head = 0;
  645. lp->rx_chain_tail = 0;
  646. lp->rx_chain_status = desc_empty;
  647. return 0;
  648. }
  649. static void korina_free_ring(struct net_device *dev)
  650. {
  651. struct korina_private *lp = netdev_priv(dev);
  652. int i;
  653. for (i = 0; i < KORINA_NUM_RDS; i++) {
  654. lp->rd_ring[i].control = 0;
  655. if (lp->rx_skb[i])
  656. dev_kfree_skb_any(lp->rx_skb[i]);
  657. lp->rx_skb[i] = NULL;
  658. }
  659. for (i = 0; i < KORINA_NUM_TDS; i++) {
  660. lp->td_ring[i].control = 0;
  661. if (lp->tx_skb[i])
  662. dev_kfree_skb_any(lp->tx_skb[i]);
  663. lp->tx_skb[i] = NULL;
  664. }
  665. }
  666. /*
  667. * Initialize the RC32434 ethernet controller.
  668. */
  669. static int korina_init(struct net_device *dev)
  670. {
  671. struct korina_private *lp = netdev_priv(dev);
  672. /* Disable DMA */
  673. korina_abort_tx(dev);
  674. korina_abort_rx(dev);
  675. /* reset ethernet logic */
  676. writel(0, &lp->eth_regs->ethintfc);
  677. while ((readl(&lp->eth_regs->ethintfc) & ETH_INT_FC_RIP))
  678. dev->trans_start = jiffies;
  679. /* Enable Ethernet Interface */
  680. writel(ETH_INT_FC_EN, &lp->eth_regs->ethintfc);
  681. /* Allocate rings */
  682. if (korina_alloc_ring(dev)) {
  683. printk(KERN_ERR "%s: descriptor allocation failed\n", dev->name);
  684. korina_free_ring(dev);
  685. return -ENOMEM;
  686. }
  687. writel(0, &lp->rx_dma_regs->dmas);
  688. /* Start Rx DMA */
  689. korina_start_rx(lp, &lp->rd_ring[0]);
  690. writel(readl(&lp->tx_dma_regs->dmasm) &
  691. ~(DMA_STAT_FINI | DMA_STAT_ERR),
  692. &lp->tx_dma_regs->dmasm);
  693. writel(readl(&lp->rx_dma_regs->dmasm) &
  694. ~(DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR),
  695. &lp->rx_dma_regs->dmasm);
  696. /* Accept only packets destined for this Ethernet device address */
  697. writel(ETH_ARC_AB, &lp->eth_regs->etharc);
  698. /* Set all Ether station address registers to their initial values */
  699. writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal0);
  700. writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah0);
  701. writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal1);
  702. writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah1);
  703. writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal2);
  704. writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah2);
  705. writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal3);
  706. writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah3);
  707. /* Frame Length Checking, Pad Enable, CRC Enable, Full Duplex set */
  708. writel(ETH_MAC2_PE | ETH_MAC2_CEN | ETH_MAC2_FD,
  709. &lp->eth_regs->ethmac2);
  710. /* Back to back inter-packet-gap */
  711. writel(0x15, &lp->eth_regs->ethipgt);
  712. /* Non - Back to back inter-packet-gap */
  713. writel(0x12, &lp->eth_regs->ethipgr);
  714. /* Management Clock Prescaler Divisor
  715. * Clock independent setting */
  716. writel(((idt_cpu_freq) / MII_CLOCK + 1) & ~1,
  717. &lp->eth_regs->ethmcp);
  718. /* don't transmit until fifo contains 48b */
  719. writel(48, &lp->eth_regs->ethfifott);
  720. writel(ETH_MAC1_RE, &lp->eth_regs->ethmac1);
  721. napi_enable(&lp->napi);
  722. netif_start_queue(dev);
  723. return 0;
  724. }
  725. /*
  726. * Restart the RC32434 ethernet controller.
  727. */
  728. static void korina_restart_task(struct work_struct *work)
  729. {
  730. struct korina_private *lp = container_of(work,
  731. struct korina_private, restart_task);
  732. struct net_device *dev = lp->dev;
  733. /*
  734. * Disable interrupts
  735. */
  736. disable_irq(lp->rx_irq);
  737. disable_irq(lp->tx_irq);
  738. disable_irq(lp->ovr_irq);
  739. disable_irq(lp->und_irq);
  740. writel(readl(&lp->tx_dma_regs->dmasm) |
  741. DMA_STAT_FINI | DMA_STAT_ERR,
  742. &lp->tx_dma_regs->dmasm);
  743. writel(readl(&lp->rx_dma_regs->dmasm) |
  744. DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR,
  745. &lp->rx_dma_regs->dmasm);
  746. korina_free_ring(dev);
  747. napi_disable(&lp->napi);
  748. if (korina_init(dev) < 0) {
  749. printk(KERN_ERR "%s: cannot restart device\n", dev->name);
  750. return;
  751. }
  752. korina_multicast_list(dev);
  753. enable_irq(lp->und_irq);
  754. enable_irq(lp->ovr_irq);
  755. enable_irq(lp->tx_irq);
  756. enable_irq(lp->rx_irq);
  757. }
  758. static void korina_clear_and_restart(struct net_device *dev, u32 value)
  759. {
  760. struct korina_private *lp = netdev_priv(dev);
  761. netif_stop_queue(dev);
  762. writel(value, &lp->eth_regs->ethintfc);
  763. schedule_work(&lp->restart_task);
  764. }
  765. /* Ethernet Tx Underflow interrupt */
  766. static irqreturn_t korina_und_interrupt(int irq, void *dev_id)
  767. {
  768. struct net_device *dev = dev_id;
  769. struct korina_private *lp = netdev_priv(dev);
  770. unsigned int und;
  771. spin_lock(&lp->lock);
  772. und = readl(&lp->eth_regs->ethintfc);
  773. if (und & ETH_INT_FC_UND)
  774. korina_clear_and_restart(dev, und & ~ETH_INT_FC_UND);
  775. spin_unlock(&lp->lock);
  776. return IRQ_HANDLED;
  777. }
  778. static void korina_tx_timeout(struct net_device *dev)
  779. {
  780. struct korina_private *lp = netdev_priv(dev);
  781. schedule_work(&lp->restart_task);
  782. }
  783. /* Ethernet Rx Overflow interrupt */
  784. static irqreturn_t
  785. korina_ovr_interrupt(int irq, void *dev_id)
  786. {
  787. struct net_device *dev = dev_id;
  788. struct korina_private *lp = netdev_priv(dev);
  789. unsigned int ovr;
  790. spin_lock(&lp->lock);
  791. ovr = readl(&lp->eth_regs->ethintfc);
  792. if (ovr & ETH_INT_FC_OVR)
  793. korina_clear_and_restart(dev, ovr & ~ETH_INT_FC_OVR);
  794. spin_unlock(&lp->lock);
  795. return IRQ_HANDLED;
  796. }
  797. #ifdef CONFIG_NET_POLL_CONTROLLER
  798. static void korina_poll_controller(struct net_device *dev)
  799. {
  800. disable_irq(dev->irq);
  801. korina_tx_dma_interrupt(dev->irq, dev);
  802. enable_irq(dev->irq);
  803. }
  804. #endif
  805. static int korina_open(struct net_device *dev)
  806. {
  807. struct korina_private *lp = netdev_priv(dev);
  808. int ret;
  809. /* Initialize */
  810. ret = korina_init(dev);
  811. if (ret < 0) {
  812. printk(KERN_ERR "%s: cannot open device\n", dev->name);
  813. goto out;
  814. }
  815. /* Install the interrupt handler
  816. * that handles the Done Finished
  817. * Ovr and Und Events */
  818. ret = request_irq(lp->rx_irq, korina_rx_dma_interrupt,
  819. IRQF_DISABLED, "Korina ethernet Rx", dev);
  820. if (ret < 0) {
  821. printk(KERN_ERR "%s: unable to get Rx DMA IRQ %d\n",
  822. dev->name, lp->rx_irq);
  823. goto err_release;
  824. }
  825. ret = request_irq(lp->tx_irq, korina_tx_dma_interrupt,
  826. IRQF_DISABLED, "Korina ethernet Tx", dev);
  827. if (ret < 0) {
  828. printk(KERN_ERR "%s: unable to get Tx DMA IRQ %d\n",
  829. dev->name, lp->tx_irq);
  830. goto err_free_rx_irq;
  831. }
  832. /* Install handler for overrun error. */
  833. ret = request_irq(lp->ovr_irq, korina_ovr_interrupt,
  834. IRQF_DISABLED, "Ethernet Overflow", dev);
  835. if (ret < 0) {
  836. printk(KERN_ERR "%s: unable to get OVR IRQ %d\n",
  837. dev->name, lp->ovr_irq);
  838. goto err_free_tx_irq;
  839. }
  840. /* Install handler for underflow error. */
  841. ret = request_irq(lp->und_irq, korina_und_interrupt,
  842. IRQF_DISABLED, "Ethernet Underflow", dev);
  843. if (ret < 0) {
  844. printk(KERN_ERR "%s: unable to get UND IRQ %d\n",
  845. dev->name, lp->und_irq);
  846. goto err_free_ovr_irq;
  847. }
  848. mod_timer(&lp->media_check_timer, jiffies + 1);
  849. out:
  850. return ret;
  851. err_free_ovr_irq:
  852. free_irq(lp->ovr_irq, dev);
  853. err_free_tx_irq:
  854. free_irq(lp->tx_irq, dev);
  855. err_free_rx_irq:
  856. free_irq(lp->rx_irq, dev);
  857. err_release:
  858. korina_free_ring(dev);
  859. goto out;
  860. }
  861. static int korina_close(struct net_device *dev)
  862. {
  863. struct korina_private *lp = netdev_priv(dev);
  864. u32 tmp;
  865. del_timer(&lp->media_check_timer);
  866. /* Disable interrupts */
  867. disable_irq(lp->rx_irq);
  868. disable_irq(lp->tx_irq);
  869. disable_irq(lp->ovr_irq);
  870. disable_irq(lp->und_irq);
  871. korina_abort_tx(dev);
  872. tmp = readl(&lp->tx_dma_regs->dmasm);
  873. tmp = tmp | DMA_STAT_FINI | DMA_STAT_ERR;
  874. writel(tmp, &lp->tx_dma_regs->dmasm);
  875. korina_abort_rx(dev);
  876. tmp = readl(&lp->rx_dma_regs->dmasm);
  877. tmp = tmp | DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR;
  878. writel(tmp, &lp->rx_dma_regs->dmasm);
  879. korina_free_ring(dev);
  880. napi_disable(&lp->napi);
  881. cancel_work_sync(&lp->restart_task);
  882. free_irq(lp->rx_irq, dev);
  883. free_irq(lp->tx_irq, dev);
  884. free_irq(lp->ovr_irq, dev);
  885. free_irq(lp->und_irq, dev);
  886. return 0;
  887. }
  888. static const struct net_device_ops korina_netdev_ops = {
  889. .ndo_open = korina_open,
  890. .ndo_stop = korina_close,
  891. .ndo_start_xmit = korina_send_packet,
  892. .ndo_set_multicast_list = korina_multicast_list,
  893. .ndo_tx_timeout = korina_tx_timeout,
  894. .ndo_do_ioctl = korina_ioctl,
  895. .ndo_change_mtu = eth_change_mtu,
  896. .ndo_validate_addr = eth_validate_addr,
  897. .ndo_set_mac_address = eth_mac_addr,
  898. #ifdef CONFIG_NET_POLL_CONTROLLER
  899. .ndo_poll_controller = korina_poll_controller,
  900. #endif
  901. };
  902. static int korina_probe(struct platform_device *pdev)
  903. {
  904. struct korina_device *bif = platform_get_drvdata(pdev);
  905. struct korina_private *lp;
  906. struct net_device *dev;
  907. struct resource *r;
  908. int rc;
  909. dev = alloc_etherdev(sizeof(struct korina_private));
  910. if (!dev) {
  911. printk(KERN_ERR DRV_NAME ": alloc_etherdev failed\n");
  912. return -ENOMEM;
  913. }
  914. SET_NETDEV_DEV(dev, &pdev->dev);
  915. lp = netdev_priv(dev);
  916. bif->dev = dev;
  917. memcpy(dev->dev_addr, bif->mac, 6);
  918. lp->rx_irq = platform_get_irq_byname(pdev, "korina_rx");
  919. lp->tx_irq = platform_get_irq_byname(pdev, "korina_tx");
  920. lp->ovr_irq = platform_get_irq_byname(pdev, "korina_ovr");
  921. lp->und_irq = platform_get_irq_byname(pdev, "korina_und");
  922. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_regs");
  923. dev->base_addr = r->start;
  924. lp->eth_regs = ioremap_nocache(r->start, resource_size(r));
  925. if (!lp->eth_regs) {
  926. printk(KERN_ERR DRV_NAME ": cannot remap registers\n");
  927. rc = -ENXIO;
  928. goto probe_err_out;
  929. }
  930. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_dma_rx");
  931. lp->rx_dma_regs = ioremap_nocache(r->start, resource_size(r));
  932. if (!lp->rx_dma_regs) {
  933. printk(KERN_ERR DRV_NAME ": cannot remap Rx DMA registers\n");
  934. rc = -ENXIO;
  935. goto probe_err_dma_rx;
  936. }
  937. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_dma_tx");
  938. lp->tx_dma_regs = ioremap_nocache(r->start, resource_size(r));
  939. if (!lp->tx_dma_regs) {
  940. printk(KERN_ERR DRV_NAME ": cannot remap Tx DMA registers\n");
  941. rc = -ENXIO;
  942. goto probe_err_dma_tx;
  943. }
  944. lp->td_ring = kmalloc(TD_RING_SIZE + RD_RING_SIZE, GFP_KERNEL);
  945. if (!lp->td_ring) {
  946. printk(KERN_ERR DRV_NAME ": cannot allocate descriptors\n");
  947. rc = -ENXIO;
  948. goto probe_err_td_ring;
  949. }
  950. dma_cache_inv((unsigned long)(lp->td_ring),
  951. TD_RING_SIZE + RD_RING_SIZE);
  952. /* now convert TD_RING pointer to KSEG1 */
  953. lp->td_ring = (struct dma_desc *)KSEG1ADDR(lp->td_ring);
  954. lp->rd_ring = &lp->td_ring[KORINA_NUM_TDS];
  955. spin_lock_init(&lp->lock);
  956. /* just use the rx dma irq */
  957. dev->irq = lp->rx_irq;
  958. lp->dev = dev;
  959. dev->netdev_ops = &korina_netdev_ops;
  960. dev->ethtool_ops = &netdev_ethtool_ops;
  961. dev->watchdog_timeo = TX_TIMEOUT;
  962. netif_napi_add(dev, &lp->napi, korina_poll, 64);
  963. lp->phy_addr = (((lp->rx_irq == 0x2c? 1:0) << 8) | 0x05);
  964. lp->mii_if.dev = dev;
  965. lp->mii_if.mdio_read = mdio_read;
  966. lp->mii_if.mdio_write = mdio_write;
  967. lp->mii_if.phy_id = lp->phy_addr;
  968. lp->mii_if.phy_id_mask = 0x1f;
  969. lp->mii_if.reg_num_mask = 0x1f;
  970. rc = register_netdev(dev);
  971. if (rc < 0) {
  972. printk(KERN_ERR DRV_NAME
  973. ": cannot register net device: %d\n", rc);
  974. goto probe_err_register;
  975. }
  976. setup_timer(&lp->media_check_timer, korina_poll_media, (unsigned long) dev);
  977. INIT_WORK(&lp->restart_task, korina_restart_task);
  978. printk(KERN_INFO "%s: " DRV_NAME "-" DRV_VERSION " " DRV_RELDATE "\n",
  979. dev->name);
  980. out:
  981. return rc;
  982. probe_err_register:
  983. kfree(lp->td_ring);
  984. probe_err_td_ring:
  985. iounmap(lp->tx_dma_regs);
  986. probe_err_dma_tx:
  987. iounmap(lp->rx_dma_regs);
  988. probe_err_dma_rx:
  989. iounmap(lp->eth_regs);
  990. probe_err_out:
  991. free_netdev(dev);
  992. goto out;
  993. }
  994. static int korina_remove(struct platform_device *pdev)
  995. {
  996. struct korina_device *bif = platform_get_drvdata(pdev);
  997. struct korina_private *lp = netdev_priv(bif->dev);
  998. iounmap(lp->eth_regs);
  999. iounmap(lp->rx_dma_regs);
  1000. iounmap(lp->tx_dma_regs);
  1001. platform_set_drvdata(pdev, NULL);
  1002. unregister_netdev(bif->dev);
  1003. free_netdev(bif->dev);
  1004. return 0;
  1005. }
  1006. static struct platform_driver korina_driver = {
  1007. .driver.name = "korina",
  1008. .probe = korina_probe,
  1009. .remove = korina_remove,
  1010. };
  1011. static int __init korina_init_module(void)
  1012. {
  1013. return platform_driver_register(&korina_driver);
  1014. }
  1015. static void korina_cleanup_module(void)
  1016. {
  1017. return platform_driver_unregister(&korina_driver);
  1018. }
  1019. module_init(korina_init_module);
  1020. module_exit(korina_cleanup_module);
  1021. MODULE_AUTHOR("Philip Rischel <rischelp@idt.com>");
  1022. MODULE_AUTHOR("Felix Fietkau <nbd@openwrt.org>");
  1023. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  1024. MODULE_DESCRIPTION("IDT RC32434 (Korina) Ethernet driver");
  1025. MODULE_LICENSE("GPL");