jme.h 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #ifndef __JME_H_INCLUDED__
  24. #define __JME_H_INCLUDED__
  25. #define DRV_NAME "jme"
  26. #define DRV_VERSION "1.0.6"
  27. #define PFX DRV_NAME ": "
  28. #define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
  29. #define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
  30. /*
  31. * Message related definitions
  32. */
  33. #define JME_DEF_MSG_ENABLE \
  34. (NETIF_MSG_PROBE | \
  35. NETIF_MSG_LINK | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR | \
  38. NETIF_MSG_HW)
  39. #define jeprintk(pdev, fmt, args...) \
  40. printk(KERN_ERR PFX fmt, ## args)
  41. #ifdef TX_DEBUG
  42. #define tx_dbg(priv, fmt, args...) \
  43. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args)
  44. #else
  45. #define tx_dbg(priv, fmt, args...) \
  46. do { \
  47. if (0) \
  48. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args); \
  49. } while (0)
  50. #endif
  51. /*
  52. * Extra PCI Configuration space interface
  53. */
  54. #define PCI_DCSR_MRRS 0x59
  55. #define PCI_DCSR_MRRS_MASK 0x70
  56. enum pci_dcsr_mrrs_vals {
  57. MRRS_128B = 0x00,
  58. MRRS_256B = 0x10,
  59. MRRS_512B = 0x20,
  60. MRRS_1024B = 0x30,
  61. MRRS_2048B = 0x40,
  62. MRRS_4096B = 0x50,
  63. };
  64. #define PCI_SPI 0xB0
  65. enum pci_spi_bits {
  66. SPI_EN = 0x10,
  67. SPI_MISO = 0x08,
  68. SPI_MOSI = 0x04,
  69. SPI_SCLK = 0x02,
  70. SPI_CS = 0x01,
  71. };
  72. struct jme_spi_op {
  73. void __user *uwbuf;
  74. void __user *urbuf;
  75. __u8 wn; /* Number of write actions */
  76. __u8 rn; /* Number of read actions */
  77. __u8 bitn; /* Number of bits per action */
  78. __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
  79. __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
  80. /* Internal use only */
  81. u8 *kwbuf;
  82. u8 *krbuf;
  83. u8 sr;
  84. u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
  85. };
  86. enum jme_spi_op_bits {
  87. SPI_MODE_CPHA = 0x01,
  88. SPI_MODE_CPOL = 0x02,
  89. SPI_MODE_DUP = 0x80,
  90. };
  91. #define HALF_US 500 /* 500 ns */
  92. #define JMESPIIOCTL SIOCDEVPRIVATE
  93. /*
  94. * Dynamic(adaptive)/Static PCC values
  95. */
  96. enum dynamic_pcc_values {
  97. PCC_OFF = 0,
  98. PCC_P1 = 1,
  99. PCC_P2 = 2,
  100. PCC_P3 = 3,
  101. PCC_OFF_TO = 0,
  102. PCC_P1_TO = 1,
  103. PCC_P2_TO = 64,
  104. PCC_P3_TO = 128,
  105. PCC_OFF_CNT = 0,
  106. PCC_P1_CNT = 1,
  107. PCC_P2_CNT = 16,
  108. PCC_P3_CNT = 32,
  109. };
  110. struct dynpcc_info {
  111. unsigned long last_bytes;
  112. unsigned long last_pkts;
  113. unsigned long intr_cnt;
  114. unsigned char cur;
  115. unsigned char attempt;
  116. unsigned char cnt;
  117. };
  118. #define PCC_INTERVAL_US 100000
  119. #define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
  120. #define PCC_P3_THRESHOLD (2 * 1024 * 1024)
  121. #define PCC_P2_THRESHOLD 800
  122. #define PCC_INTR_THRESHOLD 800
  123. #define PCC_TX_TO 1000
  124. #define PCC_TX_CNT 8
  125. /*
  126. * TX/RX Descriptors
  127. *
  128. * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
  129. */
  130. #define RING_DESC_ALIGN 16 /* Descriptor alignment */
  131. #define TX_DESC_SIZE 16
  132. #define TX_RING_NR 8
  133. #define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
  134. struct txdesc {
  135. union {
  136. __u8 all[16];
  137. __le32 dw[4];
  138. struct {
  139. /* DW0 */
  140. __le16 vlan;
  141. __u8 rsv1;
  142. __u8 flags;
  143. /* DW1 */
  144. __le16 datalen;
  145. __le16 mss;
  146. /* DW2 */
  147. __le16 pktsize;
  148. __le16 rsv2;
  149. /* DW3 */
  150. __le32 bufaddr;
  151. } desc1;
  152. struct {
  153. /* DW0 */
  154. __le16 rsv1;
  155. __u8 rsv2;
  156. __u8 flags;
  157. /* DW1 */
  158. __le16 datalen;
  159. __le16 rsv3;
  160. /* DW2 */
  161. __le32 bufaddrh;
  162. /* DW3 */
  163. __le32 bufaddrl;
  164. } desc2;
  165. struct {
  166. /* DW0 */
  167. __u8 ehdrsz;
  168. __u8 rsv1;
  169. __u8 rsv2;
  170. __u8 flags;
  171. /* DW1 */
  172. __le16 trycnt;
  173. __le16 segcnt;
  174. /* DW2 */
  175. __le16 pktsz;
  176. __le16 rsv3;
  177. /* DW3 */
  178. __le32 bufaddrl;
  179. } descwb;
  180. };
  181. };
  182. enum jme_txdesc_flags_bits {
  183. TXFLAG_OWN = 0x80,
  184. TXFLAG_INT = 0x40,
  185. TXFLAG_64BIT = 0x20,
  186. TXFLAG_TCPCS = 0x10,
  187. TXFLAG_UDPCS = 0x08,
  188. TXFLAG_IPCS = 0x04,
  189. TXFLAG_LSEN = 0x02,
  190. TXFLAG_TAGON = 0x01,
  191. };
  192. #define TXDESC_MSS_SHIFT 2
  193. enum jme_txwbdesc_flags_bits {
  194. TXWBFLAG_OWN = 0x80,
  195. TXWBFLAG_INT = 0x40,
  196. TXWBFLAG_TMOUT = 0x20,
  197. TXWBFLAG_TRYOUT = 0x10,
  198. TXWBFLAG_COL = 0x08,
  199. TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
  200. TXWBFLAG_TRYOUT |
  201. TXWBFLAG_COL,
  202. };
  203. #define RX_DESC_SIZE 16
  204. #define RX_RING_NR 4
  205. #define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
  206. #define RX_BUF_DMA_ALIGN 8
  207. #define RX_PREPAD_SIZE 10
  208. #define ETH_CRC_LEN 2
  209. #define RX_VLANHDR_LEN 2
  210. #define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
  211. ETH_HLEN + \
  212. ETH_CRC_LEN + \
  213. RX_VLANHDR_LEN + \
  214. RX_BUF_DMA_ALIGN)
  215. struct rxdesc {
  216. union {
  217. __u8 all[16];
  218. __le32 dw[4];
  219. struct {
  220. /* DW0 */
  221. __le16 rsv2;
  222. __u8 rsv1;
  223. __u8 flags;
  224. /* DW1 */
  225. __le16 datalen;
  226. __le16 wbcpl;
  227. /* DW2 */
  228. __le32 bufaddrh;
  229. /* DW3 */
  230. __le32 bufaddrl;
  231. } desc1;
  232. struct {
  233. /* DW0 */
  234. __le16 vlan;
  235. __le16 flags;
  236. /* DW1 */
  237. __le16 framesize;
  238. __u8 errstat;
  239. __u8 desccnt;
  240. /* DW2 */
  241. __le32 rsshash;
  242. /* DW3 */
  243. __u8 hashfun;
  244. __u8 hashtype;
  245. __le16 resrv;
  246. } descwb;
  247. };
  248. };
  249. enum jme_rxdesc_flags_bits {
  250. RXFLAG_OWN = 0x80,
  251. RXFLAG_INT = 0x40,
  252. RXFLAG_64BIT = 0x20,
  253. };
  254. enum jme_rxwbdesc_flags_bits {
  255. RXWBFLAG_OWN = 0x8000,
  256. RXWBFLAG_INT = 0x4000,
  257. RXWBFLAG_MF = 0x2000,
  258. RXWBFLAG_64BIT = 0x2000,
  259. RXWBFLAG_TCPON = 0x1000,
  260. RXWBFLAG_UDPON = 0x0800,
  261. RXWBFLAG_IPCS = 0x0400,
  262. RXWBFLAG_TCPCS = 0x0200,
  263. RXWBFLAG_UDPCS = 0x0100,
  264. RXWBFLAG_TAGON = 0x0080,
  265. RXWBFLAG_IPV4 = 0x0040,
  266. RXWBFLAG_IPV6 = 0x0020,
  267. RXWBFLAG_PAUSE = 0x0010,
  268. RXWBFLAG_MAGIC = 0x0008,
  269. RXWBFLAG_WAKEUP = 0x0004,
  270. RXWBFLAG_DEST = 0x0003,
  271. RXWBFLAG_DEST_UNI = 0x0001,
  272. RXWBFLAG_DEST_MUL = 0x0002,
  273. RXWBFLAG_DEST_BRO = 0x0003,
  274. };
  275. enum jme_rxwbdesc_desccnt_mask {
  276. RXWBDCNT_WBCPL = 0x80,
  277. RXWBDCNT_DCNT = 0x7F,
  278. };
  279. enum jme_rxwbdesc_errstat_bits {
  280. RXWBERR_LIMIT = 0x80,
  281. RXWBERR_MIIER = 0x40,
  282. RXWBERR_NIBON = 0x20,
  283. RXWBERR_COLON = 0x10,
  284. RXWBERR_ABORT = 0x08,
  285. RXWBERR_SHORT = 0x04,
  286. RXWBERR_OVERUN = 0x02,
  287. RXWBERR_CRCERR = 0x01,
  288. RXWBERR_ALLERR = 0xFF,
  289. };
  290. /*
  291. * Buffer information corresponding to ring descriptors.
  292. */
  293. struct jme_buffer_info {
  294. struct sk_buff *skb;
  295. dma_addr_t mapping;
  296. int len;
  297. int nr_desc;
  298. unsigned long start_xmit;
  299. };
  300. /*
  301. * The structure holding buffer information and ring descriptors all together.
  302. */
  303. struct jme_ring {
  304. void *alloc; /* pointer to allocated memory */
  305. void *desc; /* pointer to ring memory */
  306. dma_addr_t dmaalloc; /* phys address of ring alloc */
  307. dma_addr_t dma; /* phys address for ring dma */
  308. /* Buffer information corresponding to each descriptor */
  309. struct jme_buffer_info *bufinf;
  310. int next_to_use;
  311. atomic_t next_to_clean;
  312. atomic_t nr_free;
  313. };
  314. #define NET_STAT(priv) (priv->dev->stats)
  315. #define NETDEV_GET_STATS(netdev, fun_ptr)
  316. #define DECLARE_NET_DEVICE_STATS
  317. #define DECLARE_NAPI_STRUCT struct napi_struct napi;
  318. #define NETIF_NAPI_SET(dev, napis, pollfn, q) \
  319. netif_napi_add(dev, napis, pollfn, q);
  320. #define JME_NAPI_HOLDER(holder) struct napi_struct *holder
  321. #define JME_NAPI_WEIGHT(w) int w
  322. #define JME_NAPI_WEIGHT_VAL(w) w
  323. #define JME_NAPI_WEIGHT_SET(w, r)
  324. #define JME_RX_COMPLETE(dev, napis) napi_complete(napis)
  325. #define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
  326. #define JME_NAPI_DISABLE(priv) \
  327. if (!napi_disable_pending(&priv->napi)) \
  328. napi_disable(&priv->napi);
  329. #define JME_RX_SCHEDULE_PREP(priv) \
  330. napi_schedule_prep(&priv->napi)
  331. #define JME_RX_SCHEDULE(priv) \
  332. __napi_schedule(&priv->napi);
  333. /*
  334. * Jmac Adapter Private data
  335. */
  336. struct jme_adapter {
  337. struct pci_dev *pdev;
  338. struct net_device *dev;
  339. void __iomem *regs;
  340. struct mii_if_info mii_if;
  341. struct jme_ring rxring[RX_RING_NR];
  342. struct jme_ring txring[TX_RING_NR];
  343. spinlock_t phy_lock;
  344. spinlock_t macaddr_lock;
  345. spinlock_t rxmcs_lock;
  346. struct tasklet_struct rxempty_task;
  347. struct tasklet_struct rxclean_task;
  348. struct tasklet_struct txclean_task;
  349. struct tasklet_struct linkch_task;
  350. struct tasklet_struct pcc_task;
  351. unsigned long flags;
  352. u32 reg_txcs;
  353. u32 reg_txpfc;
  354. u32 reg_rxcs;
  355. u32 reg_rxmcs;
  356. u32 reg_ghc;
  357. u32 reg_pmcs;
  358. u32 phylink;
  359. u32 tx_ring_size;
  360. u32 tx_ring_mask;
  361. u32 tx_wake_threshold;
  362. u32 rx_ring_size;
  363. u32 rx_ring_mask;
  364. u8 mrrs;
  365. unsigned int fpgaver;
  366. unsigned int chiprev;
  367. u8 rev;
  368. u32 msg_enable;
  369. struct ethtool_cmd old_ecmd;
  370. unsigned int old_mtu;
  371. struct vlan_group *vlgrp;
  372. struct dynpcc_info dpi;
  373. atomic_t intr_sem;
  374. atomic_t link_changing;
  375. atomic_t tx_cleaning;
  376. atomic_t rx_cleaning;
  377. atomic_t rx_empty;
  378. int (*jme_rx)(struct sk_buff *skb);
  379. int (*jme_vlan_rx)(struct sk_buff *skb,
  380. struct vlan_group *grp,
  381. unsigned short vlan_tag);
  382. DECLARE_NAPI_STRUCT
  383. DECLARE_NET_DEVICE_STATS
  384. };
  385. enum jme_flags_bits {
  386. JME_FLAG_MSI = 1,
  387. JME_FLAG_SSET = 2,
  388. JME_FLAG_TXCSUM = 3,
  389. JME_FLAG_TSO = 4,
  390. JME_FLAG_POLL = 5,
  391. JME_FLAG_SHUTDOWN = 6,
  392. };
  393. #define TX_TIMEOUT (5 * HZ)
  394. #define JME_REG_LEN 0x500
  395. #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
  396. static inline struct jme_adapter*
  397. jme_napi_priv(struct napi_struct *napi)
  398. {
  399. struct jme_adapter *jme;
  400. jme = container_of(napi, struct jme_adapter, napi);
  401. return jme;
  402. }
  403. /*
  404. * MMaped I/O Resters
  405. */
  406. enum jme_iomap_offsets {
  407. JME_MAC = 0x0000,
  408. JME_PHY = 0x0400,
  409. JME_MISC = 0x0800,
  410. JME_RSS = 0x0C00,
  411. };
  412. enum jme_iomap_lens {
  413. JME_MAC_LEN = 0x80,
  414. JME_PHY_LEN = 0x58,
  415. JME_MISC_LEN = 0x98,
  416. JME_RSS_LEN = 0xFF,
  417. };
  418. enum jme_iomap_regs {
  419. JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
  420. JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
  421. JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
  422. JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
  423. JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
  424. JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
  425. JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
  426. JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
  427. JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
  428. JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
  429. JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
  430. JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
  431. JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
  432. JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
  433. JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
  434. JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
  435. JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
  436. JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
  437. JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
  438. JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
  439. JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
  440. JME_GHC = JME_MAC | 0x54, /* Global Host Control */
  441. JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
  442. JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
  443. JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
  444. JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
  445. JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
  446. JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
  447. JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
  448. JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
  449. JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
  450. JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
  451. JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
  452. JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
  453. JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
  454. JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
  455. JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
  456. JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
  457. JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
  458. JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
  459. JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
  460. JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
  461. JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
  462. };
  463. /*
  464. * TX Control/Status Bits
  465. */
  466. enum jme_txcs_bits {
  467. TXCS_QUEUE7S = 0x00008000,
  468. TXCS_QUEUE6S = 0x00004000,
  469. TXCS_QUEUE5S = 0x00002000,
  470. TXCS_QUEUE4S = 0x00001000,
  471. TXCS_QUEUE3S = 0x00000800,
  472. TXCS_QUEUE2S = 0x00000400,
  473. TXCS_QUEUE1S = 0x00000200,
  474. TXCS_QUEUE0S = 0x00000100,
  475. TXCS_FIFOTH = 0x000000C0,
  476. TXCS_DMASIZE = 0x00000030,
  477. TXCS_BURST = 0x00000004,
  478. TXCS_ENABLE = 0x00000001,
  479. };
  480. enum jme_txcs_value {
  481. TXCS_FIFOTH_16QW = 0x000000C0,
  482. TXCS_FIFOTH_12QW = 0x00000080,
  483. TXCS_FIFOTH_8QW = 0x00000040,
  484. TXCS_FIFOTH_4QW = 0x00000000,
  485. TXCS_DMASIZE_64B = 0x00000000,
  486. TXCS_DMASIZE_128B = 0x00000010,
  487. TXCS_DMASIZE_256B = 0x00000020,
  488. TXCS_DMASIZE_512B = 0x00000030,
  489. TXCS_SELECT_QUEUE0 = 0x00000000,
  490. TXCS_SELECT_QUEUE1 = 0x00010000,
  491. TXCS_SELECT_QUEUE2 = 0x00020000,
  492. TXCS_SELECT_QUEUE3 = 0x00030000,
  493. TXCS_SELECT_QUEUE4 = 0x00040000,
  494. TXCS_SELECT_QUEUE5 = 0x00050000,
  495. TXCS_SELECT_QUEUE6 = 0x00060000,
  496. TXCS_SELECT_QUEUE7 = 0x00070000,
  497. TXCS_DEFAULT = TXCS_FIFOTH_4QW |
  498. TXCS_BURST,
  499. };
  500. #define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
  501. /*
  502. * TX MAC Control/Status Bits
  503. */
  504. enum jme_txmcs_bit_masks {
  505. TXMCS_IFG2 = 0xC0000000,
  506. TXMCS_IFG1 = 0x30000000,
  507. TXMCS_TTHOLD = 0x00000300,
  508. TXMCS_FBURST = 0x00000080,
  509. TXMCS_CARRIEREXT = 0x00000040,
  510. TXMCS_DEFER = 0x00000020,
  511. TXMCS_BACKOFF = 0x00000010,
  512. TXMCS_CARRIERSENSE = 0x00000008,
  513. TXMCS_COLLISION = 0x00000004,
  514. TXMCS_CRC = 0x00000002,
  515. TXMCS_PADDING = 0x00000001,
  516. };
  517. enum jme_txmcs_values {
  518. TXMCS_IFG2_6_4 = 0x00000000,
  519. TXMCS_IFG2_8_5 = 0x40000000,
  520. TXMCS_IFG2_10_6 = 0x80000000,
  521. TXMCS_IFG2_12_7 = 0xC0000000,
  522. TXMCS_IFG1_8_4 = 0x00000000,
  523. TXMCS_IFG1_12_6 = 0x10000000,
  524. TXMCS_IFG1_16_8 = 0x20000000,
  525. TXMCS_IFG1_20_10 = 0x30000000,
  526. TXMCS_TTHOLD_1_8 = 0x00000000,
  527. TXMCS_TTHOLD_1_4 = 0x00000100,
  528. TXMCS_TTHOLD_1_2 = 0x00000200,
  529. TXMCS_TTHOLD_FULL = 0x00000300,
  530. TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
  531. TXMCS_IFG1_16_8 |
  532. TXMCS_TTHOLD_FULL |
  533. TXMCS_DEFER |
  534. TXMCS_CRC |
  535. TXMCS_PADDING,
  536. };
  537. enum jme_txpfc_bits_masks {
  538. TXPFC_VLAN_TAG = 0xFFFF0000,
  539. TXPFC_VLAN_EN = 0x00008000,
  540. TXPFC_PF_EN = 0x00000001,
  541. };
  542. enum jme_txtrhd_bits_masks {
  543. TXTRHD_TXPEN = 0x80000000,
  544. TXTRHD_TXP = 0x7FFFFF00,
  545. TXTRHD_TXREN = 0x00000080,
  546. TXTRHD_TXRL = 0x0000007F,
  547. };
  548. enum jme_txtrhd_shifts {
  549. TXTRHD_TXP_SHIFT = 8,
  550. TXTRHD_TXRL_SHIFT = 0,
  551. };
  552. /*
  553. * RX Control/Status Bits
  554. */
  555. enum jme_rxcs_bit_masks {
  556. /* FIFO full threshold for transmitting Tx Pause Packet */
  557. RXCS_FIFOTHTP = 0x30000000,
  558. /* FIFO threshold for processing next packet */
  559. RXCS_FIFOTHNP = 0x0C000000,
  560. RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
  561. RXCS_QUEUESEL = 0x00030000, /* Queue selection */
  562. RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
  563. RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
  564. RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
  565. RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
  566. RXCS_SHORT = 0x00000010, /* Enable receive short packet */
  567. RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
  568. RXCS_QST = 0x00000004, /* Receive queue start */
  569. RXCS_SUSPEND = 0x00000002,
  570. RXCS_ENABLE = 0x00000001,
  571. };
  572. enum jme_rxcs_values {
  573. RXCS_FIFOTHTP_16T = 0x00000000,
  574. RXCS_FIFOTHTP_32T = 0x10000000,
  575. RXCS_FIFOTHTP_64T = 0x20000000,
  576. RXCS_FIFOTHTP_128T = 0x30000000,
  577. RXCS_FIFOTHNP_16QW = 0x00000000,
  578. RXCS_FIFOTHNP_32QW = 0x04000000,
  579. RXCS_FIFOTHNP_64QW = 0x08000000,
  580. RXCS_FIFOTHNP_128QW = 0x0C000000,
  581. RXCS_DMAREQSZ_16B = 0x00000000,
  582. RXCS_DMAREQSZ_32B = 0x01000000,
  583. RXCS_DMAREQSZ_64B = 0x02000000,
  584. RXCS_DMAREQSZ_128B = 0x03000000,
  585. RXCS_QUEUESEL_Q0 = 0x00000000,
  586. RXCS_QUEUESEL_Q1 = 0x00010000,
  587. RXCS_QUEUESEL_Q2 = 0x00020000,
  588. RXCS_QUEUESEL_Q3 = 0x00030000,
  589. RXCS_RETRYGAP_256ns = 0x00000000,
  590. RXCS_RETRYGAP_512ns = 0x00001000,
  591. RXCS_RETRYGAP_1024ns = 0x00002000,
  592. RXCS_RETRYGAP_2048ns = 0x00003000,
  593. RXCS_RETRYGAP_4096ns = 0x00004000,
  594. RXCS_RETRYGAP_8192ns = 0x00005000,
  595. RXCS_RETRYGAP_16384ns = 0x00006000,
  596. RXCS_RETRYGAP_32768ns = 0x00007000,
  597. RXCS_RETRYCNT_0 = 0x00000000,
  598. RXCS_RETRYCNT_4 = 0x00000100,
  599. RXCS_RETRYCNT_8 = 0x00000200,
  600. RXCS_RETRYCNT_12 = 0x00000300,
  601. RXCS_RETRYCNT_16 = 0x00000400,
  602. RXCS_RETRYCNT_20 = 0x00000500,
  603. RXCS_RETRYCNT_24 = 0x00000600,
  604. RXCS_RETRYCNT_28 = 0x00000700,
  605. RXCS_RETRYCNT_32 = 0x00000800,
  606. RXCS_RETRYCNT_36 = 0x00000900,
  607. RXCS_RETRYCNT_40 = 0x00000A00,
  608. RXCS_RETRYCNT_44 = 0x00000B00,
  609. RXCS_RETRYCNT_48 = 0x00000C00,
  610. RXCS_RETRYCNT_52 = 0x00000D00,
  611. RXCS_RETRYCNT_56 = 0x00000E00,
  612. RXCS_RETRYCNT_60 = 0x00000F00,
  613. RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
  614. RXCS_FIFOTHNP_128QW |
  615. RXCS_DMAREQSZ_128B |
  616. RXCS_RETRYGAP_256ns |
  617. RXCS_RETRYCNT_32,
  618. };
  619. #define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
  620. /*
  621. * RX MAC Control/Status Bits
  622. */
  623. enum jme_rxmcs_bits {
  624. RXMCS_ALLFRAME = 0x00000800,
  625. RXMCS_BRDFRAME = 0x00000400,
  626. RXMCS_MULFRAME = 0x00000200,
  627. RXMCS_UNIFRAME = 0x00000100,
  628. RXMCS_ALLMULFRAME = 0x00000080,
  629. RXMCS_MULFILTERED = 0x00000040,
  630. RXMCS_RXCOLLDEC = 0x00000020,
  631. RXMCS_FLOWCTRL = 0x00000008,
  632. RXMCS_VTAGRM = 0x00000004,
  633. RXMCS_PREPAD = 0x00000002,
  634. RXMCS_CHECKSUM = 0x00000001,
  635. RXMCS_DEFAULT = RXMCS_VTAGRM |
  636. RXMCS_PREPAD |
  637. RXMCS_FLOWCTRL |
  638. RXMCS_CHECKSUM,
  639. };
  640. /*
  641. * Wakeup Frame setup interface registers
  642. */
  643. #define WAKEUP_FRAME_NR 8
  644. #define WAKEUP_FRAME_MASK_DWNR 4
  645. enum jme_wfoi_bit_masks {
  646. WFOI_MASK_SEL = 0x00000070,
  647. WFOI_CRC_SEL = 0x00000008,
  648. WFOI_FRAME_SEL = 0x00000007,
  649. };
  650. enum jme_wfoi_shifts {
  651. WFOI_MASK_SHIFT = 4,
  652. };
  653. /*
  654. * SMI Related definitions
  655. */
  656. enum jme_smi_bit_mask {
  657. SMI_DATA_MASK = 0xFFFF0000,
  658. SMI_REG_ADDR_MASK = 0x0000F800,
  659. SMI_PHY_ADDR_MASK = 0x000007C0,
  660. SMI_OP_WRITE = 0x00000020,
  661. /* Set to 1, after req done it'll be cleared to 0 */
  662. SMI_OP_REQ = 0x00000010,
  663. SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
  664. SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
  665. SMI_OP_MDC = 0x00000002, /* Software CLK Control */
  666. SMI_OP_MDEN = 0x00000001, /* Software access Enable */
  667. };
  668. enum jme_smi_bit_shift {
  669. SMI_DATA_SHIFT = 16,
  670. SMI_REG_ADDR_SHIFT = 11,
  671. SMI_PHY_ADDR_SHIFT = 6,
  672. };
  673. static inline u32 smi_reg_addr(int x)
  674. {
  675. return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
  676. }
  677. static inline u32 smi_phy_addr(int x)
  678. {
  679. return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
  680. }
  681. #define JME_PHY_TIMEOUT 100 /* 100 msec */
  682. #define JME_PHY_REG_NR 32
  683. /*
  684. * Global Host Control
  685. */
  686. enum jme_ghc_bit_mask {
  687. GHC_SWRST = 0x40000000,
  688. GHC_DPX = 0x00000040,
  689. GHC_SPEED = 0x00000030,
  690. GHC_LINK_POLL = 0x00000001,
  691. };
  692. enum jme_ghc_speed_val {
  693. GHC_SPEED_10M = 0x00000010,
  694. GHC_SPEED_100M = 0x00000020,
  695. GHC_SPEED_1000M = 0x00000030,
  696. };
  697. enum jme_ghc_to_clk {
  698. GHC_TO_CLK_OFF = 0x00000000,
  699. GHC_TO_CLK_GPHY = 0x00400000,
  700. GHC_TO_CLK_PCIE = 0x00800000,
  701. GHC_TO_CLK_INVALID = 0x00C00000,
  702. };
  703. enum jme_ghc_txmac_clk {
  704. GHC_TXMAC_CLK_OFF = 0x00000000,
  705. GHC_TXMAC_CLK_GPHY = 0x00100000,
  706. GHC_TXMAC_CLK_PCIE = 0x00200000,
  707. GHC_TXMAC_CLK_INVALID = 0x00300000,
  708. };
  709. /*
  710. * Power management control and status register
  711. */
  712. enum jme_pmcs_bit_masks {
  713. PMCS_WF7DET = 0x80000000,
  714. PMCS_WF6DET = 0x40000000,
  715. PMCS_WF5DET = 0x20000000,
  716. PMCS_WF4DET = 0x10000000,
  717. PMCS_WF3DET = 0x08000000,
  718. PMCS_WF2DET = 0x04000000,
  719. PMCS_WF1DET = 0x02000000,
  720. PMCS_WF0DET = 0x01000000,
  721. PMCS_LFDET = 0x00040000,
  722. PMCS_LRDET = 0x00020000,
  723. PMCS_MFDET = 0x00010000,
  724. PMCS_WF7EN = 0x00008000,
  725. PMCS_WF6EN = 0x00004000,
  726. PMCS_WF5EN = 0x00002000,
  727. PMCS_WF4EN = 0x00001000,
  728. PMCS_WF3EN = 0x00000800,
  729. PMCS_WF2EN = 0x00000400,
  730. PMCS_WF1EN = 0x00000200,
  731. PMCS_WF0EN = 0x00000100,
  732. PMCS_LFEN = 0x00000004,
  733. PMCS_LREN = 0x00000002,
  734. PMCS_MFEN = 0x00000001,
  735. };
  736. /*
  737. * Giga PHY Status Registers
  738. */
  739. enum jme_phy_link_bit_mask {
  740. PHY_LINK_SPEED_MASK = 0x0000C000,
  741. PHY_LINK_DUPLEX = 0x00002000,
  742. PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
  743. PHY_LINK_UP = 0x00000400,
  744. PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
  745. PHY_LINK_MDI_STAT = 0x00000040,
  746. };
  747. enum jme_phy_link_speed_val {
  748. PHY_LINK_SPEED_10M = 0x00000000,
  749. PHY_LINK_SPEED_100M = 0x00004000,
  750. PHY_LINK_SPEED_1000M = 0x00008000,
  751. };
  752. #define JME_SPDRSV_TIMEOUT 500 /* 500 us */
  753. /*
  754. * SMB Control and Status
  755. */
  756. enum jme_smbcsr_bit_mask {
  757. SMBCSR_CNACK = 0x00020000,
  758. SMBCSR_RELOAD = 0x00010000,
  759. SMBCSR_EEPROMD = 0x00000020,
  760. SMBCSR_INITDONE = 0x00000010,
  761. SMBCSR_BUSY = 0x0000000F,
  762. };
  763. enum jme_smbintf_bit_mask {
  764. SMBINTF_HWDATR = 0xFF000000,
  765. SMBINTF_HWDATW = 0x00FF0000,
  766. SMBINTF_HWADDR = 0x0000FF00,
  767. SMBINTF_HWRWN = 0x00000020,
  768. SMBINTF_HWCMD = 0x00000010,
  769. SMBINTF_FASTM = 0x00000008,
  770. SMBINTF_GPIOSCL = 0x00000004,
  771. SMBINTF_GPIOSDA = 0x00000002,
  772. SMBINTF_GPIOEN = 0x00000001,
  773. };
  774. enum jme_smbintf_vals {
  775. SMBINTF_HWRWN_READ = 0x00000020,
  776. SMBINTF_HWRWN_WRITE = 0x00000000,
  777. };
  778. enum jme_smbintf_shifts {
  779. SMBINTF_HWDATR_SHIFT = 24,
  780. SMBINTF_HWDATW_SHIFT = 16,
  781. SMBINTF_HWADDR_SHIFT = 8,
  782. };
  783. #define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
  784. #define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
  785. #define JME_SMB_LEN 256
  786. #define JME_EEPROM_MAGIC 0x250
  787. /*
  788. * Timer Control/Status Register
  789. */
  790. enum jme_tmcsr_bit_masks {
  791. TMCSR_SWIT = 0x80000000,
  792. TMCSR_EN = 0x01000000,
  793. TMCSR_CNT = 0x00FFFFFF,
  794. };
  795. /*
  796. * General Purpose REG-0
  797. */
  798. enum jme_gpreg0_masks {
  799. GPREG0_DISSH = 0xFF000000,
  800. GPREG0_PCIRLMT = 0x00300000,
  801. GPREG0_PCCNOMUTCLR = 0x00040000,
  802. GPREG0_LNKINTPOLL = 0x00001000,
  803. GPREG0_PCCTMR = 0x00000300,
  804. GPREG0_PHYADDR = 0x0000001F,
  805. };
  806. enum jme_gpreg0_vals {
  807. GPREG0_DISSH_DW7 = 0x80000000,
  808. GPREG0_DISSH_DW6 = 0x40000000,
  809. GPREG0_DISSH_DW5 = 0x20000000,
  810. GPREG0_DISSH_DW4 = 0x10000000,
  811. GPREG0_DISSH_DW3 = 0x08000000,
  812. GPREG0_DISSH_DW2 = 0x04000000,
  813. GPREG0_DISSH_DW1 = 0x02000000,
  814. GPREG0_DISSH_DW0 = 0x01000000,
  815. GPREG0_DISSH_ALL = 0xFF000000,
  816. GPREG0_PCIRLMT_8 = 0x00000000,
  817. GPREG0_PCIRLMT_6 = 0x00100000,
  818. GPREG0_PCIRLMT_5 = 0x00200000,
  819. GPREG0_PCIRLMT_4 = 0x00300000,
  820. GPREG0_PCCTMR_16ns = 0x00000000,
  821. GPREG0_PCCTMR_256ns = 0x00000100,
  822. GPREG0_PCCTMR_1us = 0x00000200,
  823. GPREG0_PCCTMR_1ms = 0x00000300,
  824. GPREG0_PHYADDR_1 = 0x00000001,
  825. GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
  826. GPREG0_PCCTMR_1us |
  827. GPREG0_PHYADDR_1,
  828. };
  829. /*
  830. * General Purpose REG-1
  831. * Note: All theses bits defined here are for
  832. * Chip mode revision 0x11 only
  833. */
  834. enum jme_gpreg1_masks {
  835. GPREG1_INTRDELAYUNIT = 0x00000018,
  836. GPREG1_INTRDELAYENABLE = 0x00000007,
  837. };
  838. enum jme_gpreg1_vals {
  839. GPREG1_RSSPATCH = 0x00000040,
  840. GPREG1_HALFMODEPATCH = 0x00000020,
  841. GPREG1_INTDLYUNIT_16NS = 0x00000000,
  842. GPREG1_INTDLYUNIT_256NS = 0x00000008,
  843. GPREG1_INTDLYUNIT_1US = 0x00000010,
  844. GPREG1_INTDLYUNIT_16US = 0x00000018,
  845. GPREG1_INTDLYEN_1U = 0x00000001,
  846. GPREG1_INTDLYEN_2U = 0x00000002,
  847. GPREG1_INTDLYEN_3U = 0x00000003,
  848. GPREG1_INTDLYEN_4U = 0x00000004,
  849. GPREG1_INTDLYEN_5U = 0x00000005,
  850. GPREG1_INTDLYEN_6U = 0x00000006,
  851. GPREG1_INTDLYEN_7U = 0x00000007,
  852. GPREG1_DEFAULT = 0x00000000,
  853. };
  854. /*
  855. * Interrupt Status Bits
  856. */
  857. enum jme_interrupt_bits {
  858. INTR_SWINTR = 0x80000000,
  859. INTR_TMINTR = 0x40000000,
  860. INTR_LINKCH = 0x20000000,
  861. INTR_PAUSERCV = 0x10000000,
  862. INTR_MAGICRCV = 0x08000000,
  863. INTR_WAKERCV = 0x04000000,
  864. INTR_PCCRX0TO = 0x02000000,
  865. INTR_PCCRX1TO = 0x01000000,
  866. INTR_PCCRX2TO = 0x00800000,
  867. INTR_PCCRX3TO = 0x00400000,
  868. INTR_PCCTXTO = 0x00200000,
  869. INTR_PCCRX0 = 0x00100000,
  870. INTR_PCCRX1 = 0x00080000,
  871. INTR_PCCRX2 = 0x00040000,
  872. INTR_PCCRX3 = 0x00020000,
  873. INTR_PCCTX = 0x00010000,
  874. INTR_RX3EMP = 0x00008000,
  875. INTR_RX2EMP = 0x00004000,
  876. INTR_RX1EMP = 0x00002000,
  877. INTR_RX0EMP = 0x00001000,
  878. INTR_RX3 = 0x00000800,
  879. INTR_RX2 = 0x00000400,
  880. INTR_RX1 = 0x00000200,
  881. INTR_RX0 = 0x00000100,
  882. INTR_TX7 = 0x00000080,
  883. INTR_TX6 = 0x00000040,
  884. INTR_TX5 = 0x00000020,
  885. INTR_TX4 = 0x00000010,
  886. INTR_TX3 = 0x00000008,
  887. INTR_TX2 = 0x00000004,
  888. INTR_TX1 = 0x00000002,
  889. INTR_TX0 = 0x00000001,
  890. };
  891. static const u32 INTR_ENABLE = INTR_SWINTR |
  892. INTR_TMINTR |
  893. INTR_LINKCH |
  894. INTR_PCCRX0TO |
  895. INTR_PCCRX0 |
  896. INTR_PCCTXTO |
  897. INTR_PCCTX |
  898. INTR_RX0EMP;
  899. /*
  900. * PCC Control Registers
  901. */
  902. enum jme_pccrx_masks {
  903. PCCRXTO_MASK = 0xFFFF0000,
  904. PCCRX_MASK = 0x0000FF00,
  905. };
  906. enum jme_pcctx_masks {
  907. PCCTXTO_MASK = 0xFFFF0000,
  908. PCCTX_MASK = 0x0000FF00,
  909. PCCTX_QS_MASK = 0x000000FF,
  910. };
  911. enum jme_pccrx_shifts {
  912. PCCRXTO_SHIFT = 16,
  913. PCCRX_SHIFT = 8,
  914. };
  915. enum jme_pcctx_shifts {
  916. PCCTXTO_SHIFT = 16,
  917. PCCTX_SHIFT = 8,
  918. };
  919. enum jme_pcctx_bits {
  920. PCCTXQ0_EN = 0x00000001,
  921. PCCTXQ1_EN = 0x00000002,
  922. PCCTXQ2_EN = 0x00000004,
  923. PCCTXQ3_EN = 0x00000008,
  924. PCCTXQ4_EN = 0x00000010,
  925. PCCTXQ5_EN = 0x00000020,
  926. PCCTXQ6_EN = 0x00000040,
  927. PCCTXQ7_EN = 0x00000080,
  928. };
  929. /*
  930. * Chip Mode Register
  931. */
  932. enum jme_chipmode_bit_masks {
  933. CM_FPGAVER_MASK = 0xFFFF0000,
  934. CM_CHIPREV_MASK = 0x0000FF00,
  935. CM_CHIPMODE_MASK = 0x0000000F,
  936. };
  937. enum jme_chipmode_shifts {
  938. CM_FPGAVER_SHIFT = 16,
  939. CM_CHIPREV_SHIFT = 8,
  940. };
  941. /*
  942. * Aggressive Power Mode Control
  943. */
  944. enum jme_apmc_bits {
  945. JME_APMC_PCIE_SD_EN = 0x40000000,
  946. JME_APMC_PSEUDO_HP_EN = 0x20000000,
  947. JME_APMC_EPIEN = 0x04000000,
  948. JME_APMC_EPIEN_CTRL = 0x03000000,
  949. };
  950. enum jme_apmc_values {
  951. JME_APMC_EPIEN_CTRL_EN = 0x02000000,
  952. JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
  953. };
  954. #define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
  955. #ifdef REG_DEBUG
  956. static char *MAC_REG_NAME[] = {
  957. "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
  958. "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
  959. "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
  960. "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
  961. "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
  962. "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
  963. "JME_PMCS"};
  964. static char *PE_REG_NAME[] = {
  965. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  966. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  967. "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
  968. "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  969. "JME_SMBCSR", "JME_SMBINTF"};
  970. static char *MISC_REG_NAME[] = {
  971. "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
  972. "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
  973. "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
  974. "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
  975. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  976. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  977. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  978. "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
  979. "JME_PCCSRX0"};
  980. static inline void reg_dbg(const struct jme_adapter *jme,
  981. const char *msg, u32 val, u32 reg)
  982. {
  983. const char *regname;
  984. switch (reg & 0xF00) {
  985. case 0x000:
  986. regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
  987. break;
  988. case 0x400:
  989. regname = PE_REG_NAME[(reg & 0xFF) >> 2];
  990. break;
  991. case 0x800:
  992. regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
  993. break;
  994. default:
  995. regname = PE_REG_NAME[0];
  996. }
  997. printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
  998. msg, val, regname);
  999. }
  1000. #else
  1001. static inline void reg_dbg(const struct jme_adapter *jme,
  1002. const char *msg, u32 val, u32 reg) {}
  1003. #endif
  1004. /*
  1005. * Read/Write MMaped I/O Registers
  1006. */
  1007. static inline u32 jread32(struct jme_adapter *jme, u32 reg)
  1008. {
  1009. return readl(jme->regs + reg);
  1010. }
  1011. static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
  1012. {
  1013. reg_dbg(jme, "REG WRITE", val, reg);
  1014. writel(val, jme->regs + reg);
  1015. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1016. }
  1017. static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
  1018. {
  1019. /*
  1020. * Read after write should cause flush
  1021. */
  1022. reg_dbg(jme, "REG WRITE FLUSH", val, reg);
  1023. writel(val, jme->regs + reg);
  1024. readl(jme->regs + reg);
  1025. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1026. }
  1027. /*
  1028. * PHY Regs
  1029. */
  1030. enum jme_phy_reg17_bit_masks {
  1031. PREG17_SPEED = 0xC000,
  1032. PREG17_DUPLEX = 0x2000,
  1033. PREG17_SPDRSV = 0x0800,
  1034. PREG17_LNKUP = 0x0400,
  1035. PREG17_MDI = 0x0040,
  1036. };
  1037. enum jme_phy_reg17_vals {
  1038. PREG17_SPEED_10M = 0x0000,
  1039. PREG17_SPEED_100M = 0x4000,
  1040. PREG17_SPEED_1000M = 0x8000,
  1041. };
  1042. #define BMSR_ANCOMP 0x0020
  1043. /*
  1044. * Workaround
  1045. */
  1046. static inline int is_buggy250(unsigned short device, unsigned int chiprev)
  1047. {
  1048. return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
  1049. }
  1050. /*
  1051. * Function prototypes
  1052. */
  1053. static int jme_set_settings(struct net_device *netdev,
  1054. struct ethtool_cmd *ecmd);
  1055. static void jme_set_multi(struct net_device *netdev);
  1056. #endif