t4fw_api.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2009-2010 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef _T4FW_INTERFACE_H_
  35. #define _T4FW_INTERFACE_H_
  36. #define FW_T4VF_SGE_BASE_ADDR 0x0000
  37. #define FW_T4VF_MPS_BASE_ADDR 0x0100
  38. #define FW_T4VF_PL_BASE_ADDR 0x0200
  39. #define FW_T4VF_MBDATA_BASE_ADDR 0x0240
  40. #define FW_T4VF_CIM_BASE_ADDR 0x0300
  41. enum fw_wr_opcodes {
  42. FW_FILTER_WR = 0x02,
  43. FW_ULPTX_WR = 0x04,
  44. FW_TP_WR = 0x05,
  45. FW_ETH_TX_PKT_WR = 0x08,
  46. FW_FLOWC_WR = 0x0a,
  47. FW_OFLD_TX_DATA_WR = 0x0b,
  48. FW_CMD_WR = 0x10,
  49. FW_ETH_TX_PKT_VM_WR = 0x11,
  50. FW_RI_RES_WR = 0x0c,
  51. FW_RI_INIT_WR = 0x0d,
  52. FW_RI_RDMA_WRITE_WR = 0x14,
  53. FW_RI_SEND_WR = 0x15,
  54. FW_RI_RDMA_READ_WR = 0x16,
  55. FW_RI_RECV_WR = 0x17,
  56. FW_RI_BIND_MW_WR = 0x18,
  57. FW_RI_FR_NSMR_WR = 0x19,
  58. FW_RI_INV_LSTAG_WR = 0x1a,
  59. FW_LASTC2E_WR = 0x40
  60. };
  61. struct fw_wr_hdr {
  62. __be32 hi;
  63. __be32 lo;
  64. };
  65. #define FW_WR_OP(x) ((x) << 24)
  66. #define FW_WR_ATOMIC(x) ((x) << 23)
  67. #define FW_WR_FLUSH(x) ((x) << 22)
  68. #define FW_WR_COMPL(x) ((x) << 21)
  69. #define FW_WR_IMMDLEN_MASK 0xff
  70. #define FW_WR_IMMDLEN(x) ((x) << 0)
  71. #define FW_WR_EQUIQ (1U << 31)
  72. #define FW_WR_EQUEQ (1U << 30)
  73. #define FW_WR_FLOWID(x) ((x) << 8)
  74. #define FW_WR_LEN16(x) ((x) << 0)
  75. struct fw_ulptx_wr {
  76. __be32 op_to_compl;
  77. __be32 flowid_len16;
  78. u64 cookie;
  79. };
  80. struct fw_tp_wr {
  81. __be32 op_to_immdlen;
  82. __be32 flowid_len16;
  83. u64 cookie;
  84. };
  85. struct fw_eth_tx_pkt_wr {
  86. __be32 op_immdlen;
  87. __be32 equiq_to_len16;
  88. __be64 r3;
  89. };
  90. enum fw_flowc_mnem {
  91. FW_FLOWC_MNEM_PFNVFN, /* PFN [15:8] VFN [7:0] */
  92. FW_FLOWC_MNEM_CH,
  93. FW_FLOWC_MNEM_PORT,
  94. FW_FLOWC_MNEM_IQID,
  95. FW_FLOWC_MNEM_SNDNXT,
  96. FW_FLOWC_MNEM_RCVNXT,
  97. FW_FLOWC_MNEM_SNDBUF,
  98. FW_FLOWC_MNEM_MSS,
  99. };
  100. struct fw_flowc_mnemval {
  101. u8 mnemonic;
  102. u8 r4[3];
  103. __be32 val;
  104. };
  105. struct fw_flowc_wr {
  106. __be32 op_to_nparams;
  107. #define FW_FLOWC_WR_NPARAMS(x) ((x) << 0)
  108. __be32 flowid_len16;
  109. struct fw_flowc_mnemval mnemval[0];
  110. };
  111. struct fw_ofld_tx_data_wr {
  112. __be32 op_to_immdlen;
  113. __be32 flowid_len16;
  114. __be32 plen;
  115. __be32 tunnel_to_proxy;
  116. #define FW_OFLD_TX_DATA_WR_TUNNEL(x) ((x) << 19)
  117. #define FW_OFLD_TX_DATA_WR_SAVE(x) ((x) << 18)
  118. #define FW_OFLD_TX_DATA_WR_FLUSH(x) ((x) << 17)
  119. #define FW_OFLD_TX_DATA_WR_URGENT(x) ((x) << 16)
  120. #define FW_OFLD_TX_DATA_WR_MORE(x) ((x) << 15)
  121. #define FW_OFLD_TX_DATA_WR_SHOVE(x) ((x) << 14)
  122. #define FW_OFLD_TX_DATA_WR_ULPMODE(x) ((x) << 10)
  123. #define FW_OFLD_TX_DATA_WR_ULPSUBMODE(x) ((x) << 6)
  124. };
  125. struct fw_cmd_wr {
  126. __be32 op_dma;
  127. #define FW_CMD_WR_DMA (1U << 17)
  128. __be32 len16_pkd;
  129. __be64 cookie_daddr;
  130. };
  131. struct fw_eth_tx_pkt_vm_wr {
  132. __be32 op_immdlen;
  133. __be32 equiq_to_len16;
  134. __be32 r3[2];
  135. u8 ethmacdst[6];
  136. u8 ethmacsrc[6];
  137. __be16 ethtype;
  138. __be16 vlantci;
  139. };
  140. #define FW_CMD_MAX_TIMEOUT 3000
  141. enum fw_cmd_opcodes {
  142. FW_LDST_CMD = 0x01,
  143. FW_RESET_CMD = 0x03,
  144. FW_HELLO_CMD = 0x04,
  145. FW_BYE_CMD = 0x05,
  146. FW_INITIALIZE_CMD = 0x06,
  147. FW_CAPS_CONFIG_CMD = 0x07,
  148. FW_PARAMS_CMD = 0x08,
  149. FW_PFVF_CMD = 0x09,
  150. FW_IQ_CMD = 0x10,
  151. FW_EQ_MNGT_CMD = 0x11,
  152. FW_EQ_ETH_CMD = 0x12,
  153. FW_EQ_CTRL_CMD = 0x13,
  154. FW_EQ_OFLD_CMD = 0x21,
  155. FW_VI_CMD = 0x14,
  156. FW_VI_MAC_CMD = 0x15,
  157. FW_VI_RXMODE_CMD = 0x16,
  158. FW_VI_ENABLE_CMD = 0x17,
  159. FW_ACL_MAC_CMD = 0x18,
  160. FW_ACL_VLAN_CMD = 0x19,
  161. FW_VI_STATS_CMD = 0x1a,
  162. FW_PORT_CMD = 0x1b,
  163. FW_PORT_STATS_CMD = 0x1c,
  164. FW_PORT_LB_STATS_CMD = 0x1d,
  165. FW_PORT_TRACE_CMD = 0x1e,
  166. FW_PORT_TRACE_MMAP_CMD = 0x1f,
  167. FW_RSS_IND_TBL_CMD = 0x20,
  168. FW_RSS_GLB_CONFIG_CMD = 0x22,
  169. FW_RSS_VI_CONFIG_CMD = 0x23,
  170. FW_LASTC2E_CMD = 0x40,
  171. FW_ERROR_CMD = 0x80,
  172. FW_DEBUG_CMD = 0x81,
  173. };
  174. enum fw_cmd_cap {
  175. FW_CMD_CAP_PF = 0x01,
  176. FW_CMD_CAP_DMAQ = 0x02,
  177. FW_CMD_CAP_PORT = 0x04,
  178. FW_CMD_CAP_PORTPROMISC = 0x08,
  179. FW_CMD_CAP_PORTSTATS = 0x10,
  180. FW_CMD_CAP_VF = 0x80,
  181. };
  182. /*
  183. * Generic command header flit0
  184. */
  185. struct fw_cmd_hdr {
  186. __be32 hi;
  187. __be32 lo;
  188. };
  189. #define FW_CMD_OP(x) ((x) << 24)
  190. #define FW_CMD_OP_GET(x) (((x) >> 24) & 0xff)
  191. #define FW_CMD_REQUEST (1U << 23)
  192. #define FW_CMD_READ (1U << 22)
  193. #define FW_CMD_WRITE (1U << 21)
  194. #define FW_CMD_EXEC (1U << 20)
  195. #define FW_CMD_RAMASK(x) ((x) << 20)
  196. #define FW_CMD_RETVAL(x) ((x) << 8)
  197. #define FW_CMD_RETVAL_GET(x) (((x) >> 8) & 0xff)
  198. #define FW_CMD_LEN16(x) ((x) << 0)
  199. enum fw_ldst_addrspc {
  200. FW_LDST_ADDRSPC_FIRMWARE = 0x0001,
  201. FW_LDST_ADDRSPC_SGE_EGRC = 0x0008,
  202. FW_LDST_ADDRSPC_SGE_INGC = 0x0009,
  203. FW_LDST_ADDRSPC_SGE_FLMC = 0x000a,
  204. FW_LDST_ADDRSPC_SGE_CONMC = 0x000b,
  205. FW_LDST_ADDRSPC_TP_PIO = 0x0010,
  206. FW_LDST_ADDRSPC_TP_TM_PIO = 0x0011,
  207. FW_LDST_ADDRSPC_TP_MIB = 0x0012,
  208. FW_LDST_ADDRSPC_MDIO = 0x0018,
  209. FW_LDST_ADDRSPC_MPS = 0x0020,
  210. FW_LDST_ADDRSPC_FUNC = 0x0028
  211. };
  212. enum fw_ldst_mps_fid {
  213. FW_LDST_MPS_ATRB,
  214. FW_LDST_MPS_RPLC
  215. };
  216. enum fw_ldst_func_access_ctl {
  217. FW_LDST_FUNC_ACC_CTL_VIID,
  218. FW_LDST_FUNC_ACC_CTL_FID
  219. };
  220. enum fw_ldst_func_mod_index {
  221. FW_LDST_FUNC_MPS
  222. };
  223. struct fw_ldst_cmd {
  224. __be32 op_to_addrspace;
  225. #define FW_LDST_CMD_ADDRSPACE(x) ((x) << 0)
  226. __be32 cycles_to_len16;
  227. union fw_ldst {
  228. struct fw_ldst_addrval {
  229. __be32 addr;
  230. __be32 val;
  231. } addrval;
  232. struct fw_ldst_idctxt {
  233. __be32 physid;
  234. __be32 msg_pkd;
  235. __be32 ctxt_data7;
  236. __be32 ctxt_data6;
  237. __be32 ctxt_data5;
  238. __be32 ctxt_data4;
  239. __be32 ctxt_data3;
  240. __be32 ctxt_data2;
  241. __be32 ctxt_data1;
  242. __be32 ctxt_data0;
  243. } idctxt;
  244. struct fw_ldst_mdio {
  245. __be16 paddr_mmd;
  246. __be16 raddr;
  247. __be16 vctl;
  248. __be16 rval;
  249. } mdio;
  250. struct fw_ldst_mps {
  251. __be16 fid_ctl;
  252. __be16 rplcpf_pkd;
  253. __be32 rplc127_96;
  254. __be32 rplc95_64;
  255. __be32 rplc63_32;
  256. __be32 rplc31_0;
  257. __be32 atrb;
  258. __be16 vlan[16];
  259. } mps;
  260. struct fw_ldst_func {
  261. u8 access_ctl;
  262. u8 mod_index;
  263. __be16 ctl_id;
  264. __be32 offset;
  265. __be64 data0;
  266. __be64 data1;
  267. } func;
  268. } u;
  269. };
  270. #define FW_LDST_CMD_MSG(x) ((x) << 31)
  271. #define FW_LDST_CMD_PADDR(x) ((x) << 8)
  272. #define FW_LDST_CMD_MMD(x) ((x) << 0)
  273. #define FW_LDST_CMD_FID(x) ((x) << 15)
  274. #define FW_LDST_CMD_CTL(x) ((x) << 0)
  275. #define FW_LDST_CMD_RPLCPF(x) ((x) << 0)
  276. struct fw_reset_cmd {
  277. __be32 op_to_write;
  278. __be32 retval_len16;
  279. __be32 val;
  280. __be32 r3;
  281. };
  282. struct fw_hello_cmd {
  283. __be32 op_to_write;
  284. __be32 retval_len16;
  285. __be32 err_to_mbasyncnot;
  286. #define FW_HELLO_CMD_ERR (1U << 31)
  287. #define FW_HELLO_CMD_INIT (1U << 30)
  288. #define FW_HELLO_CMD_MASTERDIS(x) ((x) << 29)
  289. #define FW_HELLO_CMD_MASTERFORCE(x) ((x) << 28)
  290. #define FW_HELLO_CMD_MBMASTER(x) ((x) << 24)
  291. #define FW_HELLO_CMD_MBASYNCNOT(x) ((x) << 20)
  292. __be32 fwrev;
  293. };
  294. struct fw_bye_cmd {
  295. __be32 op_to_write;
  296. __be32 retval_len16;
  297. __be64 r3;
  298. };
  299. struct fw_initialize_cmd {
  300. __be32 op_to_write;
  301. __be32 retval_len16;
  302. __be64 r3;
  303. };
  304. enum fw_caps_config_hm {
  305. FW_CAPS_CONFIG_HM_PCIE = 0x00000001,
  306. FW_CAPS_CONFIG_HM_PL = 0x00000002,
  307. FW_CAPS_CONFIG_HM_SGE = 0x00000004,
  308. FW_CAPS_CONFIG_HM_CIM = 0x00000008,
  309. FW_CAPS_CONFIG_HM_ULPTX = 0x00000010,
  310. FW_CAPS_CONFIG_HM_TP = 0x00000020,
  311. FW_CAPS_CONFIG_HM_ULPRX = 0x00000040,
  312. FW_CAPS_CONFIG_HM_PMRX = 0x00000080,
  313. FW_CAPS_CONFIG_HM_PMTX = 0x00000100,
  314. FW_CAPS_CONFIG_HM_MC = 0x00000200,
  315. FW_CAPS_CONFIG_HM_LE = 0x00000400,
  316. FW_CAPS_CONFIG_HM_MPS = 0x00000800,
  317. FW_CAPS_CONFIG_HM_XGMAC = 0x00001000,
  318. FW_CAPS_CONFIG_HM_CPLSWITCH = 0x00002000,
  319. FW_CAPS_CONFIG_HM_T4DBG = 0x00004000,
  320. FW_CAPS_CONFIG_HM_MI = 0x00008000,
  321. FW_CAPS_CONFIG_HM_I2CM = 0x00010000,
  322. FW_CAPS_CONFIG_HM_NCSI = 0x00020000,
  323. FW_CAPS_CONFIG_HM_SMB = 0x00040000,
  324. FW_CAPS_CONFIG_HM_MA = 0x00080000,
  325. FW_CAPS_CONFIG_HM_EDRAM = 0x00100000,
  326. FW_CAPS_CONFIG_HM_PMU = 0x00200000,
  327. FW_CAPS_CONFIG_HM_UART = 0x00400000,
  328. FW_CAPS_CONFIG_HM_SF = 0x00800000,
  329. };
  330. enum fw_caps_config_nbm {
  331. FW_CAPS_CONFIG_NBM_IPMI = 0x00000001,
  332. FW_CAPS_CONFIG_NBM_NCSI = 0x00000002,
  333. };
  334. enum fw_caps_config_link {
  335. FW_CAPS_CONFIG_LINK_PPP = 0x00000001,
  336. FW_CAPS_CONFIG_LINK_QFC = 0x00000002,
  337. FW_CAPS_CONFIG_LINK_DCBX = 0x00000004,
  338. };
  339. enum fw_caps_config_switch {
  340. FW_CAPS_CONFIG_SWITCH_INGRESS = 0x00000001,
  341. FW_CAPS_CONFIG_SWITCH_EGRESS = 0x00000002,
  342. };
  343. enum fw_caps_config_nic {
  344. FW_CAPS_CONFIG_NIC = 0x00000001,
  345. FW_CAPS_CONFIG_NIC_VM = 0x00000002,
  346. };
  347. enum fw_caps_config_ofld {
  348. FW_CAPS_CONFIG_OFLD = 0x00000001,
  349. };
  350. enum fw_caps_config_rdma {
  351. FW_CAPS_CONFIG_RDMA_RDDP = 0x00000001,
  352. FW_CAPS_CONFIG_RDMA_RDMAC = 0x00000002,
  353. };
  354. enum fw_caps_config_iscsi {
  355. FW_CAPS_CONFIG_ISCSI_INITIATOR_PDU = 0x00000001,
  356. FW_CAPS_CONFIG_ISCSI_TARGET_PDU = 0x00000002,
  357. FW_CAPS_CONFIG_ISCSI_INITIATOR_CNXOFLD = 0x00000004,
  358. FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008,
  359. };
  360. enum fw_caps_config_fcoe {
  361. FW_CAPS_CONFIG_FCOE_INITIATOR = 0x00000001,
  362. FW_CAPS_CONFIG_FCOE_TARGET = 0x00000002,
  363. };
  364. struct fw_caps_config_cmd {
  365. __be32 op_to_write;
  366. __be32 retval_len16;
  367. __be32 r2;
  368. __be32 hwmbitmap;
  369. __be16 nbmcaps;
  370. __be16 linkcaps;
  371. __be16 switchcaps;
  372. __be16 r3;
  373. __be16 niccaps;
  374. __be16 ofldcaps;
  375. __be16 rdmacaps;
  376. __be16 r4;
  377. __be16 iscsicaps;
  378. __be16 fcoecaps;
  379. __be32 r5;
  380. __be64 r6;
  381. };
  382. /*
  383. * params command mnemonics
  384. */
  385. enum fw_params_mnem {
  386. FW_PARAMS_MNEM_DEV = 1, /* device params */
  387. FW_PARAMS_MNEM_PFVF = 2, /* function params */
  388. FW_PARAMS_MNEM_REG = 3, /* limited register access */
  389. FW_PARAMS_MNEM_DMAQ = 4, /* dma queue params */
  390. FW_PARAMS_MNEM_LAST
  391. };
  392. /*
  393. * device parameters
  394. */
  395. enum fw_params_param_dev {
  396. FW_PARAMS_PARAM_DEV_CCLK = 0x00, /* chip core clock in khz */
  397. FW_PARAMS_PARAM_DEV_PORTVEC = 0x01, /* the port vector */
  398. FW_PARAMS_PARAM_DEV_NTID = 0x02, /* reads the number of TIDs
  399. * allocated by the device's
  400. * Lookup Engine
  401. */
  402. FW_PARAMS_PARAM_DEV_FLOWC_BUFFIFO_SZ = 0x03,
  403. FW_PARAMS_PARAM_DEV_INTVER_NIC = 0x04,
  404. FW_PARAMS_PARAM_DEV_INTVER_VNIC = 0x05,
  405. FW_PARAMS_PARAM_DEV_INTVER_OFLD = 0x06,
  406. FW_PARAMS_PARAM_DEV_INTVER_RI = 0x07,
  407. FW_PARAMS_PARAM_DEV_INTVER_ISCSIPDU = 0x08,
  408. FW_PARAMS_PARAM_DEV_INTVER_ISCSI = 0x09,
  409. FW_PARAMS_PARAM_DEV_INTVER_FCOE = 0x0A,
  410. FW_PARAMS_PARAM_DEV_FWREV = 0x0B,
  411. FW_PARAMS_PARAM_DEV_TPREV = 0x0C,
  412. };
  413. /*
  414. * physical and virtual function parameters
  415. */
  416. enum fw_params_param_pfvf {
  417. FW_PARAMS_PARAM_PFVF_RWXCAPS = 0x00,
  418. FW_PARAMS_PARAM_PFVF_ROUTE_START = 0x01,
  419. FW_PARAMS_PARAM_PFVF_ROUTE_END = 0x02,
  420. FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
  421. FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
  422. FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
  423. FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
  424. FW_PARAMS_PARAM_PFVF_SERVER_START = 0x07,
  425. FW_PARAMS_PARAM_PFVF_SERVER_END = 0x08,
  426. FW_PARAMS_PARAM_PFVF_TDDP_START = 0x09,
  427. FW_PARAMS_PARAM_PFVF_TDDP_END = 0x0A,
  428. FW_PARAMS_PARAM_PFVF_ISCSI_START = 0x0B,
  429. FW_PARAMS_PARAM_PFVF_ISCSI_END = 0x0C,
  430. FW_PARAMS_PARAM_PFVF_STAG_START = 0x0D,
  431. FW_PARAMS_PARAM_PFVF_STAG_END = 0x0E,
  432. FW_PARAMS_PARAM_PFVF_RQ_START = 0x1F,
  433. FW_PARAMS_PARAM_PFVF_RQ_END = 0x10,
  434. FW_PARAMS_PARAM_PFVF_PBL_START = 0x11,
  435. FW_PARAMS_PARAM_PFVF_PBL_END = 0x12,
  436. FW_PARAMS_PARAM_PFVF_L2T_START = 0x13,
  437. FW_PARAMS_PARAM_PFVF_L2T_END = 0x14,
  438. FW_PARAMS_PARAM_PFVF_SQRQ_START = 0x15,
  439. FW_PARAMS_PARAM_PFVF_SQRQ_END = 0x16,
  440. FW_PARAMS_PARAM_PFVF_CQ_START = 0x17,
  441. FW_PARAMS_PARAM_PFVF_CQ_END = 0x18,
  442. FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH = 0x20,
  443. FW_PARAMS_PARAM_PFVF_VIID = 0x24,
  444. FW_PARAMS_PARAM_PFVF_CPMASK = 0x25,
  445. };
  446. /*
  447. * dma queue parameters
  448. */
  449. enum fw_params_param_dmaq {
  450. FW_PARAMS_PARAM_DMAQ_IQ_DCAEN_DCACPU = 0x00,
  451. FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
  452. FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_MNGT = 0x10,
  453. FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_CTRL = 0x11,
  454. FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH = 0x12,
  455. };
  456. #define FW_PARAMS_MNEM(x) ((x) << 24)
  457. #define FW_PARAMS_PARAM_X(x) ((x) << 16)
  458. #define FW_PARAMS_PARAM_Y(x) ((x) << 8)
  459. #define FW_PARAMS_PARAM_Z(x) ((x) << 0)
  460. #define FW_PARAMS_PARAM_XYZ(x) ((x) << 0)
  461. #define FW_PARAMS_PARAM_YZ(x) ((x) << 0)
  462. struct fw_params_cmd {
  463. __be32 op_to_vfn;
  464. __be32 retval_len16;
  465. struct fw_params_param {
  466. __be32 mnem;
  467. __be32 val;
  468. } param[7];
  469. };
  470. #define FW_PARAMS_CMD_PFN(x) ((x) << 8)
  471. #define FW_PARAMS_CMD_VFN(x) ((x) << 0)
  472. struct fw_pfvf_cmd {
  473. __be32 op_to_vfn;
  474. __be32 retval_len16;
  475. __be32 niqflint_niq;
  476. __be32 type_to_neq;
  477. __be32 tc_to_nexactf;
  478. __be32 r_caps_to_nethctrl;
  479. __be16 nricq;
  480. __be16 nriqp;
  481. __be32 r4;
  482. };
  483. #define FW_PFVF_CMD_PFN(x) ((x) << 8)
  484. #define FW_PFVF_CMD_VFN(x) ((x) << 0)
  485. #define FW_PFVF_CMD_NIQFLINT(x) ((x) << 20)
  486. #define FW_PFVF_CMD_NIQFLINT_GET(x) (((x) >> 20) & 0xfff)
  487. #define FW_PFVF_CMD_NIQ(x) ((x) << 0)
  488. #define FW_PFVF_CMD_NIQ_GET(x) (((x) >> 0) & 0xfffff)
  489. #define FW_PFVF_CMD_TYPE (1 << 31)
  490. #define FW_PFVF_CMD_TYPE_GET(x) (((x) >> 31) & 0x1)
  491. #define FW_PFVF_CMD_CMASK(x) ((x) << 24)
  492. #define FW_PFVF_CMD_CMASK_MASK 0xf
  493. #define FW_PFVF_CMD_CMASK_GET(x) (((x) >> 24) & FW_PFVF_CMD_CMASK_MASK)
  494. #define FW_PFVF_CMD_PMASK(x) ((x) << 20)
  495. #define FW_PFVF_CMD_PMASK_MASK 0xf
  496. #define FW_PFVF_CMD_PMASK_GET(x) (((x) >> 20) & FW_PFVF_CMD_PMASK_MASK)
  497. #define FW_PFVF_CMD_NEQ(x) ((x) << 0)
  498. #define FW_PFVF_CMD_NEQ_GET(x) (((x) >> 0) & 0xfffff)
  499. #define FW_PFVF_CMD_TC(x) ((x) << 24)
  500. #define FW_PFVF_CMD_TC_GET(x) (((x) >> 24) & 0xff)
  501. #define FW_PFVF_CMD_NVI(x) ((x) << 16)
  502. #define FW_PFVF_CMD_NVI_GET(x) (((x) >> 16) & 0xff)
  503. #define FW_PFVF_CMD_NEXACTF(x) ((x) << 0)
  504. #define FW_PFVF_CMD_NEXACTF_GET(x) (((x) >> 0) & 0xffff)
  505. #define FW_PFVF_CMD_R_CAPS(x) ((x) << 24)
  506. #define FW_PFVF_CMD_R_CAPS_GET(x) (((x) >> 24) & 0xff)
  507. #define FW_PFVF_CMD_WX_CAPS(x) ((x) << 16)
  508. #define FW_PFVF_CMD_WX_CAPS_GET(x) (((x) >> 16) & 0xff)
  509. #define FW_PFVF_CMD_NETHCTRL(x) ((x) << 0)
  510. #define FW_PFVF_CMD_NETHCTRL_GET(x) (((x) >> 0) & 0xffff)
  511. enum fw_iq_type {
  512. FW_IQ_TYPE_FL_INT_CAP,
  513. FW_IQ_TYPE_NO_FL_INT_CAP
  514. };
  515. struct fw_iq_cmd {
  516. __be32 op_to_vfn;
  517. __be32 alloc_to_len16;
  518. __be16 physiqid;
  519. __be16 iqid;
  520. __be16 fl0id;
  521. __be16 fl1id;
  522. __be32 type_to_iqandstindex;
  523. __be16 iqdroprss_to_iqesize;
  524. __be16 iqsize;
  525. __be64 iqaddr;
  526. __be32 iqns_to_fl0congen;
  527. __be16 fl0dcaen_to_fl0cidxfthresh;
  528. __be16 fl0size;
  529. __be64 fl0addr;
  530. __be32 fl1cngchmap_to_fl1congen;
  531. __be16 fl1dcaen_to_fl1cidxfthresh;
  532. __be16 fl1size;
  533. __be64 fl1addr;
  534. };
  535. #define FW_IQ_CMD_PFN(x) ((x) << 8)
  536. #define FW_IQ_CMD_VFN(x) ((x) << 0)
  537. #define FW_IQ_CMD_ALLOC (1U << 31)
  538. #define FW_IQ_CMD_FREE (1U << 30)
  539. #define FW_IQ_CMD_MODIFY (1U << 29)
  540. #define FW_IQ_CMD_IQSTART(x) ((x) << 28)
  541. #define FW_IQ_CMD_IQSTOP(x) ((x) << 27)
  542. #define FW_IQ_CMD_TYPE(x) ((x) << 29)
  543. #define FW_IQ_CMD_IQASYNCH(x) ((x) << 28)
  544. #define FW_IQ_CMD_VIID(x) ((x) << 16)
  545. #define FW_IQ_CMD_IQANDST(x) ((x) << 15)
  546. #define FW_IQ_CMD_IQANUS(x) ((x) << 14)
  547. #define FW_IQ_CMD_IQANUD(x) ((x) << 12)
  548. #define FW_IQ_CMD_IQANDSTINDEX(x) ((x) << 0)
  549. #define FW_IQ_CMD_IQDROPRSS (1U << 15)
  550. #define FW_IQ_CMD_IQGTSMODE (1U << 14)
  551. #define FW_IQ_CMD_IQPCIECH(x) ((x) << 12)
  552. #define FW_IQ_CMD_IQDCAEN(x) ((x) << 11)
  553. #define FW_IQ_CMD_IQDCACPU(x) ((x) << 6)
  554. #define FW_IQ_CMD_IQINTCNTTHRESH(x) ((x) << 4)
  555. #define FW_IQ_CMD_IQO (1U << 3)
  556. #define FW_IQ_CMD_IQCPRIO(x) ((x) << 2)
  557. #define FW_IQ_CMD_IQESIZE(x) ((x) << 0)
  558. #define FW_IQ_CMD_IQNS(x) ((x) << 31)
  559. #define FW_IQ_CMD_IQRO(x) ((x) << 30)
  560. #define FW_IQ_CMD_IQFLINTIQHSEN(x) ((x) << 28)
  561. #define FW_IQ_CMD_IQFLINTCONGEN(x) ((x) << 27)
  562. #define FW_IQ_CMD_IQFLINTISCSIC(x) ((x) << 26)
  563. #define FW_IQ_CMD_FL0CNGCHMAP(x) ((x) << 20)
  564. #define FW_IQ_CMD_FL0CACHELOCK(x) ((x) << 15)
  565. #define FW_IQ_CMD_FL0DBP(x) ((x) << 14)
  566. #define FW_IQ_CMD_FL0DATANS(x) ((x) << 13)
  567. #define FW_IQ_CMD_FL0DATARO(x) ((x) << 12)
  568. #define FW_IQ_CMD_FL0CONGCIF(x) ((x) << 11)
  569. #define FW_IQ_CMD_FL0ONCHIP(x) ((x) << 10)
  570. #define FW_IQ_CMD_FL0STATUSPGNS(x) ((x) << 9)
  571. #define FW_IQ_CMD_FL0STATUSPGRO(x) ((x) << 8)
  572. #define FW_IQ_CMD_FL0FETCHNS(x) ((x) << 7)
  573. #define FW_IQ_CMD_FL0FETCHRO(x) ((x) << 6)
  574. #define FW_IQ_CMD_FL0HOSTFCMODE(x) ((x) << 4)
  575. #define FW_IQ_CMD_FL0CPRIO(x) ((x) << 3)
  576. #define FW_IQ_CMD_FL0PADEN (1U << 2)
  577. #define FW_IQ_CMD_FL0PACKEN (1U << 1)
  578. #define FW_IQ_CMD_FL0CONGEN (1U << 0)
  579. #define FW_IQ_CMD_FL0DCAEN(x) ((x) << 15)
  580. #define FW_IQ_CMD_FL0DCACPU(x) ((x) << 10)
  581. #define FW_IQ_CMD_FL0FBMIN(x) ((x) << 7)
  582. #define FW_IQ_CMD_FL0FBMAX(x) ((x) << 4)
  583. #define FW_IQ_CMD_FL0CIDXFTHRESHO (1U << 3)
  584. #define FW_IQ_CMD_FL0CIDXFTHRESH(x) ((x) << 0)
  585. #define FW_IQ_CMD_FL1CNGCHMAP(x) ((x) << 20)
  586. #define FW_IQ_CMD_FL1CACHELOCK(x) ((x) << 15)
  587. #define FW_IQ_CMD_FL1DBP(x) ((x) << 14)
  588. #define FW_IQ_CMD_FL1DATANS(x) ((x) << 13)
  589. #define FW_IQ_CMD_FL1DATARO(x) ((x) << 12)
  590. #define FW_IQ_CMD_FL1CONGCIF(x) ((x) << 11)
  591. #define FW_IQ_CMD_FL1ONCHIP(x) ((x) << 10)
  592. #define FW_IQ_CMD_FL1STATUSPGNS(x) ((x) << 9)
  593. #define FW_IQ_CMD_FL1STATUSPGRO(x) ((x) << 8)
  594. #define FW_IQ_CMD_FL1FETCHNS(x) ((x) << 7)
  595. #define FW_IQ_CMD_FL1FETCHRO(x) ((x) << 6)
  596. #define FW_IQ_CMD_FL1HOSTFCMODE(x) ((x) << 4)
  597. #define FW_IQ_CMD_FL1CPRIO(x) ((x) << 3)
  598. #define FW_IQ_CMD_FL1PADEN (1U << 2)
  599. #define FW_IQ_CMD_FL1PACKEN (1U << 1)
  600. #define FW_IQ_CMD_FL1CONGEN (1U << 0)
  601. #define FW_IQ_CMD_FL1DCAEN(x) ((x) << 15)
  602. #define FW_IQ_CMD_FL1DCACPU(x) ((x) << 10)
  603. #define FW_IQ_CMD_FL1FBMIN(x) ((x) << 7)
  604. #define FW_IQ_CMD_FL1FBMAX(x) ((x) << 4)
  605. #define FW_IQ_CMD_FL1CIDXFTHRESHO (1U << 3)
  606. #define FW_IQ_CMD_FL1CIDXFTHRESH(x) ((x) << 0)
  607. struct fw_eq_eth_cmd {
  608. __be32 op_to_vfn;
  609. __be32 alloc_to_len16;
  610. __be32 eqid_pkd;
  611. __be32 physeqid_pkd;
  612. __be32 fetchszm_to_iqid;
  613. __be32 dcaen_to_eqsize;
  614. __be64 eqaddr;
  615. __be32 viid_pkd;
  616. __be32 r8_lo;
  617. __be64 r9;
  618. };
  619. #define FW_EQ_ETH_CMD_PFN(x) ((x) << 8)
  620. #define FW_EQ_ETH_CMD_VFN(x) ((x) << 0)
  621. #define FW_EQ_ETH_CMD_ALLOC (1U << 31)
  622. #define FW_EQ_ETH_CMD_FREE (1U << 30)
  623. #define FW_EQ_ETH_CMD_MODIFY (1U << 29)
  624. #define FW_EQ_ETH_CMD_EQSTART (1U << 28)
  625. #define FW_EQ_ETH_CMD_EQSTOP (1U << 27)
  626. #define FW_EQ_ETH_CMD_EQID(x) ((x) << 0)
  627. #define FW_EQ_ETH_CMD_EQID_GET(x) (((x) >> 0) & 0xfffff)
  628. #define FW_EQ_ETH_CMD_PHYSEQID(x) ((x) << 0)
  629. #define FW_EQ_ETH_CMD_PHYSEQID_GET(x) (((x) >> 0) & 0xfffff)
  630. #define FW_EQ_ETH_CMD_FETCHSZM(x) ((x) << 26)
  631. #define FW_EQ_ETH_CMD_STATUSPGNS(x) ((x) << 25)
  632. #define FW_EQ_ETH_CMD_STATUSPGRO(x) ((x) << 24)
  633. #define FW_EQ_ETH_CMD_FETCHNS(x) ((x) << 23)
  634. #define FW_EQ_ETH_CMD_FETCHRO(x) ((x) << 22)
  635. #define FW_EQ_ETH_CMD_HOSTFCMODE(x) ((x) << 20)
  636. #define FW_EQ_ETH_CMD_CPRIO(x) ((x) << 19)
  637. #define FW_EQ_ETH_CMD_ONCHIP(x) ((x) << 18)
  638. #define FW_EQ_ETH_CMD_PCIECHN(x) ((x) << 16)
  639. #define FW_EQ_ETH_CMD_IQID(x) ((x) << 0)
  640. #define FW_EQ_ETH_CMD_DCAEN(x) ((x) << 31)
  641. #define FW_EQ_ETH_CMD_DCACPU(x) ((x) << 26)
  642. #define FW_EQ_ETH_CMD_FBMIN(x) ((x) << 23)
  643. #define FW_EQ_ETH_CMD_FBMAX(x) ((x) << 20)
  644. #define FW_EQ_ETH_CMD_CIDXFTHRESHO(x) ((x) << 19)
  645. #define FW_EQ_ETH_CMD_CIDXFTHRESH(x) ((x) << 16)
  646. #define FW_EQ_ETH_CMD_EQSIZE(x) ((x) << 0)
  647. #define FW_EQ_ETH_CMD_VIID(x) ((x) << 16)
  648. struct fw_eq_ctrl_cmd {
  649. __be32 op_to_vfn;
  650. __be32 alloc_to_len16;
  651. __be32 cmpliqid_eqid;
  652. __be32 physeqid_pkd;
  653. __be32 fetchszm_to_iqid;
  654. __be32 dcaen_to_eqsize;
  655. __be64 eqaddr;
  656. };
  657. #define FW_EQ_CTRL_CMD_PFN(x) ((x) << 8)
  658. #define FW_EQ_CTRL_CMD_VFN(x) ((x) << 0)
  659. #define FW_EQ_CTRL_CMD_ALLOC (1U << 31)
  660. #define FW_EQ_CTRL_CMD_FREE (1U << 30)
  661. #define FW_EQ_CTRL_CMD_MODIFY (1U << 29)
  662. #define FW_EQ_CTRL_CMD_EQSTART (1U << 28)
  663. #define FW_EQ_CTRL_CMD_EQSTOP (1U << 27)
  664. #define FW_EQ_CTRL_CMD_CMPLIQID(x) ((x) << 20)
  665. #define FW_EQ_CTRL_CMD_EQID(x) ((x) << 0)
  666. #define FW_EQ_CTRL_CMD_EQID_GET(x) (((x) >> 0) & 0xfffff)
  667. #define FW_EQ_CTRL_CMD_PHYSEQID_GET(x) (((x) >> 0) & 0xfffff)
  668. #define FW_EQ_CTRL_CMD_FETCHSZM (1U << 26)
  669. #define FW_EQ_CTRL_CMD_STATUSPGNS (1U << 25)
  670. #define FW_EQ_CTRL_CMD_STATUSPGRO (1U << 24)
  671. #define FW_EQ_CTRL_CMD_FETCHNS (1U << 23)
  672. #define FW_EQ_CTRL_CMD_FETCHRO (1U << 22)
  673. #define FW_EQ_CTRL_CMD_HOSTFCMODE(x) ((x) << 20)
  674. #define FW_EQ_CTRL_CMD_CPRIO(x) ((x) << 19)
  675. #define FW_EQ_CTRL_CMD_ONCHIP(x) ((x) << 18)
  676. #define FW_EQ_CTRL_CMD_PCIECHN(x) ((x) << 16)
  677. #define FW_EQ_CTRL_CMD_IQID(x) ((x) << 0)
  678. #define FW_EQ_CTRL_CMD_DCAEN(x) ((x) << 31)
  679. #define FW_EQ_CTRL_CMD_DCACPU(x) ((x) << 26)
  680. #define FW_EQ_CTRL_CMD_FBMIN(x) ((x) << 23)
  681. #define FW_EQ_CTRL_CMD_FBMAX(x) ((x) << 20)
  682. #define FW_EQ_CTRL_CMD_CIDXFTHRESHO(x) ((x) << 19)
  683. #define FW_EQ_CTRL_CMD_CIDXFTHRESH(x) ((x) << 16)
  684. #define FW_EQ_CTRL_CMD_EQSIZE(x) ((x) << 0)
  685. struct fw_eq_ofld_cmd {
  686. __be32 op_to_vfn;
  687. __be32 alloc_to_len16;
  688. __be32 eqid_pkd;
  689. __be32 physeqid_pkd;
  690. __be32 fetchszm_to_iqid;
  691. __be32 dcaen_to_eqsize;
  692. __be64 eqaddr;
  693. };
  694. #define FW_EQ_OFLD_CMD_PFN(x) ((x) << 8)
  695. #define FW_EQ_OFLD_CMD_VFN(x) ((x) << 0)
  696. #define FW_EQ_OFLD_CMD_ALLOC (1U << 31)
  697. #define FW_EQ_OFLD_CMD_FREE (1U << 30)
  698. #define FW_EQ_OFLD_CMD_MODIFY (1U << 29)
  699. #define FW_EQ_OFLD_CMD_EQSTART (1U << 28)
  700. #define FW_EQ_OFLD_CMD_EQSTOP (1U << 27)
  701. #define FW_EQ_OFLD_CMD_EQID(x) ((x) << 0)
  702. #define FW_EQ_OFLD_CMD_EQID_GET(x) (((x) >> 0) & 0xfffff)
  703. #define FW_EQ_OFLD_CMD_PHYSEQID_GET(x) (((x) >> 0) & 0xfffff)
  704. #define FW_EQ_OFLD_CMD_FETCHSZM(x) ((x) << 26)
  705. #define FW_EQ_OFLD_CMD_STATUSPGNS(x) ((x) << 25)
  706. #define FW_EQ_OFLD_CMD_STATUSPGRO(x) ((x) << 24)
  707. #define FW_EQ_OFLD_CMD_FETCHNS(x) ((x) << 23)
  708. #define FW_EQ_OFLD_CMD_FETCHRO(x) ((x) << 22)
  709. #define FW_EQ_OFLD_CMD_HOSTFCMODE(x) ((x) << 20)
  710. #define FW_EQ_OFLD_CMD_CPRIO(x) ((x) << 19)
  711. #define FW_EQ_OFLD_CMD_ONCHIP(x) ((x) << 18)
  712. #define FW_EQ_OFLD_CMD_PCIECHN(x) ((x) << 16)
  713. #define FW_EQ_OFLD_CMD_IQID(x) ((x) << 0)
  714. #define FW_EQ_OFLD_CMD_DCAEN(x) ((x) << 31)
  715. #define FW_EQ_OFLD_CMD_DCACPU(x) ((x) << 26)
  716. #define FW_EQ_OFLD_CMD_FBMIN(x) ((x) << 23)
  717. #define FW_EQ_OFLD_CMD_FBMAX(x) ((x) << 20)
  718. #define FW_EQ_OFLD_CMD_CIDXFTHRESHO(x) ((x) << 19)
  719. #define FW_EQ_OFLD_CMD_CIDXFTHRESH(x) ((x) << 16)
  720. #define FW_EQ_OFLD_CMD_EQSIZE(x) ((x) << 0)
  721. /*
  722. * Macros for VIID parsing:
  723. * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number
  724. */
  725. #define FW_VIID_PFN_GET(x) (((x) >> 8) & 0x7)
  726. #define FW_VIID_VIVLD_GET(x) (((x) >> 7) & 0x1)
  727. #define FW_VIID_VIN_GET(x) (((x) >> 0) & 0x7F)
  728. struct fw_vi_cmd {
  729. __be32 op_to_vfn;
  730. __be32 alloc_to_len16;
  731. __be16 type_viid;
  732. u8 mac[6];
  733. u8 portid_pkd;
  734. u8 nmac;
  735. u8 nmac0[6];
  736. __be16 rsssize_pkd;
  737. u8 nmac1[6];
  738. __be16 idsiiq_pkd;
  739. u8 nmac2[6];
  740. __be16 idseiq_pkd;
  741. u8 nmac3[6];
  742. __be64 r9;
  743. __be64 r10;
  744. };
  745. #define FW_VI_CMD_PFN(x) ((x) << 8)
  746. #define FW_VI_CMD_VFN(x) ((x) << 0)
  747. #define FW_VI_CMD_ALLOC (1U << 31)
  748. #define FW_VI_CMD_FREE (1U << 30)
  749. #define FW_VI_CMD_VIID(x) ((x) << 0)
  750. #define FW_VI_CMD_VIID_GET(x) ((x) & 0xfff)
  751. #define FW_VI_CMD_PORTID(x) ((x) << 4)
  752. #define FW_VI_CMD_PORTID_GET(x) (((x) >> 4) & 0xf)
  753. #define FW_VI_CMD_RSSSIZE_GET(x) (((x) >> 0) & 0x7ff)
  754. /* Special VI_MAC command index ids */
  755. #define FW_VI_MAC_ADD_MAC 0x3FF
  756. #define FW_VI_MAC_ADD_PERSIST_MAC 0x3FE
  757. #define FW_VI_MAC_MAC_BASED_FREE 0x3FD
  758. #define FW_CLS_TCAM_NUM_ENTRIES 336
  759. enum fw_vi_mac_smac {
  760. FW_VI_MAC_MPS_TCAM_ENTRY,
  761. FW_VI_MAC_MPS_TCAM_ONLY,
  762. FW_VI_MAC_SMT_ONLY,
  763. FW_VI_MAC_SMT_AND_MPSTCAM
  764. };
  765. enum fw_vi_mac_result {
  766. FW_VI_MAC_R_SUCCESS,
  767. FW_VI_MAC_R_F_NONEXISTENT_NOMEM,
  768. FW_VI_MAC_R_SMAC_FAIL,
  769. FW_VI_MAC_R_F_ACL_CHECK
  770. };
  771. struct fw_vi_mac_cmd {
  772. __be32 op_to_viid;
  773. __be32 freemacs_to_len16;
  774. union fw_vi_mac {
  775. struct fw_vi_mac_exact {
  776. __be16 valid_to_idx;
  777. u8 macaddr[6];
  778. } exact[7];
  779. struct fw_vi_mac_hash {
  780. __be64 hashvec;
  781. } hash;
  782. } u;
  783. };
  784. #define FW_VI_MAC_CMD_VIID(x) ((x) << 0)
  785. #define FW_VI_MAC_CMD_FREEMACS(x) ((x) << 31)
  786. #define FW_VI_MAC_CMD_HASHVECEN (1U << 23)
  787. #define FW_VI_MAC_CMD_HASHUNIEN(x) ((x) << 22)
  788. #define FW_VI_MAC_CMD_VALID (1U << 15)
  789. #define FW_VI_MAC_CMD_PRIO(x) ((x) << 12)
  790. #define FW_VI_MAC_CMD_SMAC_RESULT(x) ((x) << 10)
  791. #define FW_VI_MAC_CMD_SMAC_RESULT_GET(x) (((x) >> 10) & 0x3)
  792. #define FW_VI_MAC_CMD_IDX(x) ((x) << 0)
  793. #define FW_VI_MAC_CMD_IDX_GET(x) (((x) >> 0) & 0x3ff)
  794. #define FW_RXMODE_MTU_NO_CHG 65535
  795. struct fw_vi_rxmode_cmd {
  796. __be32 op_to_viid;
  797. __be32 retval_len16;
  798. __be32 mtu_to_vlanexen;
  799. __be32 r4_lo;
  800. };
  801. #define FW_VI_RXMODE_CMD_VIID(x) ((x) << 0)
  802. #define FW_VI_RXMODE_CMD_MTU_MASK 0xffff
  803. #define FW_VI_RXMODE_CMD_MTU(x) ((x) << 16)
  804. #define FW_VI_RXMODE_CMD_PROMISCEN_MASK 0x3
  805. #define FW_VI_RXMODE_CMD_PROMISCEN(x) ((x) << 14)
  806. #define FW_VI_RXMODE_CMD_ALLMULTIEN_MASK 0x3
  807. #define FW_VI_RXMODE_CMD_ALLMULTIEN(x) ((x) << 12)
  808. #define FW_VI_RXMODE_CMD_BROADCASTEN_MASK 0x3
  809. #define FW_VI_RXMODE_CMD_BROADCASTEN(x) ((x) << 10)
  810. #define FW_VI_RXMODE_CMD_VLANEXEN_MASK 0x3
  811. #define FW_VI_RXMODE_CMD_VLANEXEN(x) ((x) << 8)
  812. struct fw_vi_enable_cmd {
  813. __be32 op_to_viid;
  814. __be32 ien_to_len16;
  815. __be16 blinkdur;
  816. __be16 r3;
  817. __be32 r4;
  818. };
  819. #define FW_VI_ENABLE_CMD_VIID(x) ((x) << 0)
  820. #define FW_VI_ENABLE_CMD_IEN(x) ((x) << 31)
  821. #define FW_VI_ENABLE_CMD_EEN(x) ((x) << 30)
  822. #define FW_VI_ENABLE_CMD_LED (1U << 29)
  823. /* VI VF stats offset definitions */
  824. #define VI_VF_NUM_STATS 16
  825. enum fw_vi_stats_vf_index {
  826. FW_VI_VF_STAT_TX_BCAST_BYTES_IX,
  827. FW_VI_VF_STAT_TX_BCAST_FRAMES_IX,
  828. FW_VI_VF_STAT_TX_MCAST_BYTES_IX,
  829. FW_VI_VF_STAT_TX_MCAST_FRAMES_IX,
  830. FW_VI_VF_STAT_TX_UCAST_BYTES_IX,
  831. FW_VI_VF_STAT_TX_UCAST_FRAMES_IX,
  832. FW_VI_VF_STAT_TX_DROP_FRAMES_IX,
  833. FW_VI_VF_STAT_TX_OFLD_BYTES_IX,
  834. FW_VI_VF_STAT_TX_OFLD_FRAMES_IX,
  835. FW_VI_VF_STAT_RX_BCAST_BYTES_IX,
  836. FW_VI_VF_STAT_RX_BCAST_FRAMES_IX,
  837. FW_VI_VF_STAT_RX_MCAST_BYTES_IX,
  838. FW_VI_VF_STAT_RX_MCAST_FRAMES_IX,
  839. FW_VI_VF_STAT_RX_UCAST_BYTES_IX,
  840. FW_VI_VF_STAT_RX_UCAST_FRAMES_IX,
  841. FW_VI_VF_STAT_RX_ERR_FRAMES_IX
  842. };
  843. /* VI PF stats offset definitions */
  844. #define VI_PF_NUM_STATS 17
  845. enum fw_vi_stats_pf_index {
  846. FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
  847. FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
  848. FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
  849. FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
  850. FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
  851. FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
  852. FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
  853. FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
  854. FW_VI_PF_STAT_RX_BYTES_IX,
  855. FW_VI_PF_STAT_RX_FRAMES_IX,
  856. FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
  857. FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
  858. FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
  859. FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
  860. FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
  861. FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
  862. FW_VI_PF_STAT_RX_ERR_FRAMES_IX
  863. };
  864. struct fw_vi_stats_cmd {
  865. __be32 op_to_viid;
  866. __be32 retval_len16;
  867. union fw_vi_stats {
  868. struct fw_vi_stats_ctl {
  869. __be16 nstats_ix;
  870. __be16 r6;
  871. __be32 r7;
  872. __be64 stat0;
  873. __be64 stat1;
  874. __be64 stat2;
  875. __be64 stat3;
  876. __be64 stat4;
  877. __be64 stat5;
  878. } ctl;
  879. struct fw_vi_stats_pf {
  880. __be64 tx_bcast_bytes;
  881. __be64 tx_bcast_frames;
  882. __be64 tx_mcast_bytes;
  883. __be64 tx_mcast_frames;
  884. __be64 tx_ucast_bytes;
  885. __be64 tx_ucast_frames;
  886. __be64 tx_offload_bytes;
  887. __be64 tx_offload_frames;
  888. __be64 rx_pf_bytes;
  889. __be64 rx_pf_frames;
  890. __be64 rx_bcast_bytes;
  891. __be64 rx_bcast_frames;
  892. __be64 rx_mcast_bytes;
  893. __be64 rx_mcast_frames;
  894. __be64 rx_ucast_bytes;
  895. __be64 rx_ucast_frames;
  896. __be64 rx_err_frames;
  897. } pf;
  898. struct fw_vi_stats_vf {
  899. __be64 tx_bcast_bytes;
  900. __be64 tx_bcast_frames;
  901. __be64 tx_mcast_bytes;
  902. __be64 tx_mcast_frames;
  903. __be64 tx_ucast_bytes;
  904. __be64 tx_ucast_frames;
  905. __be64 tx_drop_frames;
  906. __be64 tx_offload_bytes;
  907. __be64 tx_offload_frames;
  908. __be64 rx_bcast_bytes;
  909. __be64 rx_bcast_frames;
  910. __be64 rx_mcast_bytes;
  911. __be64 rx_mcast_frames;
  912. __be64 rx_ucast_bytes;
  913. __be64 rx_ucast_frames;
  914. __be64 rx_err_frames;
  915. } vf;
  916. } u;
  917. };
  918. #define FW_VI_STATS_CMD_VIID(x) ((x) << 0)
  919. #define FW_VI_STATS_CMD_NSTATS(x) ((x) << 12)
  920. #define FW_VI_STATS_CMD_IX(x) ((x) << 0)
  921. struct fw_acl_mac_cmd {
  922. __be32 op_to_vfn;
  923. __be32 en_to_len16;
  924. u8 nmac;
  925. u8 r3[7];
  926. __be16 r4;
  927. u8 macaddr0[6];
  928. __be16 r5;
  929. u8 macaddr1[6];
  930. __be16 r6;
  931. u8 macaddr2[6];
  932. __be16 r7;
  933. u8 macaddr3[6];
  934. };
  935. #define FW_ACL_MAC_CMD_PFN(x) ((x) << 8)
  936. #define FW_ACL_MAC_CMD_VFN(x) ((x) << 0)
  937. #define FW_ACL_MAC_CMD_EN(x) ((x) << 31)
  938. struct fw_acl_vlan_cmd {
  939. __be32 op_to_vfn;
  940. __be32 en_to_len16;
  941. u8 nvlan;
  942. u8 dropnovlan_fm;
  943. u8 r3_lo[6];
  944. __be16 vlanid[16];
  945. };
  946. #define FW_ACL_VLAN_CMD_PFN(x) ((x) << 8)
  947. #define FW_ACL_VLAN_CMD_VFN(x) ((x) << 0)
  948. #define FW_ACL_VLAN_CMD_EN(x) ((x) << 31)
  949. #define FW_ACL_VLAN_CMD_DROPNOVLAN(x) ((x) << 7)
  950. #define FW_ACL_VLAN_CMD_FM(x) ((x) << 6)
  951. enum fw_port_cap {
  952. FW_PORT_CAP_SPEED_100M = 0x0001,
  953. FW_PORT_CAP_SPEED_1G = 0x0002,
  954. FW_PORT_CAP_SPEED_2_5G = 0x0004,
  955. FW_PORT_CAP_SPEED_10G = 0x0008,
  956. FW_PORT_CAP_SPEED_40G = 0x0010,
  957. FW_PORT_CAP_SPEED_100G = 0x0020,
  958. FW_PORT_CAP_FC_RX = 0x0040,
  959. FW_PORT_CAP_FC_TX = 0x0080,
  960. FW_PORT_CAP_ANEG = 0x0100,
  961. FW_PORT_CAP_MDI_0 = 0x0200,
  962. FW_PORT_CAP_MDI_1 = 0x0400,
  963. FW_PORT_CAP_BEAN = 0x0800,
  964. FW_PORT_CAP_PMA_LPBK = 0x1000,
  965. FW_PORT_CAP_PCS_LPBK = 0x2000,
  966. FW_PORT_CAP_PHYXS_LPBK = 0x4000,
  967. FW_PORT_CAP_FAR_END_LPBK = 0x8000,
  968. };
  969. enum fw_port_mdi {
  970. FW_PORT_MDI_UNCHANGED,
  971. FW_PORT_MDI_AUTO,
  972. FW_PORT_MDI_F_STRAIGHT,
  973. FW_PORT_MDI_F_CROSSOVER
  974. };
  975. #define FW_PORT_MDI(x) ((x) << 9)
  976. enum fw_port_action {
  977. FW_PORT_ACTION_L1_CFG = 0x0001,
  978. FW_PORT_ACTION_L2_CFG = 0x0002,
  979. FW_PORT_ACTION_GET_PORT_INFO = 0x0003,
  980. FW_PORT_ACTION_L2_PPP_CFG = 0x0004,
  981. FW_PORT_ACTION_L2_DCB_CFG = 0x0005,
  982. FW_PORT_ACTION_LOW_PWR_TO_NORMAL = 0x0010,
  983. FW_PORT_ACTION_L1_LOW_PWR_EN = 0x0011,
  984. FW_PORT_ACTION_L2_WOL_MODE_EN = 0x0012,
  985. FW_PORT_ACTION_LPBK_TO_NORMAL = 0x0020,
  986. FW_PORT_ACTION_L1_LPBK = 0x0021,
  987. FW_PORT_ACTION_L1_PMA_LPBK = 0x0022,
  988. FW_PORT_ACTION_L1_PCS_LPBK = 0x0023,
  989. FW_PORT_ACTION_L1_PHYXS_CSIDE_LPBK = 0x0024,
  990. FW_PORT_ACTION_L1_PHYXS_ESIDE_LPBK = 0x0025,
  991. FW_PORT_ACTION_PHY_RESET = 0x0040,
  992. FW_PORT_ACTION_PMA_RESET = 0x0041,
  993. FW_PORT_ACTION_PCS_RESET = 0x0042,
  994. FW_PORT_ACTION_PHYXS_RESET = 0x0043,
  995. FW_PORT_ACTION_DTEXS_REEST = 0x0044,
  996. FW_PORT_ACTION_AN_RESET = 0x0045
  997. };
  998. enum fw_port_l2cfg_ctlbf {
  999. FW_PORT_L2_CTLBF_OVLAN0 = 0x01,
  1000. FW_PORT_L2_CTLBF_OVLAN1 = 0x02,
  1001. FW_PORT_L2_CTLBF_OVLAN2 = 0x04,
  1002. FW_PORT_L2_CTLBF_OVLAN3 = 0x08,
  1003. FW_PORT_L2_CTLBF_IVLAN = 0x10,
  1004. FW_PORT_L2_CTLBF_TXIPG = 0x20
  1005. };
  1006. enum fw_port_dcb_cfg {
  1007. FW_PORT_DCB_CFG_PG = 0x01,
  1008. FW_PORT_DCB_CFG_PFC = 0x02,
  1009. FW_PORT_DCB_CFG_APPL = 0x04
  1010. };
  1011. enum fw_port_dcb_cfg_rc {
  1012. FW_PORT_DCB_CFG_SUCCESS = 0x0,
  1013. FW_PORT_DCB_CFG_ERROR = 0x1
  1014. };
  1015. struct fw_port_cmd {
  1016. __be32 op_to_portid;
  1017. __be32 action_to_len16;
  1018. union fw_port {
  1019. struct fw_port_l1cfg {
  1020. __be32 rcap;
  1021. __be32 r;
  1022. } l1cfg;
  1023. struct fw_port_l2cfg {
  1024. __be16 ctlbf_to_ivlan0;
  1025. __be16 ivlantype;
  1026. __be32 txipg_pkd;
  1027. __be16 ovlan0mask;
  1028. __be16 ovlan0type;
  1029. __be16 ovlan1mask;
  1030. __be16 ovlan1type;
  1031. __be16 ovlan2mask;
  1032. __be16 ovlan2type;
  1033. __be16 ovlan3mask;
  1034. __be16 ovlan3type;
  1035. } l2cfg;
  1036. struct fw_port_info {
  1037. __be32 lstatus_to_modtype;
  1038. __be16 pcap;
  1039. __be16 acap;
  1040. __be16 mtu;
  1041. __u8 cbllen;
  1042. __u8 r9;
  1043. __be32 r10;
  1044. __be64 r11;
  1045. } info;
  1046. struct fw_port_ppp {
  1047. __be32 pppen_to_ncsich;
  1048. __be32 r11;
  1049. } ppp;
  1050. struct fw_port_dcb {
  1051. __be16 cfg;
  1052. u8 up_map;
  1053. u8 sf_cfgrc;
  1054. __be16 prot_ix;
  1055. u8 pe7_to_pe0;
  1056. u8 numTCPFCs;
  1057. __be32 pgid0_to_pgid7;
  1058. __be32 numTCs_oui;
  1059. u8 pgpc[8];
  1060. } dcb;
  1061. } u;
  1062. };
  1063. #define FW_PORT_CMD_READ (1U << 22)
  1064. #define FW_PORT_CMD_PORTID(x) ((x) << 0)
  1065. #define FW_PORT_CMD_PORTID_GET(x) (((x) >> 0) & 0xf)
  1066. #define FW_PORT_CMD_ACTION(x) ((x) << 16)
  1067. #define FW_PORT_CMD_ACTION_GET(x) (((x) >> 16) & 0xffff)
  1068. #define FW_PORT_CMD_CTLBF(x) ((x) << 10)
  1069. #define FW_PORT_CMD_OVLAN3(x) ((x) << 7)
  1070. #define FW_PORT_CMD_OVLAN2(x) ((x) << 6)
  1071. #define FW_PORT_CMD_OVLAN1(x) ((x) << 5)
  1072. #define FW_PORT_CMD_OVLAN0(x) ((x) << 4)
  1073. #define FW_PORT_CMD_IVLAN0(x) ((x) << 3)
  1074. #define FW_PORT_CMD_TXIPG(x) ((x) << 19)
  1075. #define FW_PORT_CMD_LSTATUS (1U << 31)
  1076. #define FW_PORT_CMD_LSPEED(x) ((x) << 24)
  1077. #define FW_PORT_CMD_LSPEED_GET(x) (((x) >> 24) & 0x3f)
  1078. #define FW_PORT_CMD_TXPAUSE (1U << 23)
  1079. #define FW_PORT_CMD_RXPAUSE (1U << 22)
  1080. #define FW_PORT_CMD_MDIOCAP (1U << 21)
  1081. #define FW_PORT_CMD_MDIOADDR_GET(x) (((x) >> 16) & 0x1f)
  1082. #define FW_PORT_CMD_LPTXPAUSE (1U << 15)
  1083. #define FW_PORT_CMD_LPRXPAUSE (1U << 14)
  1084. #define FW_PORT_CMD_PTYPE_MASK 0x1f
  1085. #define FW_PORT_CMD_PTYPE_GET(x) (((x) >> 8) & FW_PORT_CMD_PTYPE_MASK)
  1086. #define FW_PORT_CMD_MODTYPE_MASK 0x1f
  1087. #define FW_PORT_CMD_MODTYPE_GET(x) (((x) >> 0) & FW_PORT_CMD_MODTYPE_MASK)
  1088. #define FW_PORT_CMD_PPPEN(x) ((x) << 31)
  1089. #define FW_PORT_CMD_TPSRC(x) ((x) << 28)
  1090. #define FW_PORT_CMD_NCSISRC(x) ((x) << 24)
  1091. #define FW_PORT_CMD_CH0(x) ((x) << 20)
  1092. #define FW_PORT_CMD_CH1(x) ((x) << 16)
  1093. #define FW_PORT_CMD_CH2(x) ((x) << 12)
  1094. #define FW_PORT_CMD_CH3(x) ((x) << 8)
  1095. #define FW_PORT_CMD_NCSICH(x) ((x) << 4)
  1096. enum fw_port_type {
  1097. FW_PORT_TYPE_FIBER_XFI,
  1098. FW_PORT_TYPE_FIBER_XAUI,
  1099. FW_PORT_TYPE_BT_SGMII,
  1100. FW_PORT_TYPE_BT_XFI,
  1101. FW_PORT_TYPE_BT_XAUI,
  1102. FW_PORT_TYPE_KX4,
  1103. FW_PORT_TYPE_CX4,
  1104. FW_PORT_TYPE_KX,
  1105. FW_PORT_TYPE_KR,
  1106. FW_PORT_TYPE_SFP,
  1107. FW_PORT_TYPE_BP_AP,
  1108. FW_PORT_TYPE_NONE = FW_PORT_CMD_PTYPE_MASK
  1109. };
  1110. enum fw_port_module_type {
  1111. FW_PORT_MOD_TYPE_NA,
  1112. FW_PORT_MOD_TYPE_LR,
  1113. FW_PORT_MOD_TYPE_SR,
  1114. FW_PORT_MOD_TYPE_ER,
  1115. FW_PORT_MOD_TYPE_TWINAX_PASSIVE,
  1116. FW_PORT_MOD_TYPE_TWINAX_ACTIVE,
  1117. FW_PORT_MOD_TYPE_LRM,
  1118. FW_PORT_MOD_TYPE_NONE = FW_PORT_CMD_MODTYPE_MASK
  1119. };
  1120. /* port stats */
  1121. #define FW_NUM_PORT_STATS 50
  1122. #define FW_NUM_PORT_TX_STATS 23
  1123. #define FW_NUM_PORT_RX_STATS 27
  1124. enum fw_port_stats_tx_index {
  1125. FW_STAT_TX_PORT_BYTES_IX,
  1126. FW_STAT_TX_PORT_FRAMES_IX,
  1127. FW_STAT_TX_PORT_BCAST_IX,
  1128. FW_STAT_TX_PORT_MCAST_IX,
  1129. FW_STAT_TX_PORT_UCAST_IX,
  1130. FW_STAT_TX_PORT_ERROR_IX,
  1131. FW_STAT_TX_PORT_64B_IX,
  1132. FW_STAT_TX_PORT_65B_127B_IX,
  1133. FW_STAT_TX_PORT_128B_255B_IX,
  1134. FW_STAT_TX_PORT_256B_511B_IX,
  1135. FW_STAT_TX_PORT_512B_1023B_IX,
  1136. FW_STAT_TX_PORT_1024B_1518B_IX,
  1137. FW_STAT_TX_PORT_1519B_MAX_IX,
  1138. FW_STAT_TX_PORT_DROP_IX,
  1139. FW_STAT_TX_PORT_PAUSE_IX,
  1140. FW_STAT_TX_PORT_PPP0_IX,
  1141. FW_STAT_TX_PORT_PPP1_IX,
  1142. FW_STAT_TX_PORT_PPP2_IX,
  1143. FW_STAT_TX_PORT_PPP3_IX,
  1144. FW_STAT_TX_PORT_PPP4_IX,
  1145. FW_STAT_TX_PORT_PPP5_IX,
  1146. FW_STAT_TX_PORT_PPP6_IX,
  1147. FW_STAT_TX_PORT_PPP7_IX
  1148. };
  1149. enum fw_port_stat_rx_index {
  1150. FW_STAT_RX_PORT_BYTES_IX,
  1151. FW_STAT_RX_PORT_FRAMES_IX,
  1152. FW_STAT_RX_PORT_BCAST_IX,
  1153. FW_STAT_RX_PORT_MCAST_IX,
  1154. FW_STAT_RX_PORT_UCAST_IX,
  1155. FW_STAT_RX_PORT_MTU_ERROR_IX,
  1156. FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
  1157. FW_STAT_RX_PORT_CRC_ERROR_IX,
  1158. FW_STAT_RX_PORT_LEN_ERROR_IX,
  1159. FW_STAT_RX_PORT_SYM_ERROR_IX,
  1160. FW_STAT_RX_PORT_64B_IX,
  1161. FW_STAT_RX_PORT_65B_127B_IX,
  1162. FW_STAT_RX_PORT_128B_255B_IX,
  1163. FW_STAT_RX_PORT_256B_511B_IX,
  1164. FW_STAT_RX_PORT_512B_1023B_IX,
  1165. FW_STAT_RX_PORT_1024B_1518B_IX,
  1166. FW_STAT_RX_PORT_1519B_MAX_IX,
  1167. FW_STAT_RX_PORT_PAUSE_IX,
  1168. FW_STAT_RX_PORT_PPP0_IX,
  1169. FW_STAT_RX_PORT_PPP1_IX,
  1170. FW_STAT_RX_PORT_PPP2_IX,
  1171. FW_STAT_RX_PORT_PPP3_IX,
  1172. FW_STAT_RX_PORT_PPP4_IX,
  1173. FW_STAT_RX_PORT_PPP5_IX,
  1174. FW_STAT_RX_PORT_PPP6_IX,
  1175. FW_STAT_RX_PORT_PPP7_IX,
  1176. FW_STAT_RX_PORT_LESS_64B_IX
  1177. };
  1178. struct fw_port_stats_cmd {
  1179. __be32 op_to_portid;
  1180. __be32 retval_len16;
  1181. union fw_port_stats {
  1182. struct fw_port_stats_ctl {
  1183. u8 nstats_bg_bm;
  1184. u8 tx_ix;
  1185. __be16 r6;
  1186. __be32 r7;
  1187. __be64 stat0;
  1188. __be64 stat1;
  1189. __be64 stat2;
  1190. __be64 stat3;
  1191. __be64 stat4;
  1192. __be64 stat5;
  1193. } ctl;
  1194. struct fw_port_stats_all {
  1195. __be64 tx_bytes;
  1196. __be64 tx_frames;
  1197. __be64 tx_bcast;
  1198. __be64 tx_mcast;
  1199. __be64 tx_ucast;
  1200. __be64 tx_error;
  1201. __be64 tx_64b;
  1202. __be64 tx_65b_127b;
  1203. __be64 tx_128b_255b;
  1204. __be64 tx_256b_511b;
  1205. __be64 tx_512b_1023b;
  1206. __be64 tx_1024b_1518b;
  1207. __be64 tx_1519b_max;
  1208. __be64 tx_drop;
  1209. __be64 tx_pause;
  1210. __be64 tx_ppp0;
  1211. __be64 tx_ppp1;
  1212. __be64 tx_ppp2;
  1213. __be64 tx_ppp3;
  1214. __be64 tx_ppp4;
  1215. __be64 tx_ppp5;
  1216. __be64 tx_ppp6;
  1217. __be64 tx_ppp7;
  1218. __be64 rx_bytes;
  1219. __be64 rx_frames;
  1220. __be64 rx_bcast;
  1221. __be64 rx_mcast;
  1222. __be64 rx_ucast;
  1223. __be64 rx_mtu_error;
  1224. __be64 rx_mtu_crc_error;
  1225. __be64 rx_crc_error;
  1226. __be64 rx_len_error;
  1227. __be64 rx_sym_error;
  1228. __be64 rx_64b;
  1229. __be64 rx_65b_127b;
  1230. __be64 rx_128b_255b;
  1231. __be64 rx_256b_511b;
  1232. __be64 rx_512b_1023b;
  1233. __be64 rx_1024b_1518b;
  1234. __be64 rx_1519b_max;
  1235. __be64 rx_pause;
  1236. __be64 rx_ppp0;
  1237. __be64 rx_ppp1;
  1238. __be64 rx_ppp2;
  1239. __be64 rx_ppp3;
  1240. __be64 rx_ppp4;
  1241. __be64 rx_ppp5;
  1242. __be64 rx_ppp6;
  1243. __be64 rx_ppp7;
  1244. __be64 rx_less_64b;
  1245. __be64 rx_bg_drop;
  1246. __be64 rx_bg_trunc;
  1247. } all;
  1248. } u;
  1249. };
  1250. #define FW_PORT_STATS_CMD_NSTATS(x) ((x) << 4)
  1251. #define FW_PORT_STATS_CMD_BG_BM(x) ((x) << 0)
  1252. #define FW_PORT_STATS_CMD_TX(x) ((x) << 7)
  1253. #define FW_PORT_STATS_CMD_IX(x) ((x) << 0)
  1254. /* port loopback stats */
  1255. #define FW_NUM_LB_STATS 16
  1256. enum fw_port_lb_stats_index {
  1257. FW_STAT_LB_PORT_BYTES_IX,
  1258. FW_STAT_LB_PORT_FRAMES_IX,
  1259. FW_STAT_LB_PORT_BCAST_IX,
  1260. FW_STAT_LB_PORT_MCAST_IX,
  1261. FW_STAT_LB_PORT_UCAST_IX,
  1262. FW_STAT_LB_PORT_ERROR_IX,
  1263. FW_STAT_LB_PORT_64B_IX,
  1264. FW_STAT_LB_PORT_65B_127B_IX,
  1265. FW_STAT_LB_PORT_128B_255B_IX,
  1266. FW_STAT_LB_PORT_256B_511B_IX,
  1267. FW_STAT_LB_PORT_512B_1023B_IX,
  1268. FW_STAT_LB_PORT_1024B_1518B_IX,
  1269. FW_STAT_LB_PORT_1519B_MAX_IX,
  1270. FW_STAT_LB_PORT_DROP_FRAMES_IX
  1271. };
  1272. struct fw_port_lb_stats_cmd {
  1273. __be32 op_to_lbport;
  1274. __be32 retval_len16;
  1275. union fw_port_lb_stats {
  1276. struct fw_port_lb_stats_ctl {
  1277. u8 nstats_bg_bm;
  1278. u8 ix_pkd;
  1279. __be16 r6;
  1280. __be32 r7;
  1281. __be64 stat0;
  1282. __be64 stat1;
  1283. __be64 stat2;
  1284. __be64 stat3;
  1285. __be64 stat4;
  1286. __be64 stat5;
  1287. } ctl;
  1288. struct fw_port_lb_stats_all {
  1289. __be64 tx_bytes;
  1290. __be64 tx_frames;
  1291. __be64 tx_bcast;
  1292. __be64 tx_mcast;
  1293. __be64 tx_ucast;
  1294. __be64 tx_error;
  1295. __be64 tx_64b;
  1296. __be64 tx_65b_127b;
  1297. __be64 tx_128b_255b;
  1298. __be64 tx_256b_511b;
  1299. __be64 tx_512b_1023b;
  1300. __be64 tx_1024b_1518b;
  1301. __be64 tx_1519b_max;
  1302. __be64 rx_lb_drop;
  1303. __be64 rx_lb_trunc;
  1304. } all;
  1305. } u;
  1306. };
  1307. #define FW_PORT_LB_STATS_CMD_LBPORT(x) ((x) << 0)
  1308. #define FW_PORT_LB_STATS_CMD_NSTATS(x) ((x) << 4)
  1309. #define FW_PORT_LB_STATS_CMD_BG_BM(x) ((x) << 0)
  1310. #define FW_PORT_LB_STATS_CMD_IX(x) ((x) << 0)
  1311. struct fw_rss_ind_tbl_cmd {
  1312. __be32 op_to_viid;
  1313. #define FW_RSS_IND_TBL_CMD_VIID(x) ((x) << 0)
  1314. __be32 retval_len16;
  1315. __be16 niqid;
  1316. __be16 startidx;
  1317. __be32 r3;
  1318. __be32 iq0_to_iq2;
  1319. #define FW_RSS_IND_TBL_CMD_IQ0(x) ((x) << 20)
  1320. #define FW_RSS_IND_TBL_CMD_IQ1(x) ((x) << 10)
  1321. #define FW_RSS_IND_TBL_CMD_IQ2(x) ((x) << 0)
  1322. __be32 iq3_to_iq5;
  1323. __be32 iq6_to_iq8;
  1324. __be32 iq9_to_iq11;
  1325. __be32 iq12_to_iq14;
  1326. __be32 iq15_to_iq17;
  1327. __be32 iq18_to_iq20;
  1328. __be32 iq21_to_iq23;
  1329. __be32 iq24_to_iq26;
  1330. __be32 iq27_to_iq29;
  1331. __be32 iq30_iq31;
  1332. __be32 r15_lo;
  1333. };
  1334. struct fw_rss_glb_config_cmd {
  1335. __be32 op_to_write;
  1336. __be32 retval_len16;
  1337. union fw_rss_glb_config {
  1338. struct fw_rss_glb_config_manual {
  1339. __be32 mode_pkd;
  1340. __be32 r3;
  1341. __be64 r4;
  1342. __be64 r5;
  1343. } manual;
  1344. struct fw_rss_glb_config_basicvirtual {
  1345. __be32 mode_pkd;
  1346. __be32 synmapen_to_hashtoeplitz;
  1347. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN (1U << 8)
  1348. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6 (1U << 7)
  1349. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6 (1U << 6)
  1350. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4 (1U << 5)
  1351. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4 (1U << 4)
  1352. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN (1U << 3)
  1353. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN (1U << 2)
  1354. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP (1U << 1)
  1355. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ (1U << 0)
  1356. __be64 r8;
  1357. __be64 r9;
  1358. } basicvirtual;
  1359. } u;
  1360. };
  1361. #define FW_RSS_GLB_CONFIG_CMD_MODE(x) ((x) << 28)
  1362. #define FW_RSS_GLB_CONFIG_CMD_MODE_GET(x) (((x) >> 28) & 0xf)
  1363. #define FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL 0
  1364. #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1
  1365. struct fw_rss_vi_config_cmd {
  1366. __be32 op_to_viid;
  1367. #define FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << 0)
  1368. __be32 retval_len16;
  1369. union fw_rss_vi_config {
  1370. struct fw_rss_vi_config_manual {
  1371. __be64 r3;
  1372. __be64 r4;
  1373. __be64 r5;
  1374. } manual;
  1375. struct fw_rss_vi_config_basicvirtual {
  1376. __be32 r6;
  1377. __be32 defaultq_to_udpen;
  1378. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ(x) ((x) << 16)
  1379. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_GET(x) (((x) >> 16) & 0x3ff)
  1380. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN (1U << 4)
  1381. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN (1U << 3)
  1382. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN (1U << 2)
  1383. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN (1U << 1)
  1384. #define FW_RSS_VI_CONFIG_CMD_UDPEN (1U << 0)
  1385. __be64 r9;
  1386. __be64 r10;
  1387. } basicvirtual;
  1388. } u;
  1389. };
  1390. enum fw_error_type {
  1391. FW_ERROR_TYPE_EXCEPTION = 0x0,
  1392. FW_ERROR_TYPE_HWMODULE = 0x1,
  1393. FW_ERROR_TYPE_WR = 0x2,
  1394. FW_ERROR_TYPE_ACL = 0x3,
  1395. };
  1396. struct fw_error_cmd {
  1397. __be32 op_to_type;
  1398. __be32 len16_pkd;
  1399. union fw_error {
  1400. struct fw_error_exception {
  1401. __be32 info[6];
  1402. } exception;
  1403. struct fw_error_hwmodule {
  1404. __be32 regaddr;
  1405. __be32 regval;
  1406. } hwmodule;
  1407. struct fw_error_wr {
  1408. __be16 cidx;
  1409. __be16 pfn_vfn;
  1410. __be32 eqid;
  1411. u8 wrhdr[16];
  1412. } wr;
  1413. struct fw_error_acl {
  1414. __be16 cidx;
  1415. __be16 pfn_vfn;
  1416. __be32 eqid;
  1417. __be16 mv_pkd;
  1418. u8 val[6];
  1419. __be64 r4;
  1420. } acl;
  1421. } u;
  1422. };
  1423. struct fw_debug_cmd {
  1424. __be32 op_type;
  1425. #define FW_DEBUG_CMD_TYPE_GET(x) ((x) & 0xff)
  1426. __be32 len16_pkd;
  1427. union fw_debug {
  1428. struct fw_debug_assert {
  1429. __be32 fcid;
  1430. __be32 line;
  1431. __be32 x;
  1432. __be32 y;
  1433. u8 filename_0_7[8];
  1434. u8 filename_8_15[8];
  1435. __be64 r3;
  1436. } assert;
  1437. struct fw_debug_prt {
  1438. __be16 dprtstridx;
  1439. __be16 r3[3];
  1440. __be32 dprtstrparam0;
  1441. __be32 dprtstrparam1;
  1442. __be32 dprtstrparam2;
  1443. __be32 dprtstrparam3;
  1444. } prt;
  1445. } u;
  1446. };
  1447. struct fw_hdr {
  1448. u8 ver;
  1449. u8 reserved1;
  1450. __be16 len512; /* bin length in units of 512-bytes */
  1451. __be32 fw_ver; /* firmware version */
  1452. __be32 tp_microcode_ver;
  1453. u8 intfver_nic;
  1454. u8 intfver_vnic;
  1455. u8 intfver_ofld;
  1456. u8 intfver_ri;
  1457. u8 intfver_iscsipdu;
  1458. u8 intfver_iscsi;
  1459. u8 intfver_fcoe;
  1460. u8 reserved2;
  1461. __be32 reserved3[27];
  1462. };
  1463. #define FW_HDR_FW_VER_MAJOR_GET(x) (((x) >> 24) & 0xff)
  1464. #define FW_HDR_FW_VER_MINOR_GET(x) (((x) >> 16) & 0xff)
  1465. #define FW_HDR_FW_VER_MICRO_GET(x) (((x) >> 8) & 0xff)
  1466. #define FW_HDR_FW_VER_BUILD_GET(x) (((x) >> 0) & 0xff)
  1467. #endif /* _T4FW_INTERFACE_H_ */