apic.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/pm.h>
  4. #include <linux/delay.h>
  5. #include <asm/alternative.h>
  6. #include <asm/fixmap.h>
  7. #include <asm/apicdef.h>
  8. #include <asm/processor.h>
  9. #include <asm/system.h>
  10. #include <asm/cpufeature.h>
  11. #include <asm/msr.h>
  12. #define ARCH_APICTIMER_STOPS_ON_C3 1
  13. /*
  14. * Debugging macros
  15. */
  16. #define APIC_QUIET 0
  17. #define APIC_VERBOSE 1
  18. #define APIC_DEBUG 2
  19. /*
  20. * Define the default level of output to be very little
  21. * This can be turned up by using apic=verbose for more
  22. * information and apic=debug for _lots_ of information.
  23. * apic_verbosity is defined in apic.c
  24. */
  25. #define apic_printk(v, s, a...) do { \
  26. if ((v) <= apic_verbosity) \
  27. printk(s, ##a); \
  28. } while (0)
  29. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
  30. extern void generic_apic_probe(void);
  31. #else
  32. static inline void generic_apic_probe(void)
  33. {
  34. }
  35. #endif
  36. #ifdef CONFIG_X86_LOCAL_APIC
  37. extern unsigned int apic_verbosity;
  38. extern int local_apic_timer_c2_ok;
  39. extern int disable_apic;
  40. #ifdef CONFIG_SMP
  41. extern void __inquire_remote_apic(int apicid);
  42. #else /* CONFIG_SMP */
  43. static inline void __inquire_remote_apic(int apicid)
  44. {
  45. }
  46. #endif /* CONFIG_SMP */
  47. static inline void default_inquire_remote_apic(int apicid)
  48. {
  49. if (apic_verbosity >= APIC_DEBUG)
  50. __inquire_remote_apic(apicid);
  51. }
  52. /*
  53. * Basic functions accessing APICs.
  54. */
  55. #ifdef CONFIG_PARAVIRT
  56. #include <asm/paravirt.h>
  57. #else
  58. #define setup_boot_clock setup_boot_APIC_clock
  59. #define setup_secondary_clock setup_secondary_APIC_clock
  60. #endif
  61. extern int is_vsmp_box(void);
  62. extern void xapic_wait_icr_idle(void);
  63. extern u32 safe_xapic_wait_icr_idle(void);
  64. extern void xapic_icr_write(u32, u32);
  65. extern int setup_profiling_timer(unsigned int);
  66. static inline void native_apic_mem_write(u32 reg, u32 v)
  67. {
  68. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  69. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  70. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  71. ASM_OUTPUT2("0" (v), "m" (*addr)));
  72. }
  73. static inline u32 native_apic_mem_read(u32 reg)
  74. {
  75. return *((volatile u32 *)(APIC_BASE + reg));
  76. }
  77. extern void native_apic_wait_icr_idle(void);
  78. extern u32 native_safe_apic_wait_icr_idle(void);
  79. extern void native_apic_icr_write(u32 low, u32 id);
  80. extern u64 native_apic_icr_read(void);
  81. #ifdef CONFIG_X86_X2APIC
  82. static inline void native_apic_msr_write(u32 reg, u32 v)
  83. {
  84. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  85. reg == APIC_LVR)
  86. return;
  87. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  88. }
  89. static inline u32 native_apic_msr_read(u32 reg)
  90. {
  91. u32 low, high;
  92. if (reg == APIC_DFR)
  93. return -1;
  94. rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
  95. return low;
  96. }
  97. static inline void native_x2apic_wait_icr_idle(void)
  98. {
  99. /* no need to wait for icr idle in x2apic */
  100. return;
  101. }
  102. static inline u32 native_safe_x2apic_wait_icr_idle(void)
  103. {
  104. /* no need to wait for icr idle in x2apic */
  105. return 0;
  106. }
  107. static inline void native_x2apic_icr_write(u32 low, u32 id)
  108. {
  109. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  110. }
  111. static inline u64 native_x2apic_icr_read(void)
  112. {
  113. unsigned long val;
  114. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  115. return val;
  116. }
  117. extern int x2apic;
  118. extern void check_x2apic(void);
  119. extern void enable_x2apic(void);
  120. extern void enable_IR_x2apic(void);
  121. extern void x2apic_icr_write(u32 low, u32 id);
  122. static inline int x2apic_enabled(void)
  123. {
  124. int msr, msr2;
  125. if (!cpu_has_x2apic)
  126. return 0;
  127. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  128. if (msr & X2APIC_ENABLE)
  129. return 1;
  130. return 0;
  131. }
  132. #else
  133. static inline void check_x2apic(void)
  134. {
  135. }
  136. static inline void enable_x2apic(void)
  137. {
  138. }
  139. static inline void enable_IR_x2apic(void)
  140. {
  141. }
  142. static inline int x2apic_enabled(void)
  143. {
  144. return 0;
  145. }
  146. #endif
  147. extern int get_physical_broadcast(void);
  148. #ifdef CONFIG_X86_X2APIC
  149. static inline void ack_x2APIC_irq(void)
  150. {
  151. /* Docs say use 0 for future compatibility */
  152. native_apic_msr_write(APIC_EOI, 0);
  153. }
  154. #endif
  155. extern int lapic_get_maxlvt(void);
  156. extern void clear_local_APIC(void);
  157. extern void connect_bsp_APIC(void);
  158. extern void disconnect_bsp_APIC(int virt_wire_setup);
  159. extern void disable_local_APIC(void);
  160. extern void lapic_shutdown(void);
  161. extern int verify_local_APIC(void);
  162. extern void cache_APIC_registers(void);
  163. extern void sync_Arb_IDs(void);
  164. extern void init_bsp_APIC(void);
  165. extern void setup_local_APIC(void);
  166. extern void end_local_APIC_setup(void);
  167. extern void init_apic_mappings(void);
  168. extern void setup_boot_APIC_clock(void);
  169. extern void setup_secondary_APIC_clock(void);
  170. extern int APIC_init_uniprocessor(void);
  171. extern void enable_NMI_through_LVT0(void);
  172. /*
  173. * On 32bit this is mach-xxx local
  174. */
  175. #ifdef CONFIG_X86_64
  176. extern void early_init_lapic_mapping(void);
  177. extern int apic_is_clustered_box(void);
  178. #else
  179. static inline int apic_is_clustered_box(void)
  180. {
  181. return 0;
  182. }
  183. #endif
  184. extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
  185. extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
  186. #else /* !CONFIG_X86_LOCAL_APIC */
  187. static inline void lapic_shutdown(void) { }
  188. #define local_apic_timer_c2_ok 1
  189. static inline void init_apic_mappings(void) { }
  190. static inline void disable_local_APIC(void) { }
  191. #endif /* !CONFIG_X86_LOCAL_APIC */
  192. #ifdef CONFIG_X86_64
  193. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  194. #else
  195. #endif
  196. #endif /* _ASM_X86_APIC_H */