mad.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <rdma/ib_mad.h>
  33. #include <rdma/ib_smi.h>
  34. #include <rdma/ib_sa.h>
  35. #include <rdma/ib_cache.h>
  36. #include <linux/mlx4/cmd.h>
  37. #include <linux/gfp.h>
  38. #include <rdma/ib_pma.h>
  39. #include "mlx4_ib.h"
  40. enum {
  41. MLX4_IB_VENDOR_CLASS1 = 0x9,
  42. MLX4_IB_VENDOR_CLASS2 = 0xa
  43. };
  44. #define MLX4_TUN_SEND_WRID_SHIFT 34
  45. #define MLX4_TUN_QPN_SHIFT 32
  46. #define MLX4_TUN_WRID_RECV (((u64) 1) << MLX4_TUN_SEND_WRID_SHIFT)
  47. #define MLX4_TUN_SET_WRID_QPN(a) (((u64) ((a) & 0x3)) << MLX4_TUN_QPN_SHIFT)
  48. #define MLX4_TUN_IS_RECV(a) (((a) >> MLX4_TUN_SEND_WRID_SHIFT) & 0x1)
  49. #define MLX4_TUN_WRID_QPN(a) (((a) >> MLX4_TUN_QPN_SHIFT) & 0x3)
  50. /* Port mgmt change event handling */
  51. #define GET_BLK_PTR_FROM_EQE(eqe) be32_to_cpu(eqe->event.port_mgmt_change.params.tbl_change_info.block_ptr)
  52. #define GET_MASK_FROM_EQE(eqe) be32_to_cpu(eqe->event.port_mgmt_change.params.tbl_change_info.tbl_entries_mask)
  53. #define NUM_IDX_IN_PKEY_TBL_BLK 32
  54. #define GUID_TBL_ENTRY_SIZE 8 /* size in bytes */
  55. #define GUID_TBL_BLK_NUM_ENTRIES 8
  56. #define GUID_TBL_BLK_SIZE (GUID_TBL_ENTRY_SIZE * GUID_TBL_BLK_NUM_ENTRIES)
  57. struct mlx4_mad_rcv_buf {
  58. struct ib_grh grh;
  59. u8 payload[256];
  60. } __packed;
  61. struct mlx4_mad_snd_buf {
  62. u8 payload[256];
  63. } __packed;
  64. struct mlx4_tunnel_mad {
  65. struct ib_grh grh;
  66. struct mlx4_ib_tunnel_header hdr;
  67. struct ib_mad mad;
  68. } __packed;
  69. struct mlx4_rcv_tunnel_mad {
  70. struct mlx4_rcv_tunnel_hdr hdr;
  71. struct ib_grh grh;
  72. struct ib_mad mad;
  73. } __packed;
  74. static void handle_client_rereg_event(struct mlx4_ib_dev *dev, u8 port_num);
  75. static void handle_lid_change_event(struct mlx4_ib_dev *dev, u8 port_num);
  76. static void __propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  77. int block, u32 change_bitmap);
  78. __be64 mlx4_ib_get_new_demux_tid(struct mlx4_ib_demux_ctx *ctx)
  79. {
  80. return cpu_to_be64(atomic_inc_return(&ctx->tid)) |
  81. cpu_to_be64(0xff00000000000000LL);
  82. }
  83. int mlx4_MAD_IFC(struct mlx4_ib_dev *dev, int mad_ifc_flags,
  84. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  85. void *in_mad, void *response_mad)
  86. {
  87. struct mlx4_cmd_mailbox *inmailbox, *outmailbox;
  88. void *inbox;
  89. int err;
  90. u32 in_modifier = port;
  91. u8 op_modifier = 0;
  92. inmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  93. if (IS_ERR(inmailbox))
  94. return PTR_ERR(inmailbox);
  95. inbox = inmailbox->buf;
  96. outmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  97. if (IS_ERR(outmailbox)) {
  98. mlx4_free_cmd_mailbox(dev->dev, inmailbox);
  99. return PTR_ERR(outmailbox);
  100. }
  101. memcpy(inbox, in_mad, 256);
  102. /*
  103. * Key check traps can't be generated unless we have in_wc to
  104. * tell us where to send the trap.
  105. */
  106. if ((mad_ifc_flags & MLX4_MAD_IFC_IGNORE_MKEY) || !in_wc)
  107. op_modifier |= 0x1;
  108. if ((mad_ifc_flags & MLX4_MAD_IFC_IGNORE_BKEY) || !in_wc)
  109. op_modifier |= 0x2;
  110. if (mlx4_is_mfunc(dev->dev) &&
  111. (mad_ifc_flags & MLX4_MAD_IFC_NET_VIEW || in_wc))
  112. op_modifier |= 0x8;
  113. if (in_wc) {
  114. struct {
  115. __be32 my_qpn;
  116. u32 reserved1;
  117. __be32 rqpn;
  118. u8 sl;
  119. u8 g_path;
  120. u16 reserved2[2];
  121. __be16 pkey;
  122. u32 reserved3[11];
  123. u8 grh[40];
  124. } *ext_info;
  125. memset(inbox + 256, 0, 256);
  126. ext_info = inbox + 256;
  127. ext_info->my_qpn = cpu_to_be32(in_wc->qp->qp_num);
  128. ext_info->rqpn = cpu_to_be32(in_wc->src_qp);
  129. ext_info->sl = in_wc->sl << 4;
  130. ext_info->g_path = in_wc->dlid_path_bits |
  131. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  132. ext_info->pkey = cpu_to_be16(in_wc->pkey_index);
  133. if (in_grh)
  134. memcpy(ext_info->grh, in_grh, 40);
  135. op_modifier |= 0x4;
  136. in_modifier |= in_wc->slid << 16;
  137. }
  138. err = mlx4_cmd_box(dev->dev, inmailbox->dma, outmailbox->dma, in_modifier,
  139. mlx4_is_master(dev->dev) ? (op_modifier & ~0x8) : op_modifier,
  140. MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
  141. (op_modifier & 0x8) ? MLX4_CMD_NATIVE : MLX4_CMD_WRAPPED);
  142. if (!err)
  143. memcpy(response_mad, outmailbox->buf, 256);
  144. mlx4_free_cmd_mailbox(dev->dev, inmailbox);
  145. mlx4_free_cmd_mailbox(dev->dev, outmailbox);
  146. return err;
  147. }
  148. static void update_sm_ah(struct mlx4_ib_dev *dev, u8 port_num, u16 lid, u8 sl)
  149. {
  150. struct ib_ah *new_ah;
  151. struct ib_ah_attr ah_attr;
  152. unsigned long flags;
  153. if (!dev->send_agent[port_num - 1][0])
  154. return;
  155. memset(&ah_attr, 0, sizeof ah_attr);
  156. ah_attr.dlid = lid;
  157. ah_attr.sl = sl;
  158. ah_attr.port_num = port_num;
  159. new_ah = ib_create_ah(dev->send_agent[port_num - 1][0]->qp->pd,
  160. &ah_attr);
  161. if (IS_ERR(new_ah))
  162. return;
  163. spin_lock_irqsave(&dev->sm_lock, flags);
  164. if (dev->sm_ah[port_num - 1])
  165. ib_destroy_ah(dev->sm_ah[port_num - 1]);
  166. dev->sm_ah[port_num - 1] = new_ah;
  167. spin_unlock_irqrestore(&dev->sm_lock, flags);
  168. }
  169. /*
  170. * Snoop SM MADs for port info, GUID info, and P_Key table sets, so we can
  171. * synthesize LID change, Client-Rereg, GID change, and P_Key change events.
  172. */
  173. static void smp_snoop(struct ib_device *ibdev, u8 port_num, struct ib_mad *mad,
  174. u16 prev_lid)
  175. {
  176. struct ib_port_info *pinfo;
  177. u16 lid;
  178. __be16 *base;
  179. u32 bn, pkey_change_bitmap;
  180. int i;
  181. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  182. if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  183. mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  184. mad->mad_hdr.method == IB_MGMT_METHOD_SET)
  185. switch (mad->mad_hdr.attr_id) {
  186. case IB_SMP_ATTR_PORT_INFO:
  187. pinfo = (struct ib_port_info *) ((struct ib_smp *) mad)->data;
  188. lid = be16_to_cpu(pinfo->lid);
  189. update_sm_ah(dev, port_num,
  190. be16_to_cpu(pinfo->sm_lid),
  191. pinfo->neighbormtu_mastersmsl & 0xf);
  192. if (pinfo->clientrereg_resv_subnetto & 0x80)
  193. handle_client_rereg_event(dev, port_num);
  194. if (prev_lid != lid)
  195. handle_lid_change_event(dev, port_num);
  196. break;
  197. case IB_SMP_ATTR_PKEY_TABLE:
  198. if (!mlx4_is_mfunc(dev->dev)) {
  199. mlx4_ib_dispatch_event(dev, port_num,
  200. IB_EVENT_PKEY_CHANGE);
  201. break;
  202. }
  203. /* at this point, we are running in the master.
  204. * Slaves do not receive SMPs.
  205. */
  206. bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod) & 0xFFFF;
  207. base = (__be16 *) &(((struct ib_smp *)mad)->data[0]);
  208. pkey_change_bitmap = 0;
  209. for (i = 0; i < 32; i++) {
  210. pr_debug("PKEY[%d] = x%x\n",
  211. i + bn*32, be16_to_cpu(base[i]));
  212. if (be16_to_cpu(base[i]) !=
  213. dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32]) {
  214. pkey_change_bitmap |= (1 << i);
  215. dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32] =
  216. be16_to_cpu(base[i]);
  217. }
  218. }
  219. pr_debug("PKEY Change event: port=%d, "
  220. "block=0x%x, change_bitmap=0x%x\n",
  221. port_num, bn, pkey_change_bitmap);
  222. if (pkey_change_bitmap) {
  223. mlx4_ib_dispatch_event(dev, port_num,
  224. IB_EVENT_PKEY_CHANGE);
  225. if (!dev->sriov.is_going_down)
  226. __propagate_pkey_ev(dev, port_num, bn,
  227. pkey_change_bitmap);
  228. }
  229. break;
  230. case IB_SMP_ATTR_GUID_INFO:
  231. /* paravirtualized master's guid is guid 0 -- does not change */
  232. if (!mlx4_is_master(dev->dev))
  233. mlx4_ib_dispatch_event(dev, port_num,
  234. IB_EVENT_GID_CHANGE);
  235. /*if master, notify relevant slaves*/
  236. if (mlx4_is_master(dev->dev) &&
  237. !dev->sriov.is_going_down) {
  238. bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod);
  239. mlx4_ib_update_cache_on_guid_change(dev, bn, port_num,
  240. (u8 *)(&((struct ib_smp *)mad)->data));
  241. mlx4_ib_notify_slaves_on_guid_change(dev, bn, port_num,
  242. (u8 *)(&((struct ib_smp *)mad)->data));
  243. }
  244. break;
  245. default:
  246. break;
  247. }
  248. }
  249. static void __propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  250. int block, u32 change_bitmap)
  251. {
  252. int i, ix, slave, err;
  253. int have_event = 0;
  254. for (slave = 0; slave < dev->dev->caps.sqp_demux; slave++) {
  255. if (slave == mlx4_master_func_num(dev->dev))
  256. continue;
  257. if (!mlx4_is_slave_active(dev->dev, slave))
  258. continue;
  259. have_event = 0;
  260. for (i = 0; i < 32; i++) {
  261. if (!(change_bitmap & (1 << i)))
  262. continue;
  263. for (ix = 0;
  264. ix < dev->dev->caps.pkey_table_len[port_num]; ix++) {
  265. if (dev->pkeys.virt2phys_pkey[slave][port_num - 1]
  266. [ix] == i + 32 * block) {
  267. err = mlx4_gen_pkey_eqe(dev->dev, slave, port_num);
  268. pr_debug("propagate_pkey_ev: slave %d,"
  269. " port %d, ix %d (%d)\n",
  270. slave, port_num, ix, err);
  271. have_event = 1;
  272. break;
  273. }
  274. }
  275. if (have_event)
  276. break;
  277. }
  278. }
  279. }
  280. static void node_desc_override(struct ib_device *dev,
  281. struct ib_mad *mad)
  282. {
  283. unsigned long flags;
  284. if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  285. mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  286. mad->mad_hdr.method == IB_MGMT_METHOD_GET_RESP &&
  287. mad->mad_hdr.attr_id == IB_SMP_ATTR_NODE_DESC) {
  288. spin_lock_irqsave(&to_mdev(dev)->sm_lock, flags);
  289. memcpy(((struct ib_smp *) mad)->data, dev->node_desc, 64);
  290. spin_unlock_irqrestore(&to_mdev(dev)->sm_lock, flags);
  291. }
  292. }
  293. static void forward_trap(struct mlx4_ib_dev *dev, u8 port_num, struct ib_mad *mad)
  294. {
  295. int qpn = mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_SUBN_LID_ROUTED;
  296. struct ib_mad_send_buf *send_buf;
  297. struct ib_mad_agent *agent = dev->send_agent[port_num - 1][qpn];
  298. int ret;
  299. unsigned long flags;
  300. if (agent) {
  301. send_buf = ib_create_send_mad(agent, qpn, 0, 0, IB_MGMT_MAD_HDR,
  302. IB_MGMT_MAD_DATA, GFP_ATOMIC);
  303. if (IS_ERR(send_buf))
  304. return;
  305. /*
  306. * We rely here on the fact that MLX QPs don't use the
  307. * address handle after the send is posted (this is
  308. * wrong following the IB spec strictly, but we know
  309. * it's OK for our devices).
  310. */
  311. spin_lock_irqsave(&dev->sm_lock, flags);
  312. memcpy(send_buf->mad, mad, sizeof *mad);
  313. if ((send_buf->ah = dev->sm_ah[port_num - 1]))
  314. ret = ib_post_send_mad(send_buf, NULL);
  315. else
  316. ret = -EINVAL;
  317. spin_unlock_irqrestore(&dev->sm_lock, flags);
  318. if (ret)
  319. ib_free_send_mad(send_buf);
  320. }
  321. }
  322. static int mlx4_ib_demux_sa_handler(struct ib_device *ibdev, int port, int slave,
  323. struct ib_sa_mad *sa_mad)
  324. {
  325. int ret = 0;
  326. /* dispatch to different sa handlers */
  327. switch (be16_to_cpu(sa_mad->mad_hdr.attr_id)) {
  328. case IB_SA_ATTR_MC_MEMBER_REC:
  329. ret = mlx4_ib_mcg_demux_handler(ibdev, port, slave, sa_mad);
  330. break;
  331. default:
  332. break;
  333. }
  334. return ret;
  335. }
  336. int mlx4_ib_find_real_gid(struct ib_device *ibdev, u8 port, __be64 guid)
  337. {
  338. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  339. int i;
  340. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  341. if (dev->sriov.demux[port - 1].guid_cache[i] == guid)
  342. return i;
  343. }
  344. return -1;
  345. }
  346. static int get_pkey_phys_indices(struct mlx4_ib_dev *ibdev, u8 port, u8 ph_pkey_ix,
  347. u8 *full_pk_ix, u8 *partial_pk_ix,
  348. int *is_full_member)
  349. {
  350. u16 search_pkey;
  351. int fm;
  352. int err = 0;
  353. u16 pk;
  354. err = ib_get_cached_pkey(&ibdev->ib_dev, port, ph_pkey_ix, &search_pkey);
  355. if (err)
  356. return err;
  357. fm = (search_pkey & 0x8000) ? 1 : 0;
  358. if (fm) {
  359. *full_pk_ix = ph_pkey_ix;
  360. search_pkey &= 0x7FFF;
  361. } else {
  362. *partial_pk_ix = ph_pkey_ix;
  363. search_pkey |= 0x8000;
  364. }
  365. if (ib_find_exact_cached_pkey(&ibdev->ib_dev, port, search_pkey, &pk))
  366. pk = 0xFFFF;
  367. if (fm)
  368. *partial_pk_ix = (pk & 0xFF);
  369. else
  370. *full_pk_ix = (pk & 0xFF);
  371. *is_full_member = fm;
  372. return err;
  373. }
  374. int mlx4_ib_send_to_slave(struct mlx4_ib_dev *dev, int slave, u8 port,
  375. enum ib_qp_type dest_qpt, struct ib_wc *wc,
  376. struct ib_grh *grh, struct ib_mad *mad)
  377. {
  378. struct ib_sge list;
  379. struct ib_send_wr wr, *bad_wr;
  380. struct mlx4_ib_demux_pv_ctx *tun_ctx;
  381. struct mlx4_ib_demux_pv_qp *tun_qp;
  382. struct mlx4_rcv_tunnel_mad *tun_mad;
  383. struct ib_ah_attr attr;
  384. struct ib_ah *ah;
  385. struct ib_qp *src_qp = NULL;
  386. unsigned tun_tx_ix = 0;
  387. int dqpn;
  388. int ret = 0;
  389. int i;
  390. int is_full_member = 0;
  391. u16 tun_pkey_ix;
  392. u8 ph_pkey_ix, full_pk_ix = 0, partial_pk_ix = 0;
  393. if (dest_qpt > IB_QPT_GSI)
  394. return -EINVAL;
  395. tun_ctx = dev->sriov.demux[port-1].tun[slave];
  396. /* check if proxy qp created */
  397. if (!tun_ctx || tun_ctx->state != DEMUX_PV_STATE_ACTIVE)
  398. return -EAGAIN;
  399. /* QP0 forwarding only for Dom0 */
  400. if (!dest_qpt && (mlx4_master_func_num(dev->dev) != slave))
  401. return -EINVAL;
  402. if (!dest_qpt)
  403. tun_qp = &tun_ctx->qp[0];
  404. else
  405. tun_qp = &tun_ctx->qp[1];
  406. /* compute pkey index for slave */
  407. /* get physical pkey -- virtualized Dom0 pkey to phys*/
  408. if (dest_qpt) {
  409. ph_pkey_ix =
  410. dev->pkeys.virt2phys_pkey[mlx4_master_func_num(dev->dev)][port - 1][wc->pkey_index];
  411. /* now, translate this to the slave pkey index */
  412. ret = get_pkey_phys_indices(dev, port, ph_pkey_ix, &full_pk_ix,
  413. &partial_pk_ix, &is_full_member);
  414. if (ret)
  415. return -EINVAL;
  416. for (i = 0; i < dev->dev->caps.pkey_table_len[port]; i++) {
  417. if ((dev->pkeys.virt2phys_pkey[slave][port - 1][i] == full_pk_ix) ||
  418. (is_full_member &&
  419. (dev->pkeys.virt2phys_pkey[slave][port - 1][i] == partial_pk_ix)))
  420. break;
  421. }
  422. if (i == dev->dev->caps.pkey_table_len[port])
  423. return -EINVAL;
  424. tun_pkey_ix = i;
  425. } else
  426. tun_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][0];
  427. dqpn = dev->dev->caps.sqp_start + 8 * slave + port + (dest_qpt * 2) - 1;
  428. /* get tunnel tx data buf for slave */
  429. src_qp = tun_qp->qp;
  430. /* create ah. Just need an empty one with the port num for the post send.
  431. * The driver will set the force loopback bit in post_send */
  432. memset(&attr, 0, sizeof attr);
  433. attr.port_num = port;
  434. ah = ib_create_ah(tun_ctx->pd, &attr);
  435. if (IS_ERR(ah))
  436. return -ENOMEM;
  437. /* allocate tunnel tx buf after pass failure returns */
  438. spin_lock(&tun_qp->tx_lock);
  439. if (tun_qp->tx_ix_head - tun_qp->tx_ix_tail >=
  440. (MLX4_NUM_TUNNEL_BUFS - 1))
  441. ret = -EAGAIN;
  442. else
  443. tun_tx_ix = (++tun_qp->tx_ix_head) & (MLX4_NUM_TUNNEL_BUFS - 1);
  444. spin_unlock(&tun_qp->tx_lock);
  445. if (ret)
  446. goto out;
  447. tun_mad = (struct mlx4_rcv_tunnel_mad *) (tun_qp->tx_ring[tun_tx_ix].buf.addr);
  448. if (tun_qp->tx_ring[tun_tx_ix].ah)
  449. ib_destroy_ah(tun_qp->tx_ring[tun_tx_ix].ah);
  450. tun_qp->tx_ring[tun_tx_ix].ah = ah;
  451. ib_dma_sync_single_for_cpu(&dev->ib_dev,
  452. tun_qp->tx_ring[tun_tx_ix].buf.map,
  453. sizeof (struct mlx4_rcv_tunnel_mad),
  454. DMA_TO_DEVICE);
  455. /* copy over to tunnel buffer */
  456. if (grh)
  457. memcpy(&tun_mad->grh, grh, sizeof *grh);
  458. memcpy(&tun_mad->mad, mad, sizeof *mad);
  459. /* adjust tunnel data */
  460. tun_mad->hdr.pkey_index = cpu_to_be16(tun_pkey_ix);
  461. tun_mad->hdr.sl_vid = cpu_to_be16(((u16)(wc->sl)) << 12);
  462. tun_mad->hdr.slid_mac_47_32 = cpu_to_be16(wc->slid);
  463. tun_mad->hdr.flags_src_qp = cpu_to_be32(wc->src_qp & 0xFFFFFF);
  464. tun_mad->hdr.g_ml_path = (grh && (wc->wc_flags & IB_WC_GRH)) ? 0x80 : 0;
  465. ib_dma_sync_single_for_device(&dev->ib_dev,
  466. tun_qp->tx_ring[tun_tx_ix].buf.map,
  467. sizeof (struct mlx4_rcv_tunnel_mad),
  468. DMA_TO_DEVICE);
  469. list.addr = tun_qp->tx_ring[tun_tx_ix].buf.map;
  470. list.length = sizeof (struct mlx4_rcv_tunnel_mad);
  471. list.lkey = tun_ctx->mr->lkey;
  472. wr.wr.ud.ah = ah;
  473. wr.wr.ud.port_num = port;
  474. wr.wr.ud.remote_qkey = IB_QP_SET_QKEY;
  475. wr.wr.ud.remote_qpn = dqpn;
  476. wr.next = NULL;
  477. wr.wr_id = ((u64) tun_tx_ix) | MLX4_TUN_SET_WRID_QPN(dest_qpt);
  478. wr.sg_list = &list;
  479. wr.num_sge = 1;
  480. wr.opcode = IB_WR_SEND;
  481. wr.send_flags = IB_SEND_SIGNALED;
  482. ret = ib_post_send(src_qp, &wr, &bad_wr);
  483. out:
  484. if (ret)
  485. ib_destroy_ah(ah);
  486. return ret;
  487. }
  488. static int mlx4_ib_demux_mad(struct ib_device *ibdev, u8 port,
  489. struct ib_wc *wc, struct ib_grh *grh,
  490. struct ib_mad *mad)
  491. {
  492. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  493. int err;
  494. int slave;
  495. u8 *slave_id;
  496. /* Initially assume that this mad is for us */
  497. slave = mlx4_master_func_num(dev->dev);
  498. /* See if the slave id is encoded in a response mad */
  499. if (mad->mad_hdr.method & 0x80) {
  500. slave_id = (u8 *) &mad->mad_hdr.tid;
  501. slave = *slave_id;
  502. if (slave != 255) /*255 indicates the dom0*/
  503. *slave_id = 0; /* remap tid */
  504. }
  505. /* If a grh is present, we demux according to it */
  506. if (wc->wc_flags & IB_WC_GRH) {
  507. slave = mlx4_ib_find_real_gid(ibdev, port, grh->dgid.global.interface_id);
  508. if (slave < 0) {
  509. mlx4_ib_warn(ibdev, "failed matching grh\n");
  510. return -ENOENT;
  511. }
  512. }
  513. /* Class-specific handling */
  514. switch (mad->mad_hdr.mgmt_class) {
  515. case IB_MGMT_CLASS_SUBN_ADM:
  516. if (mlx4_ib_demux_sa_handler(ibdev, port, slave,
  517. (struct ib_sa_mad *) mad))
  518. return 0;
  519. break;
  520. case IB_MGMT_CLASS_CM:
  521. if (mlx4_ib_demux_cm_handler(ibdev, port, &slave, mad))
  522. return 0;
  523. break;
  524. case IB_MGMT_CLASS_DEVICE_MGMT:
  525. if (mad->mad_hdr.method != IB_MGMT_METHOD_GET_RESP)
  526. return 0;
  527. break;
  528. default:
  529. /* Drop unsupported classes for slaves in tunnel mode */
  530. if (slave != mlx4_master_func_num(dev->dev)) {
  531. pr_debug("dropping unsupported ingress mad from class:%d "
  532. "for slave:%d\n", mad->mad_hdr.mgmt_class, slave);
  533. return 0;
  534. }
  535. }
  536. /*make sure that no slave==255 was not handled yet.*/
  537. if (slave >= dev->dev->caps.sqp_demux) {
  538. mlx4_ib_warn(ibdev, "slave id: %d is bigger than allowed:%d\n",
  539. slave, dev->dev->caps.sqp_demux);
  540. return -ENOENT;
  541. }
  542. err = mlx4_ib_send_to_slave(dev, slave, port, wc->qp->qp_type, wc, grh, mad);
  543. if (err)
  544. pr_debug("failed sending to slave %d via tunnel qp (%d)\n",
  545. slave, err);
  546. return 0;
  547. }
  548. static int ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  549. struct ib_wc *in_wc, struct ib_grh *in_grh,
  550. struct ib_mad *in_mad, struct ib_mad *out_mad)
  551. {
  552. u16 slid, prev_lid = 0;
  553. int err;
  554. struct ib_port_attr pattr;
  555. if (in_wc && in_wc->qp->qp_num) {
  556. pr_debug("received MAD: slid:%d sqpn:%d "
  557. "dlid_bits:%d dqpn:%d wc_flags:0x%x, cls %x, mtd %x, atr %x\n",
  558. in_wc->slid, in_wc->src_qp,
  559. in_wc->dlid_path_bits,
  560. in_wc->qp->qp_num,
  561. in_wc->wc_flags,
  562. in_mad->mad_hdr.mgmt_class, in_mad->mad_hdr.method,
  563. be16_to_cpu(in_mad->mad_hdr.attr_id));
  564. if (in_wc->wc_flags & IB_WC_GRH) {
  565. pr_debug("sgid_hi:0x%016llx sgid_lo:0x%016llx\n",
  566. be64_to_cpu(in_grh->sgid.global.subnet_prefix),
  567. be64_to_cpu(in_grh->sgid.global.interface_id));
  568. pr_debug("dgid_hi:0x%016llx dgid_lo:0x%016llx\n",
  569. be64_to_cpu(in_grh->dgid.global.subnet_prefix),
  570. be64_to_cpu(in_grh->dgid.global.interface_id));
  571. }
  572. }
  573. slid = in_wc ? in_wc->slid : be16_to_cpu(IB_LID_PERMISSIVE);
  574. if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP && slid == 0) {
  575. forward_trap(to_mdev(ibdev), port_num, in_mad);
  576. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
  577. }
  578. if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  579. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) {
  580. if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
  581. in_mad->mad_hdr.method != IB_MGMT_METHOD_SET &&
  582. in_mad->mad_hdr.method != IB_MGMT_METHOD_TRAP_REPRESS)
  583. return IB_MAD_RESULT_SUCCESS;
  584. /*
  585. * Don't process SMInfo queries -- the SMA can't handle them.
  586. */
  587. if (in_mad->mad_hdr.attr_id == IB_SMP_ATTR_SM_INFO)
  588. return IB_MAD_RESULT_SUCCESS;
  589. } else if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_PERF_MGMT ||
  590. in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS1 ||
  591. in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS2 ||
  592. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_CONG_MGMT) {
  593. if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
  594. in_mad->mad_hdr.method != IB_MGMT_METHOD_SET)
  595. return IB_MAD_RESULT_SUCCESS;
  596. } else
  597. return IB_MAD_RESULT_SUCCESS;
  598. if ((in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  599. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  600. in_mad->mad_hdr.method == IB_MGMT_METHOD_SET &&
  601. in_mad->mad_hdr.attr_id == IB_SMP_ATTR_PORT_INFO &&
  602. !ib_query_port(ibdev, port_num, &pattr))
  603. prev_lid = pattr.lid;
  604. err = mlx4_MAD_IFC(to_mdev(ibdev),
  605. (mad_flags & IB_MAD_IGNORE_MKEY ? MLX4_MAD_IFC_IGNORE_MKEY : 0) |
  606. (mad_flags & IB_MAD_IGNORE_BKEY ? MLX4_MAD_IFC_IGNORE_BKEY : 0) |
  607. MLX4_MAD_IFC_NET_VIEW,
  608. port_num, in_wc, in_grh, in_mad, out_mad);
  609. if (err)
  610. return IB_MAD_RESULT_FAILURE;
  611. if (!out_mad->mad_hdr.status) {
  612. if (!(to_mdev(ibdev)->dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV))
  613. smp_snoop(ibdev, port_num, in_mad, prev_lid);
  614. node_desc_override(ibdev, out_mad);
  615. }
  616. /* set return bit in status of directed route responses */
  617. if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE)
  618. out_mad->mad_hdr.status |= cpu_to_be16(1 << 15);
  619. if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP_REPRESS)
  620. /* no response for trap repress */
  621. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
  622. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
  623. }
  624. static void edit_counter(struct mlx4_counter *cnt,
  625. struct ib_pma_portcounters *pma_cnt)
  626. {
  627. pma_cnt->port_xmit_data = cpu_to_be32((be64_to_cpu(cnt->tx_bytes)>>2));
  628. pma_cnt->port_rcv_data = cpu_to_be32((be64_to_cpu(cnt->rx_bytes)>>2));
  629. pma_cnt->port_xmit_packets = cpu_to_be32(be64_to_cpu(cnt->tx_frames));
  630. pma_cnt->port_rcv_packets = cpu_to_be32(be64_to_cpu(cnt->rx_frames));
  631. }
  632. static int iboe_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  633. struct ib_wc *in_wc, struct ib_grh *in_grh,
  634. struct ib_mad *in_mad, struct ib_mad *out_mad)
  635. {
  636. struct mlx4_cmd_mailbox *mailbox;
  637. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  638. int err;
  639. u32 inmod = dev->counters[port_num - 1] & 0xffff;
  640. u8 mode;
  641. if (in_mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_PERF_MGMT)
  642. return -EINVAL;
  643. mailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  644. if (IS_ERR(mailbox))
  645. return IB_MAD_RESULT_FAILURE;
  646. err = mlx4_cmd_box(dev->dev, 0, mailbox->dma, inmod, 0,
  647. MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
  648. MLX4_CMD_WRAPPED);
  649. if (err)
  650. err = IB_MAD_RESULT_FAILURE;
  651. else {
  652. memset(out_mad->data, 0, sizeof out_mad->data);
  653. mode = ((struct mlx4_counter *)mailbox->buf)->counter_mode;
  654. switch (mode & 0xf) {
  655. case 0:
  656. edit_counter(mailbox->buf,
  657. (void *)(out_mad->data + 40));
  658. err = IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
  659. break;
  660. default:
  661. err = IB_MAD_RESULT_FAILURE;
  662. }
  663. }
  664. mlx4_free_cmd_mailbox(dev->dev, mailbox);
  665. return err;
  666. }
  667. int mlx4_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  668. struct ib_wc *in_wc, struct ib_grh *in_grh,
  669. struct ib_mad *in_mad, struct ib_mad *out_mad)
  670. {
  671. switch (rdma_port_get_link_layer(ibdev, port_num)) {
  672. case IB_LINK_LAYER_INFINIBAND:
  673. return ib_process_mad(ibdev, mad_flags, port_num, in_wc,
  674. in_grh, in_mad, out_mad);
  675. case IB_LINK_LAYER_ETHERNET:
  676. return iboe_process_mad(ibdev, mad_flags, port_num, in_wc,
  677. in_grh, in_mad, out_mad);
  678. default:
  679. return -EINVAL;
  680. }
  681. }
  682. static void send_handler(struct ib_mad_agent *agent,
  683. struct ib_mad_send_wc *mad_send_wc)
  684. {
  685. ib_free_send_mad(mad_send_wc->send_buf);
  686. }
  687. int mlx4_ib_mad_init(struct mlx4_ib_dev *dev)
  688. {
  689. struct ib_mad_agent *agent;
  690. int p, q;
  691. int ret;
  692. enum rdma_link_layer ll;
  693. for (p = 0; p < dev->num_ports; ++p) {
  694. ll = rdma_port_get_link_layer(&dev->ib_dev, p + 1);
  695. for (q = 0; q <= 1; ++q) {
  696. if (ll == IB_LINK_LAYER_INFINIBAND) {
  697. agent = ib_register_mad_agent(&dev->ib_dev, p + 1,
  698. q ? IB_QPT_GSI : IB_QPT_SMI,
  699. NULL, 0, send_handler,
  700. NULL, NULL);
  701. if (IS_ERR(agent)) {
  702. ret = PTR_ERR(agent);
  703. goto err;
  704. }
  705. dev->send_agent[p][q] = agent;
  706. } else
  707. dev->send_agent[p][q] = NULL;
  708. }
  709. }
  710. return 0;
  711. err:
  712. for (p = 0; p < dev->num_ports; ++p)
  713. for (q = 0; q <= 1; ++q)
  714. if (dev->send_agent[p][q])
  715. ib_unregister_mad_agent(dev->send_agent[p][q]);
  716. return ret;
  717. }
  718. void mlx4_ib_mad_cleanup(struct mlx4_ib_dev *dev)
  719. {
  720. struct ib_mad_agent *agent;
  721. int p, q;
  722. for (p = 0; p < dev->num_ports; ++p) {
  723. for (q = 0; q <= 1; ++q) {
  724. agent = dev->send_agent[p][q];
  725. if (agent) {
  726. dev->send_agent[p][q] = NULL;
  727. ib_unregister_mad_agent(agent);
  728. }
  729. }
  730. if (dev->sm_ah[p])
  731. ib_destroy_ah(dev->sm_ah[p]);
  732. }
  733. }
  734. static void handle_lid_change_event(struct mlx4_ib_dev *dev, u8 port_num)
  735. {
  736. mlx4_ib_dispatch_event(dev, port_num, IB_EVENT_LID_CHANGE);
  737. if (mlx4_is_master(dev->dev) && !dev->sriov.is_going_down)
  738. mlx4_gen_slaves_port_mgt_ev(dev->dev, port_num,
  739. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK);
  740. }
  741. static void handle_client_rereg_event(struct mlx4_ib_dev *dev, u8 port_num)
  742. {
  743. /* re-configure the alias-guid and mcg's */
  744. if (mlx4_is_master(dev->dev)) {
  745. mlx4_ib_invalidate_all_guid_record(dev, port_num);
  746. if (!dev->sriov.is_going_down) {
  747. mlx4_ib_mcg_port_cleanup(&dev->sriov.demux[port_num - 1], 0);
  748. mlx4_gen_slaves_port_mgt_ev(dev->dev, port_num,
  749. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK);
  750. }
  751. }
  752. mlx4_ib_dispatch_event(dev, port_num, IB_EVENT_CLIENT_REREGISTER);
  753. }
  754. static void propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  755. struct mlx4_eqe *eqe)
  756. {
  757. __propagate_pkey_ev(dev, port_num, GET_BLK_PTR_FROM_EQE(eqe),
  758. GET_MASK_FROM_EQE(eqe));
  759. }
  760. static void handle_slaves_guid_change(struct mlx4_ib_dev *dev, u8 port_num,
  761. u32 guid_tbl_blk_num, u32 change_bitmap)
  762. {
  763. struct ib_smp *in_mad = NULL;
  764. struct ib_smp *out_mad = NULL;
  765. u16 i;
  766. if (!mlx4_is_mfunc(dev->dev) || !mlx4_is_master(dev->dev))
  767. return;
  768. in_mad = kmalloc(sizeof *in_mad, GFP_KERNEL);
  769. out_mad = kmalloc(sizeof *out_mad, GFP_KERNEL);
  770. if (!in_mad || !out_mad) {
  771. mlx4_ib_warn(&dev->ib_dev, "failed to allocate memory for guid info mads\n");
  772. goto out;
  773. }
  774. guid_tbl_blk_num *= 4;
  775. for (i = 0; i < 4; i++) {
  776. if (change_bitmap && (!((change_bitmap >> (8 * i)) & 0xff)))
  777. continue;
  778. memset(in_mad, 0, sizeof *in_mad);
  779. memset(out_mad, 0, sizeof *out_mad);
  780. in_mad->base_version = 1;
  781. in_mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
  782. in_mad->class_version = 1;
  783. in_mad->method = IB_MGMT_METHOD_GET;
  784. in_mad->attr_id = IB_SMP_ATTR_GUID_INFO;
  785. in_mad->attr_mod = cpu_to_be32(guid_tbl_blk_num + i);
  786. if (mlx4_MAD_IFC(dev,
  787. MLX4_MAD_IFC_IGNORE_KEYS | MLX4_MAD_IFC_NET_VIEW,
  788. port_num, NULL, NULL, in_mad, out_mad)) {
  789. mlx4_ib_warn(&dev->ib_dev, "Failed in get GUID INFO MAD_IFC\n");
  790. goto out;
  791. }
  792. mlx4_ib_update_cache_on_guid_change(dev, guid_tbl_blk_num + i,
  793. port_num,
  794. (u8 *)(&((struct ib_smp *)out_mad)->data));
  795. mlx4_ib_notify_slaves_on_guid_change(dev, guid_tbl_blk_num + i,
  796. port_num,
  797. (u8 *)(&((struct ib_smp *)out_mad)->data));
  798. }
  799. out:
  800. kfree(in_mad);
  801. kfree(out_mad);
  802. return;
  803. }
  804. void handle_port_mgmt_change_event(struct work_struct *work)
  805. {
  806. struct ib_event_work *ew = container_of(work, struct ib_event_work, work);
  807. struct mlx4_ib_dev *dev = ew->ib_dev;
  808. struct mlx4_eqe *eqe = &(ew->ib_eqe);
  809. u8 port = eqe->event.port_mgmt_change.port;
  810. u32 changed_attr;
  811. u32 tbl_block;
  812. u32 change_bitmap;
  813. switch (eqe->subtype) {
  814. case MLX4_DEV_PMC_SUBTYPE_PORT_INFO:
  815. changed_attr = be32_to_cpu(eqe->event.port_mgmt_change.params.port_info.changed_attr);
  816. /* Update the SM ah - This should be done before handling
  817. the other changed attributes so that MADs can be sent to the SM */
  818. if (changed_attr & MSTR_SM_CHANGE_MASK) {
  819. u16 lid = be16_to_cpu(eqe->event.port_mgmt_change.params.port_info.mstr_sm_lid);
  820. u8 sl = eqe->event.port_mgmt_change.params.port_info.mstr_sm_sl & 0xf;
  821. update_sm_ah(dev, port, lid, sl);
  822. }
  823. /* Check if it is a lid change event */
  824. if (changed_attr & MLX4_EQ_PORT_INFO_LID_CHANGE_MASK)
  825. handle_lid_change_event(dev, port);
  826. /* Generate GUID changed event */
  827. if (changed_attr & MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK) {
  828. mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
  829. /*if master, notify all slaves*/
  830. if (mlx4_is_master(dev->dev))
  831. mlx4_gen_slaves_port_mgt_ev(dev->dev, port,
  832. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK);
  833. }
  834. if (changed_attr & MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK)
  835. handle_client_rereg_event(dev, port);
  836. break;
  837. case MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE:
  838. mlx4_ib_dispatch_event(dev, port, IB_EVENT_PKEY_CHANGE);
  839. if (mlx4_is_master(dev->dev) && !dev->sriov.is_going_down)
  840. propagate_pkey_ev(dev, port, eqe);
  841. break;
  842. case MLX4_DEV_PMC_SUBTYPE_GUID_INFO:
  843. /* paravirtualized master's guid is guid 0 -- does not change */
  844. if (!mlx4_is_master(dev->dev))
  845. mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
  846. /*if master, notify relevant slaves*/
  847. else if (!dev->sriov.is_going_down) {
  848. tbl_block = GET_BLK_PTR_FROM_EQE(eqe);
  849. change_bitmap = GET_MASK_FROM_EQE(eqe);
  850. handle_slaves_guid_change(dev, port, tbl_block, change_bitmap);
  851. }
  852. break;
  853. default:
  854. pr_warn("Unsupported subtype 0x%x for "
  855. "Port Management Change event\n", eqe->subtype);
  856. }
  857. kfree(ew);
  858. }
  859. void mlx4_ib_dispatch_event(struct mlx4_ib_dev *dev, u8 port_num,
  860. enum ib_event_type type)
  861. {
  862. struct ib_event event;
  863. event.device = &dev->ib_dev;
  864. event.element.port_num = port_num;
  865. event.event = type;
  866. ib_dispatch_event(&event);
  867. }
  868. static void mlx4_ib_tunnel_comp_handler(struct ib_cq *cq, void *arg)
  869. {
  870. unsigned long flags;
  871. struct mlx4_ib_demux_pv_ctx *ctx = cq->cq_context;
  872. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  873. spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
  874. if (!dev->sriov.is_going_down && ctx->state == DEMUX_PV_STATE_ACTIVE)
  875. queue_work(ctx->wq, &ctx->work);
  876. spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
  877. }
  878. static int mlx4_ib_post_pv_qp_buf(struct mlx4_ib_demux_pv_ctx *ctx,
  879. struct mlx4_ib_demux_pv_qp *tun_qp,
  880. int index)
  881. {
  882. struct ib_sge sg_list;
  883. struct ib_recv_wr recv_wr, *bad_recv_wr;
  884. int size;
  885. size = (tun_qp->qp->qp_type == IB_QPT_UD) ?
  886. sizeof (struct mlx4_tunnel_mad) : sizeof (struct mlx4_mad_rcv_buf);
  887. sg_list.addr = tun_qp->ring[index].map;
  888. sg_list.length = size;
  889. sg_list.lkey = ctx->mr->lkey;
  890. recv_wr.next = NULL;
  891. recv_wr.sg_list = &sg_list;
  892. recv_wr.num_sge = 1;
  893. recv_wr.wr_id = (u64) index | MLX4_TUN_WRID_RECV |
  894. MLX4_TUN_SET_WRID_QPN(tun_qp->proxy_qpt);
  895. ib_dma_sync_single_for_device(ctx->ib_dev, tun_qp->ring[index].map,
  896. size, DMA_FROM_DEVICE);
  897. return ib_post_recv(tun_qp->qp, &recv_wr, &bad_recv_wr);
  898. }
  899. static int mlx4_ib_multiplex_sa_handler(struct ib_device *ibdev, int port,
  900. int slave, struct ib_sa_mad *sa_mad)
  901. {
  902. int ret = 0;
  903. /* dispatch to different sa handlers */
  904. switch (be16_to_cpu(sa_mad->mad_hdr.attr_id)) {
  905. case IB_SA_ATTR_MC_MEMBER_REC:
  906. ret = mlx4_ib_mcg_multiplex_handler(ibdev, port, slave, sa_mad);
  907. break;
  908. default:
  909. break;
  910. }
  911. return ret;
  912. }
  913. static int is_proxy_qp0(struct mlx4_ib_dev *dev, int qpn, int slave)
  914. {
  915. int slave_start = dev->dev->caps.sqp_start + 8 * slave;
  916. return (qpn >= slave_start && qpn <= slave_start + 1);
  917. }
  918. int mlx4_ib_send_to_wire(struct mlx4_ib_dev *dev, int slave, u8 port,
  919. enum ib_qp_type dest_qpt, u16 pkey_index, u32 remote_qpn,
  920. u32 qkey, struct ib_ah_attr *attr, struct ib_mad *mad)
  921. {
  922. struct ib_sge list;
  923. struct ib_send_wr wr, *bad_wr;
  924. struct mlx4_ib_demux_pv_ctx *sqp_ctx;
  925. struct mlx4_ib_demux_pv_qp *sqp;
  926. struct mlx4_mad_snd_buf *sqp_mad;
  927. struct ib_ah *ah;
  928. struct ib_qp *send_qp = NULL;
  929. unsigned wire_tx_ix = 0;
  930. int ret = 0;
  931. u16 wire_pkey_ix;
  932. int src_qpnum;
  933. u8 sgid_index;
  934. sqp_ctx = dev->sriov.sqps[port-1];
  935. /* check if proxy qp created */
  936. if (!sqp_ctx || sqp_ctx->state != DEMUX_PV_STATE_ACTIVE)
  937. return -EAGAIN;
  938. /* QP0 forwarding only for Dom0 */
  939. if (dest_qpt == IB_QPT_SMI && (mlx4_master_func_num(dev->dev) != slave))
  940. return -EINVAL;
  941. if (dest_qpt == IB_QPT_SMI) {
  942. src_qpnum = 0;
  943. sqp = &sqp_ctx->qp[0];
  944. wire_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][0];
  945. } else {
  946. src_qpnum = 1;
  947. sqp = &sqp_ctx->qp[1];
  948. wire_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][pkey_index];
  949. }
  950. send_qp = sqp->qp;
  951. /* create ah */
  952. sgid_index = attr->grh.sgid_index;
  953. attr->grh.sgid_index = 0;
  954. ah = ib_create_ah(sqp_ctx->pd, attr);
  955. if (IS_ERR(ah))
  956. return -ENOMEM;
  957. attr->grh.sgid_index = sgid_index;
  958. to_mah(ah)->av.ib.gid_index = sgid_index;
  959. /* get rid of force-loopback bit */
  960. to_mah(ah)->av.ib.port_pd &= cpu_to_be32(0x7FFFFFFF);
  961. spin_lock(&sqp->tx_lock);
  962. if (sqp->tx_ix_head - sqp->tx_ix_tail >=
  963. (MLX4_NUM_TUNNEL_BUFS - 1))
  964. ret = -EAGAIN;
  965. else
  966. wire_tx_ix = (++sqp->tx_ix_head) & (MLX4_NUM_TUNNEL_BUFS - 1);
  967. spin_unlock(&sqp->tx_lock);
  968. if (ret)
  969. goto out;
  970. sqp_mad = (struct mlx4_mad_snd_buf *) (sqp->tx_ring[wire_tx_ix].buf.addr);
  971. if (sqp->tx_ring[wire_tx_ix].ah)
  972. ib_destroy_ah(sqp->tx_ring[wire_tx_ix].ah);
  973. sqp->tx_ring[wire_tx_ix].ah = ah;
  974. ib_dma_sync_single_for_cpu(&dev->ib_dev,
  975. sqp->tx_ring[wire_tx_ix].buf.map,
  976. sizeof (struct mlx4_mad_snd_buf),
  977. DMA_TO_DEVICE);
  978. memcpy(&sqp_mad->payload, mad, sizeof *mad);
  979. ib_dma_sync_single_for_device(&dev->ib_dev,
  980. sqp->tx_ring[wire_tx_ix].buf.map,
  981. sizeof (struct mlx4_mad_snd_buf),
  982. DMA_TO_DEVICE);
  983. list.addr = sqp->tx_ring[wire_tx_ix].buf.map;
  984. list.length = sizeof (struct mlx4_mad_snd_buf);
  985. list.lkey = sqp_ctx->mr->lkey;
  986. wr.wr.ud.ah = ah;
  987. wr.wr.ud.port_num = port;
  988. wr.wr.ud.pkey_index = wire_pkey_ix;
  989. wr.wr.ud.remote_qkey = qkey;
  990. wr.wr.ud.remote_qpn = remote_qpn;
  991. wr.next = NULL;
  992. wr.wr_id = ((u64) wire_tx_ix) | MLX4_TUN_SET_WRID_QPN(src_qpnum);
  993. wr.sg_list = &list;
  994. wr.num_sge = 1;
  995. wr.opcode = IB_WR_SEND;
  996. wr.send_flags = IB_SEND_SIGNALED;
  997. ret = ib_post_send(send_qp, &wr, &bad_wr);
  998. out:
  999. if (ret)
  1000. ib_destroy_ah(ah);
  1001. return ret;
  1002. }
  1003. static void mlx4_ib_multiplex_mad(struct mlx4_ib_demux_pv_ctx *ctx, struct ib_wc *wc)
  1004. {
  1005. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  1006. struct mlx4_ib_demux_pv_qp *tun_qp = &ctx->qp[MLX4_TUN_WRID_QPN(wc->wr_id)];
  1007. int wr_ix = wc->wr_id & (MLX4_NUM_TUNNEL_BUFS - 1);
  1008. struct mlx4_tunnel_mad *tunnel = tun_qp->ring[wr_ix].addr;
  1009. struct mlx4_ib_ah ah;
  1010. struct ib_ah_attr ah_attr;
  1011. u8 *slave_id;
  1012. int slave;
  1013. /* Get slave that sent this packet */
  1014. if (wc->src_qp < dev->dev->caps.sqp_start ||
  1015. wc->src_qp >= dev->dev->caps.base_tunnel_sqpn ||
  1016. (wc->src_qp & 0x1) != ctx->port - 1 ||
  1017. wc->src_qp & 0x4) {
  1018. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d\n", wc->src_qp);
  1019. return;
  1020. }
  1021. slave = ((wc->src_qp & ~0x7) - dev->dev->caps.sqp_start) / 8;
  1022. if (slave != ctx->slave) {
  1023. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d: "
  1024. "belongs to another slave\n", wc->src_qp);
  1025. return;
  1026. }
  1027. if (slave != mlx4_master_func_num(dev->dev) && !(wc->src_qp & 0x2)) {
  1028. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d: "
  1029. "non-master trying to send QP0 packets\n", wc->src_qp);
  1030. return;
  1031. }
  1032. /* Map transaction ID */
  1033. ib_dma_sync_single_for_cpu(ctx->ib_dev, tun_qp->ring[wr_ix].map,
  1034. sizeof (struct mlx4_tunnel_mad),
  1035. DMA_FROM_DEVICE);
  1036. switch (tunnel->mad.mad_hdr.method) {
  1037. case IB_MGMT_METHOD_SET:
  1038. case IB_MGMT_METHOD_GET:
  1039. case IB_MGMT_METHOD_REPORT:
  1040. case IB_SA_METHOD_GET_TABLE:
  1041. case IB_SA_METHOD_DELETE:
  1042. case IB_SA_METHOD_GET_MULTI:
  1043. case IB_SA_METHOD_GET_TRACE_TBL:
  1044. slave_id = (u8 *) &tunnel->mad.mad_hdr.tid;
  1045. if (*slave_id) {
  1046. mlx4_ib_warn(ctx->ib_dev, "egress mad has non-null tid msb:%d "
  1047. "class:%d slave:%d\n", *slave_id,
  1048. tunnel->mad.mad_hdr.mgmt_class, slave);
  1049. return;
  1050. } else
  1051. *slave_id = slave;
  1052. default:
  1053. /* nothing */;
  1054. }
  1055. /* Class-specific handling */
  1056. switch (tunnel->mad.mad_hdr.mgmt_class) {
  1057. case IB_MGMT_CLASS_SUBN_ADM:
  1058. if (mlx4_ib_multiplex_sa_handler(ctx->ib_dev, ctx->port, slave,
  1059. (struct ib_sa_mad *) &tunnel->mad))
  1060. return;
  1061. break;
  1062. case IB_MGMT_CLASS_CM:
  1063. if (mlx4_ib_multiplex_cm_handler(ctx->ib_dev, ctx->port, slave,
  1064. (struct ib_mad *) &tunnel->mad))
  1065. return;
  1066. break;
  1067. case IB_MGMT_CLASS_DEVICE_MGMT:
  1068. if (tunnel->mad.mad_hdr.method != IB_MGMT_METHOD_GET &&
  1069. tunnel->mad.mad_hdr.method != IB_MGMT_METHOD_SET)
  1070. return;
  1071. break;
  1072. default:
  1073. /* Drop unsupported classes for slaves in tunnel mode */
  1074. if (slave != mlx4_master_func_num(dev->dev)) {
  1075. mlx4_ib_warn(ctx->ib_dev, "dropping unsupported egress mad from class:%d "
  1076. "for slave:%d\n", tunnel->mad.mad_hdr.mgmt_class, slave);
  1077. return;
  1078. }
  1079. }
  1080. /* We are using standard ib_core services to send the mad, so generate a
  1081. * stadard address handle by decoding the tunnelled mlx4_ah fields */
  1082. memcpy(&ah.av, &tunnel->hdr.av, sizeof (struct mlx4_av));
  1083. ah.ibah.device = ctx->ib_dev;
  1084. mlx4_ib_query_ah(&ah.ibah, &ah_attr);
  1085. if ((ah_attr.ah_flags & IB_AH_GRH) &&
  1086. (ah_attr.grh.sgid_index != slave)) {
  1087. mlx4_ib_warn(ctx->ib_dev, "slave:%d accessed invalid sgid_index:%d\n",
  1088. slave, ah_attr.grh.sgid_index);
  1089. return;
  1090. }
  1091. mlx4_ib_send_to_wire(dev, slave, ctx->port,
  1092. is_proxy_qp0(dev, wc->src_qp, slave) ?
  1093. IB_QPT_SMI : IB_QPT_GSI,
  1094. be16_to_cpu(tunnel->hdr.pkey_index),
  1095. be32_to_cpu(tunnel->hdr.remote_qpn),
  1096. be32_to_cpu(tunnel->hdr.qkey),
  1097. &ah_attr, &tunnel->mad);
  1098. }
  1099. static int mlx4_ib_alloc_pv_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
  1100. enum ib_qp_type qp_type, int is_tun)
  1101. {
  1102. int i;
  1103. struct mlx4_ib_demux_pv_qp *tun_qp;
  1104. int rx_buf_size, tx_buf_size;
  1105. if (qp_type > IB_QPT_GSI)
  1106. return -EINVAL;
  1107. tun_qp = &ctx->qp[qp_type];
  1108. tun_qp->ring = kzalloc(sizeof (struct mlx4_ib_buf) * MLX4_NUM_TUNNEL_BUFS,
  1109. GFP_KERNEL);
  1110. if (!tun_qp->ring)
  1111. return -ENOMEM;
  1112. tun_qp->tx_ring = kcalloc(MLX4_NUM_TUNNEL_BUFS,
  1113. sizeof (struct mlx4_ib_tun_tx_buf),
  1114. GFP_KERNEL);
  1115. if (!tun_qp->tx_ring) {
  1116. kfree(tun_qp->ring);
  1117. tun_qp->ring = NULL;
  1118. return -ENOMEM;
  1119. }
  1120. if (is_tun) {
  1121. rx_buf_size = sizeof (struct mlx4_tunnel_mad);
  1122. tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
  1123. } else {
  1124. rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
  1125. tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
  1126. }
  1127. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1128. tun_qp->ring[i].addr = kmalloc(rx_buf_size, GFP_KERNEL);
  1129. if (!tun_qp->ring[i].addr)
  1130. goto err;
  1131. tun_qp->ring[i].map = ib_dma_map_single(ctx->ib_dev,
  1132. tun_qp->ring[i].addr,
  1133. rx_buf_size,
  1134. DMA_FROM_DEVICE);
  1135. }
  1136. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1137. tun_qp->tx_ring[i].buf.addr =
  1138. kmalloc(tx_buf_size, GFP_KERNEL);
  1139. if (!tun_qp->tx_ring[i].buf.addr)
  1140. goto tx_err;
  1141. tun_qp->tx_ring[i].buf.map =
  1142. ib_dma_map_single(ctx->ib_dev,
  1143. tun_qp->tx_ring[i].buf.addr,
  1144. tx_buf_size,
  1145. DMA_TO_DEVICE);
  1146. tun_qp->tx_ring[i].ah = NULL;
  1147. }
  1148. spin_lock_init(&tun_qp->tx_lock);
  1149. tun_qp->tx_ix_head = 0;
  1150. tun_qp->tx_ix_tail = 0;
  1151. tun_qp->proxy_qpt = qp_type;
  1152. return 0;
  1153. tx_err:
  1154. while (i > 0) {
  1155. --i;
  1156. ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
  1157. tx_buf_size, DMA_TO_DEVICE);
  1158. kfree(tun_qp->tx_ring[i].buf.addr);
  1159. }
  1160. kfree(tun_qp->tx_ring);
  1161. tun_qp->tx_ring = NULL;
  1162. i = MLX4_NUM_TUNNEL_BUFS;
  1163. err:
  1164. while (i > 0) {
  1165. --i;
  1166. ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
  1167. rx_buf_size, DMA_FROM_DEVICE);
  1168. kfree(tun_qp->ring[i].addr);
  1169. }
  1170. kfree(tun_qp->ring);
  1171. tun_qp->ring = NULL;
  1172. return -ENOMEM;
  1173. }
  1174. static void mlx4_ib_free_pv_qp_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
  1175. enum ib_qp_type qp_type, int is_tun)
  1176. {
  1177. int i;
  1178. struct mlx4_ib_demux_pv_qp *tun_qp;
  1179. int rx_buf_size, tx_buf_size;
  1180. if (qp_type > IB_QPT_GSI)
  1181. return;
  1182. tun_qp = &ctx->qp[qp_type];
  1183. if (is_tun) {
  1184. rx_buf_size = sizeof (struct mlx4_tunnel_mad);
  1185. tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
  1186. } else {
  1187. rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
  1188. tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
  1189. }
  1190. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1191. ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
  1192. rx_buf_size, DMA_FROM_DEVICE);
  1193. kfree(tun_qp->ring[i].addr);
  1194. }
  1195. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1196. ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
  1197. tx_buf_size, DMA_TO_DEVICE);
  1198. kfree(tun_qp->tx_ring[i].buf.addr);
  1199. if (tun_qp->tx_ring[i].ah)
  1200. ib_destroy_ah(tun_qp->tx_ring[i].ah);
  1201. }
  1202. kfree(tun_qp->tx_ring);
  1203. kfree(tun_qp->ring);
  1204. }
  1205. static void mlx4_ib_tunnel_comp_worker(struct work_struct *work)
  1206. {
  1207. struct mlx4_ib_demux_pv_ctx *ctx;
  1208. struct mlx4_ib_demux_pv_qp *tun_qp;
  1209. struct ib_wc wc;
  1210. int ret;
  1211. ctx = container_of(work, struct mlx4_ib_demux_pv_ctx, work);
  1212. ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1213. while (ib_poll_cq(ctx->cq, 1, &wc) == 1) {
  1214. tun_qp = &ctx->qp[MLX4_TUN_WRID_QPN(wc.wr_id)];
  1215. if (wc.status == IB_WC_SUCCESS) {
  1216. switch (wc.opcode) {
  1217. case IB_WC_RECV:
  1218. mlx4_ib_multiplex_mad(ctx, &wc);
  1219. ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp,
  1220. wc.wr_id &
  1221. (MLX4_NUM_TUNNEL_BUFS - 1));
  1222. if (ret)
  1223. pr_err("Failed reposting tunnel "
  1224. "buf:%lld\n", wc.wr_id);
  1225. break;
  1226. case IB_WC_SEND:
  1227. pr_debug("received tunnel send completion:"
  1228. "wrid=0x%llx, status=0x%x\n",
  1229. wc.wr_id, wc.status);
  1230. ib_destroy_ah(tun_qp->tx_ring[wc.wr_id &
  1231. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1232. tun_qp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1233. = NULL;
  1234. spin_lock(&tun_qp->tx_lock);
  1235. tun_qp->tx_ix_tail++;
  1236. spin_unlock(&tun_qp->tx_lock);
  1237. break;
  1238. default:
  1239. break;
  1240. }
  1241. } else {
  1242. pr_debug("mlx4_ib: completion error in tunnel: %d."
  1243. " status = %d, wrid = 0x%llx\n",
  1244. ctx->slave, wc.status, wc.wr_id);
  1245. if (!MLX4_TUN_IS_RECV(wc.wr_id)) {
  1246. ib_destroy_ah(tun_qp->tx_ring[wc.wr_id &
  1247. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1248. tun_qp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1249. = NULL;
  1250. spin_lock(&tun_qp->tx_lock);
  1251. tun_qp->tx_ix_tail++;
  1252. spin_unlock(&tun_qp->tx_lock);
  1253. }
  1254. }
  1255. }
  1256. }
  1257. static void pv_qp_event_handler(struct ib_event *event, void *qp_context)
  1258. {
  1259. struct mlx4_ib_demux_pv_ctx *sqp = qp_context;
  1260. /* It's worse than that! He's dead, Jim! */
  1261. pr_err("Fatal error (%d) on a MAD QP on port %d\n",
  1262. event->event, sqp->port);
  1263. }
  1264. static int create_pv_sqp(struct mlx4_ib_demux_pv_ctx *ctx,
  1265. enum ib_qp_type qp_type, int create_tun)
  1266. {
  1267. int i, ret;
  1268. struct mlx4_ib_demux_pv_qp *tun_qp;
  1269. struct mlx4_ib_qp_tunnel_init_attr qp_init_attr;
  1270. struct ib_qp_attr attr;
  1271. int qp_attr_mask_INIT;
  1272. if (qp_type > IB_QPT_GSI)
  1273. return -EINVAL;
  1274. tun_qp = &ctx->qp[qp_type];
  1275. memset(&qp_init_attr, 0, sizeof qp_init_attr);
  1276. qp_init_attr.init_attr.send_cq = ctx->cq;
  1277. qp_init_attr.init_attr.recv_cq = ctx->cq;
  1278. qp_init_attr.init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
  1279. qp_init_attr.init_attr.cap.max_send_wr = MLX4_NUM_TUNNEL_BUFS;
  1280. qp_init_attr.init_attr.cap.max_recv_wr = MLX4_NUM_TUNNEL_BUFS;
  1281. qp_init_attr.init_attr.cap.max_send_sge = 1;
  1282. qp_init_attr.init_attr.cap.max_recv_sge = 1;
  1283. if (create_tun) {
  1284. qp_init_attr.init_attr.qp_type = IB_QPT_UD;
  1285. qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_TUNNEL_QP;
  1286. qp_init_attr.port = ctx->port;
  1287. qp_init_attr.slave = ctx->slave;
  1288. qp_init_attr.proxy_qp_type = qp_type;
  1289. qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX |
  1290. IB_QP_QKEY | IB_QP_PORT;
  1291. } else {
  1292. qp_init_attr.init_attr.qp_type = qp_type;
  1293. qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_SQP;
  1294. qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_QKEY;
  1295. }
  1296. qp_init_attr.init_attr.port_num = ctx->port;
  1297. qp_init_attr.init_attr.qp_context = ctx;
  1298. qp_init_attr.init_attr.event_handler = pv_qp_event_handler;
  1299. tun_qp->qp = ib_create_qp(ctx->pd, &qp_init_attr.init_attr);
  1300. if (IS_ERR(tun_qp->qp)) {
  1301. ret = PTR_ERR(tun_qp->qp);
  1302. tun_qp->qp = NULL;
  1303. pr_err("Couldn't create %s QP (%d)\n",
  1304. create_tun ? "tunnel" : "special", ret);
  1305. return ret;
  1306. }
  1307. memset(&attr, 0, sizeof attr);
  1308. attr.qp_state = IB_QPS_INIT;
  1309. attr.pkey_index =
  1310. to_mdev(ctx->ib_dev)->pkeys.virt2phys_pkey[ctx->slave][ctx->port - 1][0];
  1311. attr.qkey = IB_QP1_QKEY;
  1312. attr.port_num = ctx->port;
  1313. ret = ib_modify_qp(tun_qp->qp, &attr, qp_attr_mask_INIT);
  1314. if (ret) {
  1315. pr_err("Couldn't change %s qp state to INIT (%d)\n",
  1316. create_tun ? "tunnel" : "special", ret);
  1317. goto err_qp;
  1318. }
  1319. attr.qp_state = IB_QPS_RTR;
  1320. ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE);
  1321. if (ret) {
  1322. pr_err("Couldn't change %s qp state to RTR (%d)\n",
  1323. create_tun ? "tunnel" : "special", ret);
  1324. goto err_qp;
  1325. }
  1326. attr.qp_state = IB_QPS_RTS;
  1327. attr.sq_psn = 0;
  1328. ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE | IB_QP_SQ_PSN);
  1329. if (ret) {
  1330. pr_err("Couldn't change %s qp state to RTS (%d)\n",
  1331. create_tun ? "tunnel" : "special", ret);
  1332. goto err_qp;
  1333. }
  1334. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1335. ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp, i);
  1336. if (ret) {
  1337. pr_err(" mlx4_ib_post_pv_buf error"
  1338. " (err = %d, i = %d)\n", ret, i);
  1339. goto err_qp;
  1340. }
  1341. }
  1342. return 0;
  1343. err_qp:
  1344. ib_destroy_qp(tun_qp->qp);
  1345. tun_qp->qp = NULL;
  1346. return ret;
  1347. }
  1348. /*
  1349. * IB MAD completion callback for real SQPs
  1350. */
  1351. static void mlx4_ib_sqp_comp_worker(struct work_struct *work)
  1352. {
  1353. struct mlx4_ib_demux_pv_ctx *ctx;
  1354. struct mlx4_ib_demux_pv_qp *sqp;
  1355. struct ib_wc wc;
  1356. struct ib_grh *grh;
  1357. struct ib_mad *mad;
  1358. ctx = container_of(work, struct mlx4_ib_demux_pv_ctx, work);
  1359. ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1360. while (mlx4_ib_poll_cq(ctx->cq, 1, &wc) == 1) {
  1361. sqp = &ctx->qp[MLX4_TUN_WRID_QPN(wc.wr_id)];
  1362. if (wc.status == IB_WC_SUCCESS) {
  1363. switch (wc.opcode) {
  1364. case IB_WC_SEND:
  1365. ib_destroy_ah(sqp->tx_ring[wc.wr_id &
  1366. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1367. sqp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1368. = NULL;
  1369. spin_lock(&sqp->tx_lock);
  1370. sqp->tx_ix_tail++;
  1371. spin_unlock(&sqp->tx_lock);
  1372. break;
  1373. case IB_WC_RECV:
  1374. mad = (struct ib_mad *) &(((struct mlx4_mad_rcv_buf *)
  1375. (sqp->ring[wc.wr_id &
  1376. (MLX4_NUM_TUNNEL_BUFS - 1)].addr))->payload);
  1377. grh = &(((struct mlx4_mad_rcv_buf *)
  1378. (sqp->ring[wc.wr_id &
  1379. (MLX4_NUM_TUNNEL_BUFS - 1)].addr))->grh);
  1380. mlx4_ib_demux_mad(ctx->ib_dev, ctx->port, &wc, grh, mad);
  1381. if (mlx4_ib_post_pv_qp_buf(ctx, sqp, wc.wr_id &
  1382. (MLX4_NUM_TUNNEL_BUFS - 1)))
  1383. pr_err("Failed reposting SQP "
  1384. "buf:%lld\n", wc.wr_id);
  1385. break;
  1386. default:
  1387. BUG_ON(1);
  1388. break;
  1389. }
  1390. } else {
  1391. pr_debug("mlx4_ib: completion error in tunnel: %d."
  1392. " status = %d, wrid = 0x%llx\n",
  1393. ctx->slave, wc.status, wc.wr_id);
  1394. if (!MLX4_TUN_IS_RECV(wc.wr_id)) {
  1395. ib_destroy_ah(sqp->tx_ring[wc.wr_id &
  1396. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1397. sqp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1398. = NULL;
  1399. spin_lock(&sqp->tx_lock);
  1400. sqp->tx_ix_tail++;
  1401. spin_unlock(&sqp->tx_lock);
  1402. }
  1403. }
  1404. }
  1405. }
  1406. static int alloc_pv_object(struct mlx4_ib_dev *dev, int slave, int port,
  1407. struct mlx4_ib_demux_pv_ctx **ret_ctx)
  1408. {
  1409. struct mlx4_ib_demux_pv_ctx *ctx;
  1410. *ret_ctx = NULL;
  1411. ctx = kzalloc(sizeof (struct mlx4_ib_demux_pv_ctx), GFP_KERNEL);
  1412. if (!ctx) {
  1413. pr_err("failed allocating pv resource context "
  1414. "for port %d, slave %d\n", port, slave);
  1415. return -ENOMEM;
  1416. }
  1417. ctx->ib_dev = &dev->ib_dev;
  1418. ctx->port = port;
  1419. ctx->slave = slave;
  1420. *ret_ctx = ctx;
  1421. return 0;
  1422. }
  1423. static void free_pv_object(struct mlx4_ib_dev *dev, int slave, int port)
  1424. {
  1425. if (dev->sriov.demux[port - 1].tun[slave]) {
  1426. kfree(dev->sriov.demux[port - 1].tun[slave]);
  1427. dev->sriov.demux[port - 1].tun[slave] = NULL;
  1428. }
  1429. }
  1430. static int create_pv_resources(struct ib_device *ibdev, int slave, int port,
  1431. int create_tun, struct mlx4_ib_demux_pv_ctx *ctx)
  1432. {
  1433. int ret, cq_size;
  1434. ctx->state = DEMUX_PV_STATE_STARTING;
  1435. /* have QP0 only on port owner, and only if link layer is IB */
  1436. if (ctx->slave == mlx4_master_func_num(to_mdev(ctx->ib_dev)->dev) &&
  1437. rdma_port_get_link_layer(ibdev, ctx->port) == IB_LINK_LAYER_INFINIBAND)
  1438. ctx->has_smi = 1;
  1439. if (ctx->has_smi) {
  1440. ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_SMI, create_tun);
  1441. if (ret) {
  1442. pr_err("Failed allocating qp0 tunnel bufs (%d)\n", ret);
  1443. goto err_out;
  1444. }
  1445. }
  1446. ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_GSI, create_tun);
  1447. if (ret) {
  1448. pr_err("Failed allocating qp1 tunnel bufs (%d)\n", ret);
  1449. goto err_out_qp0;
  1450. }
  1451. cq_size = 2 * MLX4_NUM_TUNNEL_BUFS;
  1452. if (ctx->has_smi)
  1453. cq_size *= 2;
  1454. ctx->cq = ib_create_cq(ctx->ib_dev, mlx4_ib_tunnel_comp_handler,
  1455. NULL, ctx, cq_size, 0);
  1456. if (IS_ERR(ctx->cq)) {
  1457. ret = PTR_ERR(ctx->cq);
  1458. pr_err("Couldn't create tunnel CQ (%d)\n", ret);
  1459. goto err_buf;
  1460. }
  1461. ctx->pd = ib_alloc_pd(ctx->ib_dev);
  1462. if (IS_ERR(ctx->pd)) {
  1463. ret = PTR_ERR(ctx->pd);
  1464. pr_err("Couldn't create tunnel PD (%d)\n", ret);
  1465. goto err_cq;
  1466. }
  1467. ctx->mr = ib_get_dma_mr(ctx->pd, IB_ACCESS_LOCAL_WRITE);
  1468. if (IS_ERR(ctx->mr)) {
  1469. ret = PTR_ERR(ctx->mr);
  1470. pr_err("Couldn't get tunnel DMA MR (%d)\n", ret);
  1471. goto err_pd;
  1472. }
  1473. if (ctx->has_smi) {
  1474. ret = create_pv_sqp(ctx, IB_QPT_SMI, create_tun);
  1475. if (ret) {
  1476. pr_err("Couldn't create %s QP0 (%d)\n",
  1477. create_tun ? "tunnel for" : "", ret);
  1478. goto err_mr;
  1479. }
  1480. }
  1481. ret = create_pv_sqp(ctx, IB_QPT_GSI, create_tun);
  1482. if (ret) {
  1483. pr_err("Couldn't create %s QP1 (%d)\n",
  1484. create_tun ? "tunnel for" : "", ret);
  1485. goto err_qp0;
  1486. }
  1487. if (create_tun)
  1488. INIT_WORK(&ctx->work, mlx4_ib_tunnel_comp_worker);
  1489. else
  1490. INIT_WORK(&ctx->work, mlx4_ib_sqp_comp_worker);
  1491. ctx->wq = to_mdev(ibdev)->sriov.demux[port - 1].wq;
  1492. ret = ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1493. if (ret) {
  1494. pr_err("Couldn't arm tunnel cq (%d)\n", ret);
  1495. goto err_wq;
  1496. }
  1497. ctx->state = DEMUX_PV_STATE_ACTIVE;
  1498. return 0;
  1499. err_wq:
  1500. ctx->wq = NULL;
  1501. ib_destroy_qp(ctx->qp[1].qp);
  1502. ctx->qp[1].qp = NULL;
  1503. err_qp0:
  1504. if (ctx->has_smi)
  1505. ib_destroy_qp(ctx->qp[0].qp);
  1506. ctx->qp[0].qp = NULL;
  1507. err_mr:
  1508. ib_dereg_mr(ctx->mr);
  1509. ctx->mr = NULL;
  1510. err_pd:
  1511. ib_dealloc_pd(ctx->pd);
  1512. ctx->pd = NULL;
  1513. err_cq:
  1514. ib_destroy_cq(ctx->cq);
  1515. ctx->cq = NULL;
  1516. err_buf:
  1517. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, create_tun);
  1518. err_out_qp0:
  1519. if (ctx->has_smi)
  1520. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, create_tun);
  1521. err_out:
  1522. ctx->state = DEMUX_PV_STATE_DOWN;
  1523. return ret;
  1524. }
  1525. static void destroy_pv_resources(struct mlx4_ib_dev *dev, int slave, int port,
  1526. struct mlx4_ib_demux_pv_ctx *ctx, int flush)
  1527. {
  1528. if (!ctx)
  1529. return;
  1530. if (ctx->state > DEMUX_PV_STATE_DOWN) {
  1531. ctx->state = DEMUX_PV_STATE_DOWNING;
  1532. if (flush)
  1533. flush_workqueue(ctx->wq);
  1534. if (ctx->has_smi) {
  1535. ib_destroy_qp(ctx->qp[0].qp);
  1536. ctx->qp[0].qp = NULL;
  1537. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, 1);
  1538. }
  1539. ib_destroy_qp(ctx->qp[1].qp);
  1540. ctx->qp[1].qp = NULL;
  1541. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, 1);
  1542. ib_dereg_mr(ctx->mr);
  1543. ctx->mr = NULL;
  1544. ib_dealloc_pd(ctx->pd);
  1545. ctx->pd = NULL;
  1546. ib_destroy_cq(ctx->cq);
  1547. ctx->cq = NULL;
  1548. ctx->state = DEMUX_PV_STATE_DOWN;
  1549. }
  1550. }
  1551. static int mlx4_ib_tunnels_update(struct mlx4_ib_dev *dev, int slave,
  1552. int port, int do_init)
  1553. {
  1554. int ret = 0;
  1555. if (!do_init) {
  1556. clean_vf_mcast(&dev->sriov.demux[port - 1], slave);
  1557. /* for master, destroy real sqp resources */
  1558. if (slave == mlx4_master_func_num(dev->dev))
  1559. destroy_pv_resources(dev, slave, port,
  1560. dev->sriov.sqps[port - 1], 1);
  1561. /* destroy the tunnel qp resources */
  1562. destroy_pv_resources(dev, slave, port,
  1563. dev->sriov.demux[port - 1].tun[slave], 1);
  1564. return 0;
  1565. }
  1566. /* create the tunnel qp resources */
  1567. ret = create_pv_resources(&dev->ib_dev, slave, port, 1,
  1568. dev->sriov.demux[port - 1].tun[slave]);
  1569. /* for master, create the real sqp resources */
  1570. if (!ret && slave == mlx4_master_func_num(dev->dev))
  1571. ret = create_pv_resources(&dev->ib_dev, slave, port, 0,
  1572. dev->sriov.sqps[port - 1]);
  1573. return ret;
  1574. }
  1575. void mlx4_ib_tunnels_update_work(struct work_struct *work)
  1576. {
  1577. struct mlx4_ib_demux_work *dmxw;
  1578. dmxw = container_of(work, struct mlx4_ib_demux_work, work);
  1579. mlx4_ib_tunnels_update(dmxw->dev, dmxw->slave, (int) dmxw->port,
  1580. dmxw->do_init);
  1581. kfree(dmxw);
  1582. return;
  1583. }
  1584. static int mlx4_ib_alloc_demux_ctx(struct mlx4_ib_dev *dev,
  1585. struct mlx4_ib_demux_ctx *ctx,
  1586. int port)
  1587. {
  1588. char name[12];
  1589. int ret = 0;
  1590. int i;
  1591. ctx->tun = kcalloc(dev->dev->caps.sqp_demux,
  1592. sizeof (struct mlx4_ib_demux_pv_ctx *), GFP_KERNEL);
  1593. if (!ctx->tun)
  1594. return -ENOMEM;
  1595. ctx->dev = dev;
  1596. ctx->port = port;
  1597. ctx->ib_dev = &dev->ib_dev;
  1598. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1599. ret = alloc_pv_object(dev, i, port, &ctx->tun[i]);
  1600. if (ret) {
  1601. ret = -ENOMEM;
  1602. goto err_mcg;
  1603. }
  1604. }
  1605. ret = mlx4_ib_mcg_port_init(ctx);
  1606. if (ret) {
  1607. pr_err("Failed initializing mcg para-virt (%d)\n", ret);
  1608. goto err_mcg;
  1609. }
  1610. snprintf(name, sizeof name, "mlx4_ibt%d", port);
  1611. ctx->wq = create_singlethread_workqueue(name);
  1612. if (!ctx->wq) {
  1613. pr_err("Failed to create tunnelling WQ for port %d\n", port);
  1614. ret = -ENOMEM;
  1615. goto err_wq;
  1616. }
  1617. snprintf(name, sizeof name, "mlx4_ibud%d", port);
  1618. ctx->ud_wq = create_singlethread_workqueue(name);
  1619. if (!ctx->ud_wq) {
  1620. pr_err("Failed to create up/down WQ for port %d\n", port);
  1621. ret = -ENOMEM;
  1622. goto err_udwq;
  1623. }
  1624. return 0;
  1625. err_udwq:
  1626. destroy_workqueue(ctx->wq);
  1627. ctx->wq = NULL;
  1628. err_wq:
  1629. mlx4_ib_mcg_port_cleanup(ctx, 1);
  1630. err_mcg:
  1631. for (i = 0; i < dev->dev->caps.sqp_demux; i++)
  1632. free_pv_object(dev, i, port);
  1633. kfree(ctx->tun);
  1634. ctx->tun = NULL;
  1635. return ret;
  1636. }
  1637. static void mlx4_ib_free_sqp_ctx(struct mlx4_ib_demux_pv_ctx *sqp_ctx)
  1638. {
  1639. if (sqp_ctx->state > DEMUX_PV_STATE_DOWN) {
  1640. sqp_ctx->state = DEMUX_PV_STATE_DOWNING;
  1641. flush_workqueue(sqp_ctx->wq);
  1642. if (sqp_ctx->has_smi) {
  1643. ib_destroy_qp(sqp_ctx->qp[0].qp);
  1644. sqp_ctx->qp[0].qp = NULL;
  1645. mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_SMI, 0);
  1646. }
  1647. ib_destroy_qp(sqp_ctx->qp[1].qp);
  1648. sqp_ctx->qp[1].qp = NULL;
  1649. mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_GSI, 0);
  1650. ib_dereg_mr(sqp_ctx->mr);
  1651. sqp_ctx->mr = NULL;
  1652. ib_dealloc_pd(sqp_ctx->pd);
  1653. sqp_ctx->pd = NULL;
  1654. ib_destroy_cq(sqp_ctx->cq);
  1655. sqp_ctx->cq = NULL;
  1656. sqp_ctx->state = DEMUX_PV_STATE_DOWN;
  1657. }
  1658. }
  1659. static void mlx4_ib_free_demux_ctx(struct mlx4_ib_demux_ctx *ctx)
  1660. {
  1661. int i;
  1662. if (ctx) {
  1663. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  1664. mlx4_ib_mcg_port_cleanup(ctx, 1);
  1665. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1666. if (!ctx->tun[i])
  1667. continue;
  1668. if (ctx->tun[i]->state > DEMUX_PV_STATE_DOWN)
  1669. ctx->tun[i]->state = DEMUX_PV_STATE_DOWNING;
  1670. }
  1671. flush_workqueue(ctx->wq);
  1672. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1673. destroy_pv_resources(dev, i, ctx->port, ctx->tun[i], 0);
  1674. free_pv_object(dev, i, ctx->port);
  1675. }
  1676. kfree(ctx->tun);
  1677. destroy_workqueue(ctx->ud_wq);
  1678. destroy_workqueue(ctx->wq);
  1679. }
  1680. }
  1681. static void mlx4_ib_master_tunnels(struct mlx4_ib_dev *dev, int do_init)
  1682. {
  1683. int i;
  1684. if (!mlx4_is_master(dev->dev))
  1685. return;
  1686. /* initialize or tear down tunnel QPs for the master */
  1687. for (i = 0; i < dev->dev->caps.num_ports; i++)
  1688. mlx4_ib_tunnels_update(dev, mlx4_master_func_num(dev->dev), i + 1, do_init);
  1689. return;
  1690. }
  1691. int mlx4_ib_init_sriov(struct mlx4_ib_dev *dev)
  1692. {
  1693. int i = 0;
  1694. int err;
  1695. if (!mlx4_is_mfunc(dev->dev))
  1696. return 0;
  1697. dev->sriov.is_going_down = 0;
  1698. spin_lock_init(&dev->sriov.going_down_lock);
  1699. mlx4_ib_cm_paravirt_init(dev);
  1700. mlx4_ib_warn(&dev->ib_dev, "multi-function enabled\n");
  1701. if (mlx4_is_slave(dev->dev)) {
  1702. mlx4_ib_warn(&dev->ib_dev, "operating in qp1 tunnel mode\n");
  1703. return 0;
  1704. }
  1705. err = mlx4_ib_init_alias_guid_service(dev);
  1706. if (err) {
  1707. mlx4_ib_warn(&dev->ib_dev, "Failed init alias guid process.\n");
  1708. goto paravirt_err;
  1709. }
  1710. err = mlx4_ib_device_register_sysfs(dev);
  1711. if (err) {
  1712. mlx4_ib_warn(&dev->ib_dev, "Failed to register sysfs\n");
  1713. goto sysfs_err;
  1714. }
  1715. mlx4_ib_warn(&dev->ib_dev, "initializing demux service for %d qp1 clients\n",
  1716. dev->dev->caps.sqp_demux);
  1717. for (i = 0; i < dev->num_ports; i++) {
  1718. union ib_gid gid;
  1719. err = __mlx4_ib_query_gid(&dev->ib_dev, i + 1, 0, &gid, 1);
  1720. if (err)
  1721. goto demux_err;
  1722. dev->sriov.demux[i].guid_cache[0] = gid.global.interface_id;
  1723. err = alloc_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1,
  1724. &dev->sriov.sqps[i]);
  1725. if (err)
  1726. goto demux_err;
  1727. err = mlx4_ib_alloc_demux_ctx(dev, &dev->sriov.demux[i], i + 1);
  1728. if (err)
  1729. goto demux_err;
  1730. }
  1731. mlx4_ib_master_tunnels(dev, 1);
  1732. return 0;
  1733. demux_err:
  1734. while (i > 0) {
  1735. free_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1);
  1736. mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
  1737. --i;
  1738. }
  1739. mlx4_ib_device_unregister_sysfs(dev);
  1740. sysfs_err:
  1741. mlx4_ib_destroy_alias_guid_service(dev);
  1742. paravirt_err:
  1743. mlx4_ib_cm_paravirt_clean(dev, -1);
  1744. return err;
  1745. }
  1746. void mlx4_ib_close_sriov(struct mlx4_ib_dev *dev)
  1747. {
  1748. int i;
  1749. unsigned long flags;
  1750. if (!mlx4_is_mfunc(dev->dev))
  1751. return;
  1752. spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
  1753. dev->sriov.is_going_down = 1;
  1754. spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
  1755. if (mlx4_is_master(dev->dev)) {
  1756. for (i = 0; i < dev->num_ports; i++) {
  1757. flush_workqueue(dev->sriov.demux[i].ud_wq);
  1758. mlx4_ib_free_sqp_ctx(dev->sriov.sqps[i]);
  1759. kfree(dev->sriov.sqps[i]);
  1760. dev->sriov.sqps[i] = NULL;
  1761. mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
  1762. }
  1763. mlx4_ib_cm_paravirt_clean(dev, -1);
  1764. mlx4_ib_destroy_alias_guid_service(dev);
  1765. mlx4_ib_device_unregister_sysfs(dev);
  1766. }
  1767. }