ata_piix.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.11"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  101. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  102. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  103. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  104. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  105. /* combined mode. if set, PATA is channel 0.
  106. * if clear, PATA is channel 1.
  107. */
  108. PIIX_PORT_ENABLED = (1 << 0),
  109. PIIX_PORT_PRESENT = (1 << 4),
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* controller IDs */
  113. piix_pata_33 = 0, /* PIIX4 at 33Mhz */
  114. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  115. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  116. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  117. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  118. ich5_sata = 5,
  119. ich6_sata = 6,
  120. ich6_sata_ahci = 7,
  121. ich6m_sata_ahci = 8,
  122. ich8_sata_ahci = 9,
  123. piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
  124. /* constants for mapping table */
  125. P0 = 0, /* port 0 */
  126. P1 = 1, /* port 1 */
  127. P2 = 2, /* port 2 */
  128. P3 = 3, /* port 3 */
  129. IDE = -1, /* IDE */
  130. NA = -2, /* not avaliable */
  131. RV = -3, /* reserved */
  132. PIIX_AHCI_DEVICE = 6,
  133. };
  134. struct piix_map_db {
  135. const u32 mask;
  136. const u16 port_enable;
  137. const int map[][4];
  138. };
  139. struct piix_host_priv {
  140. const int *map;
  141. };
  142. static int piix_init_one (struct pci_dev *pdev,
  143. const struct pci_device_id *ent);
  144. static void piix_pata_error_handler(struct ata_port *ap);
  145. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  146. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  147. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  148. static int ich_pata_cable_detect(struct ata_port *ap);
  149. static unsigned int in_module_init = 1;
  150. static const struct pci_device_id piix_pci_tbl[] = {
  151. /* Intel PIIX3 for the 430HX etc */
  152. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  153. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  154. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  155. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  156. /* Intel PIIX4 */
  157. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  158. /* Intel PIIX4 */
  159. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  160. /* Intel PIIX */
  161. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  162. /* Intel ICH (i810, i815, i840) UDMA 66*/
  163. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  164. /* Intel ICH0 : UDMA 33*/
  165. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  166. /* Intel ICH2M */
  167. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  168. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  169. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  170. /* Intel ICH3M */
  171. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  172. /* Intel ICH3 (E7500/1) UDMA 100 */
  173. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  174. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  175. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. /* Intel ICH5 */
  178. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  179. /* C-ICH (i810E2) */
  180. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  181. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  182. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. /* ICH6 (and 6) (i915) UDMA 100 */
  184. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. /* ICH7/7-R (i945, i975) UDMA 100*/
  186. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  187. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* ICH8 Mobile PATA Controller */
  189. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* NOTE: The following PCI ids must be kept in sync with the
  191. * list in drivers/pci/quirks.c.
  192. */
  193. /* 82801EB (ICH5) */
  194. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  195. /* 82801EB (ICH5) */
  196. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  197. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  198. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  199. /* 6300ESB pretending RAID */
  200. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  201. /* 82801FB/FW (ICH6/ICH6W) */
  202. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  203. /* 82801FR/FRW (ICH6R/ICH6RW) */
  204. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  205. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  206. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  207. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  208. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  209. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  210. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  211. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  212. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  213. /* SATA Controller 1 IDE (ICH8) */
  214. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  215. /* SATA Controller 2 IDE (ICH8) */
  216. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  217. /* Mobile SATA Controller IDE (ICH8M) */
  218. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  219. /* SATA Controller IDE (ICH9) */
  220. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  221. /* SATA Controller IDE (ICH9) */
  222. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  223. /* SATA Controller IDE (ICH9) */
  224. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  225. /* SATA Controller IDE (ICH9M) */
  226. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  227. /* SATA Controller IDE (ICH9M) */
  228. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  229. /* SATA Controller IDE (ICH9M) */
  230. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  231. { } /* terminate list */
  232. };
  233. static struct pci_driver piix_pci_driver = {
  234. .name = DRV_NAME,
  235. .id_table = piix_pci_tbl,
  236. .probe = piix_init_one,
  237. .remove = ata_pci_remove_one,
  238. #ifdef CONFIG_PM
  239. .suspend = ata_pci_device_suspend,
  240. .resume = ata_pci_device_resume,
  241. #endif
  242. };
  243. static struct scsi_host_template piix_sht = {
  244. .module = THIS_MODULE,
  245. .name = DRV_NAME,
  246. .ioctl = ata_scsi_ioctl,
  247. .queuecommand = ata_scsi_queuecmd,
  248. .can_queue = ATA_DEF_QUEUE,
  249. .this_id = ATA_SHT_THIS_ID,
  250. .sg_tablesize = LIBATA_MAX_PRD,
  251. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  252. .emulated = ATA_SHT_EMULATED,
  253. .use_clustering = ATA_SHT_USE_CLUSTERING,
  254. .proc_name = DRV_NAME,
  255. .dma_boundary = ATA_DMA_BOUNDARY,
  256. .slave_configure = ata_scsi_slave_config,
  257. .slave_destroy = ata_scsi_slave_destroy,
  258. .bios_param = ata_std_bios_param,
  259. };
  260. static const struct ata_port_operations piix_pata_ops = {
  261. .port_disable = ata_port_disable,
  262. .set_piomode = piix_set_piomode,
  263. .set_dmamode = piix_set_dmamode,
  264. .mode_filter = ata_pci_default_filter,
  265. .tf_load = ata_tf_load,
  266. .tf_read = ata_tf_read,
  267. .check_status = ata_check_status,
  268. .exec_command = ata_exec_command,
  269. .dev_select = ata_std_dev_select,
  270. .bmdma_setup = ata_bmdma_setup,
  271. .bmdma_start = ata_bmdma_start,
  272. .bmdma_stop = ata_bmdma_stop,
  273. .bmdma_status = ata_bmdma_status,
  274. .qc_prep = ata_qc_prep,
  275. .qc_issue = ata_qc_issue_prot,
  276. .data_xfer = ata_data_xfer,
  277. .freeze = ata_bmdma_freeze,
  278. .thaw = ata_bmdma_thaw,
  279. .error_handler = piix_pata_error_handler,
  280. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  281. .cable_detect = ata_cable_40wire,
  282. .irq_handler = ata_interrupt,
  283. .irq_clear = ata_bmdma_irq_clear,
  284. .irq_on = ata_irq_on,
  285. .irq_ack = ata_irq_ack,
  286. .port_start = ata_port_start,
  287. };
  288. static const struct ata_port_operations ich_pata_ops = {
  289. .port_disable = ata_port_disable,
  290. .set_piomode = piix_set_piomode,
  291. .set_dmamode = ich_set_dmamode,
  292. .mode_filter = ata_pci_default_filter,
  293. .tf_load = ata_tf_load,
  294. .tf_read = ata_tf_read,
  295. .check_status = ata_check_status,
  296. .exec_command = ata_exec_command,
  297. .dev_select = ata_std_dev_select,
  298. .bmdma_setup = ata_bmdma_setup,
  299. .bmdma_start = ata_bmdma_start,
  300. .bmdma_stop = ata_bmdma_stop,
  301. .bmdma_status = ata_bmdma_status,
  302. .qc_prep = ata_qc_prep,
  303. .qc_issue = ata_qc_issue_prot,
  304. .data_xfer = ata_data_xfer,
  305. .freeze = ata_bmdma_freeze,
  306. .thaw = ata_bmdma_thaw,
  307. .error_handler = piix_pata_error_handler,
  308. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  309. .cable_detect = ich_pata_cable_detect,
  310. .irq_handler = ata_interrupt,
  311. .irq_clear = ata_bmdma_irq_clear,
  312. .irq_on = ata_irq_on,
  313. .irq_ack = ata_irq_ack,
  314. .port_start = ata_port_start,
  315. };
  316. static const struct ata_port_operations piix_sata_ops = {
  317. .port_disable = ata_port_disable,
  318. .tf_load = ata_tf_load,
  319. .tf_read = ata_tf_read,
  320. .check_status = ata_check_status,
  321. .exec_command = ata_exec_command,
  322. .dev_select = ata_std_dev_select,
  323. .bmdma_setup = ata_bmdma_setup,
  324. .bmdma_start = ata_bmdma_start,
  325. .bmdma_stop = ata_bmdma_stop,
  326. .bmdma_status = ata_bmdma_status,
  327. .qc_prep = ata_qc_prep,
  328. .qc_issue = ata_qc_issue_prot,
  329. .data_xfer = ata_data_xfer,
  330. .freeze = ata_bmdma_freeze,
  331. .thaw = ata_bmdma_thaw,
  332. .error_handler = ata_bmdma_error_handler,
  333. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  334. .irq_handler = ata_interrupt,
  335. .irq_clear = ata_bmdma_irq_clear,
  336. .irq_on = ata_irq_on,
  337. .irq_ack = ata_irq_ack,
  338. .port_start = ata_port_start,
  339. };
  340. static const struct piix_map_db ich5_map_db = {
  341. .mask = 0x7,
  342. .port_enable = 0x3,
  343. .map = {
  344. /* PM PS SM SS MAP */
  345. { P0, NA, P1, NA }, /* 000b */
  346. { P1, NA, P0, NA }, /* 001b */
  347. { RV, RV, RV, RV },
  348. { RV, RV, RV, RV },
  349. { P0, P1, IDE, IDE }, /* 100b */
  350. { P1, P0, IDE, IDE }, /* 101b */
  351. { IDE, IDE, P0, P1 }, /* 110b */
  352. { IDE, IDE, P1, P0 }, /* 111b */
  353. },
  354. };
  355. static const struct piix_map_db ich6_map_db = {
  356. .mask = 0x3,
  357. .port_enable = 0xf,
  358. .map = {
  359. /* PM PS SM SS MAP */
  360. { P0, P2, P1, P3 }, /* 00b */
  361. { IDE, IDE, P1, P3 }, /* 01b */
  362. { P0, P2, IDE, IDE }, /* 10b */
  363. { RV, RV, RV, RV },
  364. },
  365. };
  366. static const struct piix_map_db ich6m_map_db = {
  367. .mask = 0x3,
  368. .port_enable = 0x5,
  369. /* Map 01b isn't specified in the doc but some notebooks use
  370. * it anyway. MAP 01b have been spotted on both ICH6M and
  371. * ICH7M.
  372. */
  373. .map = {
  374. /* PM PS SM SS MAP */
  375. { P0, P2, RV, RV }, /* 00b */
  376. { IDE, IDE, P1, P3 }, /* 01b */
  377. { P0, P2, IDE, IDE }, /* 10b */
  378. { RV, RV, RV, RV },
  379. },
  380. };
  381. static const struct piix_map_db ich8_map_db = {
  382. .mask = 0x3,
  383. .port_enable = 0x3,
  384. .map = {
  385. /* PM PS SM SS MAP */
  386. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  387. { RV, RV, RV, RV },
  388. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  389. { RV, RV, RV, RV },
  390. },
  391. };
  392. static const struct piix_map_db *piix_map_db_table[] = {
  393. [ich5_sata] = &ich5_map_db,
  394. [ich6_sata] = &ich6_map_db,
  395. [ich6_sata_ahci] = &ich6_map_db,
  396. [ich6m_sata_ahci] = &ich6m_map_db,
  397. [ich8_sata_ahci] = &ich8_map_db,
  398. };
  399. static struct ata_port_info piix_port_info[] = {
  400. /* piix_pata_33: 0: PIIX4 at 33MHz */
  401. {
  402. .sht = &piix_sht,
  403. .flags = PIIX_PATA_FLAGS,
  404. .pio_mask = 0x1f, /* pio0-4 */
  405. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  406. .udma_mask = ATA_UDMA_MASK_40C,
  407. .port_ops = &piix_pata_ops,
  408. },
  409. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  410. {
  411. .sht = &piix_sht,
  412. .flags = PIIX_PATA_FLAGS,
  413. .pio_mask = 0x1f, /* pio 0-4 */
  414. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  415. .udma_mask = ATA_UDMA2, /* UDMA33 */
  416. .port_ops = &ich_pata_ops,
  417. },
  418. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  419. {
  420. .sht = &piix_sht,
  421. .flags = PIIX_PATA_FLAGS,
  422. .pio_mask = 0x1f, /* pio 0-4 */
  423. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  424. .udma_mask = ATA_UDMA4,
  425. .port_ops = &ich_pata_ops,
  426. },
  427. /* ich_pata_100: 3 */
  428. {
  429. .sht = &piix_sht,
  430. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  431. .pio_mask = 0x1f, /* pio0-4 */
  432. .mwdma_mask = 0x06, /* mwdma1-2 */
  433. .udma_mask = ATA_UDMA5, /* udma0-5 */
  434. .port_ops = &ich_pata_ops,
  435. },
  436. /* ich_pata_133: 4 ICH with full UDMA6 */
  437. {
  438. .sht = &piix_sht,
  439. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  440. .pio_mask = 0x1f, /* pio 0-4 */
  441. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  442. .udma_mask = ATA_UDMA6, /* UDMA133 */
  443. .port_ops = &ich_pata_ops,
  444. },
  445. /* ich5_sata: 5 */
  446. {
  447. .sht = &piix_sht,
  448. .flags = PIIX_SATA_FLAGS,
  449. .pio_mask = 0x1f, /* pio0-4 */
  450. .mwdma_mask = 0x07, /* mwdma0-2 */
  451. .udma_mask = 0x7f, /* udma0-6 */
  452. .port_ops = &piix_sata_ops,
  453. },
  454. /* ich6_sata: 6 */
  455. {
  456. .sht = &piix_sht,
  457. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  458. .pio_mask = 0x1f, /* pio0-4 */
  459. .mwdma_mask = 0x07, /* mwdma0-2 */
  460. .udma_mask = 0x7f, /* udma0-6 */
  461. .port_ops = &piix_sata_ops,
  462. },
  463. /* ich6_sata_ahci: 7 */
  464. {
  465. .sht = &piix_sht,
  466. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  467. PIIX_FLAG_AHCI,
  468. .pio_mask = 0x1f, /* pio0-4 */
  469. .mwdma_mask = 0x07, /* mwdma0-2 */
  470. .udma_mask = 0x7f, /* udma0-6 */
  471. .port_ops = &piix_sata_ops,
  472. },
  473. /* ich6m_sata_ahci: 8 */
  474. {
  475. .sht = &piix_sht,
  476. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  477. PIIX_FLAG_AHCI,
  478. .pio_mask = 0x1f, /* pio0-4 */
  479. .mwdma_mask = 0x07, /* mwdma0-2 */
  480. .udma_mask = 0x7f, /* udma0-6 */
  481. .port_ops = &piix_sata_ops,
  482. },
  483. /* ich8_sata_ahci: 9 */
  484. {
  485. .sht = &piix_sht,
  486. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  487. PIIX_FLAG_AHCI,
  488. .pio_mask = 0x1f, /* pio0-4 */
  489. .mwdma_mask = 0x07, /* mwdma0-2 */
  490. .udma_mask = 0x7f, /* udma0-6 */
  491. .port_ops = &piix_sata_ops,
  492. },
  493. /* piix_pata_mwdma: 10: PIIX3 MWDMA only */
  494. {
  495. .sht = &piix_sht,
  496. .flags = PIIX_PATA_FLAGS,
  497. .pio_mask = 0x1f, /* pio0-4 */
  498. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  499. .port_ops = &piix_pata_ops,
  500. },
  501. };
  502. static struct pci_bits piix_enable_bits[] = {
  503. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  504. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  505. };
  506. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  507. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  508. MODULE_LICENSE("GPL");
  509. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  510. MODULE_VERSION(DRV_VERSION);
  511. struct ich_laptop {
  512. u16 device;
  513. u16 subvendor;
  514. u16 subdevice;
  515. };
  516. /*
  517. * List of laptops that use short cables rather than 80 wire
  518. */
  519. static const struct ich_laptop ich_laptop[] = {
  520. /* devid, subvendor, subdev */
  521. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  522. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  523. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  524. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  525. /* end marker */
  526. { 0, }
  527. };
  528. /**
  529. * ich_pata_cable_detect - Probe host controller cable detect info
  530. * @ap: Port for which cable detect info is desired
  531. *
  532. * Read 80c cable indicator from ATA PCI device's PCI config
  533. * register. This register is normally set by firmware (BIOS).
  534. *
  535. * LOCKING:
  536. * None (inherited from caller).
  537. */
  538. static int ich_pata_cable_detect(struct ata_port *ap)
  539. {
  540. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  541. const struct ich_laptop *lap = &ich_laptop[0];
  542. u8 tmp, mask;
  543. /* Check for specials - Acer Aspire 5602WLMi */
  544. while (lap->device) {
  545. if (lap->device == pdev->device &&
  546. lap->subvendor == pdev->subsystem_vendor &&
  547. lap->subdevice == pdev->subsystem_device) {
  548. return ATA_CBL_PATA40_SHORT;
  549. }
  550. lap++;
  551. }
  552. /* check BIOS cable detect results */
  553. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  554. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  555. if ((tmp & mask) == 0)
  556. return ATA_CBL_PATA40;
  557. return ATA_CBL_PATA80;
  558. }
  559. /**
  560. * piix_pata_prereset - prereset for PATA host controller
  561. * @ap: Target port
  562. * @deadline: deadline jiffies for the operation
  563. *
  564. * LOCKING:
  565. * None (inherited from caller).
  566. */
  567. static int piix_pata_prereset(struct ata_port *ap, unsigned long deadline)
  568. {
  569. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  570. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  571. return -ENOENT;
  572. return ata_std_prereset(ap, deadline);
  573. }
  574. static void piix_pata_error_handler(struct ata_port *ap)
  575. {
  576. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  577. ata_std_postreset);
  578. }
  579. /**
  580. * piix_set_piomode - Initialize host controller PATA PIO timings
  581. * @ap: Port whose timings we are configuring
  582. * @adev: um
  583. *
  584. * Set PIO mode for device, in host controller PCI config space.
  585. *
  586. * LOCKING:
  587. * None (inherited from caller).
  588. */
  589. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  590. {
  591. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  592. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  593. unsigned int is_slave = (adev->devno != 0);
  594. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  595. unsigned int slave_port = 0x44;
  596. u16 master_data;
  597. u8 slave_data;
  598. u8 udma_enable;
  599. int control = 0;
  600. /*
  601. * See Intel Document 298600-004 for the timing programing rules
  602. * for ICH controllers.
  603. */
  604. static const /* ISP RTC */
  605. u8 timings[][2] = { { 0, 0 },
  606. { 0, 0 },
  607. { 1, 0 },
  608. { 2, 1 },
  609. { 2, 3 }, };
  610. if (pio >= 2)
  611. control |= 1; /* TIME1 enable */
  612. if (ata_pio_need_iordy(adev))
  613. control |= 2; /* IE enable */
  614. /* Intel specifies that the PPE functionality is for disk only */
  615. if (adev->class == ATA_DEV_ATA)
  616. control |= 4; /* PPE enable */
  617. /* PIO configuration clears DTE unconditionally. It will be
  618. * programmed in set_dmamode which is guaranteed to be called
  619. * after set_piomode if any DMA mode is available.
  620. */
  621. pci_read_config_word(dev, master_port, &master_data);
  622. if (is_slave) {
  623. /* clear TIME1|IE1|PPE1|DTE1 */
  624. master_data &= 0xff0f;
  625. /* Enable SITRE (seperate slave timing register) */
  626. master_data |= 0x4000;
  627. /* enable PPE1, IE1 and TIME1 as needed */
  628. master_data |= (control << 4);
  629. pci_read_config_byte(dev, slave_port, &slave_data);
  630. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  631. /* Load the timing nibble for this slave */
  632. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  633. << (ap->port_no ? 4 : 0);
  634. } else {
  635. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  636. master_data &= 0xccf0;
  637. /* Enable PPE, IE and TIME as appropriate */
  638. master_data |= control;
  639. /* load ISP and RCT */
  640. master_data |=
  641. (timings[pio][0] << 12) |
  642. (timings[pio][1] << 8);
  643. }
  644. pci_write_config_word(dev, master_port, master_data);
  645. if (is_slave)
  646. pci_write_config_byte(dev, slave_port, slave_data);
  647. /* Ensure the UDMA bit is off - it will be turned back on if
  648. UDMA is selected */
  649. if (ap->udma_mask) {
  650. pci_read_config_byte(dev, 0x48, &udma_enable);
  651. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  652. pci_write_config_byte(dev, 0x48, udma_enable);
  653. }
  654. }
  655. /**
  656. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  657. * @ap: Port whose timings we are configuring
  658. * @adev: Drive in question
  659. * @udma: udma mode, 0 - 6
  660. * @isich: set if the chip is an ICH device
  661. *
  662. * Set UDMA mode for device, in host controller PCI config space.
  663. *
  664. * LOCKING:
  665. * None (inherited from caller).
  666. */
  667. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  668. {
  669. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  670. u8 master_port = ap->port_no ? 0x42 : 0x40;
  671. u16 master_data;
  672. u8 speed = adev->dma_mode;
  673. int devid = adev->devno + 2 * ap->port_no;
  674. u8 udma_enable = 0;
  675. static const /* ISP RTC */
  676. u8 timings[][2] = { { 0, 0 },
  677. { 0, 0 },
  678. { 1, 0 },
  679. { 2, 1 },
  680. { 2, 3 }, };
  681. pci_read_config_word(dev, master_port, &master_data);
  682. if (ap->udma_mask)
  683. pci_read_config_byte(dev, 0x48, &udma_enable);
  684. if (speed >= XFER_UDMA_0) {
  685. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  686. u16 udma_timing;
  687. u16 ideconf;
  688. int u_clock, u_speed;
  689. /*
  690. * UDMA is handled by a combination of clock switching and
  691. * selection of dividers
  692. *
  693. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  694. * except UDMA0 which is 00
  695. */
  696. u_speed = min(2 - (udma & 1), udma);
  697. if (udma == 5)
  698. u_clock = 0x1000; /* 100Mhz */
  699. else if (udma > 2)
  700. u_clock = 1; /* 66Mhz */
  701. else
  702. u_clock = 0; /* 33Mhz */
  703. udma_enable |= (1 << devid);
  704. /* Load the CT/RP selection */
  705. pci_read_config_word(dev, 0x4A, &udma_timing);
  706. udma_timing &= ~(3 << (4 * devid));
  707. udma_timing |= u_speed << (4 * devid);
  708. pci_write_config_word(dev, 0x4A, udma_timing);
  709. if (isich) {
  710. /* Select a 33/66/100Mhz clock */
  711. pci_read_config_word(dev, 0x54, &ideconf);
  712. ideconf &= ~(0x1001 << devid);
  713. ideconf |= u_clock << devid;
  714. /* For ICH or later we should set bit 10 for better
  715. performance (WR_PingPong_En) */
  716. pci_write_config_word(dev, 0x54, ideconf);
  717. }
  718. } else {
  719. /*
  720. * MWDMA is driven by the PIO timings. We must also enable
  721. * IORDY unconditionally along with TIME1. PPE has already
  722. * been set when the PIO timing was set.
  723. */
  724. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  725. unsigned int control;
  726. u8 slave_data;
  727. const unsigned int needed_pio[3] = {
  728. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  729. };
  730. int pio = needed_pio[mwdma] - XFER_PIO_0;
  731. control = 3; /* IORDY|TIME1 */
  732. /* If the drive MWDMA is faster than it can do PIO then
  733. we must force PIO into PIO0 */
  734. if (adev->pio_mode < needed_pio[mwdma])
  735. /* Enable DMA timing only */
  736. control |= 8; /* PIO cycles in PIO0 */
  737. if (adev->devno) { /* Slave */
  738. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  739. master_data |= control << 4;
  740. pci_read_config_byte(dev, 0x44, &slave_data);
  741. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  742. /* Load the matching timing */
  743. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  744. pci_write_config_byte(dev, 0x44, slave_data);
  745. } else { /* Master */
  746. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  747. and master timing bits */
  748. master_data |= control;
  749. master_data |=
  750. (timings[pio][0] << 12) |
  751. (timings[pio][1] << 8);
  752. }
  753. if (ap->udma_mask) {
  754. udma_enable &= ~(1 << devid);
  755. pci_write_config_word(dev, master_port, master_data);
  756. }
  757. }
  758. /* Don't scribble on 0x48 if the controller does not support UDMA */
  759. if (ap->udma_mask)
  760. pci_write_config_byte(dev, 0x48, udma_enable);
  761. }
  762. /**
  763. * piix_set_dmamode - Initialize host controller PATA DMA timings
  764. * @ap: Port whose timings we are configuring
  765. * @adev: um
  766. *
  767. * Set MW/UDMA mode for device, in host controller PCI config space.
  768. *
  769. * LOCKING:
  770. * None (inherited from caller).
  771. */
  772. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  773. {
  774. do_pata_set_dmamode(ap, adev, 0);
  775. }
  776. /**
  777. * ich_set_dmamode - Initialize host controller PATA DMA timings
  778. * @ap: Port whose timings we are configuring
  779. * @adev: um
  780. *
  781. * Set MW/UDMA mode for device, in host controller PCI config space.
  782. *
  783. * LOCKING:
  784. * None (inherited from caller).
  785. */
  786. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  787. {
  788. do_pata_set_dmamode(ap, adev, 1);
  789. }
  790. #define AHCI_PCI_BAR 5
  791. #define AHCI_GLOBAL_CTL 0x04
  792. #define AHCI_ENABLE (1 << 31)
  793. static int piix_disable_ahci(struct pci_dev *pdev)
  794. {
  795. void __iomem *mmio;
  796. u32 tmp;
  797. int rc = 0;
  798. /* BUG: pci_enable_device has not yet been called. This
  799. * works because this device is usually set up by BIOS.
  800. */
  801. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  802. !pci_resource_len(pdev, AHCI_PCI_BAR))
  803. return 0;
  804. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  805. if (!mmio)
  806. return -ENOMEM;
  807. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  808. if (tmp & AHCI_ENABLE) {
  809. tmp &= ~AHCI_ENABLE;
  810. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  811. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  812. if (tmp & AHCI_ENABLE)
  813. rc = -EIO;
  814. }
  815. pci_iounmap(pdev, mmio);
  816. return rc;
  817. }
  818. /**
  819. * piix_check_450nx_errata - Check for problem 450NX setup
  820. * @ata_dev: the PCI device to check
  821. *
  822. * Check for the present of 450NX errata #19 and errata #25. If
  823. * they are found return an error code so we can turn off DMA
  824. */
  825. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  826. {
  827. struct pci_dev *pdev = NULL;
  828. u16 cfg;
  829. u8 rev;
  830. int no_piix_dma = 0;
  831. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  832. {
  833. /* Look for 450NX PXB. Check for problem configurations
  834. A PCI quirk checks bit 6 already */
  835. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  836. pci_read_config_word(pdev, 0x41, &cfg);
  837. /* Only on the original revision: IDE DMA can hang */
  838. if (rev == 0x00)
  839. no_piix_dma = 1;
  840. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  841. else if (cfg & (1<<14) && rev < 5)
  842. no_piix_dma = 2;
  843. }
  844. if (no_piix_dma)
  845. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  846. if (no_piix_dma == 2)
  847. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  848. return no_piix_dma;
  849. }
  850. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  851. struct ata_port_info *pinfo,
  852. const struct piix_map_db *map_db)
  853. {
  854. u16 pcs, new_pcs;
  855. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  856. new_pcs = pcs | map_db->port_enable;
  857. if (new_pcs != pcs) {
  858. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  859. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  860. msleep(150);
  861. }
  862. }
  863. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  864. struct ata_port_info *pinfo,
  865. const struct piix_map_db *map_db)
  866. {
  867. struct piix_host_priv *hpriv = pinfo[0].private_data;
  868. const unsigned int *map;
  869. int i, invalid_map = 0;
  870. u8 map_value;
  871. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  872. map = map_db->map[map_value & map_db->mask];
  873. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  874. for (i = 0; i < 4; i++) {
  875. switch (map[i]) {
  876. case RV:
  877. invalid_map = 1;
  878. printk(" XX");
  879. break;
  880. case NA:
  881. printk(" --");
  882. break;
  883. case IDE:
  884. WARN_ON((i & 1) || map[i + 1] != IDE);
  885. pinfo[i / 2] = piix_port_info[ich_pata_100];
  886. pinfo[i / 2].private_data = hpriv;
  887. i++;
  888. printk(" IDE IDE");
  889. break;
  890. default:
  891. printk(" P%d", map[i]);
  892. if (i & 1)
  893. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  894. break;
  895. }
  896. }
  897. printk(" ]\n");
  898. if (invalid_map)
  899. dev_printk(KERN_ERR, &pdev->dev,
  900. "invalid MAP value %u\n", map_value);
  901. hpriv->map = map;
  902. }
  903. /**
  904. * piix_init_one - Register PIIX ATA PCI device with kernel services
  905. * @pdev: PCI device to register
  906. * @ent: Entry in piix_pci_tbl matching with @pdev
  907. *
  908. * Called from kernel PCI layer. We probe for combined mode (sigh),
  909. * and then hand over control to libata, for it to do the rest.
  910. *
  911. * LOCKING:
  912. * Inherited from PCI layer (may sleep).
  913. *
  914. * RETURNS:
  915. * Zero on success, or -ERRNO value.
  916. */
  917. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  918. {
  919. static int printed_version;
  920. struct device *dev = &pdev->dev;
  921. struct ata_port_info port_info[2];
  922. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  923. struct piix_host_priv *hpriv;
  924. unsigned long port_flags;
  925. if (!printed_version++)
  926. dev_printk(KERN_DEBUG, &pdev->dev,
  927. "version " DRV_VERSION "\n");
  928. /* no hotplugging support (FIXME) */
  929. if (!in_module_init)
  930. return -ENODEV;
  931. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  932. if (!hpriv)
  933. return -ENOMEM;
  934. port_info[0] = piix_port_info[ent->driver_data];
  935. port_info[1] = piix_port_info[ent->driver_data];
  936. port_info[0].private_data = hpriv;
  937. port_info[1].private_data = hpriv;
  938. port_flags = port_info[0].flags;
  939. if (port_flags & PIIX_FLAG_AHCI) {
  940. u8 tmp;
  941. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  942. if (tmp == PIIX_AHCI_DEVICE) {
  943. int rc = piix_disable_ahci(pdev);
  944. if (rc)
  945. return rc;
  946. }
  947. }
  948. /* Initialize SATA map */
  949. if (port_flags & ATA_FLAG_SATA) {
  950. piix_init_sata_map(pdev, port_info,
  951. piix_map_db_table[ent->driver_data]);
  952. piix_init_pcs(pdev, port_info,
  953. piix_map_db_table[ent->driver_data]);
  954. }
  955. /* On ICH5, some BIOSen disable the interrupt using the
  956. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  957. * On ICH6, this bit has the same effect, but only when
  958. * MSI is disabled (and it is disabled, as we don't use
  959. * message-signalled interrupts currently).
  960. */
  961. if (port_flags & PIIX_FLAG_CHECKINTR)
  962. pci_intx(pdev, 1);
  963. if (piix_check_450nx_errata(pdev)) {
  964. /* This writes into the master table but it does not
  965. really matter for this errata as we will apply it to
  966. all the PIIX devices on the board */
  967. port_info[0].mwdma_mask = 0;
  968. port_info[0].udma_mask = 0;
  969. port_info[1].mwdma_mask = 0;
  970. port_info[1].udma_mask = 0;
  971. }
  972. return ata_pci_init_one(pdev, ppi);
  973. }
  974. static int __init piix_init(void)
  975. {
  976. int rc;
  977. DPRINTK("pci_register_driver\n");
  978. rc = pci_register_driver(&piix_pci_driver);
  979. if (rc)
  980. return rc;
  981. in_module_init = 0;
  982. DPRINTK("done\n");
  983. return 0;
  984. }
  985. static void __exit piix_exit(void)
  986. {
  987. pci_unregister_driver(&piix_pci_driver);
  988. }
  989. module_init(piix_init);
  990. module_exit(piix_exit);