tg3.c 346 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <asm/system.h>
  41. #include <asm/io.h>
  42. #include <asm/byteorder.h>
  43. #include <asm/uaccess.h>
  44. #ifdef CONFIG_SPARC64
  45. #include <asm/idprom.h>
  46. #include <asm/oplib.h>
  47. #include <asm/pbm.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #ifdef NETIF_F_TSO
  55. #define TG3_TSO_SUPPORT 1
  56. #else
  57. #define TG3_TSO_SUPPORT 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.72"
  63. #define DRV_MODULE_RELDATE "January 8, 2007"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. /* number of ETHTOOL_GSTATS u64's */
  116. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  117. #define TG3_NUM_TEST 6
  118. static char version[] __devinitdata =
  119. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  120. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  121. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  122. MODULE_LICENSE("GPL");
  123. MODULE_VERSION(DRV_MODULE_VERSION);
  124. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  125. module_param(tg3_debug, int, 0);
  126. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  127. static struct pci_device_id tg3_pci_tbl[] = {
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  188. {}
  189. };
  190. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  191. static const struct {
  192. const char string[ETH_GSTRING_LEN];
  193. } ethtool_stats_keys[TG3_NUM_STATS] = {
  194. { "rx_octets" },
  195. { "rx_fragments" },
  196. { "rx_ucast_packets" },
  197. { "rx_mcast_packets" },
  198. { "rx_bcast_packets" },
  199. { "rx_fcs_errors" },
  200. { "rx_align_errors" },
  201. { "rx_xon_pause_rcvd" },
  202. { "rx_xoff_pause_rcvd" },
  203. { "rx_mac_ctrl_rcvd" },
  204. { "rx_xoff_entered" },
  205. { "rx_frame_too_long_errors" },
  206. { "rx_jabbers" },
  207. { "rx_undersize_packets" },
  208. { "rx_in_length_errors" },
  209. { "rx_out_length_errors" },
  210. { "rx_64_or_less_octet_packets" },
  211. { "rx_65_to_127_octet_packets" },
  212. { "rx_128_to_255_octet_packets" },
  213. { "rx_256_to_511_octet_packets" },
  214. { "rx_512_to_1023_octet_packets" },
  215. { "rx_1024_to_1522_octet_packets" },
  216. { "rx_1523_to_2047_octet_packets" },
  217. { "rx_2048_to_4095_octet_packets" },
  218. { "rx_4096_to_8191_octet_packets" },
  219. { "rx_8192_to_9022_octet_packets" },
  220. { "tx_octets" },
  221. { "tx_collisions" },
  222. { "tx_xon_sent" },
  223. { "tx_xoff_sent" },
  224. { "tx_flow_control" },
  225. { "tx_mac_errors" },
  226. { "tx_single_collisions" },
  227. { "tx_mult_collisions" },
  228. { "tx_deferred" },
  229. { "tx_excessive_collisions" },
  230. { "tx_late_collisions" },
  231. { "tx_collide_2times" },
  232. { "tx_collide_3times" },
  233. { "tx_collide_4times" },
  234. { "tx_collide_5times" },
  235. { "tx_collide_6times" },
  236. { "tx_collide_7times" },
  237. { "tx_collide_8times" },
  238. { "tx_collide_9times" },
  239. { "tx_collide_10times" },
  240. { "tx_collide_11times" },
  241. { "tx_collide_12times" },
  242. { "tx_collide_13times" },
  243. { "tx_collide_14times" },
  244. { "tx_collide_15times" },
  245. { "tx_ucast_packets" },
  246. { "tx_mcast_packets" },
  247. { "tx_bcast_packets" },
  248. { "tx_carrier_sense_errors" },
  249. { "tx_discards" },
  250. { "tx_errors" },
  251. { "dma_writeq_full" },
  252. { "dma_write_prioq_full" },
  253. { "rxbds_empty" },
  254. { "rx_discards" },
  255. { "rx_errors" },
  256. { "rx_threshold_hit" },
  257. { "dma_readq_full" },
  258. { "dma_read_prioq_full" },
  259. { "tx_comp_queue_full" },
  260. { "ring_set_send_prod_index" },
  261. { "ring_status_update" },
  262. { "nic_irqs" },
  263. { "nic_avoided_irqs" },
  264. { "nic_tx_threshold_hit" }
  265. };
  266. static const struct {
  267. const char string[ETH_GSTRING_LEN];
  268. } ethtool_test_keys[TG3_NUM_TEST] = {
  269. { "nvram test (online) " },
  270. { "link test (online) " },
  271. { "register test (offline)" },
  272. { "memory test (offline)" },
  273. { "loopback test (offline)" },
  274. { "interrupt test (offline)" },
  275. };
  276. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  277. {
  278. writel(val, tp->regs + off);
  279. }
  280. static u32 tg3_read32(struct tg3 *tp, u32 off)
  281. {
  282. return (readl(tp->regs + off));
  283. }
  284. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  285. {
  286. unsigned long flags;
  287. spin_lock_irqsave(&tp->indirect_lock, flags);
  288. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  289. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  290. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  291. }
  292. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  293. {
  294. writel(val, tp->regs + off);
  295. readl(tp->regs + off);
  296. }
  297. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  298. {
  299. unsigned long flags;
  300. u32 val;
  301. spin_lock_irqsave(&tp->indirect_lock, flags);
  302. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  303. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  304. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  305. return val;
  306. }
  307. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  308. {
  309. unsigned long flags;
  310. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  311. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  312. TG3_64BIT_REG_LOW, val);
  313. return;
  314. }
  315. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  316. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  317. TG3_64BIT_REG_LOW, val);
  318. return;
  319. }
  320. spin_lock_irqsave(&tp->indirect_lock, flags);
  321. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  322. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  323. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  324. /* In indirect mode when disabling interrupts, we also need
  325. * to clear the interrupt bit in the GRC local ctrl register.
  326. */
  327. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  328. (val == 0x1)) {
  329. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  330. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  331. }
  332. }
  333. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  334. {
  335. unsigned long flags;
  336. u32 val;
  337. spin_lock_irqsave(&tp->indirect_lock, flags);
  338. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  339. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  340. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  341. return val;
  342. }
  343. /* usec_wait specifies the wait time in usec when writing to certain registers
  344. * where it is unsafe to read back the register without some delay.
  345. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  346. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  347. */
  348. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  349. {
  350. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  351. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  352. /* Non-posted methods */
  353. tp->write32(tp, off, val);
  354. else {
  355. /* Posted method */
  356. tg3_write32(tp, off, val);
  357. if (usec_wait)
  358. udelay(usec_wait);
  359. tp->read32(tp, off);
  360. }
  361. /* Wait again after the read for the posted method to guarantee that
  362. * the wait time is met.
  363. */
  364. if (usec_wait)
  365. udelay(usec_wait);
  366. }
  367. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  368. {
  369. tp->write32_mbox(tp, off, val);
  370. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  371. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  372. tp->read32_mbox(tp, off);
  373. }
  374. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  375. {
  376. void __iomem *mbox = tp->regs + off;
  377. writel(val, mbox);
  378. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  379. writel(val, mbox);
  380. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  381. readl(mbox);
  382. }
  383. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  384. {
  385. return (readl(tp->regs + off + GRCMBOX_BASE));
  386. }
  387. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  388. {
  389. writel(val, tp->regs + off + GRCMBOX_BASE);
  390. }
  391. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  392. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  393. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  394. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  395. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  396. #define tw32(reg,val) tp->write32(tp, reg, val)
  397. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  398. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  399. #define tr32(reg) tp->read32(tp, reg)
  400. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  401. {
  402. unsigned long flags;
  403. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  404. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  405. return;
  406. spin_lock_irqsave(&tp->indirect_lock, flags);
  407. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  408. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  409. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  410. /* Always leave this as zero. */
  411. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  412. } else {
  413. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  414. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  415. /* Always leave this as zero. */
  416. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  417. }
  418. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  419. }
  420. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  421. {
  422. unsigned long flags;
  423. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  424. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  425. *val = 0;
  426. return;
  427. }
  428. spin_lock_irqsave(&tp->indirect_lock, flags);
  429. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  430. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  431. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  432. /* Always leave this as zero. */
  433. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  434. } else {
  435. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  436. *val = tr32(TG3PCI_MEM_WIN_DATA);
  437. /* Always leave this as zero. */
  438. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  439. }
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. }
  442. static void tg3_disable_ints(struct tg3 *tp)
  443. {
  444. tw32(TG3PCI_MISC_HOST_CTRL,
  445. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  446. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  447. }
  448. static inline void tg3_cond_int(struct tg3 *tp)
  449. {
  450. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  451. (tp->hw_status->status & SD_STATUS_UPDATED))
  452. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  453. else
  454. tw32(HOSTCC_MODE, tp->coalesce_mode |
  455. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  456. }
  457. static void tg3_enable_ints(struct tg3 *tp)
  458. {
  459. tp->irq_sync = 0;
  460. wmb();
  461. tw32(TG3PCI_MISC_HOST_CTRL,
  462. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  463. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  464. (tp->last_tag << 24));
  465. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  466. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  467. (tp->last_tag << 24));
  468. tg3_cond_int(tp);
  469. }
  470. static inline unsigned int tg3_has_work(struct tg3 *tp)
  471. {
  472. struct tg3_hw_status *sblk = tp->hw_status;
  473. unsigned int work_exists = 0;
  474. /* check for phy events */
  475. if (!(tp->tg3_flags &
  476. (TG3_FLAG_USE_LINKCHG_REG |
  477. TG3_FLAG_POLL_SERDES))) {
  478. if (sblk->status & SD_STATUS_LINK_CHG)
  479. work_exists = 1;
  480. }
  481. /* check for RX/TX work to do */
  482. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  483. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  484. work_exists = 1;
  485. return work_exists;
  486. }
  487. /* tg3_restart_ints
  488. * similar to tg3_enable_ints, but it accurately determines whether there
  489. * is new work pending and can return without flushing the PIO write
  490. * which reenables interrupts
  491. */
  492. static void tg3_restart_ints(struct tg3 *tp)
  493. {
  494. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  495. tp->last_tag << 24);
  496. mmiowb();
  497. /* When doing tagged status, this work check is unnecessary.
  498. * The last_tag we write above tells the chip which piece of
  499. * work we've completed.
  500. */
  501. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  502. tg3_has_work(tp))
  503. tw32(HOSTCC_MODE, tp->coalesce_mode |
  504. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  505. }
  506. static inline void tg3_netif_stop(struct tg3 *tp)
  507. {
  508. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  509. netif_poll_disable(tp->dev);
  510. netif_tx_disable(tp->dev);
  511. }
  512. static inline void tg3_netif_start(struct tg3 *tp)
  513. {
  514. netif_wake_queue(tp->dev);
  515. /* NOTE: unconditional netif_wake_queue is only appropriate
  516. * so long as all callers are assured to have free tx slots
  517. * (such as after tg3_init_hw)
  518. */
  519. netif_poll_enable(tp->dev);
  520. tp->hw_status->status |= SD_STATUS_UPDATED;
  521. tg3_enable_ints(tp);
  522. }
  523. static void tg3_switch_clocks(struct tg3 *tp)
  524. {
  525. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  526. u32 orig_clock_ctrl;
  527. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  528. return;
  529. orig_clock_ctrl = clock_ctrl;
  530. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  531. CLOCK_CTRL_CLKRUN_OENABLE |
  532. 0x1f);
  533. tp->pci_clock_ctrl = clock_ctrl;
  534. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  535. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  536. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  537. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  538. }
  539. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  540. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  541. clock_ctrl |
  542. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  543. 40);
  544. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  545. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  546. 40);
  547. }
  548. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  549. }
  550. #define PHY_BUSY_LOOPS 5000
  551. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  552. {
  553. u32 frame_val;
  554. unsigned int loops;
  555. int ret;
  556. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  557. tw32_f(MAC_MI_MODE,
  558. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  559. udelay(80);
  560. }
  561. *val = 0x0;
  562. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  563. MI_COM_PHY_ADDR_MASK);
  564. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  565. MI_COM_REG_ADDR_MASK);
  566. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  567. tw32_f(MAC_MI_COM, frame_val);
  568. loops = PHY_BUSY_LOOPS;
  569. while (loops != 0) {
  570. udelay(10);
  571. frame_val = tr32(MAC_MI_COM);
  572. if ((frame_val & MI_COM_BUSY) == 0) {
  573. udelay(5);
  574. frame_val = tr32(MAC_MI_COM);
  575. break;
  576. }
  577. loops -= 1;
  578. }
  579. ret = -EBUSY;
  580. if (loops != 0) {
  581. *val = frame_val & MI_COM_DATA_MASK;
  582. ret = 0;
  583. }
  584. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  585. tw32_f(MAC_MI_MODE, tp->mi_mode);
  586. udelay(80);
  587. }
  588. return ret;
  589. }
  590. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  591. {
  592. u32 frame_val;
  593. unsigned int loops;
  594. int ret;
  595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  596. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  597. return 0;
  598. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  599. tw32_f(MAC_MI_MODE,
  600. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  601. udelay(80);
  602. }
  603. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  604. MI_COM_PHY_ADDR_MASK);
  605. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  606. MI_COM_REG_ADDR_MASK);
  607. frame_val |= (val & MI_COM_DATA_MASK);
  608. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  609. tw32_f(MAC_MI_COM, frame_val);
  610. loops = PHY_BUSY_LOOPS;
  611. while (loops != 0) {
  612. udelay(10);
  613. frame_val = tr32(MAC_MI_COM);
  614. if ((frame_val & MI_COM_BUSY) == 0) {
  615. udelay(5);
  616. frame_val = tr32(MAC_MI_COM);
  617. break;
  618. }
  619. loops -= 1;
  620. }
  621. ret = -EBUSY;
  622. if (loops != 0)
  623. ret = 0;
  624. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  625. tw32_f(MAC_MI_MODE, tp->mi_mode);
  626. udelay(80);
  627. }
  628. return ret;
  629. }
  630. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  631. {
  632. u32 val;
  633. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  634. return;
  635. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  636. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  637. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  638. (val | (1 << 15) | (1 << 4)));
  639. }
  640. static int tg3_bmcr_reset(struct tg3 *tp)
  641. {
  642. u32 phy_control;
  643. int limit, err;
  644. /* OK, reset it, and poll the BMCR_RESET bit until it
  645. * clears or we time out.
  646. */
  647. phy_control = BMCR_RESET;
  648. err = tg3_writephy(tp, MII_BMCR, phy_control);
  649. if (err != 0)
  650. return -EBUSY;
  651. limit = 5000;
  652. while (limit--) {
  653. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  654. if (err != 0)
  655. return -EBUSY;
  656. if ((phy_control & BMCR_RESET) == 0) {
  657. udelay(40);
  658. break;
  659. }
  660. udelay(10);
  661. }
  662. if (limit <= 0)
  663. return -EBUSY;
  664. return 0;
  665. }
  666. static int tg3_wait_macro_done(struct tg3 *tp)
  667. {
  668. int limit = 100;
  669. while (limit--) {
  670. u32 tmp32;
  671. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  672. if ((tmp32 & 0x1000) == 0)
  673. break;
  674. }
  675. }
  676. if (limit <= 0)
  677. return -EBUSY;
  678. return 0;
  679. }
  680. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  681. {
  682. static const u32 test_pat[4][6] = {
  683. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  684. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  685. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  686. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  687. };
  688. int chan;
  689. for (chan = 0; chan < 4; chan++) {
  690. int i;
  691. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  692. (chan * 0x2000) | 0x0200);
  693. tg3_writephy(tp, 0x16, 0x0002);
  694. for (i = 0; i < 6; i++)
  695. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  696. test_pat[chan][i]);
  697. tg3_writephy(tp, 0x16, 0x0202);
  698. if (tg3_wait_macro_done(tp)) {
  699. *resetp = 1;
  700. return -EBUSY;
  701. }
  702. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  703. (chan * 0x2000) | 0x0200);
  704. tg3_writephy(tp, 0x16, 0x0082);
  705. if (tg3_wait_macro_done(tp)) {
  706. *resetp = 1;
  707. return -EBUSY;
  708. }
  709. tg3_writephy(tp, 0x16, 0x0802);
  710. if (tg3_wait_macro_done(tp)) {
  711. *resetp = 1;
  712. return -EBUSY;
  713. }
  714. for (i = 0; i < 6; i += 2) {
  715. u32 low, high;
  716. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  717. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  718. tg3_wait_macro_done(tp)) {
  719. *resetp = 1;
  720. return -EBUSY;
  721. }
  722. low &= 0x7fff;
  723. high &= 0x000f;
  724. if (low != test_pat[chan][i] ||
  725. high != test_pat[chan][i+1]) {
  726. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  727. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  728. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  729. return -EBUSY;
  730. }
  731. }
  732. }
  733. return 0;
  734. }
  735. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  736. {
  737. int chan;
  738. for (chan = 0; chan < 4; chan++) {
  739. int i;
  740. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  741. (chan * 0x2000) | 0x0200);
  742. tg3_writephy(tp, 0x16, 0x0002);
  743. for (i = 0; i < 6; i++)
  744. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  745. tg3_writephy(tp, 0x16, 0x0202);
  746. if (tg3_wait_macro_done(tp))
  747. return -EBUSY;
  748. }
  749. return 0;
  750. }
  751. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  752. {
  753. u32 reg32, phy9_orig;
  754. int retries, do_phy_reset, err;
  755. retries = 10;
  756. do_phy_reset = 1;
  757. do {
  758. if (do_phy_reset) {
  759. err = tg3_bmcr_reset(tp);
  760. if (err)
  761. return err;
  762. do_phy_reset = 0;
  763. }
  764. /* Disable transmitter and interrupt. */
  765. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  766. continue;
  767. reg32 |= 0x3000;
  768. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  769. /* Set full-duplex, 1000 mbps. */
  770. tg3_writephy(tp, MII_BMCR,
  771. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  772. /* Set to master mode. */
  773. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  774. continue;
  775. tg3_writephy(tp, MII_TG3_CTRL,
  776. (MII_TG3_CTRL_AS_MASTER |
  777. MII_TG3_CTRL_ENABLE_AS_MASTER));
  778. /* Enable SM_DSP_CLOCK and 6dB. */
  779. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  780. /* Block the PHY control access. */
  781. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  782. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  783. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  784. if (!err)
  785. break;
  786. } while (--retries);
  787. err = tg3_phy_reset_chanpat(tp);
  788. if (err)
  789. return err;
  790. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  791. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  792. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  793. tg3_writephy(tp, 0x16, 0x0000);
  794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  796. /* Set Extended packet length bit for jumbo frames */
  797. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  798. }
  799. else {
  800. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  801. }
  802. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  803. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  804. reg32 &= ~0x3000;
  805. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  806. } else if (!err)
  807. err = -EBUSY;
  808. return err;
  809. }
  810. static void tg3_link_report(struct tg3 *);
  811. /* This will reset the tigon3 PHY if there is no valid
  812. * link unless the FORCE argument is non-zero.
  813. */
  814. static int tg3_phy_reset(struct tg3 *tp)
  815. {
  816. u32 phy_status;
  817. int err;
  818. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  819. u32 val;
  820. val = tr32(GRC_MISC_CFG);
  821. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  822. udelay(40);
  823. }
  824. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  825. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  826. if (err != 0)
  827. return -EBUSY;
  828. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  829. netif_carrier_off(tp->dev);
  830. tg3_link_report(tp);
  831. }
  832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  835. err = tg3_phy_reset_5703_4_5(tp);
  836. if (err)
  837. return err;
  838. goto out;
  839. }
  840. err = tg3_bmcr_reset(tp);
  841. if (err)
  842. return err;
  843. out:
  844. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  845. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  846. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  847. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  848. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  849. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  850. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  851. }
  852. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  853. tg3_writephy(tp, 0x1c, 0x8d68);
  854. tg3_writephy(tp, 0x1c, 0x8d68);
  855. }
  856. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  857. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  858. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  859. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  860. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  861. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  862. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  863. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  864. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  865. }
  866. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  867. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  868. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  869. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  870. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  871. tg3_writephy(tp, MII_TG3_TEST1,
  872. MII_TG3_TEST1_TRIM_EN | 0x4);
  873. } else
  874. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  875. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  876. }
  877. /* Set Extended packet length bit (bit 14) on all chips that */
  878. /* support jumbo frames */
  879. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  880. /* Cannot do read-modify-write on 5401 */
  881. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  882. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  883. u32 phy_reg;
  884. /* Set bit 14 with read-modify-write to preserve other bits */
  885. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  886. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  887. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  888. }
  889. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  890. * jumbo frames transmission.
  891. */
  892. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  893. u32 phy_reg;
  894. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  895. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  896. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  897. }
  898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  899. u32 phy_reg;
  900. /* adjust output voltage */
  901. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  902. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phy_reg)) {
  903. u32 phy_reg2;
  904. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  905. phy_reg | MII_TG3_EPHY_SHADOW_EN);
  906. /* Enable auto-MDIX */
  907. if (!tg3_readphy(tp, 0x10, &phy_reg2))
  908. tg3_writephy(tp, 0x10, phy_reg2 | 0x4000);
  909. tg3_writephy(tp, MII_TG3_EPHY_TEST, phy_reg);
  910. }
  911. }
  912. tg3_phy_set_wirespeed(tp);
  913. return 0;
  914. }
  915. static void tg3_frob_aux_power(struct tg3 *tp)
  916. {
  917. struct tg3 *tp_peer = tp;
  918. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  919. return;
  920. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  921. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  922. struct net_device *dev_peer;
  923. dev_peer = pci_get_drvdata(tp->pdev_peer);
  924. /* remove_one() may have been run on the peer. */
  925. if (!dev_peer)
  926. tp_peer = tp;
  927. else
  928. tp_peer = netdev_priv(dev_peer);
  929. }
  930. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  931. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  932. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  933. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  934. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  935. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  936. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  937. (GRC_LCLCTRL_GPIO_OE0 |
  938. GRC_LCLCTRL_GPIO_OE1 |
  939. GRC_LCLCTRL_GPIO_OE2 |
  940. GRC_LCLCTRL_GPIO_OUTPUT0 |
  941. GRC_LCLCTRL_GPIO_OUTPUT1),
  942. 100);
  943. } else {
  944. u32 no_gpio2;
  945. u32 grc_local_ctrl = 0;
  946. if (tp_peer != tp &&
  947. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  948. return;
  949. /* Workaround to prevent overdrawing Amps. */
  950. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  951. ASIC_REV_5714) {
  952. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  953. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  954. grc_local_ctrl, 100);
  955. }
  956. /* On 5753 and variants, GPIO2 cannot be used. */
  957. no_gpio2 = tp->nic_sram_data_cfg &
  958. NIC_SRAM_DATA_CFG_NO_GPIO2;
  959. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  960. GRC_LCLCTRL_GPIO_OE1 |
  961. GRC_LCLCTRL_GPIO_OE2 |
  962. GRC_LCLCTRL_GPIO_OUTPUT1 |
  963. GRC_LCLCTRL_GPIO_OUTPUT2;
  964. if (no_gpio2) {
  965. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  966. GRC_LCLCTRL_GPIO_OUTPUT2);
  967. }
  968. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  969. grc_local_ctrl, 100);
  970. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  971. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  972. grc_local_ctrl, 100);
  973. if (!no_gpio2) {
  974. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  975. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  976. grc_local_ctrl, 100);
  977. }
  978. }
  979. } else {
  980. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  981. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  982. if (tp_peer != tp &&
  983. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  984. return;
  985. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  986. (GRC_LCLCTRL_GPIO_OE1 |
  987. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  988. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  989. GRC_LCLCTRL_GPIO_OE1, 100);
  990. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  991. (GRC_LCLCTRL_GPIO_OE1 |
  992. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  993. }
  994. }
  995. }
  996. static int tg3_setup_phy(struct tg3 *, int);
  997. #define RESET_KIND_SHUTDOWN 0
  998. #define RESET_KIND_INIT 1
  999. #define RESET_KIND_SUSPEND 2
  1000. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1001. static int tg3_halt_cpu(struct tg3 *, u32);
  1002. static int tg3_nvram_lock(struct tg3 *);
  1003. static void tg3_nvram_unlock(struct tg3 *);
  1004. static void tg3_power_down_phy(struct tg3 *tp)
  1005. {
  1006. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  1007. return;
  1008. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1009. u32 val;
  1010. tg3_bmcr_reset(tp);
  1011. val = tr32(GRC_MISC_CFG);
  1012. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1013. udelay(40);
  1014. return;
  1015. } else {
  1016. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1017. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1018. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1019. }
  1020. /* The PHY should not be powered down on some chips because
  1021. * of bugs.
  1022. */
  1023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1024. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1025. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1026. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1027. return;
  1028. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1029. }
  1030. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1031. {
  1032. u32 misc_host_ctrl;
  1033. u16 power_control, power_caps;
  1034. int pm = tp->pm_cap;
  1035. /* Make sure register accesses (indirect or otherwise)
  1036. * will function correctly.
  1037. */
  1038. pci_write_config_dword(tp->pdev,
  1039. TG3PCI_MISC_HOST_CTRL,
  1040. tp->misc_host_ctrl);
  1041. pci_read_config_word(tp->pdev,
  1042. pm + PCI_PM_CTRL,
  1043. &power_control);
  1044. power_control |= PCI_PM_CTRL_PME_STATUS;
  1045. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1046. switch (state) {
  1047. case PCI_D0:
  1048. power_control |= 0;
  1049. pci_write_config_word(tp->pdev,
  1050. pm + PCI_PM_CTRL,
  1051. power_control);
  1052. udelay(100); /* Delay after power state change */
  1053. /* Switch out of Vaux if it is a NIC */
  1054. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1055. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1056. return 0;
  1057. case PCI_D1:
  1058. power_control |= 1;
  1059. break;
  1060. case PCI_D2:
  1061. power_control |= 2;
  1062. break;
  1063. case PCI_D3hot:
  1064. power_control |= 3;
  1065. break;
  1066. default:
  1067. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1068. "requested.\n",
  1069. tp->dev->name, state);
  1070. return -EINVAL;
  1071. };
  1072. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1073. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1074. tw32(TG3PCI_MISC_HOST_CTRL,
  1075. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1076. if (tp->link_config.phy_is_low_power == 0) {
  1077. tp->link_config.phy_is_low_power = 1;
  1078. tp->link_config.orig_speed = tp->link_config.speed;
  1079. tp->link_config.orig_duplex = tp->link_config.duplex;
  1080. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1081. }
  1082. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1083. tp->link_config.speed = SPEED_10;
  1084. tp->link_config.duplex = DUPLEX_HALF;
  1085. tp->link_config.autoneg = AUTONEG_ENABLE;
  1086. tg3_setup_phy(tp, 0);
  1087. }
  1088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1089. u32 val;
  1090. val = tr32(GRC_VCPU_EXT_CTRL);
  1091. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1092. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1093. int i;
  1094. u32 val;
  1095. for (i = 0; i < 200; i++) {
  1096. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1097. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1098. break;
  1099. msleep(1);
  1100. }
  1101. }
  1102. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1103. WOL_DRV_STATE_SHUTDOWN |
  1104. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1105. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1106. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1107. u32 mac_mode;
  1108. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1109. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1110. udelay(40);
  1111. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1112. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1113. else
  1114. mac_mode = MAC_MODE_PORT_MODE_MII;
  1115. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1116. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1117. mac_mode |= MAC_MODE_LINK_POLARITY;
  1118. } else {
  1119. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1120. }
  1121. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1122. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1123. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1124. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1125. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1126. tw32_f(MAC_MODE, mac_mode);
  1127. udelay(100);
  1128. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1129. udelay(10);
  1130. }
  1131. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1132. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1134. u32 base_val;
  1135. base_val = tp->pci_clock_ctrl;
  1136. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1137. CLOCK_CTRL_TXCLK_DISABLE);
  1138. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1139. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1140. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1141. /* do nothing */
  1142. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1143. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1144. u32 newbits1, newbits2;
  1145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1147. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1148. CLOCK_CTRL_TXCLK_DISABLE |
  1149. CLOCK_CTRL_ALTCLK);
  1150. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1151. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1152. newbits1 = CLOCK_CTRL_625_CORE;
  1153. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1154. } else {
  1155. newbits1 = CLOCK_CTRL_ALTCLK;
  1156. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1157. }
  1158. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1159. 40);
  1160. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1161. 40);
  1162. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1163. u32 newbits3;
  1164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1166. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1167. CLOCK_CTRL_TXCLK_DISABLE |
  1168. CLOCK_CTRL_44MHZ_CORE);
  1169. } else {
  1170. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1171. }
  1172. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1173. tp->pci_clock_ctrl | newbits3, 40);
  1174. }
  1175. }
  1176. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1177. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1178. tg3_power_down_phy(tp);
  1179. tg3_frob_aux_power(tp);
  1180. /* Workaround for unstable PLL clock */
  1181. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1182. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1183. u32 val = tr32(0x7d00);
  1184. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1185. tw32(0x7d00, val);
  1186. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1187. int err;
  1188. err = tg3_nvram_lock(tp);
  1189. tg3_halt_cpu(tp, RX_CPU_BASE);
  1190. if (!err)
  1191. tg3_nvram_unlock(tp);
  1192. }
  1193. }
  1194. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1195. /* Finally, set the new power state. */
  1196. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1197. udelay(100); /* Delay after power state change */
  1198. return 0;
  1199. }
  1200. static void tg3_link_report(struct tg3 *tp)
  1201. {
  1202. if (!netif_carrier_ok(tp->dev)) {
  1203. if (netif_msg_link(tp))
  1204. printk(KERN_INFO PFX "%s: Link is down.\n",
  1205. tp->dev->name);
  1206. } else if (netif_msg_link(tp)) {
  1207. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1208. tp->dev->name,
  1209. (tp->link_config.active_speed == SPEED_1000 ?
  1210. 1000 :
  1211. (tp->link_config.active_speed == SPEED_100 ?
  1212. 100 : 10)),
  1213. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1214. "full" : "half"));
  1215. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1216. "%s for RX.\n",
  1217. tp->dev->name,
  1218. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1219. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1220. }
  1221. }
  1222. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1223. {
  1224. u32 new_tg3_flags = 0;
  1225. u32 old_rx_mode = tp->rx_mode;
  1226. u32 old_tx_mode = tp->tx_mode;
  1227. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1228. /* Convert 1000BaseX flow control bits to 1000BaseT
  1229. * bits before resolving flow control.
  1230. */
  1231. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1232. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1233. ADVERTISE_PAUSE_ASYM);
  1234. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1235. if (local_adv & ADVERTISE_1000XPAUSE)
  1236. local_adv |= ADVERTISE_PAUSE_CAP;
  1237. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1238. local_adv |= ADVERTISE_PAUSE_ASYM;
  1239. if (remote_adv & LPA_1000XPAUSE)
  1240. remote_adv |= LPA_PAUSE_CAP;
  1241. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1242. remote_adv |= LPA_PAUSE_ASYM;
  1243. }
  1244. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1245. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1246. if (remote_adv & LPA_PAUSE_CAP)
  1247. new_tg3_flags |=
  1248. (TG3_FLAG_RX_PAUSE |
  1249. TG3_FLAG_TX_PAUSE);
  1250. else if (remote_adv & LPA_PAUSE_ASYM)
  1251. new_tg3_flags |=
  1252. (TG3_FLAG_RX_PAUSE);
  1253. } else {
  1254. if (remote_adv & LPA_PAUSE_CAP)
  1255. new_tg3_flags |=
  1256. (TG3_FLAG_RX_PAUSE |
  1257. TG3_FLAG_TX_PAUSE);
  1258. }
  1259. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1260. if ((remote_adv & LPA_PAUSE_CAP) &&
  1261. (remote_adv & LPA_PAUSE_ASYM))
  1262. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1263. }
  1264. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1265. tp->tg3_flags |= new_tg3_flags;
  1266. } else {
  1267. new_tg3_flags = tp->tg3_flags;
  1268. }
  1269. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1270. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1271. else
  1272. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1273. if (old_rx_mode != tp->rx_mode) {
  1274. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1275. }
  1276. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1277. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1278. else
  1279. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1280. if (old_tx_mode != tp->tx_mode) {
  1281. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1282. }
  1283. }
  1284. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1285. {
  1286. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1287. case MII_TG3_AUX_STAT_10HALF:
  1288. *speed = SPEED_10;
  1289. *duplex = DUPLEX_HALF;
  1290. break;
  1291. case MII_TG3_AUX_STAT_10FULL:
  1292. *speed = SPEED_10;
  1293. *duplex = DUPLEX_FULL;
  1294. break;
  1295. case MII_TG3_AUX_STAT_100HALF:
  1296. *speed = SPEED_100;
  1297. *duplex = DUPLEX_HALF;
  1298. break;
  1299. case MII_TG3_AUX_STAT_100FULL:
  1300. *speed = SPEED_100;
  1301. *duplex = DUPLEX_FULL;
  1302. break;
  1303. case MII_TG3_AUX_STAT_1000HALF:
  1304. *speed = SPEED_1000;
  1305. *duplex = DUPLEX_HALF;
  1306. break;
  1307. case MII_TG3_AUX_STAT_1000FULL:
  1308. *speed = SPEED_1000;
  1309. *duplex = DUPLEX_FULL;
  1310. break;
  1311. default:
  1312. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1313. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1314. SPEED_10;
  1315. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1316. DUPLEX_HALF;
  1317. break;
  1318. }
  1319. *speed = SPEED_INVALID;
  1320. *duplex = DUPLEX_INVALID;
  1321. break;
  1322. };
  1323. }
  1324. static void tg3_phy_copper_begin(struct tg3 *tp)
  1325. {
  1326. u32 new_adv;
  1327. int i;
  1328. if (tp->link_config.phy_is_low_power) {
  1329. /* Entering low power mode. Disable gigabit and
  1330. * 100baseT advertisements.
  1331. */
  1332. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1333. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1334. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1335. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1336. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1337. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1338. } else if (tp->link_config.speed == SPEED_INVALID) {
  1339. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1340. tp->link_config.advertising &=
  1341. ~(ADVERTISED_1000baseT_Half |
  1342. ADVERTISED_1000baseT_Full);
  1343. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1344. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1345. new_adv |= ADVERTISE_10HALF;
  1346. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1347. new_adv |= ADVERTISE_10FULL;
  1348. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1349. new_adv |= ADVERTISE_100HALF;
  1350. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1351. new_adv |= ADVERTISE_100FULL;
  1352. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1353. if (tp->link_config.advertising &
  1354. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1355. new_adv = 0;
  1356. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1357. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1358. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1359. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1360. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1361. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1362. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1363. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1364. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1365. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1366. } else {
  1367. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1368. }
  1369. } else {
  1370. /* Asking for a specific link mode. */
  1371. if (tp->link_config.speed == SPEED_1000) {
  1372. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1373. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1374. if (tp->link_config.duplex == DUPLEX_FULL)
  1375. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1376. else
  1377. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1378. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1379. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1380. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1381. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1382. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1383. } else {
  1384. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1385. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1386. if (tp->link_config.speed == SPEED_100) {
  1387. if (tp->link_config.duplex == DUPLEX_FULL)
  1388. new_adv |= ADVERTISE_100FULL;
  1389. else
  1390. new_adv |= ADVERTISE_100HALF;
  1391. } else {
  1392. if (tp->link_config.duplex == DUPLEX_FULL)
  1393. new_adv |= ADVERTISE_10FULL;
  1394. else
  1395. new_adv |= ADVERTISE_10HALF;
  1396. }
  1397. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1398. }
  1399. }
  1400. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1401. tp->link_config.speed != SPEED_INVALID) {
  1402. u32 bmcr, orig_bmcr;
  1403. tp->link_config.active_speed = tp->link_config.speed;
  1404. tp->link_config.active_duplex = tp->link_config.duplex;
  1405. bmcr = 0;
  1406. switch (tp->link_config.speed) {
  1407. default:
  1408. case SPEED_10:
  1409. break;
  1410. case SPEED_100:
  1411. bmcr |= BMCR_SPEED100;
  1412. break;
  1413. case SPEED_1000:
  1414. bmcr |= TG3_BMCR_SPEED1000;
  1415. break;
  1416. };
  1417. if (tp->link_config.duplex == DUPLEX_FULL)
  1418. bmcr |= BMCR_FULLDPLX;
  1419. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1420. (bmcr != orig_bmcr)) {
  1421. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1422. for (i = 0; i < 1500; i++) {
  1423. u32 tmp;
  1424. udelay(10);
  1425. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1426. tg3_readphy(tp, MII_BMSR, &tmp))
  1427. continue;
  1428. if (!(tmp & BMSR_LSTATUS)) {
  1429. udelay(40);
  1430. break;
  1431. }
  1432. }
  1433. tg3_writephy(tp, MII_BMCR, bmcr);
  1434. udelay(40);
  1435. }
  1436. } else {
  1437. tg3_writephy(tp, MII_BMCR,
  1438. BMCR_ANENABLE | BMCR_ANRESTART);
  1439. }
  1440. }
  1441. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1442. {
  1443. int err;
  1444. /* Turn off tap power management. */
  1445. /* Set Extended packet length bit */
  1446. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1447. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1448. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1449. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1450. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1451. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1452. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1453. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1454. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1455. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1456. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1457. udelay(40);
  1458. return err;
  1459. }
  1460. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1461. {
  1462. u32 adv_reg, all_mask = 0;
  1463. if (mask & ADVERTISED_10baseT_Half)
  1464. all_mask |= ADVERTISE_10HALF;
  1465. if (mask & ADVERTISED_10baseT_Full)
  1466. all_mask |= ADVERTISE_10FULL;
  1467. if (mask & ADVERTISED_100baseT_Half)
  1468. all_mask |= ADVERTISE_100HALF;
  1469. if (mask & ADVERTISED_100baseT_Full)
  1470. all_mask |= ADVERTISE_100FULL;
  1471. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1472. return 0;
  1473. if ((adv_reg & all_mask) != all_mask)
  1474. return 0;
  1475. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1476. u32 tg3_ctrl;
  1477. all_mask = 0;
  1478. if (mask & ADVERTISED_1000baseT_Half)
  1479. all_mask |= ADVERTISE_1000HALF;
  1480. if (mask & ADVERTISED_1000baseT_Full)
  1481. all_mask |= ADVERTISE_1000FULL;
  1482. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1483. return 0;
  1484. if ((tg3_ctrl & all_mask) != all_mask)
  1485. return 0;
  1486. }
  1487. return 1;
  1488. }
  1489. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1490. {
  1491. int current_link_up;
  1492. u32 bmsr, dummy;
  1493. u16 current_speed;
  1494. u8 current_duplex;
  1495. int i, err;
  1496. tw32(MAC_EVENT, 0);
  1497. tw32_f(MAC_STATUS,
  1498. (MAC_STATUS_SYNC_CHANGED |
  1499. MAC_STATUS_CFG_CHANGED |
  1500. MAC_STATUS_MI_COMPLETION |
  1501. MAC_STATUS_LNKSTATE_CHANGED));
  1502. udelay(40);
  1503. tp->mi_mode = MAC_MI_MODE_BASE;
  1504. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1505. udelay(80);
  1506. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1507. /* Some third-party PHYs need to be reset on link going
  1508. * down.
  1509. */
  1510. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1511. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1513. netif_carrier_ok(tp->dev)) {
  1514. tg3_readphy(tp, MII_BMSR, &bmsr);
  1515. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1516. !(bmsr & BMSR_LSTATUS))
  1517. force_reset = 1;
  1518. }
  1519. if (force_reset)
  1520. tg3_phy_reset(tp);
  1521. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1522. tg3_readphy(tp, MII_BMSR, &bmsr);
  1523. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1524. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1525. bmsr = 0;
  1526. if (!(bmsr & BMSR_LSTATUS)) {
  1527. err = tg3_init_5401phy_dsp(tp);
  1528. if (err)
  1529. return err;
  1530. tg3_readphy(tp, MII_BMSR, &bmsr);
  1531. for (i = 0; i < 1000; i++) {
  1532. udelay(10);
  1533. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1534. (bmsr & BMSR_LSTATUS)) {
  1535. udelay(40);
  1536. break;
  1537. }
  1538. }
  1539. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1540. !(bmsr & BMSR_LSTATUS) &&
  1541. tp->link_config.active_speed == SPEED_1000) {
  1542. err = tg3_phy_reset(tp);
  1543. if (!err)
  1544. err = tg3_init_5401phy_dsp(tp);
  1545. if (err)
  1546. return err;
  1547. }
  1548. }
  1549. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1550. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1551. /* 5701 {A0,B0} CRC bug workaround */
  1552. tg3_writephy(tp, 0x15, 0x0a75);
  1553. tg3_writephy(tp, 0x1c, 0x8c68);
  1554. tg3_writephy(tp, 0x1c, 0x8d68);
  1555. tg3_writephy(tp, 0x1c, 0x8c68);
  1556. }
  1557. /* Clear pending interrupts... */
  1558. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1559. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1560. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1561. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1562. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1563. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1566. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1567. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1568. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1569. else
  1570. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1571. }
  1572. current_link_up = 0;
  1573. current_speed = SPEED_INVALID;
  1574. current_duplex = DUPLEX_INVALID;
  1575. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1576. u32 val;
  1577. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1578. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1579. if (!(val & (1 << 10))) {
  1580. val |= (1 << 10);
  1581. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1582. goto relink;
  1583. }
  1584. }
  1585. bmsr = 0;
  1586. for (i = 0; i < 100; i++) {
  1587. tg3_readphy(tp, MII_BMSR, &bmsr);
  1588. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1589. (bmsr & BMSR_LSTATUS))
  1590. break;
  1591. udelay(40);
  1592. }
  1593. if (bmsr & BMSR_LSTATUS) {
  1594. u32 aux_stat, bmcr;
  1595. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1596. for (i = 0; i < 2000; i++) {
  1597. udelay(10);
  1598. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1599. aux_stat)
  1600. break;
  1601. }
  1602. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1603. &current_speed,
  1604. &current_duplex);
  1605. bmcr = 0;
  1606. for (i = 0; i < 200; i++) {
  1607. tg3_readphy(tp, MII_BMCR, &bmcr);
  1608. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1609. continue;
  1610. if (bmcr && bmcr != 0x7fff)
  1611. break;
  1612. udelay(10);
  1613. }
  1614. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1615. if (bmcr & BMCR_ANENABLE) {
  1616. current_link_up = 1;
  1617. /* Force autoneg restart if we are exiting
  1618. * low power mode.
  1619. */
  1620. if (!tg3_copper_is_advertising_all(tp,
  1621. tp->link_config.advertising))
  1622. current_link_up = 0;
  1623. } else {
  1624. current_link_up = 0;
  1625. }
  1626. } else {
  1627. if (!(bmcr & BMCR_ANENABLE) &&
  1628. tp->link_config.speed == current_speed &&
  1629. tp->link_config.duplex == current_duplex) {
  1630. current_link_up = 1;
  1631. } else {
  1632. current_link_up = 0;
  1633. }
  1634. }
  1635. tp->link_config.active_speed = current_speed;
  1636. tp->link_config.active_duplex = current_duplex;
  1637. }
  1638. if (current_link_up == 1 &&
  1639. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1640. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1641. u32 local_adv, remote_adv;
  1642. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1643. local_adv = 0;
  1644. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1645. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1646. remote_adv = 0;
  1647. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1648. /* If we are not advertising full pause capability,
  1649. * something is wrong. Bring the link down and reconfigure.
  1650. */
  1651. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1652. current_link_up = 0;
  1653. } else {
  1654. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1655. }
  1656. }
  1657. relink:
  1658. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1659. u32 tmp;
  1660. tg3_phy_copper_begin(tp);
  1661. tg3_readphy(tp, MII_BMSR, &tmp);
  1662. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1663. (tmp & BMSR_LSTATUS))
  1664. current_link_up = 1;
  1665. }
  1666. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1667. if (current_link_up == 1) {
  1668. if (tp->link_config.active_speed == SPEED_100 ||
  1669. tp->link_config.active_speed == SPEED_10)
  1670. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1671. else
  1672. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1673. } else
  1674. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1675. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1676. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1677. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1678. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1680. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1681. (current_link_up == 1 &&
  1682. tp->link_config.active_speed == SPEED_10))
  1683. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1684. } else {
  1685. if (current_link_up == 1)
  1686. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1687. }
  1688. /* ??? Without this setting Netgear GA302T PHY does not
  1689. * ??? send/receive packets...
  1690. */
  1691. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1692. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1693. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1694. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1695. udelay(80);
  1696. }
  1697. tw32_f(MAC_MODE, tp->mac_mode);
  1698. udelay(40);
  1699. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1700. /* Polled via timer. */
  1701. tw32_f(MAC_EVENT, 0);
  1702. } else {
  1703. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1704. }
  1705. udelay(40);
  1706. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1707. current_link_up == 1 &&
  1708. tp->link_config.active_speed == SPEED_1000 &&
  1709. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1710. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1711. udelay(120);
  1712. tw32_f(MAC_STATUS,
  1713. (MAC_STATUS_SYNC_CHANGED |
  1714. MAC_STATUS_CFG_CHANGED));
  1715. udelay(40);
  1716. tg3_write_mem(tp,
  1717. NIC_SRAM_FIRMWARE_MBOX,
  1718. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1719. }
  1720. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1721. if (current_link_up)
  1722. netif_carrier_on(tp->dev);
  1723. else
  1724. netif_carrier_off(tp->dev);
  1725. tg3_link_report(tp);
  1726. }
  1727. return 0;
  1728. }
  1729. struct tg3_fiber_aneginfo {
  1730. int state;
  1731. #define ANEG_STATE_UNKNOWN 0
  1732. #define ANEG_STATE_AN_ENABLE 1
  1733. #define ANEG_STATE_RESTART_INIT 2
  1734. #define ANEG_STATE_RESTART 3
  1735. #define ANEG_STATE_DISABLE_LINK_OK 4
  1736. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1737. #define ANEG_STATE_ABILITY_DETECT 6
  1738. #define ANEG_STATE_ACK_DETECT_INIT 7
  1739. #define ANEG_STATE_ACK_DETECT 8
  1740. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1741. #define ANEG_STATE_COMPLETE_ACK 10
  1742. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1743. #define ANEG_STATE_IDLE_DETECT 12
  1744. #define ANEG_STATE_LINK_OK 13
  1745. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1746. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1747. u32 flags;
  1748. #define MR_AN_ENABLE 0x00000001
  1749. #define MR_RESTART_AN 0x00000002
  1750. #define MR_AN_COMPLETE 0x00000004
  1751. #define MR_PAGE_RX 0x00000008
  1752. #define MR_NP_LOADED 0x00000010
  1753. #define MR_TOGGLE_TX 0x00000020
  1754. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1755. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1756. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1757. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1758. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1759. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1760. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1761. #define MR_TOGGLE_RX 0x00002000
  1762. #define MR_NP_RX 0x00004000
  1763. #define MR_LINK_OK 0x80000000
  1764. unsigned long link_time, cur_time;
  1765. u32 ability_match_cfg;
  1766. int ability_match_count;
  1767. char ability_match, idle_match, ack_match;
  1768. u32 txconfig, rxconfig;
  1769. #define ANEG_CFG_NP 0x00000080
  1770. #define ANEG_CFG_ACK 0x00000040
  1771. #define ANEG_CFG_RF2 0x00000020
  1772. #define ANEG_CFG_RF1 0x00000010
  1773. #define ANEG_CFG_PS2 0x00000001
  1774. #define ANEG_CFG_PS1 0x00008000
  1775. #define ANEG_CFG_HD 0x00004000
  1776. #define ANEG_CFG_FD 0x00002000
  1777. #define ANEG_CFG_INVAL 0x00001f06
  1778. };
  1779. #define ANEG_OK 0
  1780. #define ANEG_DONE 1
  1781. #define ANEG_TIMER_ENAB 2
  1782. #define ANEG_FAILED -1
  1783. #define ANEG_STATE_SETTLE_TIME 10000
  1784. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1785. struct tg3_fiber_aneginfo *ap)
  1786. {
  1787. unsigned long delta;
  1788. u32 rx_cfg_reg;
  1789. int ret;
  1790. if (ap->state == ANEG_STATE_UNKNOWN) {
  1791. ap->rxconfig = 0;
  1792. ap->link_time = 0;
  1793. ap->cur_time = 0;
  1794. ap->ability_match_cfg = 0;
  1795. ap->ability_match_count = 0;
  1796. ap->ability_match = 0;
  1797. ap->idle_match = 0;
  1798. ap->ack_match = 0;
  1799. }
  1800. ap->cur_time++;
  1801. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1802. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1803. if (rx_cfg_reg != ap->ability_match_cfg) {
  1804. ap->ability_match_cfg = rx_cfg_reg;
  1805. ap->ability_match = 0;
  1806. ap->ability_match_count = 0;
  1807. } else {
  1808. if (++ap->ability_match_count > 1) {
  1809. ap->ability_match = 1;
  1810. ap->ability_match_cfg = rx_cfg_reg;
  1811. }
  1812. }
  1813. if (rx_cfg_reg & ANEG_CFG_ACK)
  1814. ap->ack_match = 1;
  1815. else
  1816. ap->ack_match = 0;
  1817. ap->idle_match = 0;
  1818. } else {
  1819. ap->idle_match = 1;
  1820. ap->ability_match_cfg = 0;
  1821. ap->ability_match_count = 0;
  1822. ap->ability_match = 0;
  1823. ap->ack_match = 0;
  1824. rx_cfg_reg = 0;
  1825. }
  1826. ap->rxconfig = rx_cfg_reg;
  1827. ret = ANEG_OK;
  1828. switch(ap->state) {
  1829. case ANEG_STATE_UNKNOWN:
  1830. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1831. ap->state = ANEG_STATE_AN_ENABLE;
  1832. /* fallthru */
  1833. case ANEG_STATE_AN_ENABLE:
  1834. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1835. if (ap->flags & MR_AN_ENABLE) {
  1836. ap->link_time = 0;
  1837. ap->cur_time = 0;
  1838. ap->ability_match_cfg = 0;
  1839. ap->ability_match_count = 0;
  1840. ap->ability_match = 0;
  1841. ap->idle_match = 0;
  1842. ap->ack_match = 0;
  1843. ap->state = ANEG_STATE_RESTART_INIT;
  1844. } else {
  1845. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1846. }
  1847. break;
  1848. case ANEG_STATE_RESTART_INIT:
  1849. ap->link_time = ap->cur_time;
  1850. ap->flags &= ~(MR_NP_LOADED);
  1851. ap->txconfig = 0;
  1852. tw32(MAC_TX_AUTO_NEG, 0);
  1853. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1854. tw32_f(MAC_MODE, tp->mac_mode);
  1855. udelay(40);
  1856. ret = ANEG_TIMER_ENAB;
  1857. ap->state = ANEG_STATE_RESTART;
  1858. /* fallthru */
  1859. case ANEG_STATE_RESTART:
  1860. delta = ap->cur_time - ap->link_time;
  1861. if (delta > ANEG_STATE_SETTLE_TIME) {
  1862. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1863. } else {
  1864. ret = ANEG_TIMER_ENAB;
  1865. }
  1866. break;
  1867. case ANEG_STATE_DISABLE_LINK_OK:
  1868. ret = ANEG_DONE;
  1869. break;
  1870. case ANEG_STATE_ABILITY_DETECT_INIT:
  1871. ap->flags &= ~(MR_TOGGLE_TX);
  1872. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1873. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1874. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1875. tw32_f(MAC_MODE, tp->mac_mode);
  1876. udelay(40);
  1877. ap->state = ANEG_STATE_ABILITY_DETECT;
  1878. break;
  1879. case ANEG_STATE_ABILITY_DETECT:
  1880. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1881. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1882. }
  1883. break;
  1884. case ANEG_STATE_ACK_DETECT_INIT:
  1885. ap->txconfig |= ANEG_CFG_ACK;
  1886. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1887. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1888. tw32_f(MAC_MODE, tp->mac_mode);
  1889. udelay(40);
  1890. ap->state = ANEG_STATE_ACK_DETECT;
  1891. /* fallthru */
  1892. case ANEG_STATE_ACK_DETECT:
  1893. if (ap->ack_match != 0) {
  1894. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1895. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1896. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1897. } else {
  1898. ap->state = ANEG_STATE_AN_ENABLE;
  1899. }
  1900. } else if (ap->ability_match != 0 &&
  1901. ap->rxconfig == 0) {
  1902. ap->state = ANEG_STATE_AN_ENABLE;
  1903. }
  1904. break;
  1905. case ANEG_STATE_COMPLETE_ACK_INIT:
  1906. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1907. ret = ANEG_FAILED;
  1908. break;
  1909. }
  1910. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1911. MR_LP_ADV_HALF_DUPLEX |
  1912. MR_LP_ADV_SYM_PAUSE |
  1913. MR_LP_ADV_ASYM_PAUSE |
  1914. MR_LP_ADV_REMOTE_FAULT1 |
  1915. MR_LP_ADV_REMOTE_FAULT2 |
  1916. MR_LP_ADV_NEXT_PAGE |
  1917. MR_TOGGLE_RX |
  1918. MR_NP_RX);
  1919. if (ap->rxconfig & ANEG_CFG_FD)
  1920. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1921. if (ap->rxconfig & ANEG_CFG_HD)
  1922. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1923. if (ap->rxconfig & ANEG_CFG_PS1)
  1924. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1925. if (ap->rxconfig & ANEG_CFG_PS2)
  1926. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1927. if (ap->rxconfig & ANEG_CFG_RF1)
  1928. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1929. if (ap->rxconfig & ANEG_CFG_RF2)
  1930. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1931. if (ap->rxconfig & ANEG_CFG_NP)
  1932. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1933. ap->link_time = ap->cur_time;
  1934. ap->flags ^= (MR_TOGGLE_TX);
  1935. if (ap->rxconfig & 0x0008)
  1936. ap->flags |= MR_TOGGLE_RX;
  1937. if (ap->rxconfig & ANEG_CFG_NP)
  1938. ap->flags |= MR_NP_RX;
  1939. ap->flags |= MR_PAGE_RX;
  1940. ap->state = ANEG_STATE_COMPLETE_ACK;
  1941. ret = ANEG_TIMER_ENAB;
  1942. break;
  1943. case ANEG_STATE_COMPLETE_ACK:
  1944. if (ap->ability_match != 0 &&
  1945. ap->rxconfig == 0) {
  1946. ap->state = ANEG_STATE_AN_ENABLE;
  1947. break;
  1948. }
  1949. delta = ap->cur_time - ap->link_time;
  1950. if (delta > ANEG_STATE_SETTLE_TIME) {
  1951. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1952. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1953. } else {
  1954. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1955. !(ap->flags & MR_NP_RX)) {
  1956. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1957. } else {
  1958. ret = ANEG_FAILED;
  1959. }
  1960. }
  1961. }
  1962. break;
  1963. case ANEG_STATE_IDLE_DETECT_INIT:
  1964. ap->link_time = ap->cur_time;
  1965. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1966. tw32_f(MAC_MODE, tp->mac_mode);
  1967. udelay(40);
  1968. ap->state = ANEG_STATE_IDLE_DETECT;
  1969. ret = ANEG_TIMER_ENAB;
  1970. break;
  1971. case ANEG_STATE_IDLE_DETECT:
  1972. if (ap->ability_match != 0 &&
  1973. ap->rxconfig == 0) {
  1974. ap->state = ANEG_STATE_AN_ENABLE;
  1975. break;
  1976. }
  1977. delta = ap->cur_time - ap->link_time;
  1978. if (delta > ANEG_STATE_SETTLE_TIME) {
  1979. /* XXX another gem from the Broadcom driver :( */
  1980. ap->state = ANEG_STATE_LINK_OK;
  1981. }
  1982. break;
  1983. case ANEG_STATE_LINK_OK:
  1984. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1985. ret = ANEG_DONE;
  1986. break;
  1987. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1988. /* ??? unimplemented */
  1989. break;
  1990. case ANEG_STATE_NEXT_PAGE_WAIT:
  1991. /* ??? unimplemented */
  1992. break;
  1993. default:
  1994. ret = ANEG_FAILED;
  1995. break;
  1996. };
  1997. return ret;
  1998. }
  1999. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2000. {
  2001. int res = 0;
  2002. struct tg3_fiber_aneginfo aninfo;
  2003. int status = ANEG_FAILED;
  2004. unsigned int tick;
  2005. u32 tmp;
  2006. tw32_f(MAC_TX_AUTO_NEG, 0);
  2007. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2008. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2009. udelay(40);
  2010. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2011. udelay(40);
  2012. memset(&aninfo, 0, sizeof(aninfo));
  2013. aninfo.flags |= MR_AN_ENABLE;
  2014. aninfo.state = ANEG_STATE_UNKNOWN;
  2015. aninfo.cur_time = 0;
  2016. tick = 0;
  2017. while (++tick < 195000) {
  2018. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2019. if (status == ANEG_DONE || status == ANEG_FAILED)
  2020. break;
  2021. udelay(1);
  2022. }
  2023. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2024. tw32_f(MAC_MODE, tp->mac_mode);
  2025. udelay(40);
  2026. *flags = aninfo.flags;
  2027. if (status == ANEG_DONE &&
  2028. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2029. MR_LP_ADV_FULL_DUPLEX)))
  2030. res = 1;
  2031. return res;
  2032. }
  2033. static void tg3_init_bcm8002(struct tg3 *tp)
  2034. {
  2035. u32 mac_status = tr32(MAC_STATUS);
  2036. int i;
  2037. /* Reset when initting first time or we have a link. */
  2038. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2039. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2040. return;
  2041. /* Set PLL lock range. */
  2042. tg3_writephy(tp, 0x16, 0x8007);
  2043. /* SW reset */
  2044. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2045. /* Wait for reset to complete. */
  2046. /* XXX schedule_timeout() ... */
  2047. for (i = 0; i < 500; i++)
  2048. udelay(10);
  2049. /* Config mode; select PMA/Ch 1 regs. */
  2050. tg3_writephy(tp, 0x10, 0x8411);
  2051. /* Enable auto-lock and comdet, select txclk for tx. */
  2052. tg3_writephy(tp, 0x11, 0x0a10);
  2053. tg3_writephy(tp, 0x18, 0x00a0);
  2054. tg3_writephy(tp, 0x16, 0x41ff);
  2055. /* Assert and deassert POR. */
  2056. tg3_writephy(tp, 0x13, 0x0400);
  2057. udelay(40);
  2058. tg3_writephy(tp, 0x13, 0x0000);
  2059. tg3_writephy(tp, 0x11, 0x0a50);
  2060. udelay(40);
  2061. tg3_writephy(tp, 0x11, 0x0a10);
  2062. /* Wait for signal to stabilize */
  2063. /* XXX schedule_timeout() ... */
  2064. for (i = 0; i < 15000; i++)
  2065. udelay(10);
  2066. /* Deselect the channel register so we can read the PHYID
  2067. * later.
  2068. */
  2069. tg3_writephy(tp, 0x10, 0x8011);
  2070. }
  2071. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2072. {
  2073. u32 sg_dig_ctrl, sg_dig_status;
  2074. u32 serdes_cfg, expected_sg_dig_ctrl;
  2075. int workaround, port_a;
  2076. int current_link_up;
  2077. serdes_cfg = 0;
  2078. expected_sg_dig_ctrl = 0;
  2079. workaround = 0;
  2080. port_a = 1;
  2081. current_link_up = 0;
  2082. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2083. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2084. workaround = 1;
  2085. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2086. port_a = 0;
  2087. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2088. /* preserve bits 20-23 for voltage regulator */
  2089. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2090. }
  2091. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2092. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2093. if (sg_dig_ctrl & (1 << 31)) {
  2094. if (workaround) {
  2095. u32 val = serdes_cfg;
  2096. if (port_a)
  2097. val |= 0xc010000;
  2098. else
  2099. val |= 0x4010000;
  2100. tw32_f(MAC_SERDES_CFG, val);
  2101. }
  2102. tw32_f(SG_DIG_CTRL, 0x01388400);
  2103. }
  2104. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2105. tg3_setup_flow_control(tp, 0, 0);
  2106. current_link_up = 1;
  2107. }
  2108. goto out;
  2109. }
  2110. /* Want auto-negotiation. */
  2111. expected_sg_dig_ctrl = 0x81388400;
  2112. /* Pause capability */
  2113. expected_sg_dig_ctrl |= (1 << 11);
  2114. /* Asymettric pause */
  2115. expected_sg_dig_ctrl |= (1 << 12);
  2116. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2117. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2118. tp->serdes_counter &&
  2119. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2120. MAC_STATUS_RCVD_CFG)) ==
  2121. MAC_STATUS_PCS_SYNCED)) {
  2122. tp->serdes_counter--;
  2123. current_link_up = 1;
  2124. goto out;
  2125. }
  2126. restart_autoneg:
  2127. if (workaround)
  2128. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2129. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2130. udelay(5);
  2131. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2132. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2133. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2134. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2135. MAC_STATUS_SIGNAL_DET)) {
  2136. sg_dig_status = tr32(SG_DIG_STATUS);
  2137. mac_status = tr32(MAC_STATUS);
  2138. if ((sg_dig_status & (1 << 1)) &&
  2139. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2140. u32 local_adv, remote_adv;
  2141. local_adv = ADVERTISE_PAUSE_CAP;
  2142. remote_adv = 0;
  2143. if (sg_dig_status & (1 << 19))
  2144. remote_adv |= LPA_PAUSE_CAP;
  2145. if (sg_dig_status & (1 << 20))
  2146. remote_adv |= LPA_PAUSE_ASYM;
  2147. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2148. current_link_up = 1;
  2149. tp->serdes_counter = 0;
  2150. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2151. } else if (!(sg_dig_status & (1 << 1))) {
  2152. if (tp->serdes_counter)
  2153. tp->serdes_counter--;
  2154. else {
  2155. if (workaround) {
  2156. u32 val = serdes_cfg;
  2157. if (port_a)
  2158. val |= 0xc010000;
  2159. else
  2160. val |= 0x4010000;
  2161. tw32_f(MAC_SERDES_CFG, val);
  2162. }
  2163. tw32_f(SG_DIG_CTRL, 0x01388400);
  2164. udelay(40);
  2165. /* Link parallel detection - link is up */
  2166. /* only if we have PCS_SYNC and not */
  2167. /* receiving config code words */
  2168. mac_status = tr32(MAC_STATUS);
  2169. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2170. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2171. tg3_setup_flow_control(tp, 0, 0);
  2172. current_link_up = 1;
  2173. tp->tg3_flags2 |=
  2174. TG3_FLG2_PARALLEL_DETECT;
  2175. tp->serdes_counter =
  2176. SERDES_PARALLEL_DET_TIMEOUT;
  2177. } else
  2178. goto restart_autoneg;
  2179. }
  2180. }
  2181. } else {
  2182. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2183. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2184. }
  2185. out:
  2186. return current_link_up;
  2187. }
  2188. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2189. {
  2190. int current_link_up = 0;
  2191. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2192. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2193. goto out;
  2194. }
  2195. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2196. u32 flags;
  2197. int i;
  2198. if (fiber_autoneg(tp, &flags)) {
  2199. u32 local_adv, remote_adv;
  2200. local_adv = ADVERTISE_PAUSE_CAP;
  2201. remote_adv = 0;
  2202. if (flags & MR_LP_ADV_SYM_PAUSE)
  2203. remote_adv |= LPA_PAUSE_CAP;
  2204. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2205. remote_adv |= LPA_PAUSE_ASYM;
  2206. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2207. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2208. current_link_up = 1;
  2209. }
  2210. for (i = 0; i < 30; i++) {
  2211. udelay(20);
  2212. tw32_f(MAC_STATUS,
  2213. (MAC_STATUS_SYNC_CHANGED |
  2214. MAC_STATUS_CFG_CHANGED));
  2215. udelay(40);
  2216. if ((tr32(MAC_STATUS) &
  2217. (MAC_STATUS_SYNC_CHANGED |
  2218. MAC_STATUS_CFG_CHANGED)) == 0)
  2219. break;
  2220. }
  2221. mac_status = tr32(MAC_STATUS);
  2222. if (current_link_up == 0 &&
  2223. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2224. !(mac_status & MAC_STATUS_RCVD_CFG))
  2225. current_link_up = 1;
  2226. } else {
  2227. /* Forcing 1000FD link up. */
  2228. current_link_up = 1;
  2229. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2230. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2231. udelay(40);
  2232. }
  2233. out:
  2234. return current_link_up;
  2235. }
  2236. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2237. {
  2238. u32 orig_pause_cfg;
  2239. u16 orig_active_speed;
  2240. u8 orig_active_duplex;
  2241. u32 mac_status;
  2242. int current_link_up;
  2243. int i;
  2244. orig_pause_cfg =
  2245. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2246. TG3_FLAG_TX_PAUSE));
  2247. orig_active_speed = tp->link_config.active_speed;
  2248. orig_active_duplex = tp->link_config.active_duplex;
  2249. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2250. netif_carrier_ok(tp->dev) &&
  2251. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2252. mac_status = tr32(MAC_STATUS);
  2253. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2254. MAC_STATUS_SIGNAL_DET |
  2255. MAC_STATUS_CFG_CHANGED |
  2256. MAC_STATUS_RCVD_CFG);
  2257. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2258. MAC_STATUS_SIGNAL_DET)) {
  2259. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2260. MAC_STATUS_CFG_CHANGED));
  2261. return 0;
  2262. }
  2263. }
  2264. tw32_f(MAC_TX_AUTO_NEG, 0);
  2265. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2266. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2267. tw32_f(MAC_MODE, tp->mac_mode);
  2268. udelay(40);
  2269. if (tp->phy_id == PHY_ID_BCM8002)
  2270. tg3_init_bcm8002(tp);
  2271. /* Enable link change event even when serdes polling. */
  2272. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2273. udelay(40);
  2274. current_link_up = 0;
  2275. mac_status = tr32(MAC_STATUS);
  2276. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2277. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2278. else
  2279. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2280. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2281. tw32_f(MAC_MODE, tp->mac_mode);
  2282. udelay(40);
  2283. tp->hw_status->status =
  2284. (SD_STATUS_UPDATED |
  2285. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2286. for (i = 0; i < 100; i++) {
  2287. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2288. MAC_STATUS_CFG_CHANGED));
  2289. udelay(5);
  2290. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2291. MAC_STATUS_CFG_CHANGED |
  2292. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2293. break;
  2294. }
  2295. mac_status = tr32(MAC_STATUS);
  2296. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2297. current_link_up = 0;
  2298. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2299. tp->serdes_counter == 0) {
  2300. tw32_f(MAC_MODE, (tp->mac_mode |
  2301. MAC_MODE_SEND_CONFIGS));
  2302. udelay(1);
  2303. tw32_f(MAC_MODE, tp->mac_mode);
  2304. }
  2305. }
  2306. if (current_link_up == 1) {
  2307. tp->link_config.active_speed = SPEED_1000;
  2308. tp->link_config.active_duplex = DUPLEX_FULL;
  2309. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2310. LED_CTRL_LNKLED_OVERRIDE |
  2311. LED_CTRL_1000MBPS_ON));
  2312. } else {
  2313. tp->link_config.active_speed = SPEED_INVALID;
  2314. tp->link_config.active_duplex = DUPLEX_INVALID;
  2315. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2316. LED_CTRL_LNKLED_OVERRIDE |
  2317. LED_CTRL_TRAFFIC_OVERRIDE));
  2318. }
  2319. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2320. if (current_link_up)
  2321. netif_carrier_on(tp->dev);
  2322. else
  2323. netif_carrier_off(tp->dev);
  2324. tg3_link_report(tp);
  2325. } else {
  2326. u32 now_pause_cfg =
  2327. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2328. TG3_FLAG_TX_PAUSE);
  2329. if (orig_pause_cfg != now_pause_cfg ||
  2330. orig_active_speed != tp->link_config.active_speed ||
  2331. orig_active_duplex != tp->link_config.active_duplex)
  2332. tg3_link_report(tp);
  2333. }
  2334. return 0;
  2335. }
  2336. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2337. {
  2338. int current_link_up, err = 0;
  2339. u32 bmsr, bmcr;
  2340. u16 current_speed;
  2341. u8 current_duplex;
  2342. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2343. tw32_f(MAC_MODE, tp->mac_mode);
  2344. udelay(40);
  2345. tw32(MAC_EVENT, 0);
  2346. tw32_f(MAC_STATUS,
  2347. (MAC_STATUS_SYNC_CHANGED |
  2348. MAC_STATUS_CFG_CHANGED |
  2349. MAC_STATUS_MI_COMPLETION |
  2350. MAC_STATUS_LNKSTATE_CHANGED));
  2351. udelay(40);
  2352. if (force_reset)
  2353. tg3_phy_reset(tp);
  2354. current_link_up = 0;
  2355. current_speed = SPEED_INVALID;
  2356. current_duplex = DUPLEX_INVALID;
  2357. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2358. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2360. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2361. bmsr |= BMSR_LSTATUS;
  2362. else
  2363. bmsr &= ~BMSR_LSTATUS;
  2364. }
  2365. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2366. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2367. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2368. /* do nothing, just check for link up at the end */
  2369. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2370. u32 adv, new_adv;
  2371. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2372. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2373. ADVERTISE_1000XPAUSE |
  2374. ADVERTISE_1000XPSE_ASYM |
  2375. ADVERTISE_SLCT);
  2376. /* Always advertise symmetric PAUSE just like copper */
  2377. new_adv |= ADVERTISE_1000XPAUSE;
  2378. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2379. new_adv |= ADVERTISE_1000XHALF;
  2380. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2381. new_adv |= ADVERTISE_1000XFULL;
  2382. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2383. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2384. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2385. tg3_writephy(tp, MII_BMCR, bmcr);
  2386. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2387. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2388. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2389. return err;
  2390. }
  2391. } else {
  2392. u32 new_bmcr;
  2393. bmcr &= ~BMCR_SPEED1000;
  2394. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2395. if (tp->link_config.duplex == DUPLEX_FULL)
  2396. new_bmcr |= BMCR_FULLDPLX;
  2397. if (new_bmcr != bmcr) {
  2398. /* BMCR_SPEED1000 is a reserved bit that needs
  2399. * to be set on write.
  2400. */
  2401. new_bmcr |= BMCR_SPEED1000;
  2402. /* Force a linkdown */
  2403. if (netif_carrier_ok(tp->dev)) {
  2404. u32 adv;
  2405. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2406. adv &= ~(ADVERTISE_1000XFULL |
  2407. ADVERTISE_1000XHALF |
  2408. ADVERTISE_SLCT);
  2409. tg3_writephy(tp, MII_ADVERTISE, adv);
  2410. tg3_writephy(tp, MII_BMCR, bmcr |
  2411. BMCR_ANRESTART |
  2412. BMCR_ANENABLE);
  2413. udelay(10);
  2414. netif_carrier_off(tp->dev);
  2415. }
  2416. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2417. bmcr = new_bmcr;
  2418. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2419. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2420. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2421. ASIC_REV_5714) {
  2422. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2423. bmsr |= BMSR_LSTATUS;
  2424. else
  2425. bmsr &= ~BMSR_LSTATUS;
  2426. }
  2427. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2428. }
  2429. }
  2430. if (bmsr & BMSR_LSTATUS) {
  2431. current_speed = SPEED_1000;
  2432. current_link_up = 1;
  2433. if (bmcr & BMCR_FULLDPLX)
  2434. current_duplex = DUPLEX_FULL;
  2435. else
  2436. current_duplex = DUPLEX_HALF;
  2437. if (bmcr & BMCR_ANENABLE) {
  2438. u32 local_adv, remote_adv, common;
  2439. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2440. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2441. common = local_adv & remote_adv;
  2442. if (common & (ADVERTISE_1000XHALF |
  2443. ADVERTISE_1000XFULL)) {
  2444. if (common & ADVERTISE_1000XFULL)
  2445. current_duplex = DUPLEX_FULL;
  2446. else
  2447. current_duplex = DUPLEX_HALF;
  2448. tg3_setup_flow_control(tp, local_adv,
  2449. remote_adv);
  2450. }
  2451. else
  2452. current_link_up = 0;
  2453. }
  2454. }
  2455. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2456. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2457. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2458. tw32_f(MAC_MODE, tp->mac_mode);
  2459. udelay(40);
  2460. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2461. tp->link_config.active_speed = current_speed;
  2462. tp->link_config.active_duplex = current_duplex;
  2463. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2464. if (current_link_up)
  2465. netif_carrier_on(tp->dev);
  2466. else {
  2467. netif_carrier_off(tp->dev);
  2468. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2469. }
  2470. tg3_link_report(tp);
  2471. }
  2472. return err;
  2473. }
  2474. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2475. {
  2476. if (tp->serdes_counter) {
  2477. /* Give autoneg time to complete. */
  2478. tp->serdes_counter--;
  2479. return;
  2480. }
  2481. if (!netif_carrier_ok(tp->dev) &&
  2482. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2483. u32 bmcr;
  2484. tg3_readphy(tp, MII_BMCR, &bmcr);
  2485. if (bmcr & BMCR_ANENABLE) {
  2486. u32 phy1, phy2;
  2487. /* Select shadow register 0x1f */
  2488. tg3_writephy(tp, 0x1c, 0x7c00);
  2489. tg3_readphy(tp, 0x1c, &phy1);
  2490. /* Select expansion interrupt status register */
  2491. tg3_writephy(tp, 0x17, 0x0f01);
  2492. tg3_readphy(tp, 0x15, &phy2);
  2493. tg3_readphy(tp, 0x15, &phy2);
  2494. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2495. /* We have signal detect and not receiving
  2496. * config code words, link is up by parallel
  2497. * detection.
  2498. */
  2499. bmcr &= ~BMCR_ANENABLE;
  2500. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2501. tg3_writephy(tp, MII_BMCR, bmcr);
  2502. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2503. }
  2504. }
  2505. }
  2506. else if (netif_carrier_ok(tp->dev) &&
  2507. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2508. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2509. u32 phy2;
  2510. /* Select expansion interrupt status register */
  2511. tg3_writephy(tp, 0x17, 0x0f01);
  2512. tg3_readphy(tp, 0x15, &phy2);
  2513. if (phy2 & 0x20) {
  2514. u32 bmcr;
  2515. /* Config code words received, turn on autoneg. */
  2516. tg3_readphy(tp, MII_BMCR, &bmcr);
  2517. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2518. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2519. }
  2520. }
  2521. }
  2522. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2523. {
  2524. int err;
  2525. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2526. err = tg3_setup_fiber_phy(tp, force_reset);
  2527. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2528. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2529. } else {
  2530. err = tg3_setup_copper_phy(tp, force_reset);
  2531. }
  2532. if (tp->link_config.active_speed == SPEED_1000 &&
  2533. tp->link_config.active_duplex == DUPLEX_HALF)
  2534. tw32(MAC_TX_LENGTHS,
  2535. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2536. (6 << TX_LENGTHS_IPG_SHIFT) |
  2537. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2538. else
  2539. tw32(MAC_TX_LENGTHS,
  2540. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2541. (6 << TX_LENGTHS_IPG_SHIFT) |
  2542. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2543. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2544. if (netif_carrier_ok(tp->dev)) {
  2545. tw32(HOSTCC_STAT_COAL_TICKS,
  2546. tp->coal.stats_block_coalesce_usecs);
  2547. } else {
  2548. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2549. }
  2550. }
  2551. return err;
  2552. }
  2553. /* This is called whenever we suspect that the system chipset is re-
  2554. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2555. * is bogus tx completions. We try to recover by setting the
  2556. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2557. * in the workqueue.
  2558. */
  2559. static void tg3_tx_recover(struct tg3 *tp)
  2560. {
  2561. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2562. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2563. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2564. "mapped I/O cycles to the network device, attempting to "
  2565. "recover. Please report the problem to the driver maintainer "
  2566. "and include system chipset information.\n", tp->dev->name);
  2567. spin_lock(&tp->lock);
  2568. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2569. spin_unlock(&tp->lock);
  2570. }
  2571. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2572. {
  2573. smp_mb();
  2574. return (tp->tx_pending -
  2575. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2576. }
  2577. /* Tigon3 never reports partial packet sends. So we do not
  2578. * need special logic to handle SKBs that have not had all
  2579. * of their frags sent yet, like SunGEM does.
  2580. */
  2581. static void tg3_tx(struct tg3 *tp)
  2582. {
  2583. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2584. u32 sw_idx = tp->tx_cons;
  2585. while (sw_idx != hw_idx) {
  2586. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2587. struct sk_buff *skb = ri->skb;
  2588. int i, tx_bug = 0;
  2589. if (unlikely(skb == NULL)) {
  2590. tg3_tx_recover(tp);
  2591. return;
  2592. }
  2593. pci_unmap_single(tp->pdev,
  2594. pci_unmap_addr(ri, mapping),
  2595. skb_headlen(skb),
  2596. PCI_DMA_TODEVICE);
  2597. ri->skb = NULL;
  2598. sw_idx = NEXT_TX(sw_idx);
  2599. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2600. ri = &tp->tx_buffers[sw_idx];
  2601. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2602. tx_bug = 1;
  2603. pci_unmap_page(tp->pdev,
  2604. pci_unmap_addr(ri, mapping),
  2605. skb_shinfo(skb)->frags[i].size,
  2606. PCI_DMA_TODEVICE);
  2607. sw_idx = NEXT_TX(sw_idx);
  2608. }
  2609. dev_kfree_skb(skb);
  2610. if (unlikely(tx_bug)) {
  2611. tg3_tx_recover(tp);
  2612. return;
  2613. }
  2614. }
  2615. tp->tx_cons = sw_idx;
  2616. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2617. * before checking for netif_queue_stopped(). Without the
  2618. * memory barrier, there is a small possibility that tg3_start_xmit()
  2619. * will miss it and cause the queue to be stopped forever.
  2620. */
  2621. smp_mb();
  2622. if (unlikely(netif_queue_stopped(tp->dev) &&
  2623. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2624. netif_tx_lock(tp->dev);
  2625. if (netif_queue_stopped(tp->dev) &&
  2626. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2627. netif_wake_queue(tp->dev);
  2628. netif_tx_unlock(tp->dev);
  2629. }
  2630. }
  2631. /* Returns size of skb allocated or < 0 on error.
  2632. *
  2633. * We only need to fill in the address because the other members
  2634. * of the RX descriptor are invariant, see tg3_init_rings.
  2635. *
  2636. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2637. * posting buffers we only dirty the first cache line of the RX
  2638. * descriptor (containing the address). Whereas for the RX status
  2639. * buffers the cpu only reads the last cacheline of the RX descriptor
  2640. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2641. */
  2642. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2643. int src_idx, u32 dest_idx_unmasked)
  2644. {
  2645. struct tg3_rx_buffer_desc *desc;
  2646. struct ring_info *map, *src_map;
  2647. struct sk_buff *skb;
  2648. dma_addr_t mapping;
  2649. int skb_size, dest_idx;
  2650. src_map = NULL;
  2651. switch (opaque_key) {
  2652. case RXD_OPAQUE_RING_STD:
  2653. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2654. desc = &tp->rx_std[dest_idx];
  2655. map = &tp->rx_std_buffers[dest_idx];
  2656. if (src_idx >= 0)
  2657. src_map = &tp->rx_std_buffers[src_idx];
  2658. skb_size = tp->rx_pkt_buf_sz;
  2659. break;
  2660. case RXD_OPAQUE_RING_JUMBO:
  2661. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2662. desc = &tp->rx_jumbo[dest_idx];
  2663. map = &tp->rx_jumbo_buffers[dest_idx];
  2664. if (src_idx >= 0)
  2665. src_map = &tp->rx_jumbo_buffers[src_idx];
  2666. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2667. break;
  2668. default:
  2669. return -EINVAL;
  2670. };
  2671. /* Do not overwrite any of the map or rp information
  2672. * until we are sure we can commit to a new buffer.
  2673. *
  2674. * Callers depend upon this behavior and assume that
  2675. * we leave everything unchanged if we fail.
  2676. */
  2677. skb = netdev_alloc_skb(tp->dev, skb_size);
  2678. if (skb == NULL)
  2679. return -ENOMEM;
  2680. skb_reserve(skb, tp->rx_offset);
  2681. mapping = pci_map_single(tp->pdev, skb->data,
  2682. skb_size - tp->rx_offset,
  2683. PCI_DMA_FROMDEVICE);
  2684. map->skb = skb;
  2685. pci_unmap_addr_set(map, mapping, mapping);
  2686. if (src_map != NULL)
  2687. src_map->skb = NULL;
  2688. desc->addr_hi = ((u64)mapping >> 32);
  2689. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2690. return skb_size;
  2691. }
  2692. /* We only need to move over in the address because the other
  2693. * members of the RX descriptor are invariant. See notes above
  2694. * tg3_alloc_rx_skb for full details.
  2695. */
  2696. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2697. int src_idx, u32 dest_idx_unmasked)
  2698. {
  2699. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2700. struct ring_info *src_map, *dest_map;
  2701. int dest_idx;
  2702. switch (opaque_key) {
  2703. case RXD_OPAQUE_RING_STD:
  2704. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2705. dest_desc = &tp->rx_std[dest_idx];
  2706. dest_map = &tp->rx_std_buffers[dest_idx];
  2707. src_desc = &tp->rx_std[src_idx];
  2708. src_map = &tp->rx_std_buffers[src_idx];
  2709. break;
  2710. case RXD_OPAQUE_RING_JUMBO:
  2711. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2712. dest_desc = &tp->rx_jumbo[dest_idx];
  2713. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2714. src_desc = &tp->rx_jumbo[src_idx];
  2715. src_map = &tp->rx_jumbo_buffers[src_idx];
  2716. break;
  2717. default:
  2718. return;
  2719. };
  2720. dest_map->skb = src_map->skb;
  2721. pci_unmap_addr_set(dest_map, mapping,
  2722. pci_unmap_addr(src_map, mapping));
  2723. dest_desc->addr_hi = src_desc->addr_hi;
  2724. dest_desc->addr_lo = src_desc->addr_lo;
  2725. src_map->skb = NULL;
  2726. }
  2727. #if TG3_VLAN_TAG_USED
  2728. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2729. {
  2730. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2731. }
  2732. #endif
  2733. /* The RX ring scheme is composed of multiple rings which post fresh
  2734. * buffers to the chip, and one special ring the chip uses to report
  2735. * status back to the host.
  2736. *
  2737. * The special ring reports the status of received packets to the
  2738. * host. The chip does not write into the original descriptor the
  2739. * RX buffer was obtained from. The chip simply takes the original
  2740. * descriptor as provided by the host, updates the status and length
  2741. * field, then writes this into the next status ring entry.
  2742. *
  2743. * Each ring the host uses to post buffers to the chip is described
  2744. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2745. * it is first placed into the on-chip ram. When the packet's length
  2746. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2747. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2748. * which is within the range of the new packet's length is chosen.
  2749. *
  2750. * The "separate ring for rx status" scheme may sound queer, but it makes
  2751. * sense from a cache coherency perspective. If only the host writes
  2752. * to the buffer post rings, and only the chip writes to the rx status
  2753. * rings, then cache lines never move beyond shared-modified state.
  2754. * If both the host and chip were to write into the same ring, cache line
  2755. * eviction could occur since both entities want it in an exclusive state.
  2756. */
  2757. static int tg3_rx(struct tg3 *tp, int budget)
  2758. {
  2759. u32 work_mask, rx_std_posted = 0;
  2760. u32 sw_idx = tp->rx_rcb_ptr;
  2761. u16 hw_idx;
  2762. int received;
  2763. hw_idx = tp->hw_status->idx[0].rx_producer;
  2764. /*
  2765. * We need to order the read of hw_idx and the read of
  2766. * the opaque cookie.
  2767. */
  2768. rmb();
  2769. work_mask = 0;
  2770. received = 0;
  2771. while (sw_idx != hw_idx && budget > 0) {
  2772. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2773. unsigned int len;
  2774. struct sk_buff *skb;
  2775. dma_addr_t dma_addr;
  2776. u32 opaque_key, desc_idx, *post_ptr;
  2777. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2778. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2779. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2780. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2781. mapping);
  2782. skb = tp->rx_std_buffers[desc_idx].skb;
  2783. post_ptr = &tp->rx_std_ptr;
  2784. rx_std_posted++;
  2785. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2786. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2787. mapping);
  2788. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2789. post_ptr = &tp->rx_jumbo_ptr;
  2790. }
  2791. else {
  2792. goto next_pkt_nopost;
  2793. }
  2794. work_mask |= opaque_key;
  2795. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2796. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2797. drop_it:
  2798. tg3_recycle_rx(tp, opaque_key,
  2799. desc_idx, *post_ptr);
  2800. drop_it_no_recycle:
  2801. /* Other statistics kept track of by card. */
  2802. tp->net_stats.rx_dropped++;
  2803. goto next_pkt;
  2804. }
  2805. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2806. if (len > RX_COPY_THRESHOLD
  2807. && tp->rx_offset == 2
  2808. /* rx_offset != 2 iff this is a 5701 card running
  2809. * in PCI-X mode [see tg3_get_invariants()] */
  2810. ) {
  2811. int skb_size;
  2812. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2813. desc_idx, *post_ptr);
  2814. if (skb_size < 0)
  2815. goto drop_it;
  2816. pci_unmap_single(tp->pdev, dma_addr,
  2817. skb_size - tp->rx_offset,
  2818. PCI_DMA_FROMDEVICE);
  2819. skb_put(skb, len);
  2820. } else {
  2821. struct sk_buff *copy_skb;
  2822. tg3_recycle_rx(tp, opaque_key,
  2823. desc_idx, *post_ptr);
  2824. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  2825. if (copy_skb == NULL)
  2826. goto drop_it_no_recycle;
  2827. skb_reserve(copy_skb, 2);
  2828. skb_put(copy_skb, len);
  2829. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2830. memcpy(copy_skb->data, skb->data, len);
  2831. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2832. /* We'll reuse the original ring buffer. */
  2833. skb = copy_skb;
  2834. }
  2835. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2836. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2837. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2838. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2839. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2840. else
  2841. skb->ip_summed = CHECKSUM_NONE;
  2842. skb->protocol = eth_type_trans(skb, tp->dev);
  2843. #if TG3_VLAN_TAG_USED
  2844. if (tp->vlgrp != NULL &&
  2845. desc->type_flags & RXD_FLAG_VLAN) {
  2846. tg3_vlan_rx(tp, skb,
  2847. desc->err_vlan & RXD_VLAN_MASK);
  2848. } else
  2849. #endif
  2850. netif_receive_skb(skb);
  2851. tp->dev->last_rx = jiffies;
  2852. received++;
  2853. budget--;
  2854. next_pkt:
  2855. (*post_ptr)++;
  2856. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  2857. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  2858. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  2859. TG3_64BIT_REG_LOW, idx);
  2860. work_mask &= ~RXD_OPAQUE_RING_STD;
  2861. rx_std_posted = 0;
  2862. }
  2863. next_pkt_nopost:
  2864. sw_idx++;
  2865. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2866. /* Refresh hw_idx to see if there is new work */
  2867. if (sw_idx == hw_idx) {
  2868. hw_idx = tp->hw_status->idx[0].rx_producer;
  2869. rmb();
  2870. }
  2871. }
  2872. /* ACK the status ring. */
  2873. tp->rx_rcb_ptr = sw_idx;
  2874. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2875. /* Refill RX ring(s). */
  2876. if (work_mask & RXD_OPAQUE_RING_STD) {
  2877. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2878. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2879. sw_idx);
  2880. }
  2881. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2882. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2883. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2884. sw_idx);
  2885. }
  2886. mmiowb();
  2887. return received;
  2888. }
  2889. static int tg3_poll(struct net_device *netdev, int *budget)
  2890. {
  2891. struct tg3 *tp = netdev_priv(netdev);
  2892. struct tg3_hw_status *sblk = tp->hw_status;
  2893. int done;
  2894. /* handle link change and other phy events */
  2895. if (!(tp->tg3_flags &
  2896. (TG3_FLAG_USE_LINKCHG_REG |
  2897. TG3_FLAG_POLL_SERDES))) {
  2898. if (sblk->status & SD_STATUS_LINK_CHG) {
  2899. sblk->status = SD_STATUS_UPDATED |
  2900. (sblk->status & ~SD_STATUS_LINK_CHG);
  2901. spin_lock(&tp->lock);
  2902. tg3_setup_phy(tp, 0);
  2903. spin_unlock(&tp->lock);
  2904. }
  2905. }
  2906. /* run TX completion thread */
  2907. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2908. tg3_tx(tp);
  2909. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING)) {
  2910. netif_rx_complete(netdev);
  2911. schedule_work(&tp->reset_task);
  2912. return 0;
  2913. }
  2914. }
  2915. /* run RX thread, within the bounds set by NAPI.
  2916. * All RX "locking" is done by ensuring outside
  2917. * code synchronizes with dev->poll()
  2918. */
  2919. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2920. int orig_budget = *budget;
  2921. int work_done;
  2922. if (orig_budget > netdev->quota)
  2923. orig_budget = netdev->quota;
  2924. work_done = tg3_rx(tp, orig_budget);
  2925. *budget -= work_done;
  2926. netdev->quota -= work_done;
  2927. }
  2928. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2929. tp->last_tag = sblk->status_tag;
  2930. rmb();
  2931. } else
  2932. sblk->status &= ~SD_STATUS_UPDATED;
  2933. /* if no more work, tell net stack and NIC we're done */
  2934. done = !tg3_has_work(tp);
  2935. if (done) {
  2936. netif_rx_complete(netdev);
  2937. tg3_restart_ints(tp);
  2938. }
  2939. return (done ? 0 : 1);
  2940. }
  2941. static void tg3_irq_quiesce(struct tg3 *tp)
  2942. {
  2943. BUG_ON(tp->irq_sync);
  2944. tp->irq_sync = 1;
  2945. smp_mb();
  2946. synchronize_irq(tp->pdev->irq);
  2947. }
  2948. static inline int tg3_irq_sync(struct tg3 *tp)
  2949. {
  2950. return tp->irq_sync;
  2951. }
  2952. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2953. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2954. * with as well. Most of the time, this is not necessary except when
  2955. * shutting down the device.
  2956. */
  2957. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2958. {
  2959. if (irq_sync)
  2960. tg3_irq_quiesce(tp);
  2961. spin_lock_bh(&tp->lock);
  2962. }
  2963. static inline void tg3_full_unlock(struct tg3 *tp)
  2964. {
  2965. spin_unlock_bh(&tp->lock);
  2966. }
  2967. /* One-shot MSI handler - Chip automatically disables interrupt
  2968. * after sending MSI so driver doesn't have to do it.
  2969. */
  2970. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  2971. {
  2972. struct net_device *dev = dev_id;
  2973. struct tg3 *tp = netdev_priv(dev);
  2974. prefetch(tp->hw_status);
  2975. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2976. if (likely(!tg3_irq_sync(tp)))
  2977. netif_rx_schedule(dev); /* schedule NAPI poll */
  2978. return IRQ_HANDLED;
  2979. }
  2980. /* MSI ISR - No need to check for interrupt sharing and no need to
  2981. * flush status block and interrupt mailbox. PCI ordering rules
  2982. * guarantee that MSI will arrive after the status block.
  2983. */
  2984. static irqreturn_t tg3_msi(int irq, void *dev_id)
  2985. {
  2986. struct net_device *dev = dev_id;
  2987. struct tg3 *tp = netdev_priv(dev);
  2988. prefetch(tp->hw_status);
  2989. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2990. /*
  2991. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2992. * chip-internal interrupt pending events.
  2993. * Writing non-zero to intr-mbox-0 additional tells the
  2994. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2995. * event coalescing.
  2996. */
  2997. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2998. if (likely(!tg3_irq_sync(tp)))
  2999. netif_rx_schedule(dev); /* schedule NAPI poll */
  3000. return IRQ_RETVAL(1);
  3001. }
  3002. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3003. {
  3004. struct net_device *dev = dev_id;
  3005. struct tg3 *tp = netdev_priv(dev);
  3006. struct tg3_hw_status *sblk = tp->hw_status;
  3007. unsigned int handled = 1;
  3008. /* In INTx mode, it is possible for the interrupt to arrive at
  3009. * the CPU before the status block posted prior to the interrupt.
  3010. * Reading the PCI State register will confirm whether the
  3011. * interrupt is ours and will flush the status block.
  3012. */
  3013. if ((sblk->status & SD_STATUS_UPDATED) ||
  3014. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3015. /*
  3016. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3017. * chip-internal interrupt pending events.
  3018. * Writing non-zero to intr-mbox-0 additional tells the
  3019. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3020. * event coalescing.
  3021. */
  3022. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3023. 0x00000001);
  3024. if (tg3_irq_sync(tp))
  3025. goto out;
  3026. sblk->status &= ~SD_STATUS_UPDATED;
  3027. if (likely(tg3_has_work(tp))) {
  3028. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3029. netif_rx_schedule(dev); /* schedule NAPI poll */
  3030. } else {
  3031. /* No work, shared interrupt perhaps? re-enable
  3032. * interrupts, and flush that PCI write
  3033. */
  3034. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3035. 0x00000000);
  3036. }
  3037. } else { /* shared interrupt */
  3038. handled = 0;
  3039. }
  3040. out:
  3041. return IRQ_RETVAL(handled);
  3042. }
  3043. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3044. {
  3045. struct net_device *dev = dev_id;
  3046. struct tg3 *tp = netdev_priv(dev);
  3047. struct tg3_hw_status *sblk = tp->hw_status;
  3048. unsigned int handled = 1;
  3049. /* In INTx mode, it is possible for the interrupt to arrive at
  3050. * the CPU before the status block posted prior to the interrupt.
  3051. * Reading the PCI State register will confirm whether the
  3052. * interrupt is ours and will flush the status block.
  3053. */
  3054. if ((sblk->status_tag != tp->last_tag) ||
  3055. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3056. /*
  3057. * writing any value to intr-mbox-0 clears PCI INTA# and
  3058. * chip-internal interrupt pending events.
  3059. * writing non-zero to intr-mbox-0 additional tells the
  3060. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3061. * event coalescing.
  3062. */
  3063. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3064. 0x00000001);
  3065. if (tg3_irq_sync(tp))
  3066. goto out;
  3067. if (netif_rx_schedule_prep(dev)) {
  3068. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3069. /* Update last_tag to mark that this status has been
  3070. * seen. Because interrupt may be shared, we may be
  3071. * racing with tg3_poll(), so only update last_tag
  3072. * if tg3_poll() is not scheduled.
  3073. */
  3074. tp->last_tag = sblk->status_tag;
  3075. __netif_rx_schedule(dev);
  3076. }
  3077. } else { /* shared interrupt */
  3078. handled = 0;
  3079. }
  3080. out:
  3081. return IRQ_RETVAL(handled);
  3082. }
  3083. /* ISR for interrupt test */
  3084. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3085. {
  3086. struct net_device *dev = dev_id;
  3087. struct tg3 *tp = netdev_priv(dev);
  3088. struct tg3_hw_status *sblk = tp->hw_status;
  3089. if ((sblk->status & SD_STATUS_UPDATED) ||
  3090. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3091. tg3_disable_ints(tp);
  3092. return IRQ_RETVAL(1);
  3093. }
  3094. return IRQ_RETVAL(0);
  3095. }
  3096. static int tg3_init_hw(struct tg3 *, int);
  3097. static int tg3_halt(struct tg3 *, int, int);
  3098. /* Restart hardware after configuration changes, self-test, etc.
  3099. * Invoked with tp->lock held.
  3100. */
  3101. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3102. {
  3103. int err;
  3104. err = tg3_init_hw(tp, reset_phy);
  3105. if (err) {
  3106. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3107. "aborting.\n", tp->dev->name);
  3108. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3109. tg3_full_unlock(tp);
  3110. del_timer_sync(&tp->timer);
  3111. tp->irq_sync = 0;
  3112. netif_poll_enable(tp->dev);
  3113. dev_close(tp->dev);
  3114. tg3_full_lock(tp, 0);
  3115. }
  3116. return err;
  3117. }
  3118. #ifdef CONFIG_NET_POLL_CONTROLLER
  3119. static void tg3_poll_controller(struct net_device *dev)
  3120. {
  3121. struct tg3 *tp = netdev_priv(dev);
  3122. tg3_interrupt(tp->pdev->irq, dev);
  3123. }
  3124. #endif
  3125. static void tg3_reset_task(struct work_struct *work)
  3126. {
  3127. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3128. unsigned int restart_timer;
  3129. tg3_full_lock(tp, 0);
  3130. tp->tg3_flags |= TG3_FLAG_IN_RESET_TASK;
  3131. if (!netif_running(tp->dev)) {
  3132. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3133. tg3_full_unlock(tp);
  3134. return;
  3135. }
  3136. tg3_full_unlock(tp);
  3137. tg3_netif_stop(tp);
  3138. tg3_full_lock(tp, 1);
  3139. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3140. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3141. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3142. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3143. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3144. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3145. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3146. }
  3147. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3148. if (tg3_init_hw(tp, 1))
  3149. goto out;
  3150. tg3_netif_start(tp);
  3151. if (restart_timer)
  3152. mod_timer(&tp->timer, jiffies + 1);
  3153. out:
  3154. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3155. tg3_full_unlock(tp);
  3156. }
  3157. static void tg3_tx_timeout(struct net_device *dev)
  3158. {
  3159. struct tg3 *tp = netdev_priv(dev);
  3160. if (netif_msg_tx_err(tp))
  3161. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3162. dev->name);
  3163. schedule_work(&tp->reset_task);
  3164. }
  3165. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3166. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3167. {
  3168. u32 base = (u32) mapping & 0xffffffff;
  3169. return ((base > 0xffffdcc0) &&
  3170. (base + len + 8 < base));
  3171. }
  3172. /* Test for DMA addresses > 40-bit */
  3173. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3174. int len)
  3175. {
  3176. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3177. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3178. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3179. return 0;
  3180. #else
  3181. return 0;
  3182. #endif
  3183. }
  3184. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3185. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3186. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3187. u32 last_plus_one, u32 *start,
  3188. u32 base_flags, u32 mss)
  3189. {
  3190. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3191. dma_addr_t new_addr = 0;
  3192. u32 entry = *start;
  3193. int i, ret = 0;
  3194. if (!new_skb) {
  3195. ret = -1;
  3196. } else {
  3197. /* New SKB is guaranteed to be linear. */
  3198. entry = *start;
  3199. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3200. PCI_DMA_TODEVICE);
  3201. /* Make sure new skb does not cross any 4G boundaries.
  3202. * Drop the packet if it does.
  3203. */
  3204. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3205. ret = -1;
  3206. dev_kfree_skb(new_skb);
  3207. new_skb = NULL;
  3208. } else {
  3209. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3210. base_flags, 1 | (mss << 1));
  3211. *start = NEXT_TX(entry);
  3212. }
  3213. }
  3214. /* Now clean up the sw ring entries. */
  3215. i = 0;
  3216. while (entry != last_plus_one) {
  3217. int len;
  3218. if (i == 0)
  3219. len = skb_headlen(skb);
  3220. else
  3221. len = skb_shinfo(skb)->frags[i-1].size;
  3222. pci_unmap_single(tp->pdev,
  3223. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3224. len, PCI_DMA_TODEVICE);
  3225. if (i == 0) {
  3226. tp->tx_buffers[entry].skb = new_skb;
  3227. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3228. } else {
  3229. tp->tx_buffers[entry].skb = NULL;
  3230. }
  3231. entry = NEXT_TX(entry);
  3232. i++;
  3233. }
  3234. dev_kfree_skb(skb);
  3235. return ret;
  3236. }
  3237. static void tg3_set_txd(struct tg3 *tp, int entry,
  3238. dma_addr_t mapping, int len, u32 flags,
  3239. u32 mss_and_is_end)
  3240. {
  3241. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3242. int is_end = (mss_and_is_end & 0x1);
  3243. u32 mss = (mss_and_is_end >> 1);
  3244. u32 vlan_tag = 0;
  3245. if (is_end)
  3246. flags |= TXD_FLAG_END;
  3247. if (flags & TXD_FLAG_VLAN) {
  3248. vlan_tag = flags >> 16;
  3249. flags &= 0xffff;
  3250. }
  3251. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3252. txd->addr_hi = ((u64) mapping >> 32);
  3253. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3254. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3255. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3256. }
  3257. /* hard_start_xmit for devices that don't have any bugs and
  3258. * support TG3_FLG2_HW_TSO_2 only.
  3259. */
  3260. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3261. {
  3262. struct tg3 *tp = netdev_priv(dev);
  3263. dma_addr_t mapping;
  3264. u32 len, entry, base_flags, mss;
  3265. len = skb_headlen(skb);
  3266. /* We are running in BH disabled context with netif_tx_lock
  3267. * and TX reclaim runs via tp->poll inside of a software
  3268. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3269. * no IRQ context deadlocks to worry about either. Rejoice!
  3270. */
  3271. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3272. if (!netif_queue_stopped(dev)) {
  3273. netif_stop_queue(dev);
  3274. /* This is a hard error, log it. */
  3275. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3276. "queue awake!\n", dev->name);
  3277. }
  3278. return NETDEV_TX_BUSY;
  3279. }
  3280. entry = tp->tx_prod;
  3281. base_flags = 0;
  3282. #if TG3_TSO_SUPPORT != 0
  3283. mss = 0;
  3284. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3285. (mss = skb_shinfo(skb)->gso_size) != 0) {
  3286. int tcp_opt_len, ip_tcp_len;
  3287. if (skb_header_cloned(skb) &&
  3288. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3289. dev_kfree_skb(skb);
  3290. goto out_unlock;
  3291. }
  3292. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3293. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3294. else {
  3295. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3296. ip_tcp_len = (skb->nh.iph->ihl * 4) +
  3297. sizeof(struct tcphdr);
  3298. skb->nh.iph->check = 0;
  3299. skb->nh.iph->tot_len = htons(mss + ip_tcp_len +
  3300. tcp_opt_len);
  3301. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3302. }
  3303. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3304. TXD_FLAG_CPU_POST_DMA);
  3305. skb->h.th->check = 0;
  3306. }
  3307. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3308. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3309. #else
  3310. mss = 0;
  3311. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3312. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3313. #endif
  3314. #if TG3_VLAN_TAG_USED
  3315. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3316. base_flags |= (TXD_FLAG_VLAN |
  3317. (vlan_tx_tag_get(skb) << 16));
  3318. #endif
  3319. /* Queue skb data, a.k.a. the main skb fragment. */
  3320. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3321. tp->tx_buffers[entry].skb = skb;
  3322. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3323. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3324. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3325. entry = NEXT_TX(entry);
  3326. /* Now loop through additional data fragments, and queue them. */
  3327. if (skb_shinfo(skb)->nr_frags > 0) {
  3328. unsigned int i, last;
  3329. last = skb_shinfo(skb)->nr_frags - 1;
  3330. for (i = 0; i <= last; i++) {
  3331. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3332. len = frag->size;
  3333. mapping = pci_map_page(tp->pdev,
  3334. frag->page,
  3335. frag->page_offset,
  3336. len, PCI_DMA_TODEVICE);
  3337. tp->tx_buffers[entry].skb = NULL;
  3338. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3339. tg3_set_txd(tp, entry, mapping, len,
  3340. base_flags, (i == last) | (mss << 1));
  3341. entry = NEXT_TX(entry);
  3342. }
  3343. }
  3344. /* Packets are ready, update Tx producer idx local and on card. */
  3345. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3346. tp->tx_prod = entry;
  3347. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3348. netif_stop_queue(dev);
  3349. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3350. netif_wake_queue(tp->dev);
  3351. }
  3352. out_unlock:
  3353. mmiowb();
  3354. dev->trans_start = jiffies;
  3355. return NETDEV_TX_OK;
  3356. }
  3357. #if TG3_TSO_SUPPORT != 0
  3358. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3359. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3360. * TSO header is greater than 80 bytes.
  3361. */
  3362. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3363. {
  3364. struct sk_buff *segs, *nskb;
  3365. /* Estimate the number of fragments in the worst case */
  3366. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3367. netif_stop_queue(tp->dev);
  3368. return NETDEV_TX_BUSY;
  3369. }
  3370. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3371. if (unlikely(IS_ERR(segs)))
  3372. goto tg3_tso_bug_end;
  3373. do {
  3374. nskb = segs;
  3375. segs = segs->next;
  3376. nskb->next = NULL;
  3377. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3378. } while (segs);
  3379. tg3_tso_bug_end:
  3380. dev_kfree_skb(skb);
  3381. return NETDEV_TX_OK;
  3382. }
  3383. #endif
  3384. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3385. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3386. */
  3387. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3388. {
  3389. struct tg3 *tp = netdev_priv(dev);
  3390. dma_addr_t mapping;
  3391. u32 len, entry, base_flags, mss;
  3392. int would_hit_hwbug;
  3393. len = skb_headlen(skb);
  3394. /* We are running in BH disabled context with netif_tx_lock
  3395. * and TX reclaim runs via tp->poll inside of a software
  3396. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3397. * no IRQ context deadlocks to worry about either. Rejoice!
  3398. */
  3399. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3400. if (!netif_queue_stopped(dev)) {
  3401. netif_stop_queue(dev);
  3402. /* This is a hard error, log it. */
  3403. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3404. "queue awake!\n", dev->name);
  3405. }
  3406. return NETDEV_TX_BUSY;
  3407. }
  3408. entry = tp->tx_prod;
  3409. base_flags = 0;
  3410. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3411. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3412. #if TG3_TSO_SUPPORT != 0
  3413. mss = 0;
  3414. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3415. (mss = skb_shinfo(skb)->gso_size) != 0) {
  3416. int tcp_opt_len, ip_tcp_len, hdr_len;
  3417. if (skb_header_cloned(skb) &&
  3418. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3419. dev_kfree_skb(skb);
  3420. goto out_unlock;
  3421. }
  3422. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3423. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3424. hdr_len = ip_tcp_len + tcp_opt_len;
  3425. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3426. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_1_BUG))
  3427. return (tg3_tso_bug(tp, skb));
  3428. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3429. TXD_FLAG_CPU_POST_DMA);
  3430. skb->nh.iph->check = 0;
  3431. skb->nh.iph->tot_len = htons(mss + hdr_len);
  3432. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3433. skb->h.th->check = 0;
  3434. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3435. }
  3436. else {
  3437. skb->h.th->check =
  3438. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3439. skb->nh.iph->daddr,
  3440. 0, IPPROTO_TCP, 0);
  3441. }
  3442. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3443. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3444. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3445. int tsflags;
  3446. tsflags = ((skb->nh.iph->ihl - 5) +
  3447. (tcp_opt_len >> 2));
  3448. mss |= (tsflags << 11);
  3449. }
  3450. } else {
  3451. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3452. int tsflags;
  3453. tsflags = ((skb->nh.iph->ihl - 5) +
  3454. (tcp_opt_len >> 2));
  3455. base_flags |= tsflags << 12;
  3456. }
  3457. }
  3458. }
  3459. #else
  3460. mss = 0;
  3461. #endif
  3462. #if TG3_VLAN_TAG_USED
  3463. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3464. base_flags |= (TXD_FLAG_VLAN |
  3465. (vlan_tx_tag_get(skb) << 16));
  3466. #endif
  3467. /* Queue skb data, a.k.a. the main skb fragment. */
  3468. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3469. tp->tx_buffers[entry].skb = skb;
  3470. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3471. would_hit_hwbug = 0;
  3472. if (tg3_4g_overflow_test(mapping, len))
  3473. would_hit_hwbug = 1;
  3474. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3475. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3476. entry = NEXT_TX(entry);
  3477. /* Now loop through additional data fragments, and queue them. */
  3478. if (skb_shinfo(skb)->nr_frags > 0) {
  3479. unsigned int i, last;
  3480. last = skb_shinfo(skb)->nr_frags - 1;
  3481. for (i = 0; i <= last; i++) {
  3482. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3483. len = frag->size;
  3484. mapping = pci_map_page(tp->pdev,
  3485. frag->page,
  3486. frag->page_offset,
  3487. len, PCI_DMA_TODEVICE);
  3488. tp->tx_buffers[entry].skb = NULL;
  3489. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3490. if (tg3_4g_overflow_test(mapping, len))
  3491. would_hit_hwbug = 1;
  3492. if (tg3_40bit_overflow_test(tp, mapping, len))
  3493. would_hit_hwbug = 1;
  3494. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3495. tg3_set_txd(tp, entry, mapping, len,
  3496. base_flags, (i == last)|(mss << 1));
  3497. else
  3498. tg3_set_txd(tp, entry, mapping, len,
  3499. base_flags, (i == last));
  3500. entry = NEXT_TX(entry);
  3501. }
  3502. }
  3503. if (would_hit_hwbug) {
  3504. u32 last_plus_one = entry;
  3505. u32 start;
  3506. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3507. start &= (TG3_TX_RING_SIZE - 1);
  3508. /* If the workaround fails due to memory/mapping
  3509. * failure, silently drop this packet.
  3510. */
  3511. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3512. &start, base_flags, mss))
  3513. goto out_unlock;
  3514. entry = start;
  3515. }
  3516. /* Packets are ready, update Tx producer idx local and on card. */
  3517. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3518. tp->tx_prod = entry;
  3519. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3520. netif_stop_queue(dev);
  3521. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3522. netif_wake_queue(tp->dev);
  3523. }
  3524. out_unlock:
  3525. mmiowb();
  3526. dev->trans_start = jiffies;
  3527. return NETDEV_TX_OK;
  3528. }
  3529. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3530. int new_mtu)
  3531. {
  3532. dev->mtu = new_mtu;
  3533. if (new_mtu > ETH_DATA_LEN) {
  3534. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3535. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3536. ethtool_op_set_tso(dev, 0);
  3537. }
  3538. else
  3539. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3540. } else {
  3541. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3542. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3543. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3544. }
  3545. }
  3546. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3547. {
  3548. struct tg3 *tp = netdev_priv(dev);
  3549. int err;
  3550. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3551. return -EINVAL;
  3552. if (!netif_running(dev)) {
  3553. /* We'll just catch it later when the
  3554. * device is up'd.
  3555. */
  3556. tg3_set_mtu(dev, tp, new_mtu);
  3557. return 0;
  3558. }
  3559. tg3_netif_stop(tp);
  3560. tg3_full_lock(tp, 1);
  3561. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3562. tg3_set_mtu(dev, tp, new_mtu);
  3563. err = tg3_restart_hw(tp, 0);
  3564. if (!err)
  3565. tg3_netif_start(tp);
  3566. tg3_full_unlock(tp);
  3567. return err;
  3568. }
  3569. /* Free up pending packets in all rx/tx rings.
  3570. *
  3571. * The chip has been shut down and the driver detached from
  3572. * the networking, so no interrupts or new tx packets will
  3573. * end up in the driver. tp->{tx,}lock is not held and we are not
  3574. * in an interrupt context and thus may sleep.
  3575. */
  3576. static void tg3_free_rings(struct tg3 *tp)
  3577. {
  3578. struct ring_info *rxp;
  3579. int i;
  3580. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3581. rxp = &tp->rx_std_buffers[i];
  3582. if (rxp->skb == NULL)
  3583. continue;
  3584. pci_unmap_single(tp->pdev,
  3585. pci_unmap_addr(rxp, mapping),
  3586. tp->rx_pkt_buf_sz - tp->rx_offset,
  3587. PCI_DMA_FROMDEVICE);
  3588. dev_kfree_skb_any(rxp->skb);
  3589. rxp->skb = NULL;
  3590. }
  3591. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3592. rxp = &tp->rx_jumbo_buffers[i];
  3593. if (rxp->skb == NULL)
  3594. continue;
  3595. pci_unmap_single(tp->pdev,
  3596. pci_unmap_addr(rxp, mapping),
  3597. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3598. PCI_DMA_FROMDEVICE);
  3599. dev_kfree_skb_any(rxp->skb);
  3600. rxp->skb = NULL;
  3601. }
  3602. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3603. struct tx_ring_info *txp;
  3604. struct sk_buff *skb;
  3605. int j;
  3606. txp = &tp->tx_buffers[i];
  3607. skb = txp->skb;
  3608. if (skb == NULL) {
  3609. i++;
  3610. continue;
  3611. }
  3612. pci_unmap_single(tp->pdev,
  3613. pci_unmap_addr(txp, mapping),
  3614. skb_headlen(skb),
  3615. PCI_DMA_TODEVICE);
  3616. txp->skb = NULL;
  3617. i++;
  3618. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3619. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3620. pci_unmap_page(tp->pdev,
  3621. pci_unmap_addr(txp, mapping),
  3622. skb_shinfo(skb)->frags[j].size,
  3623. PCI_DMA_TODEVICE);
  3624. i++;
  3625. }
  3626. dev_kfree_skb_any(skb);
  3627. }
  3628. }
  3629. /* Initialize tx/rx rings for packet processing.
  3630. *
  3631. * The chip has been shut down and the driver detached from
  3632. * the networking, so no interrupts or new tx packets will
  3633. * end up in the driver. tp->{tx,}lock are held and thus
  3634. * we may not sleep.
  3635. */
  3636. static int tg3_init_rings(struct tg3 *tp)
  3637. {
  3638. u32 i;
  3639. /* Free up all the SKBs. */
  3640. tg3_free_rings(tp);
  3641. /* Zero out all descriptors. */
  3642. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3643. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3644. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3645. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3646. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3647. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3648. (tp->dev->mtu > ETH_DATA_LEN))
  3649. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3650. /* Initialize invariants of the rings, we only set this
  3651. * stuff once. This works because the card does not
  3652. * write into the rx buffer posting rings.
  3653. */
  3654. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3655. struct tg3_rx_buffer_desc *rxd;
  3656. rxd = &tp->rx_std[i];
  3657. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3658. << RXD_LEN_SHIFT;
  3659. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3660. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3661. (i << RXD_OPAQUE_INDEX_SHIFT));
  3662. }
  3663. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3664. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3665. struct tg3_rx_buffer_desc *rxd;
  3666. rxd = &tp->rx_jumbo[i];
  3667. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3668. << RXD_LEN_SHIFT;
  3669. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3670. RXD_FLAG_JUMBO;
  3671. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3672. (i << RXD_OPAQUE_INDEX_SHIFT));
  3673. }
  3674. }
  3675. /* Now allocate fresh SKBs for each rx ring. */
  3676. for (i = 0; i < tp->rx_pending; i++) {
  3677. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3678. printk(KERN_WARNING PFX
  3679. "%s: Using a smaller RX standard ring, "
  3680. "only %d out of %d buffers were allocated "
  3681. "successfully.\n",
  3682. tp->dev->name, i, tp->rx_pending);
  3683. if (i == 0)
  3684. return -ENOMEM;
  3685. tp->rx_pending = i;
  3686. break;
  3687. }
  3688. }
  3689. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3690. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3691. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3692. -1, i) < 0) {
  3693. printk(KERN_WARNING PFX
  3694. "%s: Using a smaller RX jumbo ring, "
  3695. "only %d out of %d buffers were "
  3696. "allocated successfully.\n",
  3697. tp->dev->name, i, tp->rx_jumbo_pending);
  3698. if (i == 0) {
  3699. tg3_free_rings(tp);
  3700. return -ENOMEM;
  3701. }
  3702. tp->rx_jumbo_pending = i;
  3703. break;
  3704. }
  3705. }
  3706. }
  3707. return 0;
  3708. }
  3709. /*
  3710. * Must not be invoked with interrupt sources disabled and
  3711. * the hardware shutdown down.
  3712. */
  3713. static void tg3_free_consistent(struct tg3 *tp)
  3714. {
  3715. kfree(tp->rx_std_buffers);
  3716. tp->rx_std_buffers = NULL;
  3717. if (tp->rx_std) {
  3718. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3719. tp->rx_std, tp->rx_std_mapping);
  3720. tp->rx_std = NULL;
  3721. }
  3722. if (tp->rx_jumbo) {
  3723. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3724. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3725. tp->rx_jumbo = NULL;
  3726. }
  3727. if (tp->rx_rcb) {
  3728. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3729. tp->rx_rcb, tp->rx_rcb_mapping);
  3730. tp->rx_rcb = NULL;
  3731. }
  3732. if (tp->tx_ring) {
  3733. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3734. tp->tx_ring, tp->tx_desc_mapping);
  3735. tp->tx_ring = NULL;
  3736. }
  3737. if (tp->hw_status) {
  3738. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3739. tp->hw_status, tp->status_mapping);
  3740. tp->hw_status = NULL;
  3741. }
  3742. if (tp->hw_stats) {
  3743. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3744. tp->hw_stats, tp->stats_mapping);
  3745. tp->hw_stats = NULL;
  3746. }
  3747. }
  3748. /*
  3749. * Must not be invoked with interrupt sources disabled and
  3750. * the hardware shutdown down. Can sleep.
  3751. */
  3752. static int tg3_alloc_consistent(struct tg3 *tp)
  3753. {
  3754. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3755. (TG3_RX_RING_SIZE +
  3756. TG3_RX_JUMBO_RING_SIZE)) +
  3757. (sizeof(struct tx_ring_info) *
  3758. TG3_TX_RING_SIZE),
  3759. GFP_KERNEL);
  3760. if (!tp->rx_std_buffers)
  3761. return -ENOMEM;
  3762. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3763. tp->tx_buffers = (struct tx_ring_info *)
  3764. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3765. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3766. &tp->rx_std_mapping);
  3767. if (!tp->rx_std)
  3768. goto err_out;
  3769. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3770. &tp->rx_jumbo_mapping);
  3771. if (!tp->rx_jumbo)
  3772. goto err_out;
  3773. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3774. &tp->rx_rcb_mapping);
  3775. if (!tp->rx_rcb)
  3776. goto err_out;
  3777. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3778. &tp->tx_desc_mapping);
  3779. if (!tp->tx_ring)
  3780. goto err_out;
  3781. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3782. TG3_HW_STATUS_SIZE,
  3783. &tp->status_mapping);
  3784. if (!tp->hw_status)
  3785. goto err_out;
  3786. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3787. sizeof(struct tg3_hw_stats),
  3788. &tp->stats_mapping);
  3789. if (!tp->hw_stats)
  3790. goto err_out;
  3791. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3792. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3793. return 0;
  3794. err_out:
  3795. tg3_free_consistent(tp);
  3796. return -ENOMEM;
  3797. }
  3798. #define MAX_WAIT_CNT 1000
  3799. /* To stop a block, clear the enable bit and poll till it
  3800. * clears. tp->lock is held.
  3801. */
  3802. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3803. {
  3804. unsigned int i;
  3805. u32 val;
  3806. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3807. switch (ofs) {
  3808. case RCVLSC_MODE:
  3809. case DMAC_MODE:
  3810. case MBFREE_MODE:
  3811. case BUFMGR_MODE:
  3812. case MEMARB_MODE:
  3813. /* We can't enable/disable these bits of the
  3814. * 5705/5750, just say success.
  3815. */
  3816. return 0;
  3817. default:
  3818. break;
  3819. };
  3820. }
  3821. val = tr32(ofs);
  3822. val &= ~enable_bit;
  3823. tw32_f(ofs, val);
  3824. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3825. udelay(100);
  3826. val = tr32(ofs);
  3827. if ((val & enable_bit) == 0)
  3828. break;
  3829. }
  3830. if (i == MAX_WAIT_CNT && !silent) {
  3831. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3832. "ofs=%lx enable_bit=%x\n",
  3833. ofs, enable_bit);
  3834. return -ENODEV;
  3835. }
  3836. return 0;
  3837. }
  3838. /* tp->lock is held. */
  3839. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3840. {
  3841. int i, err;
  3842. tg3_disable_ints(tp);
  3843. tp->rx_mode &= ~RX_MODE_ENABLE;
  3844. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3845. udelay(10);
  3846. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3847. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3848. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3849. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3850. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3851. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3852. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3853. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3854. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3855. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3856. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3857. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3858. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3859. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3860. tw32_f(MAC_MODE, tp->mac_mode);
  3861. udelay(40);
  3862. tp->tx_mode &= ~TX_MODE_ENABLE;
  3863. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3864. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3865. udelay(100);
  3866. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3867. break;
  3868. }
  3869. if (i >= MAX_WAIT_CNT) {
  3870. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3871. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3872. tp->dev->name, tr32(MAC_TX_MODE));
  3873. err |= -ENODEV;
  3874. }
  3875. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3876. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3877. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3878. tw32(FTQ_RESET, 0xffffffff);
  3879. tw32(FTQ_RESET, 0x00000000);
  3880. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3881. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3882. if (tp->hw_status)
  3883. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3884. if (tp->hw_stats)
  3885. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3886. return err;
  3887. }
  3888. /* tp->lock is held. */
  3889. static int tg3_nvram_lock(struct tg3 *tp)
  3890. {
  3891. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3892. int i;
  3893. if (tp->nvram_lock_cnt == 0) {
  3894. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3895. for (i = 0; i < 8000; i++) {
  3896. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3897. break;
  3898. udelay(20);
  3899. }
  3900. if (i == 8000) {
  3901. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3902. return -ENODEV;
  3903. }
  3904. }
  3905. tp->nvram_lock_cnt++;
  3906. }
  3907. return 0;
  3908. }
  3909. /* tp->lock is held. */
  3910. static void tg3_nvram_unlock(struct tg3 *tp)
  3911. {
  3912. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3913. if (tp->nvram_lock_cnt > 0)
  3914. tp->nvram_lock_cnt--;
  3915. if (tp->nvram_lock_cnt == 0)
  3916. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3917. }
  3918. }
  3919. /* tp->lock is held. */
  3920. static void tg3_enable_nvram_access(struct tg3 *tp)
  3921. {
  3922. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3923. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3924. u32 nvaccess = tr32(NVRAM_ACCESS);
  3925. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3926. }
  3927. }
  3928. /* tp->lock is held. */
  3929. static void tg3_disable_nvram_access(struct tg3 *tp)
  3930. {
  3931. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3932. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3933. u32 nvaccess = tr32(NVRAM_ACCESS);
  3934. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3935. }
  3936. }
  3937. /* tp->lock is held. */
  3938. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3939. {
  3940. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3941. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3942. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3943. switch (kind) {
  3944. case RESET_KIND_INIT:
  3945. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3946. DRV_STATE_START);
  3947. break;
  3948. case RESET_KIND_SHUTDOWN:
  3949. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3950. DRV_STATE_UNLOAD);
  3951. break;
  3952. case RESET_KIND_SUSPEND:
  3953. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3954. DRV_STATE_SUSPEND);
  3955. break;
  3956. default:
  3957. break;
  3958. };
  3959. }
  3960. }
  3961. /* tp->lock is held. */
  3962. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3963. {
  3964. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3965. switch (kind) {
  3966. case RESET_KIND_INIT:
  3967. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3968. DRV_STATE_START_DONE);
  3969. break;
  3970. case RESET_KIND_SHUTDOWN:
  3971. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3972. DRV_STATE_UNLOAD_DONE);
  3973. break;
  3974. default:
  3975. break;
  3976. };
  3977. }
  3978. }
  3979. /* tp->lock is held. */
  3980. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3981. {
  3982. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3983. switch (kind) {
  3984. case RESET_KIND_INIT:
  3985. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3986. DRV_STATE_START);
  3987. break;
  3988. case RESET_KIND_SHUTDOWN:
  3989. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3990. DRV_STATE_UNLOAD);
  3991. break;
  3992. case RESET_KIND_SUSPEND:
  3993. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3994. DRV_STATE_SUSPEND);
  3995. break;
  3996. default:
  3997. break;
  3998. };
  3999. }
  4000. }
  4001. static int tg3_poll_fw(struct tg3 *tp)
  4002. {
  4003. int i;
  4004. u32 val;
  4005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4006. /* Wait up to 20ms for init done. */
  4007. for (i = 0; i < 200; i++) {
  4008. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4009. return 0;
  4010. udelay(100);
  4011. }
  4012. return -ENODEV;
  4013. }
  4014. /* Wait for firmware initialization to complete. */
  4015. for (i = 0; i < 100000; i++) {
  4016. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4017. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4018. break;
  4019. udelay(10);
  4020. }
  4021. /* Chip might not be fitted with firmware. Some Sun onboard
  4022. * parts are configured like that. So don't signal the timeout
  4023. * of the above loop as an error, but do report the lack of
  4024. * running firmware once.
  4025. */
  4026. if (i >= 100000 &&
  4027. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4028. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4029. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4030. tp->dev->name);
  4031. }
  4032. return 0;
  4033. }
  4034. static void tg3_stop_fw(struct tg3 *);
  4035. /* tp->lock is held. */
  4036. static int tg3_chip_reset(struct tg3 *tp)
  4037. {
  4038. u32 val;
  4039. void (*write_op)(struct tg3 *, u32, u32);
  4040. int err;
  4041. tg3_nvram_lock(tp);
  4042. /* No matching tg3_nvram_unlock() after this because
  4043. * chip reset below will undo the nvram lock.
  4044. */
  4045. tp->nvram_lock_cnt = 0;
  4046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4047. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4048. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  4049. tw32(GRC_FASTBOOT_PC, 0);
  4050. /*
  4051. * We must avoid the readl() that normally takes place.
  4052. * It locks machines, causes machine checks, and other
  4053. * fun things. So, temporarily disable the 5701
  4054. * hardware workaround, while we do the reset.
  4055. */
  4056. write_op = tp->write32;
  4057. if (write_op == tg3_write_flush_reg32)
  4058. tp->write32 = tg3_write32;
  4059. /* do the reset */
  4060. val = GRC_MISC_CFG_CORECLK_RESET;
  4061. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4062. if (tr32(0x7e2c) == 0x60) {
  4063. tw32(0x7e2c, 0x20);
  4064. }
  4065. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4066. tw32(GRC_MISC_CFG, (1 << 29));
  4067. val |= (1 << 29);
  4068. }
  4069. }
  4070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4071. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4072. tw32(GRC_VCPU_EXT_CTRL,
  4073. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4074. }
  4075. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4076. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4077. tw32(GRC_MISC_CFG, val);
  4078. /* restore 5701 hardware bug workaround write method */
  4079. tp->write32 = write_op;
  4080. /* Unfortunately, we have to delay before the PCI read back.
  4081. * Some 575X chips even will not respond to a PCI cfg access
  4082. * when the reset command is given to the chip.
  4083. *
  4084. * How do these hardware designers expect things to work
  4085. * properly if the PCI write is posted for a long period
  4086. * of time? It is always necessary to have some method by
  4087. * which a register read back can occur to push the write
  4088. * out which does the reset.
  4089. *
  4090. * For most tg3 variants the trick below was working.
  4091. * Ho hum...
  4092. */
  4093. udelay(120);
  4094. /* Flush PCI posted writes. The normal MMIO registers
  4095. * are inaccessible at this time so this is the only
  4096. * way to make this reliably (actually, this is no longer
  4097. * the case, see above). I tried to use indirect
  4098. * register read/write but this upset some 5701 variants.
  4099. */
  4100. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4101. udelay(120);
  4102. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4103. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4104. int i;
  4105. u32 cfg_val;
  4106. /* Wait for link training to complete. */
  4107. for (i = 0; i < 5000; i++)
  4108. udelay(100);
  4109. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4110. pci_write_config_dword(tp->pdev, 0xc4,
  4111. cfg_val | (1 << 15));
  4112. }
  4113. /* Set PCIE max payload size and clear error status. */
  4114. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4115. }
  4116. /* Re-enable indirect register accesses. */
  4117. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4118. tp->misc_host_ctrl);
  4119. /* Set MAX PCI retry to zero. */
  4120. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4121. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4122. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4123. val |= PCISTATE_RETRY_SAME_DMA;
  4124. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4125. pci_restore_state(tp->pdev);
  4126. /* Make sure PCI-X relaxed ordering bit is clear. */
  4127. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  4128. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  4129. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  4130. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4131. u32 val;
  4132. /* Chip reset on 5780 will reset MSI enable bit,
  4133. * so need to restore it.
  4134. */
  4135. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4136. u16 ctrl;
  4137. pci_read_config_word(tp->pdev,
  4138. tp->msi_cap + PCI_MSI_FLAGS,
  4139. &ctrl);
  4140. pci_write_config_word(tp->pdev,
  4141. tp->msi_cap + PCI_MSI_FLAGS,
  4142. ctrl | PCI_MSI_FLAGS_ENABLE);
  4143. val = tr32(MSGINT_MODE);
  4144. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4145. }
  4146. val = tr32(MEMARB_MODE);
  4147. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4148. } else
  4149. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  4150. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4151. tg3_stop_fw(tp);
  4152. tw32(0x5000, 0x400);
  4153. }
  4154. tw32(GRC_MODE, tp->grc_mode);
  4155. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4156. u32 val = tr32(0xc4);
  4157. tw32(0xc4, val | (1 << 15));
  4158. }
  4159. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4161. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4162. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4163. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4164. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4165. }
  4166. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4167. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4168. tw32_f(MAC_MODE, tp->mac_mode);
  4169. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4170. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4171. tw32_f(MAC_MODE, tp->mac_mode);
  4172. } else
  4173. tw32_f(MAC_MODE, 0);
  4174. udelay(40);
  4175. err = tg3_poll_fw(tp);
  4176. if (err)
  4177. return err;
  4178. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4179. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4180. u32 val = tr32(0x7c00);
  4181. tw32(0x7c00, val | (1 << 25));
  4182. }
  4183. /* Reprobe ASF enable state. */
  4184. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4185. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4186. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4187. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4188. u32 nic_cfg;
  4189. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4190. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4191. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4192. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4193. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4194. }
  4195. }
  4196. return 0;
  4197. }
  4198. /* tp->lock is held. */
  4199. static void tg3_stop_fw(struct tg3 *tp)
  4200. {
  4201. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4202. u32 val;
  4203. int i;
  4204. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4205. val = tr32(GRC_RX_CPU_EVENT);
  4206. val |= (1 << 14);
  4207. tw32(GRC_RX_CPU_EVENT, val);
  4208. /* Wait for RX cpu to ACK the event. */
  4209. for (i = 0; i < 100; i++) {
  4210. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4211. break;
  4212. udelay(1);
  4213. }
  4214. }
  4215. }
  4216. /* tp->lock is held. */
  4217. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4218. {
  4219. int err;
  4220. tg3_stop_fw(tp);
  4221. tg3_write_sig_pre_reset(tp, kind);
  4222. tg3_abort_hw(tp, silent);
  4223. err = tg3_chip_reset(tp);
  4224. tg3_write_sig_legacy(tp, kind);
  4225. tg3_write_sig_post_reset(tp, kind);
  4226. if (err)
  4227. return err;
  4228. return 0;
  4229. }
  4230. #define TG3_FW_RELEASE_MAJOR 0x0
  4231. #define TG3_FW_RELASE_MINOR 0x0
  4232. #define TG3_FW_RELEASE_FIX 0x0
  4233. #define TG3_FW_START_ADDR 0x08000000
  4234. #define TG3_FW_TEXT_ADDR 0x08000000
  4235. #define TG3_FW_TEXT_LEN 0x9c0
  4236. #define TG3_FW_RODATA_ADDR 0x080009c0
  4237. #define TG3_FW_RODATA_LEN 0x60
  4238. #define TG3_FW_DATA_ADDR 0x08000a40
  4239. #define TG3_FW_DATA_LEN 0x20
  4240. #define TG3_FW_SBSS_ADDR 0x08000a60
  4241. #define TG3_FW_SBSS_LEN 0xc
  4242. #define TG3_FW_BSS_ADDR 0x08000a70
  4243. #define TG3_FW_BSS_LEN 0x10
  4244. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4245. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4246. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4247. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4248. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4249. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4250. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4251. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4252. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4253. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4254. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4255. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4256. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4257. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4258. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4259. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4260. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4261. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4262. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4263. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4264. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4265. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4266. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4267. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4268. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4269. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4270. 0, 0, 0, 0, 0, 0,
  4271. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4272. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4273. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4274. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4275. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4276. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4277. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4278. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4279. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4280. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4281. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4282. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4283. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4284. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4285. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4286. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4287. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4288. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4289. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4290. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4291. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4292. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4293. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4294. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4295. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4296. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4297. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4298. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4299. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4300. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4301. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4302. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4303. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4304. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4305. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4306. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4307. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4308. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4309. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4310. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4311. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4312. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4313. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4314. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4315. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4316. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4317. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4318. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4319. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4320. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4321. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4322. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4323. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4324. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4325. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4326. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4327. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4328. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4329. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4330. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4331. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4332. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4333. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4334. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4335. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4336. };
  4337. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4338. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4339. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4340. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4341. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4342. 0x00000000
  4343. };
  4344. #if 0 /* All zeros, don't eat up space with it. */
  4345. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4346. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4347. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4348. };
  4349. #endif
  4350. #define RX_CPU_SCRATCH_BASE 0x30000
  4351. #define RX_CPU_SCRATCH_SIZE 0x04000
  4352. #define TX_CPU_SCRATCH_BASE 0x34000
  4353. #define TX_CPU_SCRATCH_SIZE 0x04000
  4354. /* tp->lock is held. */
  4355. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4356. {
  4357. int i;
  4358. BUG_ON(offset == TX_CPU_BASE &&
  4359. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4360. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4361. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4362. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4363. return 0;
  4364. }
  4365. if (offset == RX_CPU_BASE) {
  4366. for (i = 0; i < 10000; i++) {
  4367. tw32(offset + CPU_STATE, 0xffffffff);
  4368. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4369. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4370. break;
  4371. }
  4372. tw32(offset + CPU_STATE, 0xffffffff);
  4373. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4374. udelay(10);
  4375. } else {
  4376. for (i = 0; i < 10000; i++) {
  4377. tw32(offset + CPU_STATE, 0xffffffff);
  4378. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4379. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4380. break;
  4381. }
  4382. }
  4383. if (i >= 10000) {
  4384. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4385. "and %s CPU\n",
  4386. tp->dev->name,
  4387. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4388. return -ENODEV;
  4389. }
  4390. /* Clear firmware's nvram arbitration. */
  4391. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4392. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4393. return 0;
  4394. }
  4395. struct fw_info {
  4396. unsigned int text_base;
  4397. unsigned int text_len;
  4398. const u32 *text_data;
  4399. unsigned int rodata_base;
  4400. unsigned int rodata_len;
  4401. const u32 *rodata_data;
  4402. unsigned int data_base;
  4403. unsigned int data_len;
  4404. const u32 *data_data;
  4405. };
  4406. /* tp->lock is held. */
  4407. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4408. int cpu_scratch_size, struct fw_info *info)
  4409. {
  4410. int err, lock_err, i;
  4411. void (*write_op)(struct tg3 *, u32, u32);
  4412. if (cpu_base == TX_CPU_BASE &&
  4413. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4414. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4415. "TX cpu firmware on %s which is 5705.\n",
  4416. tp->dev->name);
  4417. return -EINVAL;
  4418. }
  4419. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4420. write_op = tg3_write_mem;
  4421. else
  4422. write_op = tg3_write_indirect_reg32;
  4423. /* It is possible that bootcode is still loading at this point.
  4424. * Get the nvram lock first before halting the cpu.
  4425. */
  4426. lock_err = tg3_nvram_lock(tp);
  4427. err = tg3_halt_cpu(tp, cpu_base);
  4428. if (!lock_err)
  4429. tg3_nvram_unlock(tp);
  4430. if (err)
  4431. goto out;
  4432. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4433. write_op(tp, cpu_scratch_base + i, 0);
  4434. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4435. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4436. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4437. write_op(tp, (cpu_scratch_base +
  4438. (info->text_base & 0xffff) +
  4439. (i * sizeof(u32))),
  4440. (info->text_data ?
  4441. info->text_data[i] : 0));
  4442. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4443. write_op(tp, (cpu_scratch_base +
  4444. (info->rodata_base & 0xffff) +
  4445. (i * sizeof(u32))),
  4446. (info->rodata_data ?
  4447. info->rodata_data[i] : 0));
  4448. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4449. write_op(tp, (cpu_scratch_base +
  4450. (info->data_base & 0xffff) +
  4451. (i * sizeof(u32))),
  4452. (info->data_data ?
  4453. info->data_data[i] : 0));
  4454. err = 0;
  4455. out:
  4456. return err;
  4457. }
  4458. /* tp->lock is held. */
  4459. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4460. {
  4461. struct fw_info info;
  4462. int err, i;
  4463. info.text_base = TG3_FW_TEXT_ADDR;
  4464. info.text_len = TG3_FW_TEXT_LEN;
  4465. info.text_data = &tg3FwText[0];
  4466. info.rodata_base = TG3_FW_RODATA_ADDR;
  4467. info.rodata_len = TG3_FW_RODATA_LEN;
  4468. info.rodata_data = &tg3FwRodata[0];
  4469. info.data_base = TG3_FW_DATA_ADDR;
  4470. info.data_len = TG3_FW_DATA_LEN;
  4471. info.data_data = NULL;
  4472. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4473. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4474. &info);
  4475. if (err)
  4476. return err;
  4477. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4478. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4479. &info);
  4480. if (err)
  4481. return err;
  4482. /* Now startup only the RX cpu. */
  4483. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4484. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4485. for (i = 0; i < 5; i++) {
  4486. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4487. break;
  4488. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4489. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4490. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4491. udelay(1000);
  4492. }
  4493. if (i >= 5) {
  4494. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4495. "to set RX CPU PC, is %08x should be %08x\n",
  4496. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4497. TG3_FW_TEXT_ADDR);
  4498. return -ENODEV;
  4499. }
  4500. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4501. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4502. return 0;
  4503. }
  4504. #if TG3_TSO_SUPPORT != 0
  4505. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4506. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4507. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4508. #define TG3_TSO_FW_START_ADDR 0x08000000
  4509. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4510. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4511. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4512. #define TG3_TSO_FW_RODATA_LEN 0x60
  4513. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4514. #define TG3_TSO_FW_DATA_LEN 0x30
  4515. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4516. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4517. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4518. #define TG3_TSO_FW_BSS_LEN 0x894
  4519. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4520. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4521. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4522. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4523. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4524. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4525. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4526. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4527. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4528. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4529. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4530. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4531. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4532. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4533. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4534. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4535. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4536. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4537. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4538. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4539. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4540. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4541. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4542. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4543. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4544. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4545. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4546. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4547. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4548. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4549. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4550. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4551. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4552. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4553. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4554. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4555. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4556. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4557. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4558. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4559. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4560. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4561. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4562. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4563. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4564. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4565. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4566. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4567. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4568. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4569. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4570. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4571. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4572. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4573. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4574. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4575. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4576. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4577. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4578. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4579. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4580. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4581. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4582. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4583. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4584. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4585. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4586. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4587. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4588. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4589. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4590. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4591. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4592. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4593. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4594. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4595. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4596. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4597. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4598. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4599. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4600. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4601. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4602. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4603. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4604. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4605. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4606. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4607. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4608. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4609. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4610. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4611. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4612. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4613. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4614. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4615. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4616. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4617. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4618. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4619. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4620. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4621. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4622. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4623. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4624. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4625. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4626. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4627. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4628. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4629. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4630. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4631. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4632. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4633. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4634. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4635. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4636. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4637. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4638. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4639. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4640. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4641. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4642. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4643. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4644. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4645. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4646. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4647. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4648. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4649. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4650. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4651. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4652. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4653. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4654. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4655. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4656. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4657. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4658. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4659. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4660. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4661. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4662. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4663. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4664. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4665. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4666. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4667. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4668. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4669. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4670. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4671. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4672. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4673. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4674. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4675. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4676. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4677. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4678. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4679. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4680. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4681. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4682. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4683. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4684. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4685. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4686. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4687. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4688. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4689. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4690. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4691. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4692. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4693. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4694. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4695. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4696. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4697. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4698. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4699. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4700. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4701. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4702. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4703. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4704. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4705. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4706. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4707. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4708. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4709. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4710. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4711. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4712. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4713. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4714. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4715. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4716. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4717. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4718. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4719. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4720. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4721. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4722. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4723. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4724. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4725. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4726. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4727. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4728. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4729. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4730. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4731. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4732. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4733. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4734. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4735. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4736. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4737. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4738. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4739. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4740. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4741. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4742. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4743. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4744. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4745. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4746. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4747. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4748. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4749. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4750. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4751. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4752. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4753. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4754. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4755. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4756. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4757. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4758. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4759. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4760. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4761. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4762. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4763. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4764. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4765. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4766. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4767. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4768. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4769. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4770. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4771. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4772. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4773. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4774. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4775. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4776. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4777. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4778. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4779. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4780. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4781. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4782. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4783. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4784. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4785. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4786. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4787. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4788. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4789. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4790. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4791. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4792. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4793. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4794. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4795. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4796. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4797. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4798. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4799. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4800. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4801. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4802. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4803. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4804. };
  4805. static const u32 tg3TsoFwRodata[] = {
  4806. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4807. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4808. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4809. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4810. 0x00000000,
  4811. };
  4812. static const u32 tg3TsoFwData[] = {
  4813. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4814. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4815. 0x00000000,
  4816. };
  4817. /* 5705 needs a special version of the TSO firmware. */
  4818. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4819. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4820. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4821. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4822. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4823. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4824. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4825. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4826. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4827. #define TG3_TSO5_FW_DATA_LEN 0x20
  4828. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4829. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4830. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4831. #define TG3_TSO5_FW_BSS_LEN 0x88
  4832. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4833. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4834. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4835. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4836. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4837. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4838. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4839. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4840. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4841. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4842. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4843. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4844. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4845. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4846. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4847. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4848. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4849. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4850. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4851. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4852. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4853. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4854. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4855. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4856. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4857. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4858. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4859. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4860. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4861. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4862. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4863. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4864. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4865. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4866. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4867. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4868. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4869. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4870. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4871. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4872. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4873. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4874. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4875. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4876. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4877. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4878. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4879. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4880. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4881. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4882. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4883. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4884. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4885. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4886. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4887. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4888. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4889. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4890. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4891. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4892. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4893. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4894. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4895. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4896. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4897. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4898. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4899. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4900. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4901. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4902. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4903. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4904. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4905. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4906. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4907. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4908. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4909. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4910. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4911. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4912. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4913. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4914. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4915. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4916. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4917. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4918. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4919. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4920. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4921. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4922. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4923. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4924. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4925. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4926. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4927. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4928. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4929. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4930. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4931. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4932. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4933. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4934. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4935. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4936. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4937. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4938. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4939. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4940. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4941. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4942. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4943. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4944. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4945. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4946. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4947. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4948. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4949. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4950. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4951. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4952. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4953. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4954. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4955. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4956. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4957. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4958. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4959. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4960. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4961. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4962. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4963. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4964. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4965. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4966. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4967. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4968. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4969. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4970. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4971. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4972. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4973. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4974. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4975. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4976. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4977. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4978. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4979. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4980. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4981. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4982. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4983. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4984. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4985. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4986. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4987. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4988. 0x00000000, 0x00000000, 0x00000000,
  4989. };
  4990. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4991. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4992. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4993. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4994. 0x00000000, 0x00000000, 0x00000000,
  4995. };
  4996. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4997. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4998. 0x00000000, 0x00000000, 0x00000000,
  4999. };
  5000. /* tp->lock is held. */
  5001. static int tg3_load_tso_firmware(struct tg3 *tp)
  5002. {
  5003. struct fw_info info;
  5004. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5005. int err, i;
  5006. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5007. return 0;
  5008. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5009. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5010. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5011. info.text_data = &tg3Tso5FwText[0];
  5012. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5013. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5014. info.rodata_data = &tg3Tso5FwRodata[0];
  5015. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5016. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5017. info.data_data = &tg3Tso5FwData[0];
  5018. cpu_base = RX_CPU_BASE;
  5019. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5020. cpu_scratch_size = (info.text_len +
  5021. info.rodata_len +
  5022. info.data_len +
  5023. TG3_TSO5_FW_SBSS_LEN +
  5024. TG3_TSO5_FW_BSS_LEN);
  5025. } else {
  5026. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5027. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5028. info.text_data = &tg3TsoFwText[0];
  5029. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5030. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5031. info.rodata_data = &tg3TsoFwRodata[0];
  5032. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5033. info.data_len = TG3_TSO_FW_DATA_LEN;
  5034. info.data_data = &tg3TsoFwData[0];
  5035. cpu_base = TX_CPU_BASE;
  5036. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5037. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5038. }
  5039. err = tg3_load_firmware_cpu(tp, cpu_base,
  5040. cpu_scratch_base, cpu_scratch_size,
  5041. &info);
  5042. if (err)
  5043. return err;
  5044. /* Now startup the cpu. */
  5045. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5046. tw32_f(cpu_base + CPU_PC, info.text_base);
  5047. for (i = 0; i < 5; i++) {
  5048. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5049. break;
  5050. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5051. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5052. tw32_f(cpu_base + CPU_PC, info.text_base);
  5053. udelay(1000);
  5054. }
  5055. if (i >= 5) {
  5056. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5057. "to set CPU PC, is %08x should be %08x\n",
  5058. tp->dev->name, tr32(cpu_base + CPU_PC),
  5059. info.text_base);
  5060. return -ENODEV;
  5061. }
  5062. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5063. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5064. return 0;
  5065. }
  5066. #endif /* TG3_TSO_SUPPORT != 0 */
  5067. /* tp->lock is held. */
  5068. static void __tg3_set_mac_addr(struct tg3 *tp)
  5069. {
  5070. u32 addr_high, addr_low;
  5071. int i;
  5072. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5073. tp->dev->dev_addr[1]);
  5074. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5075. (tp->dev->dev_addr[3] << 16) |
  5076. (tp->dev->dev_addr[4] << 8) |
  5077. (tp->dev->dev_addr[5] << 0));
  5078. for (i = 0; i < 4; i++) {
  5079. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5080. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5081. }
  5082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5083. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5084. for (i = 0; i < 12; i++) {
  5085. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5086. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5087. }
  5088. }
  5089. addr_high = (tp->dev->dev_addr[0] +
  5090. tp->dev->dev_addr[1] +
  5091. tp->dev->dev_addr[2] +
  5092. tp->dev->dev_addr[3] +
  5093. tp->dev->dev_addr[4] +
  5094. tp->dev->dev_addr[5]) &
  5095. TX_BACKOFF_SEED_MASK;
  5096. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5097. }
  5098. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5099. {
  5100. struct tg3 *tp = netdev_priv(dev);
  5101. struct sockaddr *addr = p;
  5102. int err = 0;
  5103. if (!is_valid_ether_addr(addr->sa_data))
  5104. return -EINVAL;
  5105. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5106. if (!netif_running(dev))
  5107. return 0;
  5108. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5109. /* Reset chip so that ASF can re-init any MAC addresses it
  5110. * needs.
  5111. */
  5112. tg3_netif_stop(tp);
  5113. tg3_full_lock(tp, 1);
  5114. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5115. err = tg3_restart_hw(tp, 0);
  5116. if (!err)
  5117. tg3_netif_start(tp);
  5118. tg3_full_unlock(tp);
  5119. } else {
  5120. spin_lock_bh(&tp->lock);
  5121. __tg3_set_mac_addr(tp);
  5122. spin_unlock_bh(&tp->lock);
  5123. }
  5124. return err;
  5125. }
  5126. /* tp->lock is held. */
  5127. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5128. dma_addr_t mapping, u32 maxlen_flags,
  5129. u32 nic_addr)
  5130. {
  5131. tg3_write_mem(tp,
  5132. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5133. ((u64) mapping >> 32));
  5134. tg3_write_mem(tp,
  5135. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5136. ((u64) mapping & 0xffffffff));
  5137. tg3_write_mem(tp,
  5138. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5139. maxlen_flags);
  5140. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5141. tg3_write_mem(tp,
  5142. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5143. nic_addr);
  5144. }
  5145. static void __tg3_set_rx_mode(struct net_device *);
  5146. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5147. {
  5148. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5149. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5150. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5151. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5152. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5153. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5154. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5155. }
  5156. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5157. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5158. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5159. u32 val = ec->stats_block_coalesce_usecs;
  5160. if (!netif_carrier_ok(tp->dev))
  5161. val = 0;
  5162. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5163. }
  5164. }
  5165. /* tp->lock is held. */
  5166. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5167. {
  5168. u32 val, rdmac_mode;
  5169. int i, err, limit;
  5170. tg3_disable_ints(tp);
  5171. tg3_stop_fw(tp);
  5172. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5173. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5174. tg3_abort_hw(tp, 1);
  5175. }
  5176. if (reset_phy)
  5177. tg3_phy_reset(tp);
  5178. err = tg3_chip_reset(tp);
  5179. if (err)
  5180. return err;
  5181. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5182. /* This works around an issue with Athlon chipsets on
  5183. * B3 tigon3 silicon. This bit has no effect on any
  5184. * other revision. But do not set this on PCI Express
  5185. * chips.
  5186. */
  5187. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5188. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5189. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5190. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5191. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5192. val = tr32(TG3PCI_PCISTATE);
  5193. val |= PCISTATE_RETRY_SAME_DMA;
  5194. tw32(TG3PCI_PCISTATE, val);
  5195. }
  5196. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5197. /* Enable some hw fixes. */
  5198. val = tr32(TG3PCI_MSI_DATA);
  5199. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5200. tw32(TG3PCI_MSI_DATA, val);
  5201. }
  5202. /* Descriptor ring init may make accesses to the
  5203. * NIC SRAM area to setup the TX descriptors, so we
  5204. * can only do this after the hardware has been
  5205. * successfully reset.
  5206. */
  5207. err = tg3_init_rings(tp);
  5208. if (err)
  5209. return err;
  5210. /* This value is determined during the probe time DMA
  5211. * engine test, tg3_test_dma.
  5212. */
  5213. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5214. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5215. GRC_MODE_4X_NIC_SEND_RINGS |
  5216. GRC_MODE_NO_TX_PHDR_CSUM |
  5217. GRC_MODE_NO_RX_PHDR_CSUM);
  5218. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5219. /* Pseudo-header checksum is done by hardware logic and not
  5220. * the offload processers, so make the chip do the pseudo-
  5221. * header checksums on receive. For transmit it is more
  5222. * convenient to do the pseudo-header checksum in software
  5223. * as Linux does that on transmit for us in all cases.
  5224. */
  5225. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5226. tw32(GRC_MODE,
  5227. tp->grc_mode |
  5228. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5229. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5230. val = tr32(GRC_MISC_CFG);
  5231. val &= ~0xff;
  5232. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5233. tw32(GRC_MISC_CFG, val);
  5234. /* Initialize MBUF/DESC pool. */
  5235. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5236. /* Do nothing. */
  5237. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5238. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5240. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5241. else
  5242. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5243. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5244. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5245. }
  5246. #if TG3_TSO_SUPPORT != 0
  5247. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5248. int fw_len;
  5249. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5250. TG3_TSO5_FW_RODATA_LEN +
  5251. TG3_TSO5_FW_DATA_LEN +
  5252. TG3_TSO5_FW_SBSS_LEN +
  5253. TG3_TSO5_FW_BSS_LEN);
  5254. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5255. tw32(BUFMGR_MB_POOL_ADDR,
  5256. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5257. tw32(BUFMGR_MB_POOL_SIZE,
  5258. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5259. }
  5260. #endif
  5261. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5262. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5263. tp->bufmgr_config.mbuf_read_dma_low_water);
  5264. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5265. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5266. tw32(BUFMGR_MB_HIGH_WATER,
  5267. tp->bufmgr_config.mbuf_high_water);
  5268. } else {
  5269. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5270. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5271. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5272. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5273. tw32(BUFMGR_MB_HIGH_WATER,
  5274. tp->bufmgr_config.mbuf_high_water_jumbo);
  5275. }
  5276. tw32(BUFMGR_DMA_LOW_WATER,
  5277. tp->bufmgr_config.dma_low_water);
  5278. tw32(BUFMGR_DMA_HIGH_WATER,
  5279. tp->bufmgr_config.dma_high_water);
  5280. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5281. for (i = 0; i < 2000; i++) {
  5282. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5283. break;
  5284. udelay(10);
  5285. }
  5286. if (i >= 2000) {
  5287. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5288. tp->dev->name);
  5289. return -ENODEV;
  5290. }
  5291. /* Setup replenish threshold. */
  5292. val = tp->rx_pending / 8;
  5293. if (val == 0)
  5294. val = 1;
  5295. else if (val > tp->rx_std_max_post)
  5296. val = tp->rx_std_max_post;
  5297. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5298. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5299. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5300. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5301. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5302. }
  5303. tw32(RCVBDI_STD_THRESH, val);
  5304. /* Initialize TG3_BDINFO's at:
  5305. * RCVDBDI_STD_BD: standard eth size rx ring
  5306. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5307. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5308. *
  5309. * like so:
  5310. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5311. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5312. * ring attribute flags
  5313. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5314. *
  5315. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5316. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5317. *
  5318. * The size of each ring is fixed in the firmware, but the location is
  5319. * configurable.
  5320. */
  5321. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5322. ((u64) tp->rx_std_mapping >> 32));
  5323. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5324. ((u64) tp->rx_std_mapping & 0xffffffff));
  5325. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5326. NIC_SRAM_RX_BUFFER_DESC);
  5327. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5328. * configs on 5705.
  5329. */
  5330. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5331. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5332. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5333. } else {
  5334. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5335. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5336. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5337. BDINFO_FLAGS_DISABLED);
  5338. /* Setup replenish threshold. */
  5339. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5340. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5341. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5342. ((u64) tp->rx_jumbo_mapping >> 32));
  5343. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5344. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5345. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5346. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5347. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5348. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5349. } else {
  5350. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5351. BDINFO_FLAGS_DISABLED);
  5352. }
  5353. }
  5354. /* There is only one send ring on 5705/5750, no need to explicitly
  5355. * disable the others.
  5356. */
  5357. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5358. /* Clear out send RCB ring in SRAM. */
  5359. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5360. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5361. BDINFO_FLAGS_DISABLED);
  5362. }
  5363. tp->tx_prod = 0;
  5364. tp->tx_cons = 0;
  5365. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5366. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5367. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5368. tp->tx_desc_mapping,
  5369. (TG3_TX_RING_SIZE <<
  5370. BDINFO_FLAGS_MAXLEN_SHIFT),
  5371. NIC_SRAM_TX_BUFFER_DESC);
  5372. /* There is only one receive return ring on 5705/5750, no need
  5373. * to explicitly disable the others.
  5374. */
  5375. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5376. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5377. i += TG3_BDINFO_SIZE) {
  5378. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5379. BDINFO_FLAGS_DISABLED);
  5380. }
  5381. }
  5382. tp->rx_rcb_ptr = 0;
  5383. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5384. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5385. tp->rx_rcb_mapping,
  5386. (TG3_RX_RCB_RING_SIZE(tp) <<
  5387. BDINFO_FLAGS_MAXLEN_SHIFT),
  5388. 0);
  5389. tp->rx_std_ptr = tp->rx_pending;
  5390. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5391. tp->rx_std_ptr);
  5392. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5393. tp->rx_jumbo_pending : 0;
  5394. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5395. tp->rx_jumbo_ptr);
  5396. /* Initialize MAC address and backoff seed. */
  5397. __tg3_set_mac_addr(tp);
  5398. /* MTU + ethernet header + FCS + optional VLAN tag */
  5399. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5400. /* The slot time is changed by tg3_setup_phy if we
  5401. * run at gigabit with half duplex.
  5402. */
  5403. tw32(MAC_TX_LENGTHS,
  5404. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5405. (6 << TX_LENGTHS_IPG_SHIFT) |
  5406. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5407. /* Receive rules. */
  5408. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5409. tw32(RCVLPC_CONFIG, 0x0181);
  5410. /* Calculate RDMAC_MODE setting early, we need it to determine
  5411. * the RCVLPC_STATE_ENABLE mask.
  5412. */
  5413. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5414. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5415. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5416. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5417. RDMAC_MODE_LNGREAD_ENAB);
  5418. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5419. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  5420. /* If statement applies to 5705 and 5750 PCI devices only */
  5421. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5422. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5423. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5424. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5425. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5426. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5427. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5428. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5429. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5430. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5431. }
  5432. }
  5433. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5434. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5435. #if TG3_TSO_SUPPORT != 0
  5436. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5437. rdmac_mode |= (1 << 27);
  5438. #endif
  5439. /* Receive/send statistics. */
  5440. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5441. val = tr32(RCVLPC_STATS_ENABLE);
  5442. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5443. tw32(RCVLPC_STATS_ENABLE, val);
  5444. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5445. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5446. val = tr32(RCVLPC_STATS_ENABLE);
  5447. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5448. tw32(RCVLPC_STATS_ENABLE, val);
  5449. } else {
  5450. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5451. }
  5452. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5453. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5454. tw32(SNDDATAI_STATSCTRL,
  5455. (SNDDATAI_SCTRL_ENABLE |
  5456. SNDDATAI_SCTRL_FASTUPD));
  5457. /* Setup host coalescing engine. */
  5458. tw32(HOSTCC_MODE, 0);
  5459. for (i = 0; i < 2000; i++) {
  5460. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5461. break;
  5462. udelay(10);
  5463. }
  5464. __tg3_set_coalesce(tp, &tp->coal);
  5465. /* set status block DMA address */
  5466. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5467. ((u64) tp->status_mapping >> 32));
  5468. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5469. ((u64) tp->status_mapping & 0xffffffff));
  5470. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5471. /* Status/statistics block address. See tg3_timer,
  5472. * the tg3_periodic_fetch_stats call there, and
  5473. * tg3_get_stats to see how this works for 5705/5750 chips.
  5474. */
  5475. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5476. ((u64) tp->stats_mapping >> 32));
  5477. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5478. ((u64) tp->stats_mapping & 0xffffffff));
  5479. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5480. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5481. }
  5482. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5483. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5484. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5485. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5486. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5487. /* Clear statistics/status block in chip, and status block in ram. */
  5488. for (i = NIC_SRAM_STATS_BLK;
  5489. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5490. i += sizeof(u32)) {
  5491. tg3_write_mem(tp, i, 0);
  5492. udelay(40);
  5493. }
  5494. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5495. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5496. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5497. /* reset to prevent losing 1st rx packet intermittently */
  5498. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5499. udelay(10);
  5500. }
  5501. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5502. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5503. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5504. udelay(40);
  5505. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5506. * If TG3_FLG2_IS_NIC is zero, we should read the
  5507. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5508. * whether used as inputs or outputs, are set by boot code after
  5509. * reset.
  5510. */
  5511. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5512. u32 gpio_mask;
  5513. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5514. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5515. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5517. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5518. GRC_LCLCTRL_GPIO_OUTPUT3;
  5519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5520. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5521. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5522. /* GPIO1 must be driven high for eeprom write protect */
  5523. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5524. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5525. GRC_LCLCTRL_GPIO_OUTPUT1);
  5526. }
  5527. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5528. udelay(100);
  5529. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5530. tp->last_tag = 0;
  5531. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5532. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5533. udelay(40);
  5534. }
  5535. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5536. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5537. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5538. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5539. WDMAC_MODE_LNGREAD_ENAB);
  5540. /* If statement applies to 5705 and 5750 PCI devices only */
  5541. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5542. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5544. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5545. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5546. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5547. /* nothing */
  5548. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5549. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5550. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5551. val |= WDMAC_MODE_RX_ACCEL;
  5552. }
  5553. }
  5554. /* Enable host coalescing bug fix */
  5555. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5556. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787))
  5557. val |= (1 << 29);
  5558. tw32_f(WDMAC_MODE, val);
  5559. udelay(40);
  5560. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5561. val = tr32(TG3PCI_X_CAPS);
  5562. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5563. val &= ~PCIX_CAPS_BURST_MASK;
  5564. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5565. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5566. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5567. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5568. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5569. val |= (tp->split_mode_max_reqs <<
  5570. PCIX_CAPS_SPLIT_SHIFT);
  5571. }
  5572. tw32(TG3PCI_X_CAPS, val);
  5573. }
  5574. tw32_f(RDMAC_MODE, rdmac_mode);
  5575. udelay(40);
  5576. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5577. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5578. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5579. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5580. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5581. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5582. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5583. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5584. #if TG3_TSO_SUPPORT != 0
  5585. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5586. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5587. #endif
  5588. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5589. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5590. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5591. err = tg3_load_5701_a0_firmware_fix(tp);
  5592. if (err)
  5593. return err;
  5594. }
  5595. #if TG3_TSO_SUPPORT != 0
  5596. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5597. err = tg3_load_tso_firmware(tp);
  5598. if (err)
  5599. return err;
  5600. }
  5601. #endif
  5602. tp->tx_mode = TX_MODE_ENABLE;
  5603. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5604. udelay(100);
  5605. tp->rx_mode = RX_MODE_ENABLE;
  5606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5607. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5608. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5609. udelay(10);
  5610. if (tp->link_config.phy_is_low_power) {
  5611. tp->link_config.phy_is_low_power = 0;
  5612. tp->link_config.speed = tp->link_config.orig_speed;
  5613. tp->link_config.duplex = tp->link_config.orig_duplex;
  5614. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5615. }
  5616. tp->mi_mode = MAC_MI_MODE_BASE;
  5617. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5618. udelay(80);
  5619. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5620. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5621. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5622. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5623. udelay(10);
  5624. }
  5625. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5626. udelay(10);
  5627. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5628. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5629. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5630. /* Set drive transmission level to 1.2V */
  5631. /* only if the signal pre-emphasis bit is not set */
  5632. val = tr32(MAC_SERDES_CFG);
  5633. val &= 0xfffff000;
  5634. val |= 0x880;
  5635. tw32(MAC_SERDES_CFG, val);
  5636. }
  5637. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5638. tw32(MAC_SERDES_CFG, 0x616000);
  5639. }
  5640. /* Prevent chip from dropping frames when flow control
  5641. * is enabled.
  5642. */
  5643. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5644. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5645. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5646. /* Use hardware link auto-negotiation */
  5647. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5648. }
  5649. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5650. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5651. u32 tmp;
  5652. tmp = tr32(SERDES_RX_CTRL);
  5653. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5654. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5655. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5656. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5657. }
  5658. err = tg3_setup_phy(tp, 0);
  5659. if (err)
  5660. return err;
  5661. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5662. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  5663. u32 tmp;
  5664. /* Clear CRC stats. */
  5665. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5666. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5667. tg3_readphy(tp, 0x14, &tmp);
  5668. }
  5669. }
  5670. __tg3_set_rx_mode(tp->dev);
  5671. /* Initialize receive rules. */
  5672. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5673. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5674. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5675. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5676. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5677. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5678. limit = 8;
  5679. else
  5680. limit = 16;
  5681. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5682. limit -= 4;
  5683. switch (limit) {
  5684. case 16:
  5685. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5686. case 15:
  5687. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5688. case 14:
  5689. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5690. case 13:
  5691. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5692. case 12:
  5693. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5694. case 11:
  5695. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5696. case 10:
  5697. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5698. case 9:
  5699. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5700. case 8:
  5701. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5702. case 7:
  5703. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5704. case 6:
  5705. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5706. case 5:
  5707. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5708. case 4:
  5709. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5710. case 3:
  5711. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5712. case 2:
  5713. case 1:
  5714. default:
  5715. break;
  5716. };
  5717. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5718. return 0;
  5719. }
  5720. /* Called at device open time to get the chip ready for
  5721. * packet processing. Invoked with tp->lock held.
  5722. */
  5723. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  5724. {
  5725. int err;
  5726. /* Force the chip into D0. */
  5727. err = tg3_set_power_state(tp, PCI_D0);
  5728. if (err)
  5729. goto out;
  5730. tg3_switch_clocks(tp);
  5731. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5732. err = tg3_reset_hw(tp, reset_phy);
  5733. out:
  5734. return err;
  5735. }
  5736. #define TG3_STAT_ADD32(PSTAT, REG) \
  5737. do { u32 __val = tr32(REG); \
  5738. (PSTAT)->low += __val; \
  5739. if ((PSTAT)->low < __val) \
  5740. (PSTAT)->high += 1; \
  5741. } while (0)
  5742. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5743. {
  5744. struct tg3_hw_stats *sp = tp->hw_stats;
  5745. if (!netif_carrier_ok(tp->dev))
  5746. return;
  5747. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5748. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5749. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5750. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5751. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5752. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5753. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5754. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5755. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5756. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5757. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5758. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5759. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5760. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5761. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5762. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5763. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5764. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5765. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5766. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5767. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5768. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5769. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5770. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5771. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5772. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5773. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5774. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  5775. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  5776. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  5777. }
  5778. static void tg3_timer(unsigned long __opaque)
  5779. {
  5780. struct tg3 *tp = (struct tg3 *) __opaque;
  5781. if (tp->irq_sync)
  5782. goto restart_timer;
  5783. spin_lock(&tp->lock);
  5784. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5785. /* All of this garbage is because when using non-tagged
  5786. * IRQ status the mailbox/status_block protocol the chip
  5787. * uses with the cpu is race prone.
  5788. */
  5789. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5790. tw32(GRC_LOCAL_CTRL,
  5791. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5792. } else {
  5793. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5794. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5795. }
  5796. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5797. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5798. spin_unlock(&tp->lock);
  5799. schedule_work(&tp->reset_task);
  5800. return;
  5801. }
  5802. }
  5803. /* This part only runs once per second. */
  5804. if (!--tp->timer_counter) {
  5805. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5806. tg3_periodic_fetch_stats(tp);
  5807. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5808. u32 mac_stat;
  5809. int phy_event;
  5810. mac_stat = tr32(MAC_STATUS);
  5811. phy_event = 0;
  5812. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5813. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5814. phy_event = 1;
  5815. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5816. phy_event = 1;
  5817. if (phy_event)
  5818. tg3_setup_phy(tp, 0);
  5819. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5820. u32 mac_stat = tr32(MAC_STATUS);
  5821. int need_setup = 0;
  5822. if (netif_carrier_ok(tp->dev) &&
  5823. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5824. need_setup = 1;
  5825. }
  5826. if (! netif_carrier_ok(tp->dev) &&
  5827. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5828. MAC_STATUS_SIGNAL_DET))) {
  5829. need_setup = 1;
  5830. }
  5831. if (need_setup) {
  5832. if (!tp->serdes_counter) {
  5833. tw32_f(MAC_MODE,
  5834. (tp->mac_mode &
  5835. ~MAC_MODE_PORT_MODE_MASK));
  5836. udelay(40);
  5837. tw32_f(MAC_MODE, tp->mac_mode);
  5838. udelay(40);
  5839. }
  5840. tg3_setup_phy(tp, 0);
  5841. }
  5842. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5843. tg3_serdes_parallel_detect(tp);
  5844. tp->timer_counter = tp->timer_multiplier;
  5845. }
  5846. /* Heartbeat is only sent once every 2 seconds.
  5847. *
  5848. * The heartbeat is to tell the ASF firmware that the host
  5849. * driver is still alive. In the event that the OS crashes,
  5850. * ASF needs to reset the hardware to free up the FIFO space
  5851. * that may be filled with rx packets destined for the host.
  5852. * If the FIFO is full, ASF will no longer function properly.
  5853. *
  5854. * Unintended resets have been reported on real time kernels
  5855. * where the timer doesn't run on time. Netpoll will also have
  5856. * same problem.
  5857. *
  5858. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  5859. * to check the ring condition when the heartbeat is expiring
  5860. * before doing the reset. This will prevent most unintended
  5861. * resets.
  5862. */
  5863. if (!--tp->asf_counter) {
  5864. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5865. u32 val;
  5866. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  5867. FWCMD_NICDRV_ALIVE3);
  5868. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5869. /* 5 seconds timeout */
  5870. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5871. val = tr32(GRC_RX_CPU_EVENT);
  5872. val |= (1 << 14);
  5873. tw32(GRC_RX_CPU_EVENT, val);
  5874. }
  5875. tp->asf_counter = tp->asf_multiplier;
  5876. }
  5877. spin_unlock(&tp->lock);
  5878. restart_timer:
  5879. tp->timer.expires = jiffies + tp->timer_offset;
  5880. add_timer(&tp->timer);
  5881. }
  5882. static int tg3_request_irq(struct tg3 *tp)
  5883. {
  5884. irq_handler_t fn;
  5885. unsigned long flags;
  5886. struct net_device *dev = tp->dev;
  5887. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5888. fn = tg3_msi;
  5889. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  5890. fn = tg3_msi_1shot;
  5891. flags = IRQF_SAMPLE_RANDOM;
  5892. } else {
  5893. fn = tg3_interrupt;
  5894. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5895. fn = tg3_interrupt_tagged;
  5896. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  5897. }
  5898. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  5899. }
  5900. static int tg3_test_interrupt(struct tg3 *tp)
  5901. {
  5902. struct net_device *dev = tp->dev;
  5903. int err, i, intr_ok = 0;
  5904. if (!netif_running(dev))
  5905. return -ENODEV;
  5906. tg3_disable_ints(tp);
  5907. free_irq(tp->pdev->irq, dev);
  5908. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5909. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  5910. if (err)
  5911. return err;
  5912. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5913. tg3_enable_ints(tp);
  5914. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5915. HOSTCC_MODE_NOW);
  5916. for (i = 0; i < 5; i++) {
  5917. u32 int_mbox, misc_host_ctrl;
  5918. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5919. TG3_64BIT_REG_LOW);
  5920. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  5921. if ((int_mbox != 0) ||
  5922. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  5923. intr_ok = 1;
  5924. break;
  5925. }
  5926. msleep(10);
  5927. }
  5928. tg3_disable_ints(tp);
  5929. free_irq(tp->pdev->irq, dev);
  5930. err = tg3_request_irq(tp);
  5931. if (err)
  5932. return err;
  5933. if (intr_ok)
  5934. return 0;
  5935. return -EIO;
  5936. }
  5937. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5938. * successfully restored
  5939. */
  5940. static int tg3_test_msi(struct tg3 *tp)
  5941. {
  5942. struct net_device *dev = tp->dev;
  5943. int err;
  5944. u16 pci_cmd;
  5945. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5946. return 0;
  5947. /* Turn off SERR reporting in case MSI terminates with Master
  5948. * Abort.
  5949. */
  5950. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5951. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5952. pci_cmd & ~PCI_COMMAND_SERR);
  5953. err = tg3_test_interrupt(tp);
  5954. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5955. if (!err)
  5956. return 0;
  5957. /* other failures */
  5958. if (err != -EIO)
  5959. return err;
  5960. /* MSI test failed, go back to INTx mode */
  5961. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5962. "switching to INTx mode. Please report this failure to "
  5963. "the PCI maintainer and include system chipset information.\n",
  5964. tp->dev->name);
  5965. free_irq(tp->pdev->irq, dev);
  5966. pci_disable_msi(tp->pdev);
  5967. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5968. err = tg3_request_irq(tp);
  5969. if (err)
  5970. return err;
  5971. /* Need to reset the chip because the MSI cycle may have terminated
  5972. * with Master Abort.
  5973. */
  5974. tg3_full_lock(tp, 1);
  5975. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5976. err = tg3_init_hw(tp, 1);
  5977. tg3_full_unlock(tp);
  5978. if (err)
  5979. free_irq(tp->pdev->irq, dev);
  5980. return err;
  5981. }
  5982. static int tg3_open(struct net_device *dev)
  5983. {
  5984. struct tg3 *tp = netdev_priv(dev);
  5985. int err;
  5986. netif_carrier_off(tp->dev);
  5987. tg3_full_lock(tp, 0);
  5988. err = tg3_set_power_state(tp, PCI_D0);
  5989. if (err) {
  5990. tg3_full_unlock(tp);
  5991. return err;
  5992. }
  5993. tg3_disable_ints(tp);
  5994. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5995. tg3_full_unlock(tp);
  5996. /* The placement of this call is tied
  5997. * to the setup and use of Host TX descriptors.
  5998. */
  5999. err = tg3_alloc_consistent(tp);
  6000. if (err)
  6001. return err;
  6002. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  6003. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  6004. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX) &&
  6005. !((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) &&
  6006. (tp->pdev_peer == tp->pdev))) {
  6007. /* All MSI supporting chips should support tagged
  6008. * status. Assert that this is the case.
  6009. */
  6010. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6011. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6012. "Not using MSI.\n", tp->dev->name);
  6013. } else if (pci_enable_msi(tp->pdev) == 0) {
  6014. u32 msi_mode;
  6015. msi_mode = tr32(MSGINT_MODE);
  6016. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6017. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6018. }
  6019. }
  6020. err = tg3_request_irq(tp);
  6021. if (err) {
  6022. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6023. pci_disable_msi(tp->pdev);
  6024. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6025. }
  6026. tg3_free_consistent(tp);
  6027. return err;
  6028. }
  6029. tg3_full_lock(tp, 0);
  6030. err = tg3_init_hw(tp, 1);
  6031. if (err) {
  6032. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6033. tg3_free_rings(tp);
  6034. } else {
  6035. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6036. tp->timer_offset = HZ;
  6037. else
  6038. tp->timer_offset = HZ / 10;
  6039. BUG_ON(tp->timer_offset > HZ);
  6040. tp->timer_counter = tp->timer_multiplier =
  6041. (HZ / tp->timer_offset);
  6042. tp->asf_counter = tp->asf_multiplier =
  6043. ((HZ / tp->timer_offset) * 2);
  6044. init_timer(&tp->timer);
  6045. tp->timer.expires = jiffies + tp->timer_offset;
  6046. tp->timer.data = (unsigned long) tp;
  6047. tp->timer.function = tg3_timer;
  6048. }
  6049. tg3_full_unlock(tp);
  6050. if (err) {
  6051. free_irq(tp->pdev->irq, dev);
  6052. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6053. pci_disable_msi(tp->pdev);
  6054. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6055. }
  6056. tg3_free_consistent(tp);
  6057. return err;
  6058. }
  6059. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6060. err = tg3_test_msi(tp);
  6061. if (err) {
  6062. tg3_full_lock(tp, 0);
  6063. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6064. pci_disable_msi(tp->pdev);
  6065. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6066. }
  6067. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6068. tg3_free_rings(tp);
  6069. tg3_free_consistent(tp);
  6070. tg3_full_unlock(tp);
  6071. return err;
  6072. }
  6073. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6074. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6075. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6076. tw32(PCIE_TRANSACTION_CFG,
  6077. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6078. }
  6079. }
  6080. }
  6081. tg3_full_lock(tp, 0);
  6082. add_timer(&tp->timer);
  6083. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6084. tg3_enable_ints(tp);
  6085. tg3_full_unlock(tp);
  6086. netif_start_queue(dev);
  6087. return 0;
  6088. }
  6089. #if 0
  6090. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6091. {
  6092. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6093. u16 val16;
  6094. int i;
  6095. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6096. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6097. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6098. val16, val32);
  6099. /* MAC block */
  6100. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6101. tr32(MAC_MODE), tr32(MAC_STATUS));
  6102. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6103. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6104. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6105. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6106. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6107. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6108. /* Send data initiator control block */
  6109. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6110. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6111. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6112. tr32(SNDDATAI_STATSCTRL));
  6113. /* Send data completion control block */
  6114. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6115. /* Send BD ring selector block */
  6116. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6117. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6118. /* Send BD initiator control block */
  6119. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6120. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6121. /* Send BD completion control block */
  6122. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6123. /* Receive list placement control block */
  6124. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6125. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6126. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6127. tr32(RCVLPC_STATSCTRL));
  6128. /* Receive data and receive BD initiator control block */
  6129. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6130. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6131. /* Receive data completion control block */
  6132. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6133. tr32(RCVDCC_MODE));
  6134. /* Receive BD initiator control block */
  6135. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6136. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6137. /* Receive BD completion control block */
  6138. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6139. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6140. /* Receive list selector control block */
  6141. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6142. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6143. /* Mbuf cluster free block */
  6144. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6145. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6146. /* Host coalescing control block */
  6147. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6148. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6149. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6150. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6151. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6152. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6153. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6154. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6155. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6156. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6157. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6158. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6159. /* Memory arbiter control block */
  6160. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6161. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6162. /* Buffer manager control block */
  6163. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6164. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6165. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6166. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6167. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6168. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6169. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6170. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6171. /* Read DMA control block */
  6172. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6173. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6174. /* Write DMA control block */
  6175. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6176. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6177. /* DMA completion block */
  6178. printk("DEBUG: DMAC_MODE[%08x]\n",
  6179. tr32(DMAC_MODE));
  6180. /* GRC block */
  6181. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6182. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6183. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6184. tr32(GRC_LOCAL_CTRL));
  6185. /* TG3_BDINFOs */
  6186. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6187. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6188. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6189. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6190. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6191. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6192. tr32(RCVDBDI_STD_BD + 0x0),
  6193. tr32(RCVDBDI_STD_BD + 0x4),
  6194. tr32(RCVDBDI_STD_BD + 0x8),
  6195. tr32(RCVDBDI_STD_BD + 0xc));
  6196. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6197. tr32(RCVDBDI_MINI_BD + 0x0),
  6198. tr32(RCVDBDI_MINI_BD + 0x4),
  6199. tr32(RCVDBDI_MINI_BD + 0x8),
  6200. tr32(RCVDBDI_MINI_BD + 0xc));
  6201. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6202. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6203. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6204. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6205. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6206. val32, val32_2, val32_3, val32_4);
  6207. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6208. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6209. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6210. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6211. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6212. val32, val32_2, val32_3, val32_4);
  6213. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6214. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6215. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6216. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6217. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6218. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6219. val32, val32_2, val32_3, val32_4, val32_5);
  6220. /* SW status block */
  6221. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6222. tp->hw_status->status,
  6223. tp->hw_status->status_tag,
  6224. tp->hw_status->rx_jumbo_consumer,
  6225. tp->hw_status->rx_consumer,
  6226. tp->hw_status->rx_mini_consumer,
  6227. tp->hw_status->idx[0].rx_producer,
  6228. tp->hw_status->idx[0].tx_consumer);
  6229. /* SW statistics block */
  6230. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6231. ((u32 *)tp->hw_stats)[0],
  6232. ((u32 *)tp->hw_stats)[1],
  6233. ((u32 *)tp->hw_stats)[2],
  6234. ((u32 *)tp->hw_stats)[3]);
  6235. /* Mailboxes */
  6236. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6237. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6238. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6239. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6240. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6241. /* NIC side send descriptors. */
  6242. for (i = 0; i < 6; i++) {
  6243. unsigned long txd;
  6244. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6245. + (i * sizeof(struct tg3_tx_buffer_desc));
  6246. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6247. i,
  6248. readl(txd + 0x0), readl(txd + 0x4),
  6249. readl(txd + 0x8), readl(txd + 0xc));
  6250. }
  6251. /* NIC side RX descriptors. */
  6252. for (i = 0; i < 6; i++) {
  6253. unsigned long rxd;
  6254. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6255. + (i * sizeof(struct tg3_rx_buffer_desc));
  6256. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6257. i,
  6258. readl(rxd + 0x0), readl(rxd + 0x4),
  6259. readl(rxd + 0x8), readl(rxd + 0xc));
  6260. rxd += (4 * sizeof(u32));
  6261. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6262. i,
  6263. readl(rxd + 0x0), readl(rxd + 0x4),
  6264. readl(rxd + 0x8), readl(rxd + 0xc));
  6265. }
  6266. for (i = 0; i < 6; i++) {
  6267. unsigned long rxd;
  6268. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6269. + (i * sizeof(struct tg3_rx_buffer_desc));
  6270. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6271. i,
  6272. readl(rxd + 0x0), readl(rxd + 0x4),
  6273. readl(rxd + 0x8), readl(rxd + 0xc));
  6274. rxd += (4 * sizeof(u32));
  6275. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6276. i,
  6277. readl(rxd + 0x0), readl(rxd + 0x4),
  6278. readl(rxd + 0x8), readl(rxd + 0xc));
  6279. }
  6280. }
  6281. #endif
  6282. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6283. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6284. static int tg3_close(struct net_device *dev)
  6285. {
  6286. struct tg3 *tp = netdev_priv(dev);
  6287. /* Calling flush_scheduled_work() may deadlock because
  6288. * linkwatch_event() may be on the workqueue and it will try to get
  6289. * the rtnl_lock which we are holding.
  6290. */
  6291. while (tp->tg3_flags & TG3_FLAG_IN_RESET_TASK)
  6292. msleep(1);
  6293. netif_stop_queue(dev);
  6294. del_timer_sync(&tp->timer);
  6295. tg3_full_lock(tp, 1);
  6296. #if 0
  6297. tg3_dump_state(tp);
  6298. #endif
  6299. tg3_disable_ints(tp);
  6300. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6301. tg3_free_rings(tp);
  6302. tp->tg3_flags &=
  6303. ~(TG3_FLAG_INIT_COMPLETE |
  6304. TG3_FLAG_GOT_SERDES_FLOWCTL);
  6305. tg3_full_unlock(tp);
  6306. free_irq(tp->pdev->irq, dev);
  6307. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6308. pci_disable_msi(tp->pdev);
  6309. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6310. }
  6311. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6312. sizeof(tp->net_stats_prev));
  6313. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6314. sizeof(tp->estats_prev));
  6315. tg3_free_consistent(tp);
  6316. tg3_set_power_state(tp, PCI_D3hot);
  6317. netif_carrier_off(tp->dev);
  6318. return 0;
  6319. }
  6320. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6321. {
  6322. unsigned long ret;
  6323. #if (BITS_PER_LONG == 32)
  6324. ret = val->low;
  6325. #else
  6326. ret = ((u64)val->high << 32) | ((u64)val->low);
  6327. #endif
  6328. return ret;
  6329. }
  6330. static unsigned long calc_crc_errors(struct tg3 *tp)
  6331. {
  6332. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6333. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6334. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6336. u32 val;
  6337. spin_lock_bh(&tp->lock);
  6338. if (!tg3_readphy(tp, 0x1e, &val)) {
  6339. tg3_writephy(tp, 0x1e, val | 0x8000);
  6340. tg3_readphy(tp, 0x14, &val);
  6341. } else
  6342. val = 0;
  6343. spin_unlock_bh(&tp->lock);
  6344. tp->phy_crc_errors += val;
  6345. return tp->phy_crc_errors;
  6346. }
  6347. return get_stat64(&hw_stats->rx_fcs_errors);
  6348. }
  6349. #define ESTAT_ADD(member) \
  6350. estats->member = old_estats->member + \
  6351. get_stat64(&hw_stats->member)
  6352. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6353. {
  6354. struct tg3_ethtool_stats *estats = &tp->estats;
  6355. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6356. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6357. if (!hw_stats)
  6358. return old_estats;
  6359. ESTAT_ADD(rx_octets);
  6360. ESTAT_ADD(rx_fragments);
  6361. ESTAT_ADD(rx_ucast_packets);
  6362. ESTAT_ADD(rx_mcast_packets);
  6363. ESTAT_ADD(rx_bcast_packets);
  6364. ESTAT_ADD(rx_fcs_errors);
  6365. ESTAT_ADD(rx_align_errors);
  6366. ESTAT_ADD(rx_xon_pause_rcvd);
  6367. ESTAT_ADD(rx_xoff_pause_rcvd);
  6368. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6369. ESTAT_ADD(rx_xoff_entered);
  6370. ESTAT_ADD(rx_frame_too_long_errors);
  6371. ESTAT_ADD(rx_jabbers);
  6372. ESTAT_ADD(rx_undersize_packets);
  6373. ESTAT_ADD(rx_in_length_errors);
  6374. ESTAT_ADD(rx_out_length_errors);
  6375. ESTAT_ADD(rx_64_or_less_octet_packets);
  6376. ESTAT_ADD(rx_65_to_127_octet_packets);
  6377. ESTAT_ADD(rx_128_to_255_octet_packets);
  6378. ESTAT_ADD(rx_256_to_511_octet_packets);
  6379. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6380. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6381. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6382. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6383. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6384. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6385. ESTAT_ADD(tx_octets);
  6386. ESTAT_ADD(tx_collisions);
  6387. ESTAT_ADD(tx_xon_sent);
  6388. ESTAT_ADD(tx_xoff_sent);
  6389. ESTAT_ADD(tx_flow_control);
  6390. ESTAT_ADD(tx_mac_errors);
  6391. ESTAT_ADD(tx_single_collisions);
  6392. ESTAT_ADD(tx_mult_collisions);
  6393. ESTAT_ADD(tx_deferred);
  6394. ESTAT_ADD(tx_excessive_collisions);
  6395. ESTAT_ADD(tx_late_collisions);
  6396. ESTAT_ADD(tx_collide_2times);
  6397. ESTAT_ADD(tx_collide_3times);
  6398. ESTAT_ADD(tx_collide_4times);
  6399. ESTAT_ADD(tx_collide_5times);
  6400. ESTAT_ADD(tx_collide_6times);
  6401. ESTAT_ADD(tx_collide_7times);
  6402. ESTAT_ADD(tx_collide_8times);
  6403. ESTAT_ADD(tx_collide_9times);
  6404. ESTAT_ADD(tx_collide_10times);
  6405. ESTAT_ADD(tx_collide_11times);
  6406. ESTAT_ADD(tx_collide_12times);
  6407. ESTAT_ADD(tx_collide_13times);
  6408. ESTAT_ADD(tx_collide_14times);
  6409. ESTAT_ADD(tx_collide_15times);
  6410. ESTAT_ADD(tx_ucast_packets);
  6411. ESTAT_ADD(tx_mcast_packets);
  6412. ESTAT_ADD(tx_bcast_packets);
  6413. ESTAT_ADD(tx_carrier_sense_errors);
  6414. ESTAT_ADD(tx_discards);
  6415. ESTAT_ADD(tx_errors);
  6416. ESTAT_ADD(dma_writeq_full);
  6417. ESTAT_ADD(dma_write_prioq_full);
  6418. ESTAT_ADD(rxbds_empty);
  6419. ESTAT_ADD(rx_discards);
  6420. ESTAT_ADD(rx_errors);
  6421. ESTAT_ADD(rx_threshold_hit);
  6422. ESTAT_ADD(dma_readq_full);
  6423. ESTAT_ADD(dma_read_prioq_full);
  6424. ESTAT_ADD(tx_comp_queue_full);
  6425. ESTAT_ADD(ring_set_send_prod_index);
  6426. ESTAT_ADD(ring_status_update);
  6427. ESTAT_ADD(nic_irqs);
  6428. ESTAT_ADD(nic_avoided_irqs);
  6429. ESTAT_ADD(nic_tx_threshold_hit);
  6430. return estats;
  6431. }
  6432. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6433. {
  6434. struct tg3 *tp = netdev_priv(dev);
  6435. struct net_device_stats *stats = &tp->net_stats;
  6436. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6437. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6438. if (!hw_stats)
  6439. return old_stats;
  6440. stats->rx_packets = old_stats->rx_packets +
  6441. get_stat64(&hw_stats->rx_ucast_packets) +
  6442. get_stat64(&hw_stats->rx_mcast_packets) +
  6443. get_stat64(&hw_stats->rx_bcast_packets);
  6444. stats->tx_packets = old_stats->tx_packets +
  6445. get_stat64(&hw_stats->tx_ucast_packets) +
  6446. get_stat64(&hw_stats->tx_mcast_packets) +
  6447. get_stat64(&hw_stats->tx_bcast_packets);
  6448. stats->rx_bytes = old_stats->rx_bytes +
  6449. get_stat64(&hw_stats->rx_octets);
  6450. stats->tx_bytes = old_stats->tx_bytes +
  6451. get_stat64(&hw_stats->tx_octets);
  6452. stats->rx_errors = old_stats->rx_errors +
  6453. get_stat64(&hw_stats->rx_errors);
  6454. stats->tx_errors = old_stats->tx_errors +
  6455. get_stat64(&hw_stats->tx_errors) +
  6456. get_stat64(&hw_stats->tx_mac_errors) +
  6457. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6458. get_stat64(&hw_stats->tx_discards);
  6459. stats->multicast = old_stats->multicast +
  6460. get_stat64(&hw_stats->rx_mcast_packets);
  6461. stats->collisions = old_stats->collisions +
  6462. get_stat64(&hw_stats->tx_collisions);
  6463. stats->rx_length_errors = old_stats->rx_length_errors +
  6464. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6465. get_stat64(&hw_stats->rx_undersize_packets);
  6466. stats->rx_over_errors = old_stats->rx_over_errors +
  6467. get_stat64(&hw_stats->rxbds_empty);
  6468. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6469. get_stat64(&hw_stats->rx_align_errors);
  6470. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6471. get_stat64(&hw_stats->tx_discards);
  6472. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6473. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6474. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6475. calc_crc_errors(tp);
  6476. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6477. get_stat64(&hw_stats->rx_discards);
  6478. return stats;
  6479. }
  6480. static inline u32 calc_crc(unsigned char *buf, int len)
  6481. {
  6482. u32 reg;
  6483. u32 tmp;
  6484. int j, k;
  6485. reg = 0xffffffff;
  6486. for (j = 0; j < len; j++) {
  6487. reg ^= buf[j];
  6488. for (k = 0; k < 8; k++) {
  6489. tmp = reg & 0x01;
  6490. reg >>= 1;
  6491. if (tmp) {
  6492. reg ^= 0xedb88320;
  6493. }
  6494. }
  6495. }
  6496. return ~reg;
  6497. }
  6498. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6499. {
  6500. /* accept or reject all multicast frames */
  6501. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6502. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6503. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6504. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6505. }
  6506. static void __tg3_set_rx_mode(struct net_device *dev)
  6507. {
  6508. struct tg3 *tp = netdev_priv(dev);
  6509. u32 rx_mode;
  6510. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6511. RX_MODE_KEEP_VLAN_TAG);
  6512. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6513. * flag clear.
  6514. */
  6515. #if TG3_VLAN_TAG_USED
  6516. if (!tp->vlgrp &&
  6517. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6518. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6519. #else
  6520. /* By definition, VLAN is disabled always in this
  6521. * case.
  6522. */
  6523. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6524. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6525. #endif
  6526. if (dev->flags & IFF_PROMISC) {
  6527. /* Promiscuous mode. */
  6528. rx_mode |= RX_MODE_PROMISC;
  6529. } else if (dev->flags & IFF_ALLMULTI) {
  6530. /* Accept all multicast. */
  6531. tg3_set_multi (tp, 1);
  6532. } else if (dev->mc_count < 1) {
  6533. /* Reject all multicast. */
  6534. tg3_set_multi (tp, 0);
  6535. } else {
  6536. /* Accept one or more multicast(s). */
  6537. struct dev_mc_list *mclist;
  6538. unsigned int i;
  6539. u32 mc_filter[4] = { 0, };
  6540. u32 regidx;
  6541. u32 bit;
  6542. u32 crc;
  6543. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6544. i++, mclist = mclist->next) {
  6545. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6546. bit = ~crc & 0x7f;
  6547. regidx = (bit & 0x60) >> 5;
  6548. bit &= 0x1f;
  6549. mc_filter[regidx] |= (1 << bit);
  6550. }
  6551. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6552. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6553. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6554. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6555. }
  6556. if (rx_mode != tp->rx_mode) {
  6557. tp->rx_mode = rx_mode;
  6558. tw32_f(MAC_RX_MODE, rx_mode);
  6559. udelay(10);
  6560. }
  6561. }
  6562. static void tg3_set_rx_mode(struct net_device *dev)
  6563. {
  6564. struct tg3 *tp = netdev_priv(dev);
  6565. if (!netif_running(dev))
  6566. return;
  6567. tg3_full_lock(tp, 0);
  6568. __tg3_set_rx_mode(dev);
  6569. tg3_full_unlock(tp);
  6570. }
  6571. #define TG3_REGDUMP_LEN (32 * 1024)
  6572. static int tg3_get_regs_len(struct net_device *dev)
  6573. {
  6574. return TG3_REGDUMP_LEN;
  6575. }
  6576. static void tg3_get_regs(struct net_device *dev,
  6577. struct ethtool_regs *regs, void *_p)
  6578. {
  6579. u32 *p = _p;
  6580. struct tg3 *tp = netdev_priv(dev);
  6581. u8 *orig_p = _p;
  6582. int i;
  6583. regs->version = 0;
  6584. memset(p, 0, TG3_REGDUMP_LEN);
  6585. if (tp->link_config.phy_is_low_power)
  6586. return;
  6587. tg3_full_lock(tp, 0);
  6588. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6589. #define GET_REG32_LOOP(base,len) \
  6590. do { p = (u32 *)(orig_p + (base)); \
  6591. for (i = 0; i < len; i += 4) \
  6592. __GET_REG32((base) + i); \
  6593. } while (0)
  6594. #define GET_REG32_1(reg) \
  6595. do { p = (u32 *)(orig_p + (reg)); \
  6596. __GET_REG32((reg)); \
  6597. } while (0)
  6598. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6599. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6600. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6601. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6602. GET_REG32_1(SNDDATAC_MODE);
  6603. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6604. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6605. GET_REG32_1(SNDBDC_MODE);
  6606. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6607. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6608. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6609. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6610. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6611. GET_REG32_1(RCVDCC_MODE);
  6612. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6613. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6614. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6615. GET_REG32_1(MBFREE_MODE);
  6616. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6617. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6618. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6619. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6620. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6621. GET_REG32_1(RX_CPU_MODE);
  6622. GET_REG32_1(RX_CPU_STATE);
  6623. GET_REG32_1(RX_CPU_PGMCTR);
  6624. GET_REG32_1(RX_CPU_HWBKPT);
  6625. GET_REG32_1(TX_CPU_MODE);
  6626. GET_REG32_1(TX_CPU_STATE);
  6627. GET_REG32_1(TX_CPU_PGMCTR);
  6628. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6629. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6630. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6631. GET_REG32_1(DMAC_MODE);
  6632. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6633. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6634. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6635. #undef __GET_REG32
  6636. #undef GET_REG32_LOOP
  6637. #undef GET_REG32_1
  6638. tg3_full_unlock(tp);
  6639. }
  6640. static int tg3_get_eeprom_len(struct net_device *dev)
  6641. {
  6642. struct tg3 *tp = netdev_priv(dev);
  6643. return tp->nvram_size;
  6644. }
  6645. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6646. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6647. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6648. {
  6649. struct tg3 *tp = netdev_priv(dev);
  6650. int ret;
  6651. u8 *pd;
  6652. u32 i, offset, len, val, b_offset, b_count;
  6653. if (tp->link_config.phy_is_low_power)
  6654. return -EAGAIN;
  6655. offset = eeprom->offset;
  6656. len = eeprom->len;
  6657. eeprom->len = 0;
  6658. eeprom->magic = TG3_EEPROM_MAGIC;
  6659. if (offset & 3) {
  6660. /* adjustments to start on required 4 byte boundary */
  6661. b_offset = offset & 3;
  6662. b_count = 4 - b_offset;
  6663. if (b_count > len) {
  6664. /* i.e. offset=1 len=2 */
  6665. b_count = len;
  6666. }
  6667. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6668. if (ret)
  6669. return ret;
  6670. val = cpu_to_le32(val);
  6671. memcpy(data, ((char*)&val) + b_offset, b_count);
  6672. len -= b_count;
  6673. offset += b_count;
  6674. eeprom->len += b_count;
  6675. }
  6676. /* read bytes upto the last 4 byte boundary */
  6677. pd = &data[eeprom->len];
  6678. for (i = 0; i < (len - (len & 3)); i += 4) {
  6679. ret = tg3_nvram_read(tp, offset + i, &val);
  6680. if (ret) {
  6681. eeprom->len += i;
  6682. return ret;
  6683. }
  6684. val = cpu_to_le32(val);
  6685. memcpy(pd + i, &val, 4);
  6686. }
  6687. eeprom->len += i;
  6688. if (len & 3) {
  6689. /* read last bytes not ending on 4 byte boundary */
  6690. pd = &data[eeprom->len];
  6691. b_count = len & 3;
  6692. b_offset = offset + len - b_count;
  6693. ret = tg3_nvram_read(tp, b_offset, &val);
  6694. if (ret)
  6695. return ret;
  6696. val = cpu_to_le32(val);
  6697. memcpy(pd, ((char*)&val), b_count);
  6698. eeprom->len += b_count;
  6699. }
  6700. return 0;
  6701. }
  6702. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6703. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6704. {
  6705. struct tg3 *tp = netdev_priv(dev);
  6706. int ret;
  6707. u32 offset, len, b_offset, odd_len, start, end;
  6708. u8 *buf;
  6709. if (tp->link_config.phy_is_low_power)
  6710. return -EAGAIN;
  6711. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6712. return -EINVAL;
  6713. offset = eeprom->offset;
  6714. len = eeprom->len;
  6715. if ((b_offset = (offset & 3))) {
  6716. /* adjustments to start on required 4 byte boundary */
  6717. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6718. if (ret)
  6719. return ret;
  6720. start = cpu_to_le32(start);
  6721. len += b_offset;
  6722. offset &= ~3;
  6723. if (len < 4)
  6724. len = 4;
  6725. }
  6726. odd_len = 0;
  6727. if (len & 3) {
  6728. /* adjustments to end on required 4 byte boundary */
  6729. odd_len = 1;
  6730. len = (len + 3) & ~3;
  6731. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6732. if (ret)
  6733. return ret;
  6734. end = cpu_to_le32(end);
  6735. }
  6736. buf = data;
  6737. if (b_offset || odd_len) {
  6738. buf = kmalloc(len, GFP_KERNEL);
  6739. if (buf == 0)
  6740. return -ENOMEM;
  6741. if (b_offset)
  6742. memcpy(buf, &start, 4);
  6743. if (odd_len)
  6744. memcpy(buf+len-4, &end, 4);
  6745. memcpy(buf + b_offset, data, eeprom->len);
  6746. }
  6747. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6748. if (buf != data)
  6749. kfree(buf);
  6750. return ret;
  6751. }
  6752. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6753. {
  6754. struct tg3 *tp = netdev_priv(dev);
  6755. cmd->supported = (SUPPORTED_Autoneg);
  6756. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6757. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6758. SUPPORTED_1000baseT_Full);
  6759. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  6760. cmd->supported |= (SUPPORTED_100baseT_Half |
  6761. SUPPORTED_100baseT_Full |
  6762. SUPPORTED_10baseT_Half |
  6763. SUPPORTED_10baseT_Full |
  6764. SUPPORTED_MII);
  6765. cmd->port = PORT_TP;
  6766. } else {
  6767. cmd->supported |= SUPPORTED_FIBRE;
  6768. cmd->port = PORT_FIBRE;
  6769. }
  6770. cmd->advertising = tp->link_config.advertising;
  6771. if (netif_running(dev)) {
  6772. cmd->speed = tp->link_config.active_speed;
  6773. cmd->duplex = tp->link_config.active_duplex;
  6774. }
  6775. cmd->phy_address = PHY_ADDR;
  6776. cmd->transceiver = 0;
  6777. cmd->autoneg = tp->link_config.autoneg;
  6778. cmd->maxtxpkt = 0;
  6779. cmd->maxrxpkt = 0;
  6780. return 0;
  6781. }
  6782. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6783. {
  6784. struct tg3 *tp = netdev_priv(dev);
  6785. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6786. /* These are the only valid advertisement bits allowed. */
  6787. if (cmd->autoneg == AUTONEG_ENABLE &&
  6788. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6789. ADVERTISED_1000baseT_Full |
  6790. ADVERTISED_Autoneg |
  6791. ADVERTISED_FIBRE)))
  6792. return -EINVAL;
  6793. /* Fiber can only do SPEED_1000. */
  6794. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6795. (cmd->speed != SPEED_1000))
  6796. return -EINVAL;
  6797. /* Copper cannot force SPEED_1000. */
  6798. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6799. (cmd->speed == SPEED_1000))
  6800. return -EINVAL;
  6801. else if ((cmd->speed == SPEED_1000) &&
  6802. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6803. return -EINVAL;
  6804. tg3_full_lock(tp, 0);
  6805. tp->link_config.autoneg = cmd->autoneg;
  6806. if (cmd->autoneg == AUTONEG_ENABLE) {
  6807. tp->link_config.advertising = cmd->advertising;
  6808. tp->link_config.speed = SPEED_INVALID;
  6809. tp->link_config.duplex = DUPLEX_INVALID;
  6810. } else {
  6811. tp->link_config.advertising = 0;
  6812. tp->link_config.speed = cmd->speed;
  6813. tp->link_config.duplex = cmd->duplex;
  6814. }
  6815. tp->link_config.orig_speed = tp->link_config.speed;
  6816. tp->link_config.orig_duplex = tp->link_config.duplex;
  6817. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  6818. if (netif_running(dev))
  6819. tg3_setup_phy(tp, 1);
  6820. tg3_full_unlock(tp);
  6821. return 0;
  6822. }
  6823. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6824. {
  6825. struct tg3 *tp = netdev_priv(dev);
  6826. strcpy(info->driver, DRV_MODULE_NAME);
  6827. strcpy(info->version, DRV_MODULE_VERSION);
  6828. strcpy(info->fw_version, tp->fw_ver);
  6829. strcpy(info->bus_info, pci_name(tp->pdev));
  6830. }
  6831. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6832. {
  6833. struct tg3 *tp = netdev_priv(dev);
  6834. wol->supported = WAKE_MAGIC;
  6835. wol->wolopts = 0;
  6836. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6837. wol->wolopts = WAKE_MAGIC;
  6838. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6839. }
  6840. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6841. {
  6842. struct tg3 *tp = netdev_priv(dev);
  6843. if (wol->wolopts & ~WAKE_MAGIC)
  6844. return -EINVAL;
  6845. if ((wol->wolopts & WAKE_MAGIC) &&
  6846. tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  6847. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6848. return -EINVAL;
  6849. spin_lock_bh(&tp->lock);
  6850. if (wol->wolopts & WAKE_MAGIC)
  6851. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6852. else
  6853. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6854. spin_unlock_bh(&tp->lock);
  6855. return 0;
  6856. }
  6857. static u32 tg3_get_msglevel(struct net_device *dev)
  6858. {
  6859. struct tg3 *tp = netdev_priv(dev);
  6860. return tp->msg_enable;
  6861. }
  6862. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6863. {
  6864. struct tg3 *tp = netdev_priv(dev);
  6865. tp->msg_enable = value;
  6866. }
  6867. #if TG3_TSO_SUPPORT != 0
  6868. static int tg3_set_tso(struct net_device *dev, u32 value)
  6869. {
  6870. struct tg3 *tp = netdev_priv(dev);
  6871. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6872. if (value)
  6873. return -EINVAL;
  6874. return 0;
  6875. }
  6876. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  6877. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  6878. if (value)
  6879. dev->features |= NETIF_F_TSO6;
  6880. else
  6881. dev->features &= ~NETIF_F_TSO6;
  6882. }
  6883. return ethtool_op_set_tso(dev, value);
  6884. }
  6885. #endif
  6886. static int tg3_nway_reset(struct net_device *dev)
  6887. {
  6888. struct tg3 *tp = netdev_priv(dev);
  6889. u32 bmcr;
  6890. int r;
  6891. if (!netif_running(dev))
  6892. return -EAGAIN;
  6893. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6894. return -EINVAL;
  6895. spin_lock_bh(&tp->lock);
  6896. r = -EINVAL;
  6897. tg3_readphy(tp, MII_BMCR, &bmcr);
  6898. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6899. ((bmcr & BMCR_ANENABLE) ||
  6900. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6901. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6902. BMCR_ANENABLE);
  6903. r = 0;
  6904. }
  6905. spin_unlock_bh(&tp->lock);
  6906. return r;
  6907. }
  6908. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6909. {
  6910. struct tg3 *tp = netdev_priv(dev);
  6911. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6912. ering->rx_mini_max_pending = 0;
  6913. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6914. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6915. else
  6916. ering->rx_jumbo_max_pending = 0;
  6917. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  6918. ering->rx_pending = tp->rx_pending;
  6919. ering->rx_mini_pending = 0;
  6920. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6921. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6922. else
  6923. ering->rx_jumbo_pending = 0;
  6924. ering->tx_pending = tp->tx_pending;
  6925. }
  6926. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6927. {
  6928. struct tg3 *tp = netdev_priv(dev);
  6929. int irq_sync = 0, err = 0;
  6930. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6931. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6932. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  6933. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  6934. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1_BUG) &&
  6935. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  6936. return -EINVAL;
  6937. if (netif_running(dev)) {
  6938. tg3_netif_stop(tp);
  6939. irq_sync = 1;
  6940. }
  6941. tg3_full_lock(tp, irq_sync);
  6942. tp->rx_pending = ering->rx_pending;
  6943. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6944. tp->rx_pending > 63)
  6945. tp->rx_pending = 63;
  6946. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6947. tp->tx_pending = ering->tx_pending;
  6948. if (netif_running(dev)) {
  6949. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6950. err = tg3_restart_hw(tp, 1);
  6951. if (!err)
  6952. tg3_netif_start(tp);
  6953. }
  6954. tg3_full_unlock(tp);
  6955. return err;
  6956. }
  6957. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6958. {
  6959. struct tg3 *tp = netdev_priv(dev);
  6960. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6961. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6962. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6963. }
  6964. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6965. {
  6966. struct tg3 *tp = netdev_priv(dev);
  6967. int irq_sync = 0, err = 0;
  6968. if (netif_running(dev)) {
  6969. tg3_netif_stop(tp);
  6970. irq_sync = 1;
  6971. }
  6972. tg3_full_lock(tp, irq_sync);
  6973. if (epause->autoneg)
  6974. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6975. else
  6976. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6977. if (epause->rx_pause)
  6978. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6979. else
  6980. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6981. if (epause->tx_pause)
  6982. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6983. else
  6984. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6985. if (netif_running(dev)) {
  6986. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6987. err = tg3_restart_hw(tp, 1);
  6988. if (!err)
  6989. tg3_netif_start(tp);
  6990. }
  6991. tg3_full_unlock(tp);
  6992. return err;
  6993. }
  6994. static u32 tg3_get_rx_csum(struct net_device *dev)
  6995. {
  6996. struct tg3 *tp = netdev_priv(dev);
  6997. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6998. }
  6999. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7000. {
  7001. struct tg3 *tp = netdev_priv(dev);
  7002. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7003. if (data != 0)
  7004. return -EINVAL;
  7005. return 0;
  7006. }
  7007. spin_lock_bh(&tp->lock);
  7008. if (data)
  7009. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7010. else
  7011. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7012. spin_unlock_bh(&tp->lock);
  7013. return 0;
  7014. }
  7015. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7016. {
  7017. struct tg3 *tp = netdev_priv(dev);
  7018. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7019. if (data != 0)
  7020. return -EINVAL;
  7021. return 0;
  7022. }
  7023. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7024. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7025. ethtool_op_set_tx_hw_csum(dev, data);
  7026. else
  7027. ethtool_op_set_tx_csum(dev, data);
  7028. return 0;
  7029. }
  7030. static int tg3_get_stats_count (struct net_device *dev)
  7031. {
  7032. return TG3_NUM_STATS;
  7033. }
  7034. static int tg3_get_test_count (struct net_device *dev)
  7035. {
  7036. return TG3_NUM_TEST;
  7037. }
  7038. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7039. {
  7040. switch (stringset) {
  7041. case ETH_SS_STATS:
  7042. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7043. break;
  7044. case ETH_SS_TEST:
  7045. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7046. break;
  7047. default:
  7048. WARN_ON(1); /* we need a WARN() */
  7049. break;
  7050. }
  7051. }
  7052. static int tg3_phys_id(struct net_device *dev, u32 data)
  7053. {
  7054. struct tg3 *tp = netdev_priv(dev);
  7055. int i;
  7056. if (!netif_running(tp->dev))
  7057. return -EAGAIN;
  7058. if (data == 0)
  7059. data = 2;
  7060. for (i = 0; i < (data * 2); i++) {
  7061. if ((i % 2) == 0)
  7062. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7063. LED_CTRL_1000MBPS_ON |
  7064. LED_CTRL_100MBPS_ON |
  7065. LED_CTRL_10MBPS_ON |
  7066. LED_CTRL_TRAFFIC_OVERRIDE |
  7067. LED_CTRL_TRAFFIC_BLINK |
  7068. LED_CTRL_TRAFFIC_LED);
  7069. else
  7070. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7071. LED_CTRL_TRAFFIC_OVERRIDE);
  7072. if (msleep_interruptible(500))
  7073. break;
  7074. }
  7075. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7076. return 0;
  7077. }
  7078. static void tg3_get_ethtool_stats (struct net_device *dev,
  7079. struct ethtool_stats *estats, u64 *tmp_stats)
  7080. {
  7081. struct tg3 *tp = netdev_priv(dev);
  7082. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7083. }
  7084. #define NVRAM_TEST_SIZE 0x100
  7085. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  7086. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7087. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7088. static int tg3_test_nvram(struct tg3 *tp)
  7089. {
  7090. u32 *buf, csum, magic;
  7091. int i, j, err = 0, size;
  7092. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7093. return -EIO;
  7094. if (magic == TG3_EEPROM_MAGIC)
  7095. size = NVRAM_TEST_SIZE;
  7096. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7097. if ((magic & 0xe00000) == 0x200000)
  7098. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  7099. else
  7100. return 0;
  7101. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7102. size = NVRAM_SELFBOOT_HW_SIZE;
  7103. else
  7104. return -EIO;
  7105. buf = kmalloc(size, GFP_KERNEL);
  7106. if (buf == NULL)
  7107. return -ENOMEM;
  7108. err = -EIO;
  7109. for (i = 0, j = 0; i < size; i += 4, j++) {
  7110. u32 val;
  7111. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  7112. break;
  7113. buf[j] = cpu_to_le32(val);
  7114. }
  7115. if (i < size)
  7116. goto out;
  7117. /* Selfboot format */
  7118. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_FW_MSK) ==
  7119. TG3_EEPROM_MAGIC_FW) {
  7120. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7121. for (i = 0; i < size; i++)
  7122. csum8 += buf8[i];
  7123. if (csum8 == 0) {
  7124. err = 0;
  7125. goto out;
  7126. }
  7127. err = -EIO;
  7128. goto out;
  7129. }
  7130. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_HW_MSK) ==
  7131. TG3_EEPROM_MAGIC_HW) {
  7132. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7133. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7134. u8 *buf8 = (u8 *) buf;
  7135. int j, k;
  7136. /* Separate the parity bits and the data bytes. */
  7137. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7138. if ((i == 0) || (i == 8)) {
  7139. int l;
  7140. u8 msk;
  7141. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7142. parity[k++] = buf8[i] & msk;
  7143. i++;
  7144. }
  7145. else if (i == 16) {
  7146. int l;
  7147. u8 msk;
  7148. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7149. parity[k++] = buf8[i] & msk;
  7150. i++;
  7151. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7152. parity[k++] = buf8[i] & msk;
  7153. i++;
  7154. }
  7155. data[j++] = buf8[i];
  7156. }
  7157. err = -EIO;
  7158. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7159. u8 hw8 = hweight8(data[i]);
  7160. if ((hw8 & 0x1) && parity[i])
  7161. goto out;
  7162. else if (!(hw8 & 0x1) && !parity[i])
  7163. goto out;
  7164. }
  7165. err = 0;
  7166. goto out;
  7167. }
  7168. /* Bootstrap checksum at offset 0x10 */
  7169. csum = calc_crc((unsigned char *) buf, 0x10);
  7170. if(csum != cpu_to_le32(buf[0x10/4]))
  7171. goto out;
  7172. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7173. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7174. if (csum != cpu_to_le32(buf[0xfc/4]))
  7175. goto out;
  7176. err = 0;
  7177. out:
  7178. kfree(buf);
  7179. return err;
  7180. }
  7181. #define TG3_SERDES_TIMEOUT_SEC 2
  7182. #define TG3_COPPER_TIMEOUT_SEC 6
  7183. static int tg3_test_link(struct tg3 *tp)
  7184. {
  7185. int i, max;
  7186. if (!netif_running(tp->dev))
  7187. return -ENODEV;
  7188. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7189. max = TG3_SERDES_TIMEOUT_SEC;
  7190. else
  7191. max = TG3_COPPER_TIMEOUT_SEC;
  7192. for (i = 0; i < max; i++) {
  7193. if (netif_carrier_ok(tp->dev))
  7194. return 0;
  7195. if (msleep_interruptible(1000))
  7196. break;
  7197. }
  7198. return -EIO;
  7199. }
  7200. /* Only test the commonly used registers */
  7201. static int tg3_test_registers(struct tg3 *tp)
  7202. {
  7203. int i, is_5705, is_5750;
  7204. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7205. static struct {
  7206. u16 offset;
  7207. u16 flags;
  7208. #define TG3_FL_5705 0x1
  7209. #define TG3_FL_NOT_5705 0x2
  7210. #define TG3_FL_NOT_5788 0x4
  7211. #define TG3_FL_NOT_5750 0x8
  7212. u32 read_mask;
  7213. u32 write_mask;
  7214. } reg_tbl[] = {
  7215. /* MAC Control Registers */
  7216. { MAC_MODE, TG3_FL_NOT_5705,
  7217. 0x00000000, 0x00ef6f8c },
  7218. { MAC_MODE, TG3_FL_5705,
  7219. 0x00000000, 0x01ef6b8c },
  7220. { MAC_STATUS, TG3_FL_NOT_5705,
  7221. 0x03800107, 0x00000000 },
  7222. { MAC_STATUS, TG3_FL_5705,
  7223. 0x03800100, 0x00000000 },
  7224. { MAC_ADDR_0_HIGH, 0x0000,
  7225. 0x00000000, 0x0000ffff },
  7226. { MAC_ADDR_0_LOW, 0x0000,
  7227. 0x00000000, 0xffffffff },
  7228. { MAC_RX_MTU_SIZE, 0x0000,
  7229. 0x00000000, 0x0000ffff },
  7230. { MAC_TX_MODE, 0x0000,
  7231. 0x00000000, 0x00000070 },
  7232. { MAC_TX_LENGTHS, 0x0000,
  7233. 0x00000000, 0x00003fff },
  7234. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7235. 0x00000000, 0x000007fc },
  7236. { MAC_RX_MODE, TG3_FL_5705,
  7237. 0x00000000, 0x000007dc },
  7238. { MAC_HASH_REG_0, 0x0000,
  7239. 0x00000000, 0xffffffff },
  7240. { MAC_HASH_REG_1, 0x0000,
  7241. 0x00000000, 0xffffffff },
  7242. { MAC_HASH_REG_2, 0x0000,
  7243. 0x00000000, 0xffffffff },
  7244. { MAC_HASH_REG_3, 0x0000,
  7245. 0x00000000, 0xffffffff },
  7246. /* Receive Data and Receive BD Initiator Control Registers. */
  7247. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7248. 0x00000000, 0xffffffff },
  7249. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7250. 0x00000000, 0xffffffff },
  7251. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7252. 0x00000000, 0x00000003 },
  7253. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7254. 0x00000000, 0xffffffff },
  7255. { RCVDBDI_STD_BD+0, 0x0000,
  7256. 0x00000000, 0xffffffff },
  7257. { RCVDBDI_STD_BD+4, 0x0000,
  7258. 0x00000000, 0xffffffff },
  7259. { RCVDBDI_STD_BD+8, 0x0000,
  7260. 0x00000000, 0xffff0002 },
  7261. { RCVDBDI_STD_BD+0xc, 0x0000,
  7262. 0x00000000, 0xffffffff },
  7263. /* Receive BD Initiator Control Registers. */
  7264. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7265. 0x00000000, 0xffffffff },
  7266. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7267. 0x00000000, 0x000003ff },
  7268. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7269. 0x00000000, 0xffffffff },
  7270. /* Host Coalescing Control Registers. */
  7271. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7272. 0x00000000, 0x00000004 },
  7273. { HOSTCC_MODE, TG3_FL_5705,
  7274. 0x00000000, 0x000000f6 },
  7275. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7276. 0x00000000, 0xffffffff },
  7277. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7278. 0x00000000, 0x000003ff },
  7279. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7280. 0x00000000, 0xffffffff },
  7281. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7282. 0x00000000, 0x000003ff },
  7283. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7284. 0x00000000, 0xffffffff },
  7285. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7286. 0x00000000, 0x000000ff },
  7287. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7288. 0x00000000, 0xffffffff },
  7289. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7290. 0x00000000, 0x000000ff },
  7291. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7292. 0x00000000, 0xffffffff },
  7293. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7294. 0x00000000, 0xffffffff },
  7295. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7296. 0x00000000, 0xffffffff },
  7297. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7298. 0x00000000, 0x000000ff },
  7299. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7300. 0x00000000, 0xffffffff },
  7301. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7302. 0x00000000, 0x000000ff },
  7303. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7304. 0x00000000, 0xffffffff },
  7305. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7306. 0x00000000, 0xffffffff },
  7307. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7308. 0x00000000, 0xffffffff },
  7309. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7310. 0x00000000, 0xffffffff },
  7311. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7312. 0x00000000, 0xffffffff },
  7313. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7314. 0xffffffff, 0x00000000 },
  7315. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7316. 0xffffffff, 0x00000000 },
  7317. /* Buffer Manager Control Registers. */
  7318. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7319. 0x00000000, 0x007fff80 },
  7320. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7321. 0x00000000, 0x007fffff },
  7322. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7323. 0x00000000, 0x0000003f },
  7324. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7325. 0x00000000, 0x000001ff },
  7326. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7327. 0x00000000, 0x000001ff },
  7328. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7329. 0xffffffff, 0x00000000 },
  7330. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7331. 0xffffffff, 0x00000000 },
  7332. /* Mailbox Registers */
  7333. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7334. 0x00000000, 0x000001ff },
  7335. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7336. 0x00000000, 0x000001ff },
  7337. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7338. 0x00000000, 0x000007ff },
  7339. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7340. 0x00000000, 0x000001ff },
  7341. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7342. };
  7343. is_5705 = is_5750 = 0;
  7344. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7345. is_5705 = 1;
  7346. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7347. is_5750 = 1;
  7348. }
  7349. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7350. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7351. continue;
  7352. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7353. continue;
  7354. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7355. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7356. continue;
  7357. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7358. continue;
  7359. offset = (u32) reg_tbl[i].offset;
  7360. read_mask = reg_tbl[i].read_mask;
  7361. write_mask = reg_tbl[i].write_mask;
  7362. /* Save the original register content */
  7363. save_val = tr32(offset);
  7364. /* Determine the read-only value. */
  7365. read_val = save_val & read_mask;
  7366. /* Write zero to the register, then make sure the read-only bits
  7367. * are not changed and the read/write bits are all zeros.
  7368. */
  7369. tw32(offset, 0);
  7370. val = tr32(offset);
  7371. /* Test the read-only and read/write bits. */
  7372. if (((val & read_mask) != read_val) || (val & write_mask))
  7373. goto out;
  7374. /* Write ones to all the bits defined by RdMask and WrMask, then
  7375. * make sure the read-only bits are not changed and the
  7376. * read/write bits are all ones.
  7377. */
  7378. tw32(offset, read_mask | write_mask);
  7379. val = tr32(offset);
  7380. /* Test the read-only bits. */
  7381. if ((val & read_mask) != read_val)
  7382. goto out;
  7383. /* Test the read/write bits. */
  7384. if ((val & write_mask) != write_mask)
  7385. goto out;
  7386. tw32(offset, save_val);
  7387. }
  7388. return 0;
  7389. out:
  7390. if (netif_msg_hw(tp))
  7391. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7392. offset);
  7393. tw32(offset, save_val);
  7394. return -EIO;
  7395. }
  7396. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7397. {
  7398. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7399. int i;
  7400. u32 j;
  7401. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7402. for (j = 0; j < len; j += 4) {
  7403. u32 val;
  7404. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7405. tg3_read_mem(tp, offset + j, &val);
  7406. if (val != test_pattern[i])
  7407. return -EIO;
  7408. }
  7409. }
  7410. return 0;
  7411. }
  7412. static int tg3_test_memory(struct tg3 *tp)
  7413. {
  7414. static struct mem_entry {
  7415. u32 offset;
  7416. u32 len;
  7417. } mem_tbl_570x[] = {
  7418. { 0x00000000, 0x00b50},
  7419. { 0x00002000, 0x1c000},
  7420. { 0xffffffff, 0x00000}
  7421. }, mem_tbl_5705[] = {
  7422. { 0x00000100, 0x0000c},
  7423. { 0x00000200, 0x00008},
  7424. { 0x00004000, 0x00800},
  7425. { 0x00006000, 0x01000},
  7426. { 0x00008000, 0x02000},
  7427. { 0x00010000, 0x0e000},
  7428. { 0xffffffff, 0x00000}
  7429. }, mem_tbl_5755[] = {
  7430. { 0x00000200, 0x00008},
  7431. { 0x00004000, 0x00800},
  7432. { 0x00006000, 0x00800},
  7433. { 0x00008000, 0x02000},
  7434. { 0x00010000, 0x0c000},
  7435. { 0xffffffff, 0x00000}
  7436. }, mem_tbl_5906[] = {
  7437. { 0x00000200, 0x00008},
  7438. { 0x00004000, 0x00400},
  7439. { 0x00006000, 0x00400},
  7440. { 0x00008000, 0x01000},
  7441. { 0x00010000, 0x01000},
  7442. { 0xffffffff, 0x00000}
  7443. };
  7444. struct mem_entry *mem_tbl;
  7445. int err = 0;
  7446. int i;
  7447. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7449. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7450. mem_tbl = mem_tbl_5755;
  7451. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7452. mem_tbl = mem_tbl_5906;
  7453. else
  7454. mem_tbl = mem_tbl_5705;
  7455. } else
  7456. mem_tbl = mem_tbl_570x;
  7457. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7458. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7459. mem_tbl[i].len)) != 0)
  7460. break;
  7461. }
  7462. return err;
  7463. }
  7464. #define TG3_MAC_LOOPBACK 0
  7465. #define TG3_PHY_LOOPBACK 1
  7466. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7467. {
  7468. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7469. u32 desc_idx;
  7470. struct sk_buff *skb, *rx_skb;
  7471. u8 *tx_data;
  7472. dma_addr_t map;
  7473. int num_pkts, tx_len, rx_len, i, err;
  7474. struct tg3_rx_buffer_desc *desc;
  7475. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7476. /* HW errata - mac loopback fails in some cases on 5780.
  7477. * Normal traffic and PHY loopback are not affected by
  7478. * errata.
  7479. */
  7480. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7481. return 0;
  7482. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7483. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY;
  7484. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7485. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7486. else
  7487. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7488. tw32(MAC_MODE, mac_mode);
  7489. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7490. u32 val;
  7491. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7492. u32 phytest;
  7493. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7494. u32 phy;
  7495. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7496. phytest | MII_TG3_EPHY_SHADOW_EN);
  7497. if (!tg3_readphy(tp, 0x1b, &phy))
  7498. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7499. if (!tg3_readphy(tp, 0x10, &phy))
  7500. tg3_writephy(tp, 0x10, phy & ~0x4000);
  7501. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7502. }
  7503. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7504. } else
  7505. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7506. tg3_writephy(tp, MII_BMCR, val);
  7507. udelay(40);
  7508. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7509. MAC_MODE_LINK_POLARITY;
  7510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7511. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7512. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7513. } else
  7514. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7515. /* reset to prevent losing 1st rx packet intermittently */
  7516. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7517. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7518. udelay(10);
  7519. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7520. }
  7521. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7522. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7523. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7524. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7525. }
  7526. tw32(MAC_MODE, mac_mode);
  7527. }
  7528. else
  7529. return -EINVAL;
  7530. err = -EIO;
  7531. tx_len = 1514;
  7532. skb = netdev_alloc_skb(tp->dev, tx_len);
  7533. if (!skb)
  7534. return -ENOMEM;
  7535. tx_data = skb_put(skb, tx_len);
  7536. memcpy(tx_data, tp->dev->dev_addr, 6);
  7537. memset(tx_data + 6, 0x0, 8);
  7538. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7539. for (i = 14; i < tx_len; i++)
  7540. tx_data[i] = (u8) (i & 0xff);
  7541. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7542. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7543. HOSTCC_MODE_NOW);
  7544. udelay(10);
  7545. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7546. num_pkts = 0;
  7547. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7548. tp->tx_prod++;
  7549. num_pkts++;
  7550. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7551. tp->tx_prod);
  7552. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7553. udelay(10);
  7554. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7555. for (i = 0; i < 25; i++) {
  7556. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7557. HOSTCC_MODE_NOW);
  7558. udelay(10);
  7559. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7560. rx_idx = tp->hw_status->idx[0].rx_producer;
  7561. if ((tx_idx == tp->tx_prod) &&
  7562. (rx_idx == (rx_start_idx + num_pkts)))
  7563. break;
  7564. }
  7565. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7566. dev_kfree_skb(skb);
  7567. if (tx_idx != tp->tx_prod)
  7568. goto out;
  7569. if (rx_idx != rx_start_idx + num_pkts)
  7570. goto out;
  7571. desc = &tp->rx_rcb[rx_start_idx];
  7572. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7573. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7574. if (opaque_key != RXD_OPAQUE_RING_STD)
  7575. goto out;
  7576. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7577. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7578. goto out;
  7579. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7580. if (rx_len != tx_len)
  7581. goto out;
  7582. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7583. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7584. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7585. for (i = 14; i < tx_len; i++) {
  7586. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7587. goto out;
  7588. }
  7589. err = 0;
  7590. /* tg3_free_rings will unmap and free the rx_skb */
  7591. out:
  7592. return err;
  7593. }
  7594. #define TG3_MAC_LOOPBACK_FAILED 1
  7595. #define TG3_PHY_LOOPBACK_FAILED 2
  7596. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7597. TG3_PHY_LOOPBACK_FAILED)
  7598. static int tg3_test_loopback(struct tg3 *tp)
  7599. {
  7600. int err = 0;
  7601. if (!netif_running(tp->dev))
  7602. return TG3_LOOPBACK_FAILED;
  7603. err = tg3_reset_hw(tp, 1);
  7604. if (err)
  7605. return TG3_LOOPBACK_FAILED;
  7606. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7607. err |= TG3_MAC_LOOPBACK_FAILED;
  7608. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7609. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7610. err |= TG3_PHY_LOOPBACK_FAILED;
  7611. }
  7612. return err;
  7613. }
  7614. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7615. u64 *data)
  7616. {
  7617. struct tg3 *tp = netdev_priv(dev);
  7618. if (tp->link_config.phy_is_low_power)
  7619. tg3_set_power_state(tp, PCI_D0);
  7620. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7621. if (tg3_test_nvram(tp) != 0) {
  7622. etest->flags |= ETH_TEST_FL_FAILED;
  7623. data[0] = 1;
  7624. }
  7625. if (tg3_test_link(tp) != 0) {
  7626. etest->flags |= ETH_TEST_FL_FAILED;
  7627. data[1] = 1;
  7628. }
  7629. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7630. int err, irq_sync = 0;
  7631. if (netif_running(dev)) {
  7632. tg3_netif_stop(tp);
  7633. irq_sync = 1;
  7634. }
  7635. tg3_full_lock(tp, irq_sync);
  7636. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7637. err = tg3_nvram_lock(tp);
  7638. tg3_halt_cpu(tp, RX_CPU_BASE);
  7639. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7640. tg3_halt_cpu(tp, TX_CPU_BASE);
  7641. if (!err)
  7642. tg3_nvram_unlock(tp);
  7643. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7644. tg3_phy_reset(tp);
  7645. if (tg3_test_registers(tp) != 0) {
  7646. etest->flags |= ETH_TEST_FL_FAILED;
  7647. data[2] = 1;
  7648. }
  7649. if (tg3_test_memory(tp) != 0) {
  7650. etest->flags |= ETH_TEST_FL_FAILED;
  7651. data[3] = 1;
  7652. }
  7653. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7654. etest->flags |= ETH_TEST_FL_FAILED;
  7655. tg3_full_unlock(tp);
  7656. if (tg3_test_interrupt(tp) != 0) {
  7657. etest->flags |= ETH_TEST_FL_FAILED;
  7658. data[5] = 1;
  7659. }
  7660. tg3_full_lock(tp, 0);
  7661. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7662. if (netif_running(dev)) {
  7663. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7664. if (!tg3_restart_hw(tp, 1))
  7665. tg3_netif_start(tp);
  7666. }
  7667. tg3_full_unlock(tp);
  7668. }
  7669. if (tp->link_config.phy_is_low_power)
  7670. tg3_set_power_state(tp, PCI_D3hot);
  7671. }
  7672. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7673. {
  7674. struct mii_ioctl_data *data = if_mii(ifr);
  7675. struct tg3 *tp = netdev_priv(dev);
  7676. int err;
  7677. switch(cmd) {
  7678. case SIOCGMIIPHY:
  7679. data->phy_id = PHY_ADDR;
  7680. /* fallthru */
  7681. case SIOCGMIIREG: {
  7682. u32 mii_regval;
  7683. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7684. break; /* We have no PHY */
  7685. if (tp->link_config.phy_is_low_power)
  7686. return -EAGAIN;
  7687. spin_lock_bh(&tp->lock);
  7688. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7689. spin_unlock_bh(&tp->lock);
  7690. data->val_out = mii_regval;
  7691. return err;
  7692. }
  7693. case SIOCSMIIREG:
  7694. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7695. break; /* We have no PHY */
  7696. if (!capable(CAP_NET_ADMIN))
  7697. return -EPERM;
  7698. if (tp->link_config.phy_is_low_power)
  7699. return -EAGAIN;
  7700. spin_lock_bh(&tp->lock);
  7701. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7702. spin_unlock_bh(&tp->lock);
  7703. return err;
  7704. default:
  7705. /* do nothing */
  7706. break;
  7707. }
  7708. return -EOPNOTSUPP;
  7709. }
  7710. #if TG3_VLAN_TAG_USED
  7711. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7712. {
  7713. struct tg3 *tp = netdev_priv(dev);
  7714. if (netif_running(dev))
  7715. tg3_netif_stop(tp);
  7716. tg3_full_lock(tp, 0);
  7717. tp->vlgrp = grp;
  7718. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7719. __tg3_set_rx_mode(dev);
  7720. tg3_full_unlock(tp);
  7721. if (netif_running(dev))
  7722. tg3_netif_start(tp);
  7723. }
  7724. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7725. {
  7726. struct tg3 *tp = netdev_priv(dev);
  7727. if (netif_running(dev))
  7728. tg3_netif_stop(tp);
  7729. tg3_full_lock(tp, 0);
  7730. if (tp->vlgrp)
  7731. tp->vlgrp->vlan_devices[vid] = NULL;
  7732. tg3_full_unlock(tp);
  7733. if (netif_running(dev))
  7734. tg3_netif_start(tp);
  7735. }
  7736. #endif
  7737. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7738. {
  7739. struct tg3 *tp = netdev_priv(dev);
  7740. memcpy(ec, &tp->coal, sizeof(*ec));
  7741. return 0;
  7742. }
  7743. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7744. {
  7745. struct tg3 *tp = netdev_priv(dev);
  7746. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7747. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7748. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7749. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7750. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7751. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7752. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7753. }
  7754. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7755. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7756. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7757. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7758. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7759. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7760. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7761. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7762. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7763. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7764. return -EINVAL;
  7765. /* No rx interrupts will be generated if both are zero */
  7766. if ((ec->rx_coalesce_usecs == 0) &&
  7767. (ec->rx_max_coalesced_frames == 0))
  7768. return -EINVAL;
  7769. /* No tx interrupts will be generated if both are zero */
  7770. if ((ec->tx_coalesce_usecs == 0) &&
  7771. (ec->tx_max_coalesced_frames == 0))
  7772. return -EINVAL;
  7773. /* Only copy relevant parameters, ignore all others. */
  7774. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7775. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7776. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7777. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7778. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7779. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7780. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7781. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7782. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7783. if (netif_running(dev)) {
  7784. tg3_full_lock(tp, 0);
  7785. __tg3_set_coalesce(tp, &tp->coal);
  7786. tg3_full_unlock(tp);
  7787. }
  7788. return 0;
  7789. }
  7790. static const struct ethtool_ops tg3_ethtool_ops = {
  7791. .get_settings = tg3_get_settings,
  7792. .set_settings = tg3_set_settings,
  7793. .get_drvinfo = tg3_get_drvinfo,
  7794. .get_regs_len = tg3_get_regs_len,
  7795. .get_regs = tg3_get_regs,
  7796. .get_wol = tg3_get_wol,
  7797. .set_wol = tg3_set_wol,
  7798. .get_msglevel = tg3_get_msglevel,
  7799. .set_msglevel = tg3_set_msglevel,
  7800. .nway_reset = tg3_nway_reset,
  7801. .get_link = ethtool_op_get_link,
  7802. .get_eeprom_len = tg3_get_eeprom_len,
  7803. .get_eeprom = tg3_get_eeprom,
  7804. .set_eeprom = tg3_set_eeprom,
  7805. .get_ringparam = tg3_get_ringparam,
  7806. .set_ringparam = tg3_set_ringparam,
  7807. .get_pauseparam = tg3_get_pauseparam,
  7808. .set_pauseparam = tg3_set_pauseparam,
  7809. .get_rx_csum = tg3_get_rx_csum,
  7810. .set_rx_csum = tg3_set_rx_csum,
  7811. .get_tx_csum = ethtool_op_get_tx_csum,
  7812. .set_tx_csum = tg3_set_tx_csum,
  7813. .get_sg = ethtool_op_get_sg,
  7814. .set_sg = ethtool_op_set_sg,
  7815. #if TG3_TSO_SUPPORT != 0
  7816. .get_tso = ethtool_op_get_tso,
  7817. .set_tso = tg3_set_tso,
  7818. #endif
  7819. .self_test_count = tg3_get_test_count,
  7820. .self_test = tg3_self_test,
  7821. .get_strings = tg3_get_strings,
  7822. .phys_id = tg3_phys_id,
  7823. .get_stats_count = tg3_get_stats_count,
  7824. .get_ethtool_stats = tg3_get_ethtool_stats,
  7825. .get_coalesce = tg3_get_coalesce,
  7826. .set_coalesce = tg3_set_coalesce,
  7827. .get_perm_addr = ethtool_op_get_perm_addr,
  7828. };
  7829. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7830. {
  7831. u32 cursize, val, magic;
  7832. tp->nvram_size = EEPROM_CHIP_SIZE;
  7833. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7834. return;
  7835. if ((magic != TG3_EEPROM_MAGIC) &&
  7836. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  7837. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  7838. return;
  7839. /*
  7840. * Size the chip by reading offsets at increasing powers of two.
  7841. * When we encounter our validation signature, we know the addressing
  7842. * has wrapped around, and thus have our chip size.
  7843. */
  7844. cursize = 0x10;
  7845. while (cursize < tp->nvram_size) {
  7846. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  7847. return;
  7848. if (val == magic)
  7849. break;
  7850. cursize <<= 1;
  7851. }
  7852. tp->nvram_size = cursize;
  7853. }
  7854. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7855. {
  7856. u32 val;
  7857. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  7858. return;
  7859. /* Selfboot format */
  7860. if (val != TG3_EEPROM_MAGIC) {
  7861. tg3_get_eeprom_size(tp);
  7862. return;
  7863. }
  7864. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7865. if (val != 0) {
  7866. tp->nvram_size = (val >> 16) * 1024;
  7867. return;
  7868. }
  7869. }
  7870. tp->nvram_size = 0x20000;
  7871. }
  7872. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7873. {
  7874. u32 nvcfg1;
  7875. nvcfg1 = tr32(NVRAM_CFG1);
  7876. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7877. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7878. }
  7879. else {
  7880. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7881. tw32(NVRAM_CFG1, nvcfg1);
  7882. }
  7883. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7884. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7885. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7886. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7887. tp->nvram_jedecnum = JEDEC_ATMEL;
  7888. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7889. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7890. break;
  7891. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7892. tp->nvram_jedecnum = JEDEC_ATMEL;
  7893. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7894. break;
  7895. case FLASH_VENDOR_ATMEL_EEPROM:
  7896. tp->nvram_jedecnum = JEDEC_ATMEL;
  7897. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7898. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7899. break;
  7900. case FLASH_VENDOR_ST:
  7901. tp->nvram_jedecnum = JEDEC_ST;
  7902. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7903. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7904. break;
  7905. case FLASH_VENDOR_SAIFUN:
  7906. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7907. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7908. break;
  7909. case FLASH_VENDOR_SST_SMALL:
  7910. case FLASH_VENDOR_SST_LARGE:
  7911. tp->nvram_jedecnum = JEDEC_SST;
  7912. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7913. break;
  7914. }
  7915. }
  7916. else {
  7917. tp->nvram_jedecnum = JEDEC_ATMEL;
  7918. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7919. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7920. }
  7921. }
  7922. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7923. {
  7924. u32 nvcfg1;
  7925. nvcfg1 = tr32(NVRAM_CFG1);
  7926. /* NVRAM protection for TPM */
  7927. if (nvcfg1 & (1 << 27))
  7928. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7929. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7930. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7931. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7932. tp->nvram_jedecnum = JEDEC_ATMEL;
  7933. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7934. break;
  7935. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7936. tp->nvram_jedecnum = JEDEC_ATMEL;
  7937. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7938. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7939. break;
  7940. case FLASH_5752VENDOR_ST_M45PE10:
  7941. case FLASH_5752VENDOR_ST_M45PE20:
  7942. case FLASH_5752VENDOR_ST_M45PE40:
  7943. tp->nvram_jedecnum = JEDEC_ST;
  7944. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7945. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7946. break;
  7947. }
  7948. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7949. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7950. case FLASH_5752PAGE_SIZE_256:
  7951. tp->nvram_pagesize = 256;
  7952. break;
  7953. case FLASH_5752PAGE_SIZE_512:
  7954. tp->nvram_pagesize = 512;
  7955. break;
  7956. case FLASH_5752PAGE_SIZE_1K:
  7957. tp->nvram_pagesize = 1024;
  7958. break;
  7959. case FLASH_5752PAGE_SIZE_2K:
  7960. tp->nvram_pagesize = 2048;
  7961. break;
  7962. case FLASH_5752PAGE_SIZE_4K:
  7963. tp->nvram_pagesize = 4096;
  7964. break;
  7965. case FLASH_5752PAGE_SIZE_264:
  7966. tp->nvram_pagesize = 264;
  7967. break;
  7968. }
  7969. }
  7970. else {
  7971. /* For eeprom, set pagesize to maximum eeprom size */
  7972. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7973. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7974. tw32(NVRAM_CFG1, nvcfg1);
  7975. }
  7976. }
  7977. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  7978. {
  7979. u32 nvcfg1;
  7980. nvcfg1 = tr32(NVRAM_CFG1);
  7981. /* NVRAM protection for TPM */
  7982. if (nvcfg1 & (1 << 27))
  7983. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7984. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7985. case FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ:
  7986. case FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ:
  7987. tp->nvram_jedecnum = JEDEC_ATMEL;
  7988. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7989. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7990. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7991. tw32(NVRAM_CFG1, nvcfg1);
  7992. break;
  7993. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7994. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  7995. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  7996. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  7997. case FLASH_5755VENDOR_ATMEL_FLASH_4:
  7998. tp->nvram_jedecnum = JEDEC_ATMEL;
  7999. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8000. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8001. tp->nvram_pagesize = 264;
  8002. break;
  8003. case FLASH_5752VENDOR_ST_M45PE10:
  8004. case FLASH_5752VENDOR_ST_M45PE20:
  8005. case FLASH_5752VENDOR_ST_M45PE40:
  8006. tp->nvram_jedecnum = JEDEC_ST;
  8007. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8008. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8009. tp->nvram_pagesize = 256;
  8010. break;
  8011. }
  8012. }
  8013. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8014. {
  8015. u32 nvcfg1;
  8016. nvcfg1 = tr32(NVRAM_CFG1);
  8017. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8018. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8019. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8020. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8021. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8022. tp->nvram_jedecnum = JEDEC_ATMEL;
  8023. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8024. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8025. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8026. tw32(NVRAM_CFG1, nvcfg1);
  8027. break;
  8028. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8029. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8030. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8031. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8032. tp->nvram_jedecnum = JEDEC_ATMEL;
  8033. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8034. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8035. tp->nvram_pagesize = 264;
  8036. break;
  8037. case FLASH_5752VENDOR_ST_M45PE10:
  8038. case FLASH_5752VENDOR_ST_M45PE20:
  8039. case FLASH_5752VENDOR_ST_M45PE40:
  8040. tp->nvram_jedecnum = JEDEC_ST;
  8041. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8042. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8043. tp->nvram_pagesize = 256;
  8044. break;
  8045. }
  8046. }
  8047. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8048. {
  8049. tp->nvram_jedecnum = JEDEC_ATMEL;
  8050. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8051. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8052. }
  8053. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8054. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8055. {
  8056. tw32_f(GRC_EEPROM_ADDR,
  8057. (EEPROM_ADDR_FSM_RESET |
  8058. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8059. EEPROM_ADDR_CLKPERD_SHIFT)));
  8060. msleep(1);
  8061. /* Enable seeprom accesses. */
  8062. tw32_f(GRC_LOCAL_CTRL,
  8063. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8064. udelay(100);
  8065. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8066. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8067. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8068. if (tg3_nvram_lock(tp)) {
  8069. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8070. "tg3_nvram_init failed.\n", tp->dev->name);
  8071. return;
  8072. }
  8073. tg3_enable_nvram_access(tp);
  8074. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8075. tg3_get_5752_nvram_info(tp);
  8076. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8077. tg3_get_5755_nvram_info(tp);
  8078. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  8079. tg3_get_5787_nvram_info(tp);
  8080. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8081. tg3_get_5906_nvram_info(tp);
  8082. else
  8083. tg3_get_nvram_info(tp);
  8084. tg3_get_nvram_size(tp);
  8085. tg3_disable_nvram_access(tp);
  8086. tg3_nvram_unlock(tp);
  8087. } else {
  8088. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8089. tg3_get_eeprom_size(tp);
  8090. }
  8091. }
  8092. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8093. u32 offset, u32 *val)
  8094. {
  8095. u32 tmp;
  8096. int i;
  8097. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8098. (offset % 4) != 0)
  8099. return -EINVAL;
  8100. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8101. EEPROM_ADDR_DEVID_MASK |
  8102. EEPROM_ADDR_READ);
  8103. tw32(GRC_EEPROM_ADDR,
  8104. tmp |
  8105. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8106. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8107. EEPROM_ADDR_ADDR_MASK) |
  8108. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8109. for (i = 0; i < 1000; i++) {
  8110. tmp = tr32(GRC_EEPROM_ADDR);
  8111. if (tmp & EEPROM_ADDR_COMPLETE)
  8112. break;
  8113. msleep(1);
  8114. }
  8115. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8116. return -EBUSY;
  8117. *val = tr32(GRC_EEPROM_DATA);
  8118. return 0;
  8119. }
  8120. #define NVRAM_CMD_TIMEOUT 10000
  8121. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8122. {
  8123. int i;
  8124. tw32(NVRAM_CMD, nvram_cmd);
  8125. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8126. udelay(10);
  8127. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8128. udelay(10);
  8129. break;
  8130. }
  8131. }
  8132. if (i == NVRAM_CMD_TIMEOUT) {
  8133. return -EBUSY;
  8134. }
  8135. return 0;
  8136. }
  8137. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8138. {
  8139. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8140. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8141. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8142. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8143. addr = ((addr / tp->nvram_pagesize) <<
  8144. ATMEL_AT45DB0X1B_PAGE_POS) +
  8145. (addr % tp->nvram_pagesize);
  8146. return addr;
  8147. }
  8148. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8149. {
  8150. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8151. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8152. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8153. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8154. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8155. tp->nvram_pagesize) +
  8156. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8157. return addr;
  8158. }
  8159. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8160. {
  8161. int ret;
  8162. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8163. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8164. offset = tg3_nvram_phys_addr(tp, offset);
  8165. if (offset > NVRAM_ADDR_MSK)
  8166. return -EINVAL;
  8167. ret = tg3_nvram_lock(tp);
  8168. if (ret)
  8169. return ret;
  8170. tg3_enable_nvram_access(tp);
  8171. tw32(NVRAM_ADDR, offset);
  8172. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8173. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8174. if (ret == 0)
  8175. *val = swab32(tr32(NVRAM_RDDATA));
  8176. tg3_disable_nvram_access(tp);
  8177. tg3_nvram_unlock(tp);
  8178. return ret;
  8179. }
  8180. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8181. {
  8182. int err;
  8183. u32 tmp;
  8184. err = tg3_nvram_read(tp, offset, &tmp);
  8185. *val = swab32(tmp);
  8186. return err;
  8187. }
  8188. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8189. u32 offset, u32 len, u8 *buf)
  8190. {
  8191. int i, j, rc = 0;
  8192. u32 val;
  8193. for (i = 0; i < len; i += 4) {
  8194. u32 addr, data;
  8195. addr = offset + i;
  8196. memcpy(&data, buf + i, 4);
  8197. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  8198. val = tr32(GRC_EEPROM_ADDR);
  8199. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8200. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8201. EEPROM_ADDR_READ);
  8202. tw32(GRC_EEPROM_ADDR, val |
  8203. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8204. (addr & EEPROM_ADDR_ADDR_MASK) |
  8205. EEPROM_ADDR_START |
  8206. EEPROM_ADDR_WRITE);
  8207. for (j = 0; j < 1000; j++) {
  8208. val = tr32(GRC_EEPROM_ADDR);
  8209. if (val & EEPROM_ADDR_COMPLETE)
  8210. break;
  8211. msleep(1);
  8212. }
  8213. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8214. rc = -EBUSY;
  8215. break;
  8216. }
  8217. }
  8218. return rc;
  8219. }
  8220. /* offset and length are dword aligned */
  8221. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8222. u8 *buf)
  8223. {
  8224. int ret = 0;
  8225. u32 pagesize = tp->nvram_pagesize;
  8226. u32 pagemask = pagesize - 1;
  8227. u32 nvram_cmd;
  8228. u8 *tmp;
  8229. tmp = kmalloc(pagesize, GFP_KERNEL);
  8230. if (tmp == NULL)
  8231. return -ENOMEM;
  8232. while (len) {
  8233. int j;
  8234. u32 phy_addr, page_off, size;
  8235. phy_addr = offset & ~pagemask;
  8236. for (j = 0; j < pagesize; j += 4) {
  8237. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  8238. (u32 *) (tmp + j))))
  8239. break;
  8240. }
  8241. if (ret)
  8242. break;
  8243. page_off = offset & pagemask;
  8244. size = pagesize;
  8245. if (len < size)
  8246. size = len;
  8247. len -= size;
  8248. memcpy(tmp + page_off, buf, size);
  8249. offset = offset + (pagesize - page_off);
  8250. tg3_enable_nvram_access(tp);
  8251. /*
  8252. * Before we can erase the flash page, we need
  8253. * to issue a special "write enable" command.
  8254. */
  8255. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8256. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8257. break;
  8258. /* Erase the target page */
  8259. tw32(NVRAM_ADDR, phy_addr);
  8260. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8261. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8262. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8263. break;
  8264. /* Issue another write enable to start the write. */
  8265. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8266. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8267. break;
  8268. for (j = 0; j < pagesize; j += 4) {
  8269. u32 data;
  8270. data = *((u32 *) (tmp + j));
  8271. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8272. tw32(NVRAM_ADDR, phy_addr + j);
  8273. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8274. NVRAM_CMD_WR;
  8275. if (j == 0)
  8276. nvram_cmd |= NVRAM_CMD_FIRST;
  8277. else if (j == (pagesize - 4))
  8278. nvram_cmd |= NVRAM_CMD_LAST;
  8279. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8280. break;
  8281. }
  8282. if (ret)
  8283. break;
  8284. }
  8285. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8286. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8287. kfree(tmp);
  8288. return ret;
  8289. }
  8290. /* offset and length are dword aligned */
  8291. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8292. u8 *buf)
  8293. {
  8294. int i, ret = 0;
  8295. for (i = 0; i < len; i += 4, offset += 4) {
  8296. u32 data, page_off, phy_addr, nvram_cmd;
  8297. memcpy(&data, buf + i, 4);
  8298. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8299. page_off = offset % tp->nvram_pagesize;
  8300. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8301. tw32(NVRAM_ADDR, phy_addr);
  8302. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8303. if ((page_off == 0) || (i == 0))
  8304. nvram_cmd |= NVRAM_CMD_FIRST;
  8305. if (page_off == (tp->nvram_pagesize - 4))
  8306. nvram_cmd |= NVRAM_CMD_LAST;
  8307. if (i == (len - 4))
  8308. nvram_cmd |= NVRAM_CMD_LAST;
  8309. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8310. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8311. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8312. (tp->nvram_jedecnum == JEDEC_ST) &&
  8313. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8314. if ((ret = tg3_nvram_exec_cmd(tp,
  8315. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8316. NVRAM_CMD_DONE)))
  8317. break;
  8318. }
  8319. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8320. /* We always do complete word writes to eeprom. */
  8321. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8322. }
  8323. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8324. break;
  8325. }
  8326. return ret;
  8327. }
  8328. /* offset and length are dword aligned */
  8329. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8330. {
  8331. int ret;
  8332. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8333. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8334. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8335. udelay(40);
  8336. }
  8337. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8338. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8339. }
  8340. else {
  8341. u32 grc_mode;
  8342. ret = tg3_nvram_lock(tp);
  8343. if (ret)
  8344. return ret;
  8345. tg3_enable_nvram_access(tp);
  8346. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8347. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8348. tw32(NVRAM_WRITE1, 0x406);
  8349. grc_mode = tr32(GRC_MODE);
  8350. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8351. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8352. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8353. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8354. buf);
  8355. }
  8356. else {
  8357. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8358. buf);
  8359. }
  8360. grc_mode = tr32(GRC_MODE);
  8361. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8362. tg3_disable_nvram_access(tp);
  8363. tg3_nvram_unlock(tp);
  8364. }
  8365. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8366. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8367. udelay(40);
  8368. }
  8369. return ret;
  8370. }
  8371. struct subsys_tbl_ent {
  8372. u16 subsys_vendor, subsys_devid;
  8373. u32 phy_id;
  8374. };
  8375. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8376. /* Broadcom boards. */
  8377. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8378. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8379. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8380. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8381. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8382. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8383. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8384. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8385. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8386. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8387. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8388. /* 3com boards. */
  8389. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8390. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8391. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8392. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8393. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8394. /* DELL boards. */
  8395. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8396. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8397. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8398. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8399. /* Compaq boards. */
  8400. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8401. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8402. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8403. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8404. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8405. /* IBM boards. */
  8406. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8407. };
  8408. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8409. {
  8410. int i;
  8411. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8412. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8413. tp->pdev->subsystem_vendor) &&
  8414. (subsys_id_to_phy_id[i].subsys_devid ==
  8415. tp->pdev->subsystem_device))
  8416. return &subsys_id_to_phy_id[i];
  8417. }
  8418. return NULL;
  8419. }
  8420. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8421. {
  8422. u32 val;
  8423. u16 pmcsr;
  8424. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8425. * so need make sure we're in D0.
  8426. */
  8427. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8428. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8429. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8430. msleep(1);
  8431. /* Make sure register accesses (indirect or otherwise)
  8432. * will function correctly.
  8433. */
  8434. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8435. tp->misc_host_ctrl);
  8436. /* The memory arbiter has to be enabled in order for SRAM accesses
  8437. * to succeed. Normally on powerup the tg3 chip firmware will make
  8438. * sure it is enabled, but other entities such as system netboot
  8439. * code might disable it.
  8440. */
  8441. val = tr32(MEMARB_MODE);
  8442. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8443. tp->phy_id = PHY_ID_INVALID;
  8444. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8445. /* Assume an onboard device by default. */
  8446. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8447. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8448. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8449. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8450. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8451. }
  8452. return;
  8453. }
  8454. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8455. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8456. u32 nic_cfg, led_cfg;
  8457. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8458. int eeprom_phy_serdes = 0;
  8459. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8460. tp->nic_sram_data_cfg = nic_cfg;
  8461. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8462. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8463. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8464. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8465. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8466. (ver > 0) && (ver < 0x100))
  8467. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8468. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8469. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8470. eeprom_phy_serdes = 1;
  8471. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8472. if (nic_phy_id != 0) {
  8473. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8474. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8475. eeprom_phy_id = (id1 >> 16) << 10;
  8476. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8477. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8478. } else
  8479. eeprom_phy_id = 0;
  8480. tp->phy_id = eeprom_phy_id;
  8481. if (eeprom_phy_serdes) {
  8482. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8483. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8484. else
  8485. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8486. }
  8487. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8488. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8489. SHASTA_EXT_LED_MODE_MASK);
  8490. else
  8491. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8492. switch (led_cfg) {
  8493. default:
  8494. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8495. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8496. break;
  8497. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8498. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8499. break;
  8500. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8501. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8502. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8503. * read on some older 5700/5701 bootcode.
  8504. */
  8505. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8506. ASIC_REV_5700 ||
  8507. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8508. ASIC_REV_5701)
  8509. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8510. break;
  8511. case SHASTA_EXT_LED_SHARED:
  8512. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8513. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8514. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8515. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8516. LED_CTRL_MODE_PHY_2);
  8517. break;
  8518. case SHASTA_EXT_LED_MAC:
  8519. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8520. break;
  8521. case SHASTA_EXT_LED_COMBO:
  8522. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8523. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8524. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8525. LED_CTRL_MODE_PHY_2);
  8526. break;
  8527. };
  8528. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8530. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8531. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8532. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  8533. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8534. if ((tp->pdev->subsystem_vendor ==
  8535. PCI_VENDOR_ID_ARIMA) &&
  8536. (tp->pdev->subsystem_device == 0x205a ||
  8537. tp->pdev->subsystem_device == 0x2063))
  8538. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8539. } else {
  8540. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8541. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8542. }
  8543. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8544. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8545. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8546. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8547. }
  8548. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  8549. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  8550. if (cfg2 & (1 << 17))
  8551. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8552. /* serdes signal pre-emphasis in register 0x590 set by */
  8553. /* bootcode if bit 18 is set */
  8554. if (cfg2 & (1 << 18))
  8555. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8556. }
  8557. }
  8558. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8559. {
  8560. u32 hw_phy_id_1, hw_phy_id_2;
  8561. u32 hw_phy_id, hw_phy_id_masked;
  8562. int err;
  8563. /* Reading the PHY ID register can conflict with ASF
  8564. * firwmare access to the PHY hardware.
  8565. */
  8566. err = 0;
  8567. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  8568. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8569. } else {
  8570. /* Now read the physical PHY_ID from the chip and verify
  8571. * that it is sane. If it doesn't look good, we fall back
  8572. * to either the hard-coded table based PHY_ID and failing
  8573. * that the value found in the eeprom area.
  8574. */
  8575. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8576. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8577. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8578. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8579. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8580. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8581. }
  8582. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8583. tp->phy_id = hw_phy_id;
  8584. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8585. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8586. else
  8587. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8588. } else {
  8589. if (tp->phy_id != PHY_ID_INVALID) {
  8590. /* Do nothing, phy ID already set up in
  8591. * tg3_get_eeprom_hw_cfg().
  8592. */
  8593. } else {
  8594. struct subsys_tbl_ent *p;
  8595. /* No eeprom signature? Try the hardcoded
  8596. * subsys device table.
  8597. */
  8598. p = lookup_by_subsys(tp);
  8599. if (!p)
  8600. return -ENODEV;
  8601. tp->phy_id = p->phy_id;
  8602. if (!tp->phy_id ||
  8603. tp->phy_id == PHY_ID_BCM8002)
  8604. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8605. }
  8606. }
  8607. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8608. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8609. u32 bmsr, adv_reg, tg3_ctrl, mask;
  8610. tg3_readphy(tp, MII_BMSR, &bmsr);
  8611. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8612. (bmsr & BMSR_LSTATUS))
  8613. goto skip_phy_reset;
  8614. err = tg3_phy_reset(tp);
  8615. if (err)
  8616. return err;
  8617. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8618. ADVERTISE_100HALF | ADVERTISE_100FULL |
  8619. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  8620. tg3_ctrl = 0;
  8621. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  8622. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  8623. MII_TG3_CTRL_ADV_1000_FULL);
  8624. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8625. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  8626. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  8627. MII_TG3_CTRL_ENABLE_AS_MASTER);
  8628. }
  8629. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8630. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8631. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  8632. if (!tg3_copper_is_advertising_all(tp, mask)) {
  8633. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8634. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8635. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8636. tg3_writephy(tp, MII_BMCR,
  8637. BMCR_ANENABLE | BMCR_ANRESTART);
  8638. }
  8639. tg3_phy_set_wirespeed(tp);
  8640. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8641. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8642. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8643. }
  8644. skip_phy_reset:
  8645. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  8646. err = tg3_init_5401phy_dsp(tp);
  8647. if (err)
  8648. return err;
  8649. }
  8650. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  8651. err = tg3_init_5401phy_dsp(tp);
  8652. }
  8653. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8654. tp->link_config.advertising =
  8655. (ADVERTISED_1000baseT_Half |
  8656. ADVERTISED_1000baseT_Full |
  8657. ADVERTISED_Autoneg |
  8658. ADVERTISED_FIBRE);
  8659. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8660. tp->link_config.advertising &=
  8661. ~(ADVERTISED_1000baseT_Half |
  8662. ADVERTISED_1000baseT_Full);
  8663. return err;
  8664. }
  8665. static void __devinit tg3_read_partno(struct tg3 *tp)
  8666. {
  8667. unsigned char vpd_data[256];
  8668. unsigned int i;
  8669. u32 magic;
  8670. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  8671. goto out_not_found;
  8672. if (magic == TG3_EEPROM_MAGIC) {
  8673. for (i = 0; i < 256; i += 4) {
  8674. u32 tmp;
  8675. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  8676. goto out_not_found;
  8677. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  8678. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  8679. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  8680. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  8681. }
  8682. } else {
  8683. int vpd_cap;
  8684. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  8685. for (i = 0; i < 256; i += 4) {
  8686. u32 tmp, j = 0;
  8687. u16 tmp16;
  8688. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  8689. i);
  8690. while (j++ < 100) {
  8691. pci_read_config_word(tp->pdev, vpd_cap +
  8692. PCI_VPD_ADDR, &tmp16);
  8693. if (tmp16 & 0x8000)
  8694. break;
  8695. msleep(1);
  8696. }
  8697. if (!(tmp16 & 0x8000))
  8698. goto out_not_found;
  8699. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  8700. &tmp);
  8701. tmp = cpu_to_le32(tmp);
  8702. memcpy(&vpd_data[i], &tmp, 4);
  8703. }
  8704. }
  8705. /* Now parse and find the part number. */
  8706. for (i = 0; i < 254; ) {
  8707. unsigned char val = vpd_data[i];
  8708. unsigned int block_end;
  8709. if (val == 0x82 || val == 0x91) {
  8710. i = (i + 3 +
  8711. (vpd_data[i + 1] +
  8712. (vpd_data[i + 2] << 8)));
  8713. continue;
  8714. }
  8715. if (val != 0x90)
  8716. goto out_not_found;
  8717. block_end = (i + 3 +
  8718. (vpd_data[i + 1] +
  8719. (vpd_data[i + 2] << 8)));
  8720. i += 3;
  8721. if (block_end > 256)
  8722. goto out_not_found;
  8723. while (i < (block_end - 2)) {
  8724. if (vpd_data[i + 0] == 'P' &&
  8725. vpd_data[i + 1] == 'N') {
  8726. int partno_len = vpd_data[i + 2];
  8727. i += 3;
  8728. if (partno_len > 24 || (partno_len + i) > 256)
  8729. goto out_not_found;
  8730. memcpy(tp->board_part_number,
  8731. &vpd_data[i], partno_len);
  8732. /* Success. */
  8733. return;
  8734. }
  8735. i += 3 + vpd_data[i + 2];
  8736. }
  8737. /* Part number not found. */
  8738. goto out_not_found;
  8739. }
  8740. out_not_found:
  8741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8742. strcpy(tp->board_part_number, "BCM95906");
  8743. else
  8744. strcpy(tp->board_part_number, "none");
  8745. }
  8746. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  8747. {
  8748. u32 val, offset, start;
  8749. if (tg3_nvram_read_swab(tp, 0, &val))
  8750. return;
  8751. if (val != TG3_EEPROM_MAGIC)
  8752. return;
  8753. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  8754. tg3_nvram_read_swab(tp, 0x4, &start))
  8755. return;
  8756. offset = tg3_nvram_logical_addr(tp, offset);
  8757. if (tg3_nvram_read_swab(tp, offset, &val))
  8758. return;
  8759. if ((val & 0xfc000000) == 0x0c000000) {
  8760. u32 ver_offset, addr;
  8761. int i;
  8762. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  8763. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  8764. return;
  8765. if (val != 0)
  8766. return;
  8767. addr = offset + ver_offset - start;
  8768. for (i = 0; i < 16; i += 4) {
  8769. if (tg3_nvram_read(tp, addr + i, &val))
  8770. return;
  8771. val = cpu_to_le32(val);
  8772. memcpy(tp->fw_ver + i, &val, 4);
  8773. }
  8774. }
  8775. }
  8776. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8777. {
  8778. static struct pci_device_id write_reorder_chipsets[] = {
  8779. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8780. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8781. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8782. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  8783. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8784. PCI_DEVICE_ID_VIA_8385_0) },
  8785. { },
  8786. };
  8787. u32 misc_ctrl_reg;
  8788. u32 cacheline_sz_reg;
  8789. u32 pci_state_reg, grc_misc_cfg;
  8790. u32 val;
  8791. u16 pci_cmd;
  8792. int err, pcie_cap;
  8793. /* Force memory write invalidate off. If we leave it on,
  8794. * then on 5700_BX chips we have to enable a workaround.
  8795. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8796. * to match the cacheline size. The Broadcom driver have this
  8797. * workaround but turns MWI off all the times so never uses
  8798. * it. This seems to suggest that the workaround is insufficient.
  8799. */
  8800. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8801. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8802. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8803. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8804. * has the register indirect write enable bit set before
  8805. * we try to access any of the MMIO registers. It is also
  8806. * critical that the PCI-X hw workaround situation is decided
  8807. * before that as well.
  8808. */
  8809. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8810. &misc_ctrl_reg);
  8811. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8812. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8813. /* Wrong chip ID in 5752 A0. This code can be removed later
  8814. * as A0 is not in production.
  8815. */
  8816. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8817. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8818. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8819. * we need to disable memory and use config. cycles
  8820. * only to access all registers. The 5702/03 chips
  8821. * can mistakenly decode the special cycles from the
  8822. * ICH chipsets as memory write cycles, causing corruption
  8823. * of register and memory space. Only certain ICH bridges
  8824. * will drive special cycles with non-zero data during the
  8825. * address phase which can fall within the 5703's address
  8826. * range. This is not an ICH bug as the PCI spec allows
  8827. * non-zero address during special cycles. However, only
  8828. * these ICH bridges are known to drive non-zero addresses
  8829. * during special cycles.
  8830. *
  8831. * Since special cycles do not cross PCI bridges, we only
  8832. * enable this workaround if the 5703 is on the secondary
  8833. * bus of these ICH bridges.
  8834. */
  8835. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8836. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8837. static struct tg3_dev_id {
  8838. u32 vendor;
  8839. u32 device;
  8840. u32 rev;
  8841. } ich_chipsets[] = {
  8842. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8843. PCI_ANY_ID },
  8844. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8845. PCI_ANY_ID },
  8846. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8847. 0xa },
  8848. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8849. PCI_ANY_ID },
  8850. { },
  8851. };
  8852. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8853. struct pci_dev *bridge = NULL;
  8854. while (pci_id->vendor != 0) {
  8855. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8856. bridge);
  8857. if (!bridge) {
  8858. pci_id++;
  8859. continue;
  8860. }
  8861. if (pci_id->rev != PCI_ANY_ID) {
  8862. u8 rev;
  8863. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8864. &rev);
  8865. if (rev > pci_id->rev)
  8866. continue;
  8867. }
  8868. if (bridge->subordinate &&
  8869. (bridge->subordinate->number ==
  8870. tp->pdev->bus->number)) {
  8871. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8872. pci_dev_put(bridge);
  8873. break;
  8874. }
  8875. }
  8876. }
  8877. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8878. * DMA addresses > 40-bit. This bridge may have other additional
  8879. * 57xx devices behind it in some 4-port NIC designs for example.
  8880. * Any tg3 device found behind the bridge will also need the 40-bit
  8881. * DMA workaround.
  8882. */
  8883. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8885. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8886. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8887. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8888. }
  8889. else {
  8890. struct pci_dev *bridge = NULL;
  8891. do {
  8892. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8893. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8894. bridge);
  8895. if (bridge && bridge->subordinate &&
  8896. (bridge->subordinate->number <=
  8897. tp->pdev->bus->number) &&
  8898. (bridge->subordinate->subordinate >=
  8899. tp->pdev->bus->number)) {
  8900. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8901. pci_dev_put(bridge);
  8902. break;
  8903. }
  8904. } while (bridge);
  8905. }
  8906. /* Initialize misc host control in PCI block. */
  8907. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8908. MISC_HOST_CTRL_CHIPREV);
  8909. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8910. tp->misc_host_ctrl);
  8911. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8912. &cacheline_sz_reg);
  8913. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8914. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8915. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8916. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  8922. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8923. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8924. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8925. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8926. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8927. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  8928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8931. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  8932. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  8933. } else {
  8934. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 |
  8935. TG3_FLG2_HW_TSO_1_BUG;
  8936. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8937. ASIC_REV_5750 &&
  8938. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  8939. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_1_BUG;
  8940. }
  8941. }
  8942. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8943. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8944. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  8945. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  8946. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  8947. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  8948. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8949. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  8950. if (pcie_cap != 0) {
  8951. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8952. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8953. u16 lnkctl;
  8954. pci_read_config_word(tp->pdev,
  8955. pcie_cap + PCI_EXP_LNKCTL,
  8956. &lnkctl);
  8957. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  8958. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  8959. }
  8960. }
  8961. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8962. * reordering to the mailbox registers done by the host
  8963. * controller can cause major troubles. We read back from
  8964. * every mailbox register write to force the writes to be
  8965. * posted to the chip in order.
  8966. */
  8967. if (pci_dev_present(write_reorder_chipsets) &&
  8968. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8969. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8971. tp->pci_lat_timer < 64) {
  8972. tp->pci_lat_timer = 64;
  8973. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8974. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8975. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8976. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8977. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8978. cacheline_sz_reg);
  8979. }
  8980. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8981. &pci_state_reg);
  8982. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8983. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8984. /* If this is a 5700 BX chipset, and we are in PCI-X
  8985. * mode, enable register write workaround.
  8986. *
  8987. * The workaround is to use indirect register accesses
  8988. * for all chip writes not to mailbox registers.
  8989. */
  8990. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8991. u32 pm_reg;
  8992. u16 pci_cmd;
  8993. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8994. /* The chip can have it's power management PCI config
  8995. * space registers clobbered due to this bug.
  8996. * So explicitly force the chip into D0 here.
  8997. */
  8998. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8999. &pm_reg);
  9000. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9001. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9002. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  9003. pm_reg);
  9004. /* Also, force SERR#/PERR# in PCI command. */
  9005. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9006. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9007. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9008. }
  9009. }
  9010. /* 5700 BX chips need to have their TX producer index mailboxes
  9011. * written twice to workaround a bug.
  9012. */
  9013. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9014. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9015. /* Back to back register writes can cause problems on this chip,
  9016. * the workaround is to read back all reg writes except those to
  9017. * mailbox regs. See tg3_write_indirect_reg32().
  9018. *
  9019. * PCI Express 5750_A0 rev chips need this workaround too.
  9020. */
  9021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9022. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9023. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  9024. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  9025. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9026. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9027. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9028. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9029. /* Chip-specific fixup from Broadcom driver */
  9030. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9031. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9032. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9033. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9034. }
  9035. /* Default fast path register access methods */
  9036. tp->read32 = tg3_read32;
  9037. tp->write32 = tg3_write32;
  9038. tp->read32_mbox = tg3_read32;
  9039. tp->write32_mbox = tg3_write32;
  9040. tp->write32_tx_mbox = tg3_write32;
  9041. tp->write32_rx_mbox = tg3_write32;
  9042. /* Various workaround register access methods */
  9043. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9044. tp->write32 = tg3_write_indirect_reg32;
  9045. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  9046. tp->write32 = tg3_write_flush_reg32;
  9047. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9048. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9049. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9050. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9051. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9052. }
  9053. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9054. tp->read32 = tg3_read_indirect_reg32;
  9055. tp->write32 = tg3_write_indirect_reg32;
  9056. tp->read32_mbox = tg3_read_indirect_mbox;
  9057. tp->write32_mbox = tg3_write_indirect_mbox;
  9058. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9059. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9060. iounmap(tp->regs);
  9061. tp->regs = NULL;
  9062. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9063. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9064. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9065. }
  9066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9067. tp->read32_mbox = tg3_read32_mbox_5906;
  9068. tp->write32_mbox = tg3_write32_mbox_5906;
  9069. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9070. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9071. }
  9072. if (tp->write32 == tg3_write_indirect_reg32 ||
  9073. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9074. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9076. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9077. /* Get eeprom hw config before calling tg3_set_power_state().
  9078. * In particular, the TG3_FLG2_IS_NIC flag must be
  9079. * determined before calling tg3_set_power_state() so that
  9080. * we know whether or not to switch out of Vaux power.
  9081. * When the flag is set, it means that GPIO1 is used for eeprom
  9082. * write protect and also implies that it is a LOM where GPIOs
  9083. * are not used to switch power.
  9084. */
  9085. tg3_get_eeprom_hw_cfg(tp);
  9086. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9087. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9088. * It is also used as eeprom write protect on LOMs.
  9089. */
  9090. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9091. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9092. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9093. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9094. GRC_LCLCTRL_GPIO_OUTPUT1);
  9095. /* Unused GPIO3 must be driven as output on 5752 because there
  9096. * are no pull-up resistors on unused GPIO pins.
  9097. */
  9098. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9099. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9100. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9101. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9102. /* Force the chip into D0. */
  9103. err = tg3_set_power_state(tp, PCI_D0);
  9104. if (err) {
  9105. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9106. pci_name(tp->pdev));
  9107. return err;
  9108. }
  9109. /* 5700 B0 chips do not support checksumming correctly due
  9110. * to hardware bugs.
  9111. */
  9112. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9113. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9114. /* Derive initial jumbo mode from MTU assigned in
  9115. * ether_setup() via the alloc_etherdev() call
  9116. */
  9117. if (tp->dev->mtu > ETH_DATA_LEN &&
  9118. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9119. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9120. /* Determine WakeOnLan speed to use. */
  9121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9122. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9123. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9124. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9125. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9126. } else {
  9127. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9128. }
  9129. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9130. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9131. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9132. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9133. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9134. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9135. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9136. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9137. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9138. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9139. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9140. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9141. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9142. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) {
  9145. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9146. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9147. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9148. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9149. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9150. }
  9151. tp->coalesce_mode = 0;
  9152. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9153. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9154. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9155. /* Initialize MAC MI mode, polling disabled. */
  9156. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9157. udelay(80);
  9158. /* Initialize data/descriptor byte/word swapping. */
  9159. val = tr32(GRC_MODE);
  9160. val &= GRC_MODE_HOST_STACKUP;
  9161. tw32(GRC_MODE, val | tp->grc_mode);
  9162. tg3_switch_clocks(tp);
  9163. /* Clear this out for sanity. */
  9164. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9165. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9166. &pci_state_reg);
  9167. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9168. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9169. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9170. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9171. chiprevid == CHIPREV_ID_5701_B0 ||
  9172. chiprevid == CHIPREV_ID_5701_B2 ||
  9173. chiprevid == CHIPREV_ID_5701_B5) {
  9174. void __iomem *sram_base;
  9175. /* Write some dummy words into the SRAM status block
  9176. * area, see if it reads back correctly. If the return
  9177. * value is bad, force enable the PCIX workaround.
  9178. */
  9179. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9180. writel(0x00000000, sram_base);
  9181. writel(0x00000000, sram_base + 4);
  9182. writel(0xffffffff, sram_base + 4);
  9183. if (readl(sram_base) != 0x00000000)
  9184. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9185. }
  9186. }
  9187. udelay(50);
  9188. tg3_nvram_init(tp);
  9189. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9190. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9191. /* Broadcom's driver says that CIOBE multisplit has a bug */
  9192. #if 0
  9193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  9194. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  9195. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  9196. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  9197. }
  9198. #endif
  9199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9200. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9201. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9202. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9203. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9204. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9205. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9206. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9207. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9208. HOSTCC_MODE_CLRTICK_TXBD);
  9209. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9210. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9211. tp->misc_host_ctrl);
  9212. }
  9213. /* these are limited to 10/100 only */
  9214. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9215. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9216. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9217. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9218. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9219. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9220. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9221. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9222. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9223. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9224. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9226. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9227. err = tg3_phy_probe(tp);
  9228. if (err) {
  9229. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9230. pci_name(tp->pdev), err);
  9231. /* ... but do not return immediately ... */
  9232. }
  9233. tg3_read_partno(tp);
  9234. tg3_read_fw_ver(tp);
  9235. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9236. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9237. } else {
  9238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9239. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9240. else
  9241. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9242. }
  9243. /* 5700 {AX,BX} chips have a broken status block link
  9244. * change bit implementation, so we must use the
  9245. * status register in those cases.
  9246. */
  9247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9248. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9249. else
  9250. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9251. /* The led_ctrl is set during tg3_phy_probe, here we might
  9252. * have to force the link status polling mechanism based
  9253. * upon subsystem IDs.
  9254. */
  9255. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9256. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9257. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9258. TG3_FLAG_USE_LINKCHG_REG);
  9259. }
  9260. /* For all SERDES we poll the MAC status register. */
  9261. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9262. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9263. else
  9264. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9265. /* All chips before 5787 can get confused if TX buffers
  9266. * straddle the 4GB address boundary in some cases.
  9267. */
  9268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9271. tp->dev->hard_start_xmit = tg3_start_xmit;
  9272. else
  9273. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9274. tp->rx_offset = 2;
  9275. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9276. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9277. tp->rx_offset = 0;
  9278. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9279. /* Increment the rx prod index on the rx std ring by at most
  9280. * 8 for these chips to workaround hw errata.
  9281. */
  9282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9285. tp->rx_std_max_post = 8;
  9286. /* By default, disable wake-on-lan. User can change this
  9287. * using ETHTOOL_SWOL.
  9288. */
  9289. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  9290. return err;
  9291. }
  9292. #ifdef CONFIG_SPARC64
  9293. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9294. {
  9295. struct net_device *dev = tp->dev;
  9296. struct pci_dev *pdev = tp->pdev;
  9297. struct pcidev_cookie *pcp = pdev->sysdata;
  9298. if (pcp != NULL) {
  9299. unsigned char *addr;
  9300. int len;
  9301. addr = of_get_property(pcp->prom_node, "local-mac-address",
  9302. &len);
  9303. if (addr && len == 6) {
  9304. memcpy(dev->dev_addr, addr, 6);
  9305. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9306. return 0;
  9307. }
  9308. }
  9309. return -ENODEV;
  9310. }
  9311. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9312. {
  9313. struct net_device *dev = tp->dev;
  9314. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9315. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9316. return 0;
  9317. }
  9318. #endif
  9319. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9320. {
  9321. struct net_device *dev = tp->dev;
  9322. u32 hi, lo, mac_offset;
  9323. int addr_ok = 0;
  9324. #ifdef CONFIG_SPARC64
  9325. if (!tg3_get_macaddr_sparc(tp))
  9326. return 0;
  9327. #endif
  9328. mac_offset = 0x7c;
  9329. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9330. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9331. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9332. mac_offset = 0xcc;
  9333. if (tg3_nvram_lock(tp))
  9334. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9335. else
  9336. tg3_nvram_unlock(tp);
  9337. }
  9338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9339. mac_offset = 0x10;
  9340. /* First try to get it from MAC address mailbox. */
  9341. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9342. if ((hi >> 16) == 0x484b) {
  9343. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9344. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9345. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9346. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9347. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9348. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9349. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9350. /* Some old bootcode may report a 0 MAC address in SRAM */
  9351. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9352. }
  9353. if (!addr_ok) {
  9354. /* Next, try NVRAM. */
  9355. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9356. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9357. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9358. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9359. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9360. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9361. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9362. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9363. }
  9364. /* Finally just fetch it out of the MAC control regs. */
  9365. else {
  9366. hi = tr32(MAC_ADDR_0_HIGH);
  9367. lo = tr32(MAC_ADDR_0_LOW);
  9368. dev->dev_addr[5] = lo & 0xff;
  9369. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9370. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9371. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9372. dev->dev_addr[1] = hi & 0xff;
  9373. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9374. }
  9375. }
  9376. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9377. #ifdef CONFIG_SPARC64
  9378. if (!tg3_get_default_macaddr_sparc(tp))
  9379. return 0;
  9380. #endif
  9381. return -EINVAL;
  9382. }
  9383. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9384. return 0;
  9385. }
  9386. #define BOUNDARY_SINGLE_CACHELINE 1
  9387. #define BOUNDARY_MULTI_CACHELINE 2
  9388. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9389. {
  9390. int cacheline_size;
  9391. u8 byte;
  9392. int goal;
  9393. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9394. if (byte == 0)
  9395. cacheline_size = 1024;
  9396. else
  9397. cacheline_size = (int) byte * 4;
  9398. /* On 5703 and later chips, the boundary bits have no
  9399. * effect.
  9400. */
  9401. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9402. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9403. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9404. goto out;
  9405. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9406. goal = BOUNDARY_MULTI_CACHELINE;
  9407. #else
  9408. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9409. goal = BOUNDARY_SINGLE_CACHELINE;
  9410. #else
  9411. goal = 0;
  9412. #endif
  9413. #endif
  9414. if (!goal)
  9415. goto out;
  9416. /* PCI controllers on most RISC systems tend to disconnect
  9417. * when a device tries to burst across a cache-line boundary.
  9418. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9419. *
  9420. * Unfortunately, for PCI-E there are only limited
  9421. * write-side controls for this, and thus for reads
  9422. * we will still get the disconnects. We'll also waste
  9423. * these PCI cycles for both read and write for chips
  9424. * other than 5700 and 5701 which do not implement the
  9425. * boundary bits.
  9426. */
  9427. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9428. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9429. switch (cacheline_size) {
  9430. case 16:
  9431. case 32:
  9432. case 64:
  9433. case 128:
  9434. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9435. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9436. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9437. } else {
  9438. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9439. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9440. }
  9441. break;
  9442. case 256:
  9443. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9444. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9445. break;
  9446. default:
  9447. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9448. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9449. break;
  9450. };
  9451. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9452. switch (cacheline_size) {
  9453. case 16:
  9454. case 32:
  9455. case 64:
  9456. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9457. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9458. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9459. break;
  9460. }
  9461. /* fallthrough */
  9462. case 128:
  9463. default:
  9464. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9465. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9466. break;
  9467. };
  9468. } else {
  9469. switch (cacheline_size) {
  9470. case 16:
  9471. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9472. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9473. DMA_RWCTRL_WRITE_BNDRY_16);
  9474. break;
  9475. }
  9476. /* fallthrough */
  9477. case 32:
  9478. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9479. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9480. DMA_RWCTRL_WRITE_BNDRY_32);
  9481. break;
  9482. }
  9483. /* fallthrough */
  9484. case 64:
  9485. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9486. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9487. DMA_RWCTRL_WRITE_BNDRY_64);
  9488. break;
  9489. }
  9490. /* fallthrough */
  9491. case 128:
  9492. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9493. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9494. DMA_RWCTRL_WRITE_BNDRY_128);
  9495. break;
  9496. }
  9497. /* fallthrough */
  9498. case 256:
  9499. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9500. DMA_RWCTRL_WRITE_BNDRY_256);
  9501. break;
  9502. case 512:
  9503. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9504. DMA_RWCTRL_WRITE_BNDRY_512);
  9505. break;
  9506. case 1024:
  9507. default:
  9508. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9509. DMA_RWCTRL_WRITE_BNDRY_1024);
  9510. break;
  9511. };
  9512. }
  9513. out:
  9514. return val;
  9515. }
  9516. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9517. {
  9518. struct tg3_internal_buffer_desc test_desc;
  9519. u32 sram_dma_descs;
  9520. int i, ret;
  9521. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9522. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9523. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9524. tw32(RDMAC_STATUS, 0);
  9525. tw32(WDMAC_STATUS, 0);
  9526. tw32(BUFMGR_MODE, 0);
  9527. tw32(FTQ_RESET, 0);
  9528. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9529. test_desc.addr_lo = buf_dma & 0xffffffff;
  9530. test_desc.nic_mbuf = 0x00002100;
  9531. test_desc.len = size;
  9532. /*
  9533. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9534. * the *second* time the tg3 driver was getting loaded after an
  9535. * initial scan.
  9536. *
  9537. * Broadcom tells me:
  9538. * ...the DMA engine is connected to the GRC block and a DMA
  9539. * reset may affect the GRC block in some unpredictable way...
  9540. * The behavior of resets to individual blocks has not been tested.
  9541. *
  9542. * Broadcom noted the GRC reset will also reset all sub-components.
  9543. */
  9544. if (to_device) {
  9545. test_desc.cqid_sqid = (13 << 8) | 2;
  9546. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9547. udelay(40);
  9548. } else {
  9549. test_desc.cqid_sqid = (16 << 8) | 7;
  9550. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9551. udelay(40);
  9552. }
  9553. test_desc.flags = 0x00000005;
  9554. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9555. u32 val;
  9556. val = *(((u32 *)&test_desc) + i);
  9557. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9558. sram_dma_descs + (i * sizeof(u32)));
  9559. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9560. }
  9561. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9562. if (to_device) {
  9563. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9564. } else {
  9565. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9566. }
  9567. ret = -ENODEV;
  9568. for (i = 0; i < 40; i++) {
  9569. u32 val;
  9570. if (to_device)
  9571. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9572. else
  9573. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9574. if ((val & 0xffff) == sram_dma_descs) {
  9575. ret = 0;
  9576. break;
  9577. }
  9578. udelay(100);
  9579. }
  9580. return ret;
  9581. }
  9582. #define TEST_BUFFER_SIZE 0x2000
  9583. static int __devinit tg3_test_dma(struct tg3 *tp)
  9584. {
  9585. dma_addr_t buf_dma;
  9586. u32 *buf, saved_dma_rwctrl;
  9587. int ret;
  9588. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  9589. if (!buf) {
  9590. ret = -ENOMEM;
  9591. goto out_nofree;
  9592. }
  9593. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  9594. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  9595. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  9596. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9597. /* DMA read watermark not used on PCIE */
  9598. tp->dma_rwctrl |= 0x00180000;
  9599. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  9600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  9601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  9602. tp->dma_rwctrl |= 0x003f0000;
  9603. else
  9604. tp->dma_rwctrl |= 0x003f000f;
  9605. } else {
  9606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9607. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  9608. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  9609. /* If the 5704 is behind the EPB bridge, we can
  9610. * do the less restrictive ONE_DMA workaround for
  9611. * better performance.
  9612. */
  9613. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  9614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9615. tp->dma_rwctrl |= 0x8000;
  9616. else if (ccval == 0x6 || ccval == 0x7)
  9617. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  9618. /* Set bit 23 to enable PCIX hw bug fix */
  9619. tp->dma_rwctrl |= 0x009f0000;
  9620. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  9621. /* 5780 always in PCIX mode */
  9622. tp->dma_rwctrl |= 0x00144000;
  9623. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9624. /* 5714 always in PCIX mode */
  9625. tp->dma_rwctrl |= 0x00148000;
  9626. } else {
  9627. tp->dma_rwctrl |= 0x001b000f;
  9628. }
  9629. }
  9630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9632. tp->dma_rwctrl &= 0xfffffff0;
  9633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  9635. /* Remove this if it causes problems for some boards. */
  9636. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  9637. /* On 5700/5701 chips, we need to set this bit.
  9638. * Otherwise the chip will issue cacheline transactions
  9639. * to streamable DMA memory with not all the byte
  9640. * enables turned on. This is an error on several
  9641. * RISC PCI controllers, in particular sparc64.
  9642. *
  9643. * On 5703/5704 chips, this bit has been reassigned
  9644. * a different meaning. In particular, it is used
  9645. * on those chips to enable a PCI-X workaround.
  9646. */
  9647. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  9648. }
  9649. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9650. #if 0
  9651. /* Unneeded, already done by tg3_get_invariants. */
  9652. tg3_switch_clocks(tp);
  9653. #endif
  9654. ret = 0;
  9655. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9656. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  9657. goto out;
  9658. /* It is best to perform DMA test with maximum write burst size
  9659. * to expose the 5700/5701 write DMA bug.
  9660. */
  9661. saved_dma_rwctrl = tp->dma_rwctrl;
  9662. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9663. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9664. while (1) {
  9665. u32 *p = buf, i;
  9666. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  9667. p[i] = i;
  9668. /* Send the buffer to the chip. */
  9669. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  9670. if (ret) {
  9671. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  9672. break;
  9673. }
  9674. #if 0
  9675. /* validate data reached card RAM correctly. */
  9676. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9677. u32 val;
  9678. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  9679. if (le32_to_cpu(val) != p[i]) {
  9680. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  9681. /* ret = -ENODEV here? */
  9682. }
  9683. p[i] = 0;
  9684. }
  9685. #endif
  9686. /* Now read it back. */
  9687. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  9688. if (ret) {
  9689. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  9690. break;
  9691. }
  9692. /* Verify it. */
  9693. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9694. if (p[i] == i)
  9695. continue;
  9696. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9697. DMA_RWCTRL_WRITE_BNDRY_16) {
  9698. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9699. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9700. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9701. break;
  9702. } else {
  9703. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  9704. ret = -ENODEV;
  9705. goto out;
  9706. }
  9707. }
  9708. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  9709. /* Success. */
  9710. ret = 0;
  9711. break;
  9712. }
  9713. }
  9714. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9715. DMA_RWCTRL_WRITE_BNDRY_16) {
  9716. static struct pci_device_id dma_wait_state_chipsets[] = {
  9717. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  9718. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  9719. { },
  9720. };
  9721. /* DMA test passed without adjusting DMA boundary,
  9722. * now look for chipsets that are known to expose the
  9723. * DMA bug without failing the test.
  9724. */
  9725. if (pci_dev_present(dma_wait_state_chipsets)) {
  9726. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9727. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9728. }
  9729. else
  9730. /* Safe to use the calculated DMA boundary. */
  9731. tp->dma_rwctrl = saved_dma_rwctrl;
  9732. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9733. }
  9734. out:
  9735. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  9736. out_nofree:
  9737. return ret;
  9738. }
  9739. static void __devinit tg3_init_link_config(struct tg3 *tp)
  9740. {
  9741. tp->link_config.advertising =
  9742. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9743. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9744. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  9745. ADVERTISED_Autoneg | ADVERTISED_MII);
  9746. tp->link_config.speed = SPEED_INVALID;
  9747. tp->link_config.duplex = DUPLEX_INVALID;
  9748. tp->link_config.autoneg = AUTONEG_ENABLE;
  9749. tp->link_config.active_speed = SPEED_INVALID;
  9750. tp->link_config.active_duplex = DUPLEX_INVALID;
  9751. tp->link_config.phy_is_low_power = 0;
  9752. tp->link_config.orig_speed = SPEED_INVALID;
  9753. tp->link_config.orig_duplex = DUPLEX_INVALID;
  9754. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  9755. }
  9756. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  9757. {
  9758. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9759. tp->bufmgr_config.mbuf_read_dma_low_water =
  9760. DEFAULT_MB_RDMA_LOW_WATER_5705;
  9761. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9762. DEFAULT_MB_MACRX_LOW_WATER_5705;
  9763. tp->bufmgr_config.mbuf_high_water =
  9764. DEFAULT_MB_HIGH_WATER_5705;
  9765. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9766. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9767. DEFAULT_MB_MACRX_LOW_WATER_5906;
  9768. tp->bufmgr_config.mbuf_high_water =
  9769. DEFAULT_MB_HIGH_WATER_5906;
  9770. }
  9771. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9772. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  9773. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9774. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  9775. tp->bufmgr_config.mbuf_high_water_jumbo =
  9776. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  9777. } else {
  9778. tp->bufmgr_config.mbuf_read_dma_low_water =
  9779. DEFAULT_MB_RDMA_LOW_WATER;
  9780. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9781. DEFAULT_MB_MACRX_LOW_WATER;
  9782. tp->bufmgr_config.mbuf_high_water =
  9783. DEFAULT_MB_HIGH_WATER;
  9784. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9785. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  9786. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9787. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  9788. tp->bufmgr_config.mbuf_high_water_jumbo =
  9789. DEFAULT_MB_HIGH_WATER_JUMBO;
  9790. }
  9791. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  9792. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  9793. }
  9794. static char * __devinit tg3_phy_string(struct tg3 *tp)
  9795. {
  9796. switch (tp->phy_id & PHY_ID_MASK) {
  9797. case PHY_ID_BCM5400: return "5400";
  9798. case PHY_ID_BCM5401: return "5401";
  9799. case PHY_ID_BCM5411: return "5411";
  9800. case PHY_ID_BCM5701: return "5701";
  9801. case PHY_ID_BCM5703: return "5703";
  9802. case PHY_ID_BCM5704: return "5704";
  9803. case PHY_ID_BCM5705: return "5705";
  9804. case PHY_ID_BCM5750: return "5750";
  9805. case PHY_ID_BCM5752: return "5752";
  9806. case PHY_ID_BCM5714: return "5714";
  9807. case PHY_ID_BCM5780: return "5780";
  9808. case PHY_ID_BCM5755: return "5755";
  9809. case PHY_ID_BCM5787: return "5787";
  9810. case PHY_ID_BCM5756: return "5722/5756";
  9811. case PHY_ID_BCM5906: return "5906";
  9812. case PHY_ID_BCM8002: return "8002/serdes";
  9813. case 0: return "serdes";
  9814. default: return "unknown";
  9815. };
  9816. }
  9817. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  9818. {
  9819. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9820. strcpy(str, "PCI Express");
  9821. return str;
  9822. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9823. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  9824. strcpy(str, "PCIX:");
  9825. if ((clock_ctrl == 7) ||
  9826. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  9827. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  9828. strcat(str, "133MHz");
  9829. else if (clock_ctrl == 0)
  9830. strcat(str, "33MHz");
  9831. else if (clock_ctrl == 2)
  9832. strcat(str, "50MHz");
  9833. else if (clock_ctrl == 4)
  9834. strcat(str, "66MHz");
  9835. else if (clock_ctrl == 6)
  9836. strcat(str, "100MHz");
  9837. } else {
  9838. strcpy(str, "PCI:");
  9839. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9840. strcat(str, "66MHz");
  9841. else
  9842. strcat(str, "33MHz");
  9843. }
  9844. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9845. strcat(str, ":32-bit");
  9846. else
  9847. strcat(str, ":64-bit");
  9848. return str;
  9849. }
  9850. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9851. {
  9852. struct pci_dev *peer;
  9853. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9854. for (func = 0; func < 8; func++) {
  9855. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9856. if (peer && peer != tp->pdev)
  9857. break;
  9858. pci_dev_put(peer);
  9859. }
  9860. /* 5704 can be configured in single-port mode, set peer to
  9861. * tp->pdev in that case.
  9862. */
  9863. if (!peer) {
  9864. peer = tp->pdev;
  9865. return peer;
  9866. }
  9867. /*
  9868. * We don't need to keep the refcount elevated; there's no way
  9869. * to remove one half of this device without removing the other
  9870. */
  9871. pci_dev_put(peer);
  9872. return peer;
  9873. }
  9874. static void __devinit tg3_init_coal(struct tg3 *tp)
  9875. {
  9876. struct ethtool_coalesce *ec = &tp->coal;
  9877. memset(ec, 0, sizeof(*ec));
  9878. ec->cmd = ETHTOOL_GCOALESCE;
  9879. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9880. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9881. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9882. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9883. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9884. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9885. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9886. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9887. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9888. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9889. HOSTCC_MODE_CLRTICK_TXBD)) {
  9890. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9891. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9892. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9893. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9894. }
  9895. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9896. ec->rx_coalesce_usecs_irq = 0;
  9897. ec->tx_coalesce_usecs_irq = 0;
  9898. ec->stats_block_coalesce_usecs = 0;
  9899. }
  9900. }
  9901. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9902. const struct pci_device_id *ent)
  9903. {
  9904. static int tg3_version_printed = 0;
  9905. unsigned long tg3reg_base, tg3reg_len;
  9906. struct net_device *dev;
  9907. struct tg3 *tp;
  9908. int i, err, pm_cap;
  9909. char str[40];
  9910. u64 dma_mask, persist_dma_mask;
  9911. if (tg3_version_printed++ == 0)
  9912. printk(KERN_INFO "%s", version);
  9913. err = pci_enable_device(pdev);
  9914. if (err) {
  9915. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9916. "aborting.\n");
  9917. return err;
  9918. }
  9919. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9920. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9921. "base address, aborting.\n");
  9922. err = -ENODEV;
  9923. goto err_out_disable_pdev;
  9924. }
  9925. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9926. if (err) {
  9927. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9928. "aborting.\n");
  9929. goto err_out_disable_pdev;
  9930. }
  9931. pci_set_master(pdev);
  9932. /* Find power-management capability. */
  9933. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9934. if (pm_cap == 0) {
  9935. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9936. "aborting.\n");
  9937. err = -EIO;
  9938. goto err_out_free_res;
  9939. }
  9940. tg3reg_base = pci_resource_start(pdev, 0);
  9941. tg3reg_len = pci_resource_len(pdev, 0);
  9942. dev = alloc_etherdev(sizeof(*tp));
  9943. if (!dev) {
  9944. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9945. err = -ENOMEM;
  9946. goto err_out_free_res;
  9947. }
  9948. SET_MODULE_OWNER(dev);
  9949. SET_NETDEV_DEV(dev, &pdev->dev);
  9950. #if TG3_VLAN_TAG_USED
  9951. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9952. dev->vlan_rx_register = tg3_vlan_rx_register;
  9953. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9954. #endif
  9955. tp = netdev_priv(dev);
  9956. tp->pdev = pdev;
  9957. tp->dev = dev;
  9958. tp->pm_cap = pm_cap;
  9959. tp->mac_mode = TG3_DEF_MAC_MODE;
  9960. tp->rx_mode = TG3_DEF_RX_MODE;
  9961. tp->tx_mode = TG3_DEF_TX_MODE;
  9962. tp->mi_mode = MAC_MI_MODE_BASE;
  9963. if (tg3_debug > 0)
  9964. tp->msg_enable = tg3_debug;
  9965. else
  9966. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9967. /* The word/byte swap controls here control register access byte
  9968. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9969. * setting below.
  9970. */
  9971. tp->misc_host_ctrl =
  9972. MISC_HOST_CTRL_MASK_PCI_INT |
  9973. MISC_HOST_CTRL_WORD_SWAP |
  9974. MISC_HOST_CTRL_INDIR_ACCESS |
  9975. MISC_HOST_CTRL_PCISTATE_RW;
  9976. /* The NONFRM (non-frame) byte/word swap controls take effect
  9977. * on descriptor entries, anything which isn't packet data.
  9978. *
  9979. * The StrongARM chips on the board (one for tx, one for rx)
  9980. * are running in big-endian mode.
  9981. */
  9982. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9983. GRC_MODE_WSWAP_NONFRM_DATA);
  9984. #ifdef __BIG_ENDIAN
  9985. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9986. #endif
  9987. spin_lock_init(&tp->lock);
  9988. spin_lock_init(&tp->indirect_lock);
  9989. INIT_WORK(&tp->reset_task, tg3_reset_task);
  9990. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9991. if (tp->regs == 0UL) {
  9992. printk(KERN_ERR PFX "Cannot map device registers, "
  9993. "aborting.\n");
  9994. err = -ENOMEM;
  9995. goto err_out_free_dev;
  9996. }
  9997. tg3_init_link_config(tp);
  9998. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9999. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10000. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10001. dev->open = tg3_open;
  10002. dev->stop = tg3_close;
  10003. dev->get_stats = tg3_get_stats;
  10004. dev->set_multicast_list = tg3_set_rx_mode;
  10005. dev->set_mac_address = tg3_set_mac_addr;
  10006. dev->do_ioctl = tg3_ioctl;
  10007. dev->tx_timeout = tg3_tx_timeout;
  10008. dev->poll = tg3_poll;
  10009. dev->ethtool_ops = &tg3_ethtool_ops;
  10010. dev->weight = 64;
  10011. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10012. dev->change_mtu = tg3_change_mtu;
  10013. dev->irq = pdev->irq;
  10014. #ifdef CONFIG_NET_POLL_CONTROLLER
  10015. dev->poll_controller = tg3_poll_controller;
  10016. #endif
  10017. err = tg3_get_invariants(tp);
  10018. if (err) {
  10019. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10020. "aborting.\n");
  10021. goto err_out_iounmap;
  10022. }
  10023. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10024. * device behind the EPB cannot support DMA addresses > 40-bit.
  10025. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10026. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10027. * do DMA address check in tg3_start_xmit().
  10028. */
  10029. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10030. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10031. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10032. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10033. #ifdef CONFIG_HIGHMEM
  10034. dma_mask = DMA_64BIT_MASK;
  10035. #endif
  10036. } else
  10037. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10038. /* Configure DMA attributes. */
  10039. if (dma_mask > DMA_32BIT_MASK) {
  10040. err = pci_set_dma_mask(pdev, dma_mask);
  10041. if (!err) {
  10042. dev->features |= NETIF_F_HIGHDMA;
  10043. err = pci_set_consistent_dma_mask(pdev,
  10044. persist_dma_mask);
  10045. if (err < 0) {
  10046. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10047. "DMA for consistent allocations\n");
  10048. goto err_out_iounmap;
  10049. }
  10050. }
  10051. }
  10052. if (err || dma_mask == DMA_32BIT_MASK) {
  10053. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10054. if (err) {
  10055. printk(KERN_ERR PFX "No usable DMA configuration, "
  10056. "aborting.\n");
  10057. goto err_out_iounmap;
  10058. }
  10059. }
  10060. tg3_init_bufmgr_config(tp);
  10061. #if TG3_TSO_SUPPORT != 0
  10062. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10063. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10064. }
  10065. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10067. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10069. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10070. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10071. } else {
  10072. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10073. }
  10074. /* TSO is on by default on chips that support hardware TSO.
  10075. * Firmware TSO on older chips gives lower performance, so it
  10076. * is off by default, but can be enabled using ethtool.
  10077. */
  10078. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10079. dev->features |= NETIF_F_TSO;
  10080. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10081. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10082. dev->features |= NETIF_F_TSO6;
  10083. }
  10084. #endif
  10085. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10086. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10087. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10088. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10089. tp->rx_pending = 63;
  10090. }
  10091. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10092. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10093. tp->pdev_peer = tg3_find_peer(tp);
  10094. err = tg3_get_device_address(tp);
  10095. if (err) {
  10096. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10097. "aborting.\n");
  10098. goto err_out_iounmap;
  10099. }
  10100. /*
  10101. * Reset chip in case UNDI or EFI driver did not shutdown
  10102. * DMA self test will enable WDMAC and we'll see (spurious)
  10103. * pending DMA on the PCI bus at that point.
  10104. */
  10105. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10106. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10107. pci_save_state(tp->pdev);
  10108. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10109. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10110. }
  10111. err = tg3_test_dma(tp);
  10112. if (err) {
  10113. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10114. goto err_out_iounmap;
  10115. }
  10116. /* Tigon3 can do ipv4 only... and some chips have buggy
  10117. * checksumming.
  10118. */
  10119. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10120. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10121. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  10122. dev->features |= NETIF_F_HW_CSUM;
  10123. else
  10124. dev->features |= NETIF_F_IP_CSUM;
  10125. dev->features |= NETIF_F_SG;
  10126. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10127. } else
  10128. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10129. /* flow control autonegotiation is default behavior */
  10130. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10131. tg3_init_coal(tp);
  10132. /* Now that we have fully setup the chip, save away a snapshot
  10133. * of the PCI config space. We need to restore this after
  10134. * GRC_MISC_CFG core clock resets and some resume events.
  10135. */
  10136. pci_save_state(tp->pdev);
  10137. pci_set_drvdata(pdev, dev);
  10138. err = register_netdev(dev);
  10139. if (err) {
  10140. printk(KERN_ERR PFX "Cannot register net device, "
  10141. "aborting.\n");
  10142. goto err_out_iounmap;
  10143. }
  10144. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %s Ethernet ",
  10145. dev->name,
  10146. tp->board_part_number,
  10147. tp->pci_chip_rev_id,
  10148. tg3_phy_string(tp),
  10149. tg3_bus_string(tp, str),
  10150. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10151. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10152. "10/100/1000Base-T")));
  10153. for (i = 0; i < 6; i++)
  10154. printk("%2.2x%c", dev->dev_addr[i],
  10155. i == 5 ? '\n' : ':');
  10156. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10157. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  10158. "TSOcap[%d] \n",
  10159. dev->name,
  10160. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10161. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10162. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10163. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10164. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  10165. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10166. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10167. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10168. dev->name, tp->dma_rwctrl,
  10169. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10170. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10171. return 0;
  10172. err_out_iounmap:
  10173. if (tp->regs) {
  10174. iounmap(tp->regs);
  10175. tp->regs = NULL;
  10176. }
  10177. err_out_free_dev:
  10178. free_netdev(dev);
  10179. err_out_free_res:
  10180. pci_release_regions(pdev);
  10181. err_out_disable_pdev:
  10182. pci_disable_device(pdev);
  10183. pci_set_drvdata(pdev, NULL);
  10184. return err;
  10185. }
  10186. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10187. {
  10188. struct net_device *dev = pci_get_drvdata(pdev);
  10189. if (dev) {
  10190. struct tg3 *tp = netdev_priv(dev);
  10191. flush_scheduled_work();
  10192. unregister_netdev(dev);
  10193. if (tp->regs) {
  10194. iounmap(tp->regs);
  10195. tp->regs = NULL;
  10196. }
  10197. free_netdev(dev);
  10198. pci_release_regions(pdev);
  10199. pci_disable_device(pdev);
  10200. pci_set_drvdata(pdev, NULL);
  10201. }
  10202. }
  10203. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10204. {
  10205. struct net_device *dev = pci_get_drvdata(pdev);
  10206. struct tg3 *tp = netdev_priv(dev);
  10207. int err;
  10208. if (!netif_running(dev))
  10209. return 0;
  10210. flush_scheduled_work();
  10211. tg3_netif_stop(tp);
  10212. del_timer_sync(&tp->timer);
  10213. tg3_full_lock(tp, 1);
  10214. tg3_disable_ints(tp);
  10215. tg3_full_unlock(tp);
  10216. netif_device_detach(dev);
  10217. tg3_full_lock(tp, 0);
  10218. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10219. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10220. tg3_full_unlock(tp);
  10221. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10222. if (err) {
  10223. tg3_full_lock(tp, 0);
  10224. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10225. if (tg3_restart_hw(tp, 1))
  10226. goto out;
  10227. tp->timer.expires = jiffies + tp->timer_offset;
  10228. add_timer(&tp->timer);
  10229. netif_device_attach(dev);
  10230. tg3_netif_start(tp);
  10231. out:
  10232. tg3_full_unlock(tp);
  10233. }
  10234. return err;
  10235. }
  10236. static int tg3_resume(struct pci_dev *pdev)
  10237. {
  10238. struct net_device *dev = pci_get_drvdata(pdev);
  10239. struct tg3 *tp = netdev_priv(dev);
  10240. int err;
  10241. if (!netif_running(dev))
  10242. return 0;
  10243. pci_restore_state(tp->pdev);
  10244. err = tg3_set_power_state(tp, PCI_D0);
  10245. if (err)
  10246. return err;
  10247. netif_device_attach(dev);
  10248. tg3_full_lock(tp, 0);
  10249. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10250. err = tg3_restart_hw(tp, 1);
  10251. if (err)
  10252. goto out;
  10253. tp->timer.expires = jiffies + tp->timer_offset;
  10254. add_timer(&tp->timer);
  10255. tg3_netif_start(tp);
  10256. out:
  10257. tg3_full_unlock(tp);
  10258. return err;
  10259. }
  10260. static struct pci_driver tg3_driver = {
  10261. .name = DRV_MODULE_NAME,
  10262. .id_table = tg3_pci_tbl,
  10263. .probe = tg3_init_one,
  10264. .remove = __devexit_p(tg3_remove_one),
  10265. .suspend = tg3_suspend,
  10266. .resume = tg3_resume
  10267. };
  10268. static int __init tg3_init(void)
  10269. {
  10270. return pci_register_driver(&tg3_driver);
  10271. }
  10272. static void __exit tg3_cleanup(void)
  10273. {
  10274. pci_unregister_driver(&tg3_driver);
  10275. }
  10276. module_init(tg3_init);
  10277. module_exit(tg3_cleanup);