clock34xx.h 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. static void omap3_dpll_recalc(struct clk *clk);
  26. static void omap3_clkoutx2_recalc(struct clk *clk);
  27. static void omap3_dpll_allow_idle(struct clk *clk);
  28. static void omap3_dpll_deny_idle(struct clk *clk);
  29. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  30. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  31. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
  32. /* Maximum DPLL multiplier, divider values for OMAP3 */
  33. #define OMAP3_MAX_DPLL_MULT 2048
  34. #define OMAP3_MAX_DPLL_DIV 128
  35. /*
  36. * DPLL1 supplies clock to the MPU.
  37. * DPLL2 supplies clock to the IVA2.
  38. * DPLL3 supplies CORE domain clocks.
  39. * DPLL4 supplies peripheral clocks.
  40. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  41. */
  42. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  43. #define DPLL_LOW_POWER_STOP 0x1
  44. #define DPLL_LOW_POWER_BYPASS 0x5
  45. #define DPLL_LOCKED 0x7
  46. /* PRM CLOCKS */
  47. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  48. static struct clk omap_32k_fck = {
  49. .name = "omap_32k_fck",
  50. .ops = &clkops_null,
  51. .rate = 32768,
  52. .flags = RATE_FIXED | RATE_PROPAGATES,
  53. };
  54. static struct clk secure_32k_fck = {
  55. .name = "secure_32k_fck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. .flags = RATE_FIXED | RATE_PROPAGATES,
  59. };
  60. /* Virtual source clocks for osc_sys_ck */
  61. static struct clk virt_12m_ck = {
  62. .name = "virt_12m_ck",
  63. .ops = &clkops_null,
  64. .rate = 12000000,
  65. .flags = RATE_FIXED | RATE_PROPAGATES,
  66. };
  67. static struct clk virt_13m_ck = {
  68. .name = "virt_13m_ck",
  69. .ops = &clkops_null,
  70. .rate = 13000000,
  71. .flags = RATE_FIXED | RATE_PROPAGATES,
  72. };
  73. static struct clk virt_16_8m_ck = {
  74. .name = "virt_16_8m_ck",
  75. .ops = &clkops_null,
  76. .rate = 16800000,
  77. .flags = RATE_FIXED | RATE_PROPAGATES,
  78. };
  79. static struct clk virt_19_2m_ck = {
  80. .name = "virt_19_2m_ck",
  81. .ops = &clkops_null,
  82. .rate = 19200000,
  83. .flags = RATE_FIXED | RATE_PROPAGATES,
  84. };
  85. static struct clk virt_26m_ck = {
  86. .name = "virt_26m_ck",
  87. .ops = &clkops_null,
  88. .rate = 26000000,
  89. .flags = RATE_FIXED | RATE_PROPAGATES,
  90. };
  91. static struct clk virt_38_4m_ck = {
  92. .name = "virt_38_4m_ck",
  93. .ops = &clkops_null,
  94. .rate = 38400000,
  95. .flags = RATE_FIXED | RATE_PROPAGATES,
  96. };
  97. static const struct clksel_rate osc_sys_12m_rates[] = {
  98. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  99. { .div = 0 }
  100. };
  101. static const struct clksel_rate osc_sys_13m_rates[] = {
  102. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  103. { .div = 0 }
  104. };
  105. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  106. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  110. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  111. { .div = 0 }
  112. };
  113. static const struct clksel_rate osc_sys_26m_rates[] = {
  114. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  115. { .div = 0 }
  116. };
  117. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  118. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  119. { .div = 0 }
  120. };
  121. static const struct clksel osc_sys_clksel[] = {
  122. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  123. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  124. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  125. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  126. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  127. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  128. { .parent = NULL },
  129. };
  130. /* Oscillator clock */
  131. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  132. static struct clk osc_sys_ck = {
  133. .name = "osc_sys_ck",
  134. .ops = &clkops_null,
  135. .init = &omap2_init_clksel_parent,
  136. .clksel_reg = OMAP3430_PRM_CLKSEL,
  137. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  138. .clksel = osc_sys_clksel,
  139. /* REVISIT: deal with autoextclkmode? */
  140. .flags = RATE_FIXED | RATE_PROPAGATES,
  141. .recalc = &omap2_clksel_recalc,
  142. };
  143. static const struct clksel_rate div2_rates[] = {
  144. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  145. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  146. { .div = 0 }
  147. };
  148. static const struct clksel sys_clksel[] = {
  149. { .parent = &osc_sys_ck, .rates = div2_rates },
  150. { .parent = NULL }
  151. };
  152. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  153. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  154. static struct clk sys_ck = {
  155. .name = "sys_ck",
  156. .ops = &clkops_null,
  157. .parent = &osc_sys_ck,
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  160. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  161. .clksel = sys_clksel,
  162. .flags = RATE_PROPAGATES,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk sys_altclk = {
  166. .name = "sys_altclk",
  167. .ops = &clkops_null,
  168. .flags = RATE_PROPAGATES,
  169. };
  170. /* Optional external clock input for some McBSPs */
  171. static struct clk mcbsp_clks = {
  172. .name = "mcbsp_clks",
  173. .ops = &clkops_null,
  174. .flags = RATE_PROPAGATES,
  175. };
  176. /* PRM EXTERNAL CLOCK OUTPUT */
  177. static struct clk sys_clkout1 = {
  178. .name = "sys_clkout1",
  179. .ops = &clkops_omap2_dflt,
  180. .parent = &osc_sys_ck,
  181. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  182. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  183. .recalc = &followparent_recalc,
  184. };
  185. /* DPLLS */
  186. /* CM CLOCKS */
  187. static const struct clksel_rate dpll_bypass_rates[] = {
  188. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  189. { .div = 0 }
  190. };
  191. static const struct clksel_rate dpll_locked_rates[] = {
  192. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  193. { .div = 0 }
  194. };
  195. static const struct clksel_rate div16_dpll_rates[] = {
  196. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  197. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  198. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  199. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  200. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  201. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  202. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  203. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  204. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  205. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  206. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  207. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  208. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  209. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  210. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  211. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  212. { .div = 0 }
  213. };
  214. /* DPLL1 */
  215. /* MPU clock source */
  216. /* Type: DPLL */
  217. static struct dpll_data dpll1_dd = {
  218. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  219. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  220. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  221. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  222. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  223. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  224. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  225. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  226. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  227. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  228. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  229. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  230. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  231. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  232. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  233. .max_divider = OMAP3_MAX_DPLL_DIV,
  234. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  235. };
  236. static struct clk dpll1_ck = {
  237. .name = "dpll1_ck",
  238. .ops = &clkops_null,
  239. .parent = &sys_ck,
  240. .dpll_data = &dpll1_dd,
  241. .flags = RATE_PROPAGATES,
  242. .round_rate = &omap2_dpll_round_rate,
  243. .set_rate = &omap3_noncore_dpll_set_rate,
  244. .clkdm_name = "dpll1_clkdm",
  245. .recalc = &omap3_dpll_recalc,
  246. };
  247. /*
  248. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  249. * DPLL isn't bypassed.
  250. */
  251. static struct clk dpll1_x2_ck = {
  252. .name = "dpll1_x2_ck",
  253. .ops = &clkops_null,
  254. .parent = &dpll1_ck,
  255. .flags = RATE_PROPAGATES,
  256. .clkdm_name = "dpll1_clkdm",
  257. .recalc = &omap3_clkoutx2_recalc,
  258. };
  259. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  260. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  261. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  262. { .parent = NULL }
  263. };
  264. /*
  265. * Does not exist in the TRM - needed to separate the M2 divider from
  266. * bypass selection in mpu_ck
  267. */
  268. static struct clk dpll1_x2m2_ck = {
  269. .name = "dpll1_x2m2_ck",
  270. .ops = &clkops_null,
  271. .parent = &dpll1_x2_ck,
  272. .init = &omap2_init_clksel_parent,
  273. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  274. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  275. .clksel = div16_dpll1_x2m2_clksel,
  276. .flags = RATE_PROPAGATES,
  277. .clkdm_name = "dpll1_clkdm",
  278. .recalc = &omap2_clksel_recalc,
  279. };
  280. /* DPLL2 */
  281. /* IVA2 clock source */
  282. /* Type: DPLL */
  283. static struct dpll_data dpll2_dd = {
  284. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  285. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  286. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  287. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  288. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  289. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  290. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  291. (1 << DPLL_LOW_POWER_BYPASS),
  292. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  293. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  294. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  295. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  296. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  297. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  298. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  299. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  300. .max_divider = OMAP3_MAX_DPLL_DIV,
  301. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  302. };
  303. static struct clk dpll2_ck = {
  304. .name = "dpll2_ck",
  305. .ops = &clkops_noncore_dpll_ops,
  306. .parent = &sys_ck,
  307. .dpll_data = &dpll2_dd,
  308. .flags = RATE_PROPAGATES,
  309. .round_rate = &omap2_dpll_round_rate,
  310. .set_rate = &omap3_noncore_dpll_set_rate,
  311. .clkdm_name = "dpll2_clkdm",
  312. .recalc = &omap3_dpll_recalc,
  313. };
  314. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  315. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  316. { .parent = NULL }
  317. };
  318. /*
  319. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  320. * or CLKOUTX2. CLKOUT seems most plausible.
  321. */
  322. static struct clk dpll2_m2_ck = {
  323. .name = "dpll2_m2_ck",
  324. .ops = &clkops_null,
  325. .parent = &dpll2_ck,
  326. .init = &omap2_init_clksel_parent,
  327. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  328. OMAP3430_CM_CLKSEL2_PLL),
  329. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  330. .clksel = div16_dpll2_m2x2_clksel,
  331. .flags = RATE_PROPAGATES,
  332. .clkdm_name = "dpll2_clkdm",
  333. .recalc = &omap2_clksel_recalc,
  334. };
  335. /*
  336. * DPLL3
  337. * Source clock for all interfaces and for some device fclks
  338. * REVISIT: Also supports fast relock bypass - not included below
  339. */
  340. static struct dpll_data dpll3_dd = {
  341. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  342. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  343. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  344. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  345. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  346. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  347. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  348. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  349. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  350. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  351. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  352. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  353. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  354. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  355. .max_divider = OMAP3_MAX_DPLL_DIV,
  356. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  357. };
  358. static struct clk dpll3_ck = {
  359. .name = "dpll3_ck",
  360. .ops = &clkops_null,
  361. .parent = &sys_ck,
  362. .dpll_data = &dpll3_dd,
  363. .flags = RATE_PROPAGATES,
  364. .round_rate = &omap2_dpll_round_rate,
  365. .clkdm_name = "dpll3_clkdm",
  366. .recalc = &omap3_dpll_recalc,
  367. };
  368. /*
  369. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  370. * DPLL isn't bypassed
  371. */
  372. static struct clk dpll3_x2_ck = {
  373. .name = "dpll3_x2_ck",
  374. .ops = &clkops_null,
  375. .parent = &dpll3_ck,
  376. .flags = RATE_PROPAGATES,
  377. .clkdm_name = "dpll3_clkdm",
  378. .recalc = &omap3_clkoutx2_recalc,
  379. };
  380. static const struct clksel_rate div31_dpll3_rates[] = {
  381. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  382. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  383. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  384. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  385. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  386. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  387. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  388. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  389. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  390. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  391. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  392. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  393. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  394. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  395. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  396. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  397. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  398. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  399. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  400. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  401. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  402. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  403. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  404. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  405. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  406. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  407. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  408. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  409. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  410. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  411. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  412. { .div = 0 },
  413. };
  414. static const struct clksel div31_dpll3m2_clksel[] = {
  415. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  416. { .parent = NULL }
  417. };
  418. /*
  419. * DPLL3 output M2
  420. * REVISIT: This DPLL output divider must be changed in SRAM, so until
  421. * that code is ready, this should remain a 'read-only' clksel clock.
  422. */
  423. static struct clk dpll3_m2_ck = {
  424. .name = "dpll3_m2_ck",
  425. .ops = &clkops_null,
  426. .parent = &dpll3_ck,
  427. .init = &omap2_init_clksel_parent,
  428. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  429. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  430. .clksel = div31_dpll3m2_clksel,
  431. .flags = RATE_PROPAGATES,
  432. .clkdm_name = "dpll3_clkdm",
  433. .recalc = &omap2_clksel_recalc,
  434. };
  435. static const struct clksel core_ck_clksel[] = {
  436. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  437. { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
  438. { .parent = NULL }
  439. };
  440. static struct clk core_ck = {
  441. .name = "core_ck",
  442. .ops = &clkops_null,
  443. .init = &omap2_init_clksel_parent,
  444. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  445. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  446. .clksel = core_ck_clksel,
  447. .flags = RATE_PROPAGATES,
  448. .recalc = &omap2_clksel_recalc,
  449. };
  450. static const struct clksel dpll3_m2x2_ck_clksel[] = {
  451. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  452. { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
  453. { .parent = NULL }
  454. };
  455. static struct clk dpll3_m2x2_ck = {
  456. .name = "dpll3_m2x2_ck",
  457. .ops = &clkops_null,
  458. .init = &omap2_init_clksel_parent,
  459. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  460. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  461. .clksel = dpll3_m2x2_ck_clksel,
  462. .flags = RATE_PROPAGATES,
  463. .clkdm_name = "dpll3_clkdm",
  464. .recalc = &omap2_clksel_recalc,
  465. };
  466. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  467. static const struct clksel div16_dpll3_clksel[] = {
  468. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  469. { .parent = NULL }
  470. };
  471. /* This virtual clock is the source for dpll3_m3x2_ck */
  472. static struct clk dpll3_m3_ck = {
  473. .name = "dpll3_m3_ck",
  474. .ops = &clkops_null,
  475. .parent = &dpll3_ck,
  476. .init = &omap2_init_clksel_parent,
  477. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  478. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  479. .clksel = div16_dpll3_clksel,
  480. .flags = RATE_PROPAGATES,
  481. .clkdm_name = "dpll3_clkdm",
  482. .recalc = &omap2_clksel_recalc,
  483. };
  484. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  485. static struct clk dpll3_m3x2_ck = {
  486. .name = "dpll3_m3x2_ck",
  487. .ops = &clkops_omap2_dflt_wait,
  488. .parent = &dpll3_m3_ck,
  489. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  490. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  491. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  492. .clkdm_name = "dpll3_clkdm",
  493. .recalc = &omap3_clkoutx2_recalc,
  494. };
  495. static const struct clksel emu_core_alwon_ck_clksel[] = {
  496. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  497. { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
  498. { .parent = NULL }
  499. };
  500. static struct clk emu_core_alwon_ck = {
  501. .name = "emu_core_alwon_ck",
  502. .ops = &clkops_null,
  503. .parent = &dpll3_m3x2_ck,
  504. .init = &omap2_init_clksel_parent,
  505. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  506. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  507. .clksel = emu_core_alwon_ck_clksel,
  508. .flags = RATE_PROPAGATES,
  509. .clkdm_name = "dpll3_clkdm",
  510. .recalc = &omap2_clksel_recalc,
  511. };
  512. /* DPLL4 */
  513. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  514. /* Type: DPLL */
  515. static struct dpll_data dpll4_dd = {
  516. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  517. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  518. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  519. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  520. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  521. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  522. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  523. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  524. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  525. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  526. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  527. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  528. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  529. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  530. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  531. .max_divider = OMAP3_MAX_DPLL_DIV,
  532. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  533. };
  534. static struct clk dpll4_ck = {
  535. .name = "dpll4_ck",
  536. .ops = &clkops_noncore_dpll_ops,
  537. .parent = &sys_ck,
  538. .dpll_data = &dpll4_dd,
  539. .flags = RATE_PROPAGATES,
  540. .round_rate = &omap2_dpll_round_rate,
  541. .set_rate = &omap3_dpll4_set_rate,
  542. .clkdm_name = "dpll4_clkdm",
  543. .recalc = &omap3_dpll_recalc,
  544. };
  545. /*
  546. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  547. * DPLL isn't bypassed --
  548. * XXX does this serve any downstream clocks?
  549. */
  550. static struct clk dpll4_x2_ck = {
  551. .name = "dpll4_x2_ck",
  552. .ops = &clkops_null,
  553. .parent = &dpll4_ck,
  554. .flags = RATE_PROPAGATES,
  555. .clkdm_name = "dpll4_clkdm",
  556. .recalc = &omap3_clkoutx2_recalc,
  557. };
  558. static const struct clksel div16_dpll4_clksel[] = {
  559. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  560. { .parent = NULL }
  561. };
  562. /* This virtual clock is the source for dpll4_m2x2_ck */
  563. static struct clk dpll4_m2_ck = {
  564. .name = "dpll4_m2_ck",
  565. .ops = &clkops_null,
  566. .parent = &dpll4_ck,
  567. .init = &omap2_init_clksel_parent,
  568. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  569. .clksel_mask = OMAP3430_DIV_96M_MASK,
  570. .clksel = div16_dpll4_clksel,
  571. .flags = RATE_PROPAGATES,
  572. .clkdm_name = "dpll4_clkdm",
  573. .recalc = &omap2_clksel_recalc,
  574. };
  575. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  576. static struct clk dpll4_m2x2_ck = {
  577. .name = "dpll4_m2x2_ck",
  578. .ops = &clkops_omap2_dflt_wait,
  579. .parent = &dpll4_m2_ck,
  580. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  581. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  582. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  583. .clkdm_name = "dpll4_clkdm",
  584. .recalc = &omap3_clkoutx2_recalc,
  585. };
  586. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  587. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  588. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  589. { .parent = NULL }
  590. };
  591. /*
  592. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  593. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  594. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  595. * CM_96K_(F)CLK.
  596. */
  597. static struct clk omap_96m_alwon_fck = {
  598. .name = "omap_96m_alwon_fck",
  599. .ops = &clkops_null,
  600. .parent = &dpll4_m2x2_ck,
  601. .init = &omap2_init_clksel_parent,
  602. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  603. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  604. .clksel = omap_96m_alwon_fck_clksel,
  605. .flags = RATE_PROPAGATES,
  606. .recalc = &omap2_clksel_recalc,
  607. };
  608. static struct clk cm_96m_fck = {
  609. .name = "cm_96m_fck",
  610. .ops = &clkops_null,
  611. .parent = &omap_96m_alwon_fck,
  612. .flags = RATE_PROPAGATES,
  613. .recalc = &followparent_recalc,
  614. };
  615. static const struct clksel_rate omap_96m_dpll_rates[] = {
  616. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  617. { .div = 0 }
  618. };
  619. static const struct clksel_rate omap_96m_sys_rates[] = {
  620. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  621. { .div = 0 }
  622. };
  623. static const struct clksel omap_96m_fck_clksel[] = {
  624. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  625. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  626. { .parent = NULL }
  627. };
  628. static struct clk omap_96m_fck = {
  629. .name = "omap_96m_fck",
  630. .ops = &clkops_null,
  631. .parent = &sys_ck,
  632. .init = &omap2_init_clksel_parent,
  633. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  634. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  635. .clksel = omap_96m_fck_clksel,
  636. .flags = RATE_PROPAGATES,
  637. .recalc = &omap2_clksel_recalc,
  638. };
  639. /* This virtual clock is the source for dpll4_m3x2_ck */
  640. static struct clk dpll4_m3_ck = {
  641. .name = "dpll4_m3_ck",
  642. .ops = &clkops_null,
  643. .parent = &dpll4_ck,
  644. .init = &omap2_init_clksel_parent,
  645. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  646. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  647. .clksel = div16_dpll4_clksel,
  648. .flags = RATE_PROPAGATES,
  649. .clkdm_name = "dpll4_clkdm",
  650. .recalc = &omap2_clksel_recalc,
  651. };
  652. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  653. static struct clk dpll4_m3x2_ck = {
  654. .name = "dpll4_m3x2_ck",
  655. .ops = &clkops_omap2_dflt_wait,
  656. .parent = &dpll4_m3_ck,
  657. .init = &omap2_init_clksel_parent,
  658. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  659. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  660. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  661. .clkdm_name = "dpll4_clkdm",
  662. .recalc = &omap3_clkoutx2_recalc,
  663. };
  664. static const struct clksel virt_omap_54m_fck_clksel[] = {
  665. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  666. { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
  667. { .parent = NULL }
  668. };
  669. static struct clk virt_omap_54m_fck = {
  670. .name = "virt_omap_54m_fck",
  671. .ops = &clkops_null,
  672. .parent = &dpll4_m3x2_ck,
  673. .init = &omap2_init_clksel_parent,
  674. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  675. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  676. .clksel = virt_omap_54m_fck_clksel,
  677. .flags = RATE_PROPAGATES,
  678. .recalc = &omap2_clksel_recalc,
  679. };
  680. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  681. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  682. { .div = 0 }
  683. };
  684. static const struct clksel_rate omap_54m_alt_rates[] = {
  685. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  686. { .div = 0 }
  687. };
  688. static const struct clksel omap_54m_clksel[] = {
  689. { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
  690. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  691. { .parent = NULL }
  692. };
  693. static struct clk omap_54m_fck = {
  694. .name = "omap_54m_fck",
  695. .ops = &clkops_null,
  696. .init = &omap2_init_clksel_parent,
  697. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  698. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  699. .clksel = omap_54m_clksel,
  700. .flags = RATE_PROPAGATES,
  701. .recalc = &omap2_clksel_recalc,
  702. };
  703. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  704. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  705. { .div = 0 }
  706. };
  707. static const struct clksel_rate omap_48m_alt_rates[] = {
  708. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  709. { .div = 0 }
  710. };
  711. static const struct clksel omap_48m_clksel[] = {
  712. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  713. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  714. { .parent = NULL }
  715. };
  716. static struct clk omap_48m_fck = {
  717. .name = "omap_48m_fck",
  718. .ops = &clkops_null,
  719. .init = &omap2_init_clksel_parent,
  720. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  721. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  722. .clksel = omap_48m_clksel,
  723. .flags = RATE_PROPAGATES,
  724. .recalc = &omap2_clksel_recalc,
  725. };
  726. static struct clk omap_12m_fck = {
  727. .name = "omap_12m_fck",
  728. .ops = &clkops_null,
  729. .parent = &omap_48m_fck,
  730. .fixed_div = 4,
  731. .flags = RATE_PROPAGATES,
  732. .recalc = &omap2_fixed_divisor_recalc,
  733. };
  734. /* This virstual clock is the source for dpll4_m4x2_ck */
  735. static struct clk dpll4_m4_ck = {
  736. .name = "dpll4_m4_ck",
  737. .ops = &clkops_null,
  738. .parent = &dpll4_ck,
  739. .init = &omap2_init_clksel_parent,
  740. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  741. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  742. .clksel = div16_dpll4_clksel,
  743. .flags = RATE_PROPAGATES,
  744. .clkdm_name = "dpll4_clkdm",
  745. .recalc = &omap2_clksel_recalc,
  746. .set_rate = &omap2_clksel_set_rate,
  747. .round_rate = &omap2_clksel_round_rate,
  748. };
  749. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  750. static struct clk dpll4_m4x2_ck = {
  751. .name = "dpll4_m4x2_ck",
  752. .ops = &clkops_omap2_dflt_wait,
  753. .parent = &dpll4_m4_ck,
  754. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  755. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  756. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  757. .clkdm_name = "dpll4_clkdm",
  758. .recalc = &omap3_clkoutx2_recalc,
  759. };
  760. /* This virtual clock is the source for dpll4_m5x2_ck */
  761. static struct clk dpll4_m5_ck = {
  762. .name = "dpll4_m5_ck",
  763. .ops = &clkops_null,
  764. .parent = &dpll4_ck,
  765. .init = &omap2_init_clksel_parent,
  766. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  767. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  768. .clksel = div16_dpll4_clksel,
  769. .flags = RATE_PROPAGATES,
  770. .clkdm_name = "dpll4_clkdm",
  771. .recalc = &omap2_clksel_recalc,
  772. };
  773. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  774. static struct clk dpll4_m5x2_ck = {
  775. .name = "dpll4_m5x2_ck",
  776. .ops = &clkops_omap2_dflt_wait,
  777. .parent = &dpll4_m5_ck,
  778. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  779. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  780. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  781. .clkdm_name = "dpll4_clkdm",
  782. .recalc = &omap3_clkoutx2_recalc,
  783. };
  784. /* This virtual clock is the source for dpll4_m6x2_ck */
  785. static struct clk dpll4_m6_ck = {
  786. .name = "dpll4_m6_ck",
  787. .ops = &clkops_null,
  788. .parent = &dpll4_ck,
  789. .init = &omap2_init_clksel_parent,
  790. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  791. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  792. .clksel = div16_dpll4_clksel,
  793. .flags = RATE_PROPAGATES,
  794. .clkdm_name = "dpll4_clkdm",
  795. .recalc = &omap2_clksel_recalc,
  796. };
  797. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  798. static struct clk dpll4_m6x2_ck = {
  799. .name = "dpll4_m6x2_ck",
  800. .ops = &clkops_omap2_dflt_wait,
  801. .parent = &dpll4_m6_ck,
  802. .init = &omap2_init_clksel_parent,
  803. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  804. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  805. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  806. .clkdm_name = "dpll4_clkdm",
  807. .recalc = &omap3_clkoutx2_recalc,
  808. };
  809. static struct clk emu_per_alwon_ck = {
  810. .name = "emu_per_alwon_ck",
  811. .ops = &clkops_null,
  812. .parent = &dpll4_m6x2_ck,
  813. .flags = RATE_PROPAGATES,
  814. .clkdm_name = "dpll4_clkdm",
  815. .recalc = &followparent_recalc,
  816. };
  817. /* DPLL5 */
  818. /* Supplies 120MHz clock, USIM source clock */
  819. /* Type: DPLL */
  820. /* 3430ES2 only */
  821. static struct dpll_data dpll5_dd = {
  822. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  823. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  824. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  825. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  826. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  827. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  828. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  829. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  830. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  831. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  832. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  833. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  834. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  835. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  836. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  837. .max_divider = OMAP3_MAX_DPLL_DIV,
  838. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  839. };
  840. static struct clk dpll5_ck = {
  841. .name = "dpll5_ck",
  842. .ops = &clkops_noncore_dpll_ops,
  843. .parent = &sys_ck,
  844. .dpll_data = &dpll5_dd,
  845. .flags = RATE_PROPAGATES,
  846. .round_rate = &omap2_dpll_round_rate,
  847. .set_rate = &omap3_noncore_dpll_set_rate,
  848. .clkdm_name = "dpll5_clkdm",
  849. .recalc = &omap3_dpll_recalc,
  850. };
  851. static const struct clksel div16_dpll5_clksel[] = {
  852. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  853. { .parent = NULL }
  854. };
  855. static struct clk dpll5_m2_ck = {
  856. .name = "dpll5_m2_ck",
  857. .ops = &clkops_null,
  858. .parent = &dpll5_ck,
  859. .init = &omap2_init_clksel_parent,
  860. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  861. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  862. .clksel = div16_dpll5_clksel,
  863. .flags = RATE_PROPAGATES,
  864. .clkdm_name = "dpll5_clkdm",
  865. .recalc = &omap2_clksel_recalc,
  866. };
  867. static const struct clksel omap_120m_fck_clksel[] = {
  868. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  869. { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
  870. { .parent = NULL }
  871. };
  872. static struct clk omap_120m_fck = {
  873. .name = "omap_120m_fck",
  874. .ops = &clkops_null,
  875. .parent = &dpll5_m2_ck,
  876. .init = &omap2_init_clksel_parent,
  877. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  878. .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  879. .clksel = omap_120m_fck_clksel,
  880. .flags = RATE_PROPAGATES,
  881. .recalc = &omap2_clksel_recalc,
  882. };
  883. /* CM EXTERNAL CLOCK OUTPUTS */
  884. static const struct clksel_rate clkout2_src_core_rates[] = {
  885. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  886. { .div = 0 }
  887. };
  888. static const struct clksel_rate clkout2_src_sys_rates[] = {
  889. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  890. { .div = 0 }
  891. };
  892. static const struct clksel_rate clkout2_src_96m_rates[] = {
  893. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  894. { .div = 0 }
  895. };
  896. static const struct clksel_rate clkout2_src_54m_rates[] = {
  897. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  898. { .div = 0 }
  899. };
  900. static const struct clksel clkout2_src_clksel[] = {
  901. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  902. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  903. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  904. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  905. { .parent = NULL }
  906. };
  907. static struct clk clkout2_src_ck = {
  908. .name = "clkout2_src_ck",
  909. .ops = &clkops_omap2_dflt,
  910. .init = &omap2_init_clksel_parent,
  911. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  912. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  913. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  914. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  915. .clksel = clkout2_src_clksel,
  916. .flags = RATE_PROPAGATES,
  917. .clkdm_name = "core_clkdm",
  918. .recalc = &omap2_clksel_recalc,
  919. };
  920. static const struct clksel_rate sys_clkout2_rates[] = {
  921. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  922. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  923. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  924. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  925. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  926. { .div = 0 },
  927. };
  928. static const struct clksel sys_clkout2_clksel[] = {
  929. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  930. { .parent = NULL },
  931. };
  932. static struct clk sys_clkout2 = {
  933. .name = "sys_clkout2",
  934. .ops = &clkops_null,
  935. .init = &omap2_init_clksel_parent,
  936. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  937. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  938. .clksel = sys_clkout2_clksel,
  939. .recalc = &omap2_clksel_recalc,
  940. };
  941. /* CM OUTPUT CLOCKS */
  942. static struct clk corex2_fck = {
  943. .name = "corex2_fck",
  944. .ops = &clkops_null,
  945. .parent = &dpll3_m2x2_ck,
  946. .flags = RATE_PROPAGATES,
  947. .recalc = &followparent_recalc,
  948. };
  949. /* DPLL power domain clock controls */
  950. static const struct clksel_rate div4_rates[] = {
  951. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  952. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  953. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  954. { .div = 0 }
  955. };
  956. static const struct clksel div4_core_clksel[] = {
  957. { .parent = &core_ck, .rates = div4_rates },
  958. { .parent = NULL }
  959. };
  960. /*
  961. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  962. * may be inconsistent here?
  963. */
  964. static struct clk dpll1_fck = {
  965. .name = "dpll1_fck",
  966. .ops = &clkops_null,
  967. .parent = &core_ck,
  968. .init = &omap2_init_clksel_parent,
  969. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  970. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  971. .clksel = div4_core_clksel,
  972. .flags = RATE_PROPAGATES,
  973. .recalc = &omap2_clksel_recalc,
  974. };
  975. /*
  976. * MPU clksel:
  977. * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
  978. * derives from the high-frequency bypass clock originating from DPLL3,
  979. * called 'dpll1_fck'
  980. */
  981. static const struct clksel mpu_clksel[] = {
  982. { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
  983. { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
  984. { .parent = NULL }
  985. };
  986. static struct clk mpu_ck = {
  987. .name = "mpu_ck",
  988. .ops = &clkops_null,
  989. .parent = &dpll1_x2m2_ck,
  990. .init = &omap2_init_clksel_parent,
  991. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  992. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  993. .clksel = mpu_clksel,
  994. .flags = RATE_PROPAGATES,
  995. .clkdm_name = "mpu_clkdm",
  996. .recalc = &omap2_clksel_recalc,
  997. };
  998. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  999. static const struct clksel_rate arm_fck_rates[] = {
  1000. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1001. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  1002. { .div = 0 },
  1003. };
  1004. static const struct clksel arm_fck_clksel[] = {
  1005. { .parent = &mpu_ck, .rates = arm_fck_rates },
  1006. { .parent = NULL }
  1007. };
  1008. static struct clk arm_fck = {
  1009. .name = "arm_fck",
  1010. .ops = &clkops_null,
  1011. .parent = &mpu_ck,
  1012. .init = &omap2_init_clksel_parent,
  1013. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  1014. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  1015. .clksel = arm_fck_clksel,
  1016. .flags = RATE_PROPAGATES,
  1017. .recalc = &omap2_clksel_recalc,
  1018. };
  1019. /* XXX What about neon_clkdm ? */
  1020. /*
  1021. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  1022. * although it is referenced - so this is a guess
  1023. */
  1024. static struct clk emu_mpu_alwon_ck = {
  1025. .name = "emu_mpu_alwon_ck",
  1026. .ops = &clkops_null,
  1027. .parent = &mpu_ck,
  1028. .flags = RATE_PROPAGATES,
  1029. .recalc = &followparent_recalc,
  1030. };
  1031. static struct clk dpll2_fck = {
  1032. .name = "dpll2_fck",
  1033. .ops = &clkops_null,
  1034. .parent = &core_ck,
  1035. .init = &omap2_init_clksel_parent,
  1036. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  1037. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  1038. .clksel = div4_core_clksel,
  1039. .flags = RATE_PROPAGATES,
  1040. .recalc = &omap2_clksel_recalc,
  1041. };
  1042. /*
  1043. * IVA2 clksel:
  1044. * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
  1045. * derives from the high-frequency bypass clock originating from DPLL3,
  1046. * called 'dpll2_fck'
  1047. */
  1048. static const struct clksel iva2_clksel[] = {
  1049. { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
  1050. { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
  1051. { .parent = NULL }
  1052. };
  1053. static struct clk iva2_ck = {
  1054. .name = "iva2_ck",
  1055. .ops = &clkops_omap2_dflt_wait,
  1056. .parent = &dpll2_m2_ck,
  1057. .init = &omap2_init_clksel_parent,
  1058. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1059. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1060. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  1061. OMAP3430_CM_IDLEST_PLL),
  1062. .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
  1063. .clksel = iva2_clksel,
  1064. .flags = RATE_PROPAGATES,
  1065. .clkdm_name = "iva2_clkdm",
  1066. .recalc = &omap2_clksel_recalc,
  1067. };
  1068. /* Common interface clocks */
  1069. static const struct clksel div2_core_clksel[] = {
  1070. { .parent = &core_ck, .rates = div2_rates },
  1071. { .parent = NULL }
  1072. };
  1073. static struct clk l3_ick = {
  1074. .name = "l3_ick",
  1075. .ops = &clkops_null,
  1076. .parent = &core_ck,
  1077. .init = &omap2_init_clksel_parent,
  1078. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1079. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1080. .clksel = div2_core_clksel,
  1081. .flags = RATE_PROPAGATES,
  1082. .clkdm_name = "core_l3_clkdm",
  1083. .recalc = &omap2_clksel_recalc,
  1084. };
  1085. static const struct clksel div2_l3_clksel[] = {
  1086. { .parent = &l3_ick, .rates = div2_rates },
  1087. { .parent = NULL }
  1088. };
  1089. static struct clk l4_ick = {
  1090. .name = "l4_ick",
  1091. .ops = &clkops_null,
  1092. .parent = &l3_ick,
  1093. .init = &omap2_init_clksel_parent,
  1094. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1095. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1096. .clksel = div2_l3_clksel,
  1097. .flags = RATE_PROPAGATES,
  1098. .clkdm_name = "core_l4_clkdm",
  1099. .recalc = &omap2_clksel_recalc,
  1100. };
  1101. static const struct clksel div2_l4_clksel[] = {
  1102. { .parent = &l4_ick, .rates = div2_rates },
  1103. { .parent = NULL }
  1104. };
  1105. static struct clk rm_ick = {
  1106. .name = "rm_ick",
  1107. .ops = &clkops_null,
  1108. .parent = &l4_ick,
  1109. .init = &omap2_init_clksel_parent,
  1110. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1111. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1112. .clksel = div2_l4_clksel,
  1113. .recalc = &omap2_clksel_recalc,
  1114. };
  1115. /* GFX power domain */
  1116. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1117. static const struct clksel gfx_l3_clksel[] = {
  1118. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1119. { .parent = NULL }
  1120. };
  1121. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  1122. static struct clk gfx_l3_ck = {
  1123. .name = "gfx_l3_ck",
  1124. .ops = &clkops_omap2_dflt_wait,
  1125. .parent = &l3_ick,
  1126. .init = &omap2_init_clksel_parent,
  1127. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1128. .enable_bit = OMAP_EN_GFX_SHIFT,
  1129. .recalc = &followparent_recalc,
  1130. };
  1131. static struct clk gfx_l3_fck = {
  1132. .name = "gfx_l3_fck",
  1133. .ops = &clkops_null,
  1134. .parent = &gfx_l3_ck,
  1135. .init = &omap2_init_clksel_parent,
  1136. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1137. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1138. .clksel = gfx_l3_clksel,
  1139. .flags = RATE_PROPAGATES,
  1140. .clkdm_name = "gfx_3430es1_clkdm",
  1141. .recalc = &omap2_clksel_recalc,
  1142. };
  1143. static struct clk gfx_l3_ick = {
  1144. .name = "gfx_l3_ick",
  1145. .ops = &clkops_null,
  1146. .parent = &gfx_l3_ck,
  1147. .clkdm_name = "gfx_3430es1_clkdm",
  1148. .recalc = &followparent_recalc,
  1149. };
  1150. static struct clk gfx_cg1_ck = {
  1151. .name = "gfx_cg1_ck",
  1152. .ops = &clkops_omap2_dflt_wait,
  1153. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1154. .init = &omap2_init_clk_clkdm,
  1155. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1156. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1157. .clkdm_name = "gfx_3430es1_clkdm",
  1158. .recalc = &followparent_recalc,
  1159. };
  1160. static struct clk gfx_cg2_ck = {
  1161. .name = "gfx_cg2_ck",
  1162. .ops = &clkops_omap2_dflt_wait,
  1163. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1164. .init = &omap2_init_clk_clkdm,
  1165. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1166. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1167. .clkdm_name = "gfx_3430es1_clkdm",
  1168. .recalc = &followparent_recalc,
  1169. };
  1170. /* SGX power domain - 3430ES2 only */
  1171. static const struct clksel_rate sgx_core_rates[] = {
  1172. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1173. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1174. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1175. { .div = 0 },
  1176. };
  1177. static const struct clksel_rate sgx_96m_rates[] = {
  1178. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1179. { .div = 0 },
  1180. };
  1181. static const struct clksel sgx_clksel[] = {
  1182. { .parent = &core_ck, .rates = sgx_core_rates },
  1183. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1184. { .parent = NULL },
  1185. };
  1186. static struct clk sgx_fck = {
  1187. .name = "sgx_fck",
  1188. .ops = &clkops_omap2_dflt_wait,
  1189. .init = &omap2_init_clksel_parent,
  1190. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1191. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1192. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1193. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1194. .clksel = sgx_clksel,
  1195. .clkdm_name = "sgx_clkdm",
  1196. .recalc = &omap2_clksel_recalc,
  1197. };
  1198. static struct clk sgx_ick = {
  1199. .name = "sgx_ick",
  1200. .ops = &clkops_omap2_dflt_wait,
  1201. .parent = &l3_ick,
  1202. .init = &omap2_init_clk_clkdm,
  1203. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1204. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1205. .clkdm_name = "sgx_clkdm",
  1206. .recalc = &followparent_recalc,
  1207. };
  1208. /* CORE power domain */
  1209. static struct clk d2d_26m_fck = {
  1210. .name = "d2d_26m_fck",
  1211. .ops = &clkops_omap2_dflt_wait,
  1212. .parent = &sys_ck,
  1213. .init = &omap2_init_clk_clkdm,
  1214. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1215. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1216. .clkdm_name = "d2d_clkdm",
  1217. .recalc = &followparent_recalc,
  1218. };
  1219. static const struct clksel omap343x_gpt_clksel[] = {
  1220. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1221. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1222. { .parent = NULL}
  1223. };
  1224. static struct clk gpt10_fck = {
  1225. .name = "gpt10_fck",
  1226. .ops = &clkops_omap2_dflt_wait,
  1227. .parent = &sys_ck,
  1228. .init = &omap2_init_clksel_parent,
  1229. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1230. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1231. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1232. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1233. .clksel = omap343x_gpt_clksel,
  1234. .clkdm_name = "core_l4_clkdm",
  1235. .recalc = &omap2_clksel_recalc,
  1236. };
  1237. static struct clk gpt11_fck = {
  1238. .name = "gpt11_fck",
  1239. .ops = &clkops_omap2_dflt_wait,
  1240. .parent = &sys_ck,
  1241. .init = &omap2_init_clksel_parent,
  1242. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1243. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1244. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1245. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1246. .clksel = omap343x_gpt_clksel,
  1247. .clkdm_name = "core_l4_clkdm",
  1248. .recalc = &omap2_clksel_recalc,
  1249. };
  1250. static struct clk cpefuse_fck = {
  1251. .name = "cpefuse_fck",
  1252. .ops = &clkops_omap2_dflt,
  1253. .parent = &sys_ck,
  1254. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1255. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1256. .recalc = &followparent_recalc,
  1257. };
  1258. static struct clk ts_fck = {
  1259. .name = "ts_fck",
  1260. .ops = &clkops_omap2_dflt,
  1261. .parent = &omap_32k_fck,
  1262. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1263. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1264. .recalc = &followparent_recalc,
  1265. };
  1266. static struct clk usbtll_fck = {
  1267. .name = "usbtll_fck",
  1268. .ops = &clkops_omap2_dflt,
  1269. .parent = &omap_120m_fck,
  1270. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1271. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1272. .recalc = &followparent_recalc,
  1273. };
  1274. /* CORE 96M FCLK-derived clocks */
  1275. static struct clk core_96m_fck = {
  1276. .name = "core_96m_fck",
  1277. .ops = &clkops_null,
  1278. .parent = &omap_96m_fck,
  1279. .flags = RATE_PROPAGATES,
  1280. .clkdm_name = "core_l4_clkdm",
  1281. .recalc = &followparent_recalc,
  1282. };
  1283. static struct clk mmchs3_fck = {
  1284. .name = "mmchs_fck",
  1285. .ops = &clkops_omap2_dflt_wait,
  1286. .id = 2,
  1287. .parent = &core_96m_fck,
  1288. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1289. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1290. .clkdm_name = "core_l4_clkdm",
  1291. .recalc = &followparent_recalc,
  1292. };
  1293. static struct clk mmchs2_fck = {
  1294. .name = "mmchs_fck",
  1295. .ops = &clkops_omap2_dflt_wait,
  1296. .id = 1,
  1297. .parent = &core_96m_fck,
  1298. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1299. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1300. .clkdm_name = "core_l4_clkdm",
  1301. .recalc = &followparent_recalc,
  1302. };
  1303. static struct clk mspro_fck = {
  1304. .name = "mspro_fck",
  1305. .ops = &clkops_omap2_dflt_wait,
  1306. .parent = &core_96m_fck,
  1307. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1308. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1309. .clkdm_name = "core_l4_clkdm",
  1310. .recalc = &followparent_recalc,
  1311. };
  1312. static struct clk mmchs1_fck = {
  1313. .name = "mmchs_fck",
  1314. .ops = &clkops_omap2_dflt_wait,
  1315. .parent = &core_96m_fck,
  1316. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1317. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1318. .clkdm_name = "core_l4_clkdm",
  1319. .recalc = &followparent_recalc,
  1320. };
  1321. static struct clk i2c3_fck = {
  1322. .name = "i2c_fck",
  1323. .ops = &clkops_omap2_dflt_wait,
  1324. .id = 3,
  1325. .parent = &core_96m_fck,
  1326. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1327. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1328. .clkdm_name = "core_l4_clkdm",
  1329. .recalc = &followparent_recalc,
  1330. };
  1331. static struct clk i2c2_fck = {
  1332. .name = "i2c_fck",
  1333. .ops = &clkops_omap2_dflt_wait,
  1334. .id = 2,
  1335. .parent = &core_96m_fck,
  1336. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1337. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1338. .clkdm_name = "core_l4_clkdm",
  1339. .recalc = &followparent_recalc,
  1340. };
  1341. static struct clk i2c1_fck = {
  1342. .name = "i2c_fck",
  1343. .ops = &clkops_omap2_dflt_wait,
  1344. .id = 1,
  1345. .parent = &core_96m_fck,
  1346. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1347. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1348. .clkdm_name = "core_l4_clkdm",
  1349. .recalc = &followparent_recalc,
  1350. };
  1351. /*
  1352. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1353. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1354. */
  1355. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1356. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1357. { .div = 0 }
  1358. };
  1359. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1360. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1361. { .div = 0 }
  1362. };
  1363. static const struct clksel mcbsp_15_clksel[] = {
  1364. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1365. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1366. { .parent = NULL }
  1367. };
  1368. static struct clk mcbsp5_fck = {
  1369. .name = "mcbsp_fck",
  1370. .ops = &clkops_omap2_dflt_wait,
  1371. .id = 5,
  1372. .init = &omap2_init_clksel_parent,
  1373. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1374. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1375. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1376. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1377. .clksel = mcbsp_15_clksel,
  1378. .clkdm_name = "core_l4_clkdm",
  1379. .recalc = &omap2_clksel_recalc,
  1380. };
  1381. static struct clk mcbsp1_fck = {
  1382. .name = "mcbsp_fck",
  1383. .ops = &clkops_omap2_dflt_wait,
  1384. .id = 1,
  1385. .init = &omap2_init_clksel_parent,
  1386. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1387. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1388. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1389. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1390. .clksel = mcbsp_15_clksel,
  1391. .clkdm_name = "core_l4_clkdm",
  1392. .recalc = &omap2_clksel_recalc,
  1393. };
  1394. /* CORE_48M_FCK-derived clocks */
  1395. static struct clk core_48m_fck = {
  1396. .name = "core_48m_fck",
  1397. .ops = &clkops_null,
  1398. .parent = &omap_48m_fck,
  1399. .flags = RATE_PROPAGATES,
  1400. .clkdm_name = "core_l4_clkdm",
  1401. .recalc = &followparent_recalc,
  1402. };
  1403. static struct clk mcspi4_fck = {
  1404. .name = "mcspi_fck",
  1405. .ops = &clkops_omap2_dflt_wait,
  1406. .id = 4,
  1407. .parent = &core_48m_fck,
  1408. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1409. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1410. .recalc = &followparent_recalc,
  1411. };
  1412. static struct clk mcspi3_fck = {
  1413. .name = "mcspi_fck",
  1414. .ops = &clkops_omap2_dflt_wait,
  1415. .id = 3,
  1416. .parent = &core_48m_fck,
  1417. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1418. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. static struct clk mcspi2_fck = {
  1422. .name = "mcspi_fck",
  1423. .ops = &clkops_omap2_dflt_wait,
  1424. .id = 2,
  1425. .parent = &core_48m_fck,
  1426. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1427. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1428. .recalc = &followparent_recalc,
  1429. };
  1430. static struct clk mcspi1_fck = {
  1431. .name = "mcspi_fck",
  1432. .ops = &clkops_omap2_dflt_wait,
  1433. .id = 1,
  1434. .parent = &core_48m_fck,
  1435. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1436. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1437. .recalc = &followparent_recalc,
  1438. };
  1439. static struct clk uart2_fck = {
  1440. .name = "uart2_fck",
  1441. .ops = &clkops_omap2_dflt_wait,
  1442. .parent = &core_48m_fck,
  1443. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1444. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1445. .recalc = &followparent_recalc,
  1446. };
  1447. static struct clk uart1_fck = {
  1448. .name = "uart1_fck",
  1449. .ops = &clkops_omap2_dflt_wait,
  1450. .parent = &core_48m_fck,
  1451. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1452. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1453. .recalc = &followparent_recalc,
  1454. };
  1455. static struct clk fshostusb_fck = {
  1456. .name = "fshostusb_fck",
  1457. .ops = &clkops_omap2_dflt_wait,
  1458. .parent = &core_48m_fck,
  1459. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1460. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1461. .recalc = &followparent_recalc,
  1462. };
  1463. /* CORE_12M_FCK based clocks */
  1464. static struct clk core_12m_fck = {
  1465. .name = "core_12m_fck",
  1466. .ops = &clkops_null,
  1467. .parent = &omap_12m_fck,
  1468. .flags = RATE_PROPAGATES,
  1469. .clkdm_name = "core_l4_clkdm",
  1470. .recalc = &followparent_recalc,
  1471. };
  1472. static struct clk hdq_fck = {
  1473. .name = "hdq_fck",
  1474. .ops = &clkops_omap2_dflt_wait,
  1475. .parent = &core_12m_fck,
  1476. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1477. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1478. .recalc = &followparent_recalc,
  1479. };
  1480. /* DPLL3-derived clock */
  1481. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1482. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1483. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1484. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1485. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1486. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1487. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1488. { .div = 0 }
  1489. };
  1490. static const struct clksel ssi_ssr_clksel[] = {
  1491. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1492. { .parent = NULL }
  1493. };
  1494. static struct clk ssi_ssr_fck = {
  1495. .name = "ssi_ssr_fck",
  1496. .ops = &clkops_omap2_dflt,
  1497. .init = &omap2_init_clksel_parent,
  1498. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1499. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1500. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1501. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1502. .clksel = ssi_ssr_clksel,
  1503. .flags = RATE_PROPAGATES,
  1504. .clkdm_name = "core_l4_clkdm",
  1505. .recalc = &omap2_clksel_recalc,
  1506. };
  1507. static struct clk ssi_sst_fck = {
  1508. .name = "ssi_sst_fck",
  1509. .ops = &clkops_null,
  1510. .parent = &ssi_ssr_fck,
  1511. .fixed_div = 2,
  1512. .recalc = &omap2_fixed_divisor_recalc,
  1513. };
  1514. /* CORE_L3_ICK based clocks */
  1515. /*
  1516. * XXX must add clk_enable/clk_disable for these if standard code won't
  1517. * handle it
  1518. */
  1519. static struct clk core_l3_ick = {
  1520. .name = "core_l3_ick",
  1521. .ops = &clkops_null,
  1522. .parent = &l3_ick,
  1523. .init = &omap2_init_clk_clkdm,
  1524. .flags = RATE_PROPAGATES,
  1525. .clkdm_name = "core_l3_clkdm",
  1526. .recalc = &followparent_recalc,
  1527. };
  1528. static struct clk hsotgusb_ick = {
  1529. .name = "hsotgusb_ick",
  1530. .ops = &clkops_omap2_dflt_wait,
  1531. .parent = &core_l3_ick,
  1532. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1533. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1534. .clkdm_name = "core_l3_clkdm",
  1535. .recalc = &followparent_recalc,
  1536. };
  1537. static struct clk sdrc_ick = {
  1538. .name = "sdrc_ick",
  1539. .ops = &clkops_omap2_dflt_wait,
  1540. .parent = &core_l3_ick,
  1541. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1542. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1543. .flags = ENABLE_ON_INIT,
  1544. .clkdm_name = "core_l3_clkdm",
  1545. .recalc = &followparent_recalc,
  1546. };
  1547. static struct clk gpmc_fck = {
  1548. .name = "gpmc_fck",
  1549. .ops = &clkops_null,
  1550. .parent = &core_l3_ick,
  1551. .flags = ENABLE_ON_INIT, /* huh? */
  1552. .clkdm_name = "core_l3_clkdm",
  1553. .recalc = &followparent_recalc,
  1554. };
  1555. /* SECURITY_L3_ICK based clocks */
  1556. static struct clk security_l3_ick = {
  1557. .name = "security_l3_ick",
  1558. .ops = &clkops_null,
  1559. .parent = &l3_ick,
  1560. .flags = RATE_PROPAGATES,
  1561. .recalc = &followparent_recalc,
  1562. };
  1563. static struct clk pka_ick = {
  1564. .name = "pka_ick",
  1565. .ops = &clkops_omap2_dflt_wait,
  1566. .parent = &security_l3_ick,
  1567. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1568. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1569. .recalc = &followparent_recalc,
  1570. };
  1571. /* CORE_L4_ICK based clocks */
  1572. static struct clk core_l4_ick = {
  1573. .name = "core_l4_ick",
  1574. .ops = &clkops_null,
  1575. .parent = &l4_ick,
  1576. .init = &omap2_init_clk_clkdm,
  1577. .flags = RATE_PROPAGATES,
  1578. .clkdm_name = "core_l4_clkdm",
  1579. .recalc = &followparent_recalc,
  1580. };
  1581. static struct clk usbtll_ick = {
  1582. .name = "usbtll_ick",
  1583. .ops = &clkops_omap2_dflt_wait,
  1584. .parent = &core_l4_ick,
  1585. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1586. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1587. .clkdm_name = "core_l4_clkdm",
  1588. .recalc = &followparent_recalc,
  1589. };
  1590. static struct clk mmchs3_ick = {
  1591. .name = "mmchs_ick",
  1592. .ops = &clkops_omap2_dflt_wait,
  1593. .id = 2,
  1594. .parent = &core_l4_ick,
  1595. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1596. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1597. .clkdm_name = "core_l4_clkdm",
  1598. .recalc = &followparent_recalc,
  1599. };
  1600. /* Intersystem Communication Registers - chassis mode only */
  1601. static struct clk icr_ick = {
  1602. .name = "icr_ick",
  1603. .ops = &clkops_omap2_dflt_wait,
  1604. .parent = &core_l4_ick,
  1605. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1606. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1607. .clkdm_name = "core_l4_clkdm",
  1608. .recalc = &followparent_recalc,
  1609. };
  1610. static struct clk aes2_ick = {
  1611. .name = "aes2_ick",
  1612. .ops = &clkops_omap2_dflt_wait,
  1613. .parent = &core_l4_ick,
  1614. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1615. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1616. .clkdm_name = "core_l4_clkdm",
  1617. .recalc = &followparent_recalc,
  1618. };
  1619. static struct clk sha12_ick = {
  1620. .name = "sha12_ick",
  1621. .ops = &clkops_omap2_dflt_wait,
  1622. .parent = &core_l4_ick,
  1623. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1624. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1625. .clkdm_name = "core_l4_clkdm",
  1626. .recalc = &followparent_recalc,
  1627. };
  1628. static struct clk des2_ick = {
  1629. .name = "des2_ick",
  1630. .ops = &clkops_omap2_dflt_wait,
  1631. .parent = &core_l4_ick,
  1632. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1633. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1634. .clkdm_name = "core_l4_clkdm",
  1635. .recalc = &followparent_recalc,
  1636. };
  1637. static struct clk mmchs2_ick = {
  1638. .name = "mmchs_ick",
  1639. .ops = &clkops_omap2_dflt_wait,
  1640. .id = 1,
  1641. .parent = &core_l4_ick,
  1642. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1643. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1644. .clkdm_name = "core_l4_clkdm",
  1645. .recalc = &followparent_recalc,
  1646. };
  1647. static struct clk mmchs1_ick = {
  1648. .name = "mmchs_ick",
  1649. .ops = &clkops_omap2_dflt_wait,
  1650. .parent = &core_l4_ick,
  1651. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1652. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1653. .clkdm_name = "core_l4_clkdm",
  1654. .recalc = &followparent_recalc,
  1655. };
  1656. static struct clk mspro_ick = {
  1657. .name = "mspro_ick",
  1658. .ops = &clkops_omap2_dflt_wait,
  1659. .parent = &core_l4_ick,
  1660. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1661. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1662. .clkdm_name = "core_l4_clkdm",
  1663. .recalc = &followparent_recalc,
  1664. };
  1665. static struct clk hdq_ick = {
  1666. .name = "hdq_ick",
  1667. .ops = &clkops_omap2_dflt_wait,
  1668. .parent = &core_l4_ick,
  1669. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1670. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1671. .clkdm_name = "core_l4_clkdm",
  1672. .recalc = &followparent_recalc,
  1673. };
  1674. static struct clk mcspi4_ick = {
  1675. .name = "mcspi_ick",
  1676. .ops = &clkops_omap2_dflt_wait,
  1677. .id = 4,
  1678. .parent = &core_l4_ick,
  1679. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1680. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1681. .clkdm_name = "core_l4_clkdm",
  1682. .recalc = &followparent_recalc,
  1683. };
  1684. static struct clk mcspi3_ick = {
  1685. .name = "mcspi_ick",
  1686. .ops = &clkops_omap2_dflt_wait,
  1687. .id = 3,
  1688. .parent = &core_l4_ick,
  1689. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1690. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1691. .clkdm_name = "core_l4_clkdm",
  1692. .recalc = &followparent_recalc,
  1693. };
  1694. static struct clk mcspi2_ick = {
  1695. .name = "mcspi_ick",
  1696. .ops = &clkops_omap2_dflt_wait,
  1697. .id = 2,
  1698. .parent = &core_l4_ick,
  1699. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1700. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1701. .clkdm_name = "core_l4_clkdm",
  1702. .recalc = &followparent_recalc,
  1703. };
  1704. static struct clk mcspi1_ick = {
  1705. .name = "mcspi_ick",
  1706. .ops = &clkops_omap2_dflt_wait,
  1707. .id = 1,
  1708. .parent = &core_l4_ick,
  1709. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1710. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1711. .clkdm_name = "core_l4_clkdm",
  1712. .recalc = &followparent_recalc,
  1713. };
  1714. static struct clk i2c3_ick = {
  1715. .name = "i2c_ick",
  1716. .ops = &clkops_omap2_dflt_wait,
  1717. .id = 3,
  1718. .parent = &core_l4_ick,
  1719. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1720. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1721. .clkdm_name = "core_l4_clkdm",
  1722. .recalc = &followparent_recalc,
  1723. };
  1724. static struct clk i2c2_ick = {
  1725. .name = "i2c_ick",
  1726. .ops = &clkops_omap2_dflt_wait,
  1727. .id = 2,
  1728. .parent = &core_l4_ick,
  1729. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1730. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1731. .clkdm_name = "core_l4_clkdm",
  1732. .recalc = &followparent_recalc,
  1733. };
  1734. static struct clk i2c1_ick = {
  1735. .name = "i2c_ick",
  1736. .ops = &clkops_omap2_dflt_wait,
  1737. .id = 1,
  1738. .parent = &core_l4_ick,
  1739. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1740. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1741. .clkdm_name = "core_l4_clkdm",
  1742. .recalc = &followparent_recalc,
  1743. };
  1744. static struct clk uart2_ick = {
  1745. .name = "uart2_ick",
  1746. .ops = &clkops_omap2_dflt_wait,
  1747. .parent = &core_l4_ick,
  1748. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1749. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1750. .clkdm_name = "core_l4_clkdm",
  1751. .recalc = &followparent_recalc,
  1752. };
  1753. static struct clk uart1_ick = {
  1754. .name = "uart1_ick",
  1755. .ops = &clkops_omap2_dflt_wait,
  1756. .parent = &core_l4_ick,
  1757. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1758. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1759. .clkdm_name = "core_l4_clkdm",
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. static struct clk gpt11_ick = {
  1763. .name = "gpt11_ick",
  1764. .ops = &clkops_omap2_dflt_wait,
  1765. .parent = &core_l4_ick,
  1766. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1767. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1768. .clkdm_name = "core_l4_clkdm",
  1769. .recalc = &followparent_recalc,
  1770. };
  1771. static struct clk gpt10_ick = {
  1772. .name = "gpt10_ick",
  1773. .ops = &clkops_omap2_dflt_wait,
  1774. .parent = &core_l4_ick,
  1775. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1776. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1777. .clkdm_name = "core_l4_clkdm",
  1778. .recalc = &followparent_recalc,
  1779. };
  1780. static struct clk mcbsp5_ick = {
  1781. .name = "mcbsp_ick",
  1782. .ops = &clkops_omap2_dflt_wait,
  1783. .id = 5,
  1784. .parent = &core_l4_ick,
  1785. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1786. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1787. .clkdm_name = "core_l4_clkdm",
  1788. .recalc = &followparent_recalc,
  1789. };
  1790. static struct clk mcbsp1_ick = {
  1791. .name = "mcbsp_ick",
  1792. .ops = &clkops_omap2_dflt_wait,
  1793. .id = 1,
  1794. .parent = &core_l4_ick,
  1795. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1796. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1797. .clkdm_name = "core_l4_clkdm",
  1798. .recalc = &followparent_recalc,
  1799. };
  1800. static struct clk fac_ick = {
  1801. .name = "fac_ick",
  1802. .ops = &clkops_omap2_dflt_wait,
  1803. .parent = &core_l4_ick,
  1804. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1805. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1806. .clkdm_name = "core_l4_clkdm",
  1807. .recalc = &followparent_recalc,
  1808. };
  1809. static struct clk mailboxes_ick = {
  1810. .name = "mailboxes_ick",
  1811. .ops = &clkops_omap2_dflt_wait,
  1812. .parent = &core_l4_ick,
  1813. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1814. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1815. .clkdm_name = "core_l4_clkdm",
  1816. .recalc = &followparent_recalc,
  1817. };
  1818. static struct clk omapctrl_ick = {
  1819. .name = "omapctrl_ick",
  1820. .ops = &clkops_omap2_dflt_wait,
  1821. .parent = &core_l4_ick,
  1822. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1823. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1824. .flags = ENABLE_ON_INIT,
  1825. .recalc = &followparent_recalc,
  1826. };
  1827. /* SSI_L4_ICK based clocks */
  1828. static struct clk ssi_l4_ick = {
  1829. .name = "ssi_l4_ick",
  1830. .ops = &clkops_null,
  1831. .parent = &l4_ick,
  1832. .flags = RATE_PROPAGATES,
  1833. .clkdm_name = "core_l4_clkdm",
  1834. .recalc = &followparent_recalc,
  1835. };
  1836. static struct clk ssi_ick = {
  1837. .name = "ssi_ick",
  1838. .ops = &clkops_omap2_dflt,
  1839. .parent = &ssi_l4_ick,
  1840. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1841. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1842. .clkdm_name = "core_l4_clkdm",
  1843. .recalc = &followparent_recalc,
  1844. };
  1845. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1846. * but l4_ick makes more sense to me */
  1847. static const struct clksel usb_l4_clksel[] = {
  1848. { .parent = &l4_ick, .rates = div2_rates },
  1849. { .parent = NULL },
  1850. };
  1851. static struct clk usb_l4_ick = {
  1852. .name = "usb_l4_ick",
  1853. .ops = &clkops_omap2_dflt_wait,
  1854. .parent = &l4_ick,
  1855. .init = &omap2_init_clksel_parent,
  1856. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1857. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1858. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1859. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1860. .clksel = usb_l4_clksel,
  1861. .recalc = &omap2_clksel_recalc,
  1862. };
  1863. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1864. /* SECURITY_L4_ICK2 based clocks */
  1865. static struct clk security_l4_ick2 = {
  1866. .name = "security_l4_ick2",
  1867. .ops = &clkops_null,
  1868. .parent = &l4_ick,
  1869. .flags = RATE_PROPAGATES,
  1870. .recalc = &followparent_recalc,
  1871. };
  1872. static struct clk aes1_ick = {
  1873. .name = "aes1_ick",
  1874. .ops = &clkops_omap2_dflt_wait,
  1875. .parent = &security_l4_ick2,
  1876. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1877. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1878. .recalc = &followparent_recalc,
  1879. };
  1880. static struct clk rng_ick = {
  1881. .name = "rng_ick",
  1882. .ops = &clkops_omap2_dflt_wait,
  1883. .parent = &security_l4_ick2,
  1884. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1885. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1886. .recalc = &followparent_recalc,
  1887. };
  1888. static struct clk sha11_ick = {
  1889. .name = "sha11_ick",
  1890. .ops = &clkops_omap2_dflt_wait,
  1891. .parent = &security_l4_ick2,
  1892. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1893. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1894. .recalc = &followparent_recalc,
  1895. };
  1896. static struct clk des1_ick = {
  1897. .name = "des1_ick",
  1898. .ops = &clkops_omap2_dflt_wait,
  1899. .parent = &security_l4_ick2,
  1900. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1901. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1902. .recalc = &followparent_recalc,
  1903. };
  1904. /* DSS */
  1905. static const struct clksel dss1_alwon_fck_clksel[] = {
  1906. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1907. { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
  1908. { .parent = NULL }
  1909. };
  1910. static struct clk dss1_alwon_fck = {
  1911. .name = "dss1_alwon_fck",
  1912. .ops = &clkops_omap2_dflt,
  1913. .parent = &dpll4_m4x2_ck,
  1914. .init = &omap2_init_clksel_parent,
  1915. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1916. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1917. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1918. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1919. .clksel = dss1_alwon_fck_clksel,
  1920. .clkdm_name = "dss_clkdm",
  1921. .recalc = &omap2_clksel_recalc,
  1922. };
  1923. static struct clk dss_tv_fck = {
  1924. .name = "dss_tv_fck",
  1925. .ops = &clkops_omap2_dflt,
  1926. .parent = &omap_54m_fck,
  1927. .init = &omap2_init_clk_clkdm,
  1928. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1929. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1930. .clkdm_name = "dss_clkdm",
  1931. .recalc = &followparent_recalc,
  1932. };
  1933. static struct clk dss_96m_fck = {
  1934. .name = "dss_96m_fck",
  1935. .ops = &clkops_omap2_dflt,
  1936. .parent = &omap_96m_fck,
  1937. .init = &omap2_init_clk_clkdm,
  1938. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1939. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1940. .clkdm_name = "dss_clkdm",
  1941. .recalc = &followparent_recalc,
  1942. };
  1943. static struct clk dss2_alwon_fck = {
  1944. .name = "dss2_alwon_fck",
  1945. .ops = &clkops_omap2_dflt,
  1946. .parent = &sys_ck,
  1947. .init = &omap2_init_clk_clkdm,
  1948. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1949. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1950. .clkdm_name = "dss_clkdm",
  1951. .recalc = &followparent_recalc,
  1952. };
  1953. static struct clk dss_ick = {
  1954. /* Handles both L3 and L4 clocks */
  1955. .name = "dss_ick",
  1956. .ops = &clkops_omap2_dflt,
  1957. .parent = &l4_ick,
  1958. .init = &omap2_init_clk_clkdm,
  1959. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1960. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1961. .clkdm_name = "dss_clkdm",
  1962. .recalc = &followparent_recalc,
  1963. };
  1964. /* CAM */
  1965. static const struct clksel cam_mclk_clksel[] = {
  1966. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1967. { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
  1968. { .parent = NULL }
  1969. };
  1970. static struct clk cam_mclk = {
  1971. .name = "cam_mclk",
  1972. .ops = &clkops_omap2_dflt_wait,
  1973. .parent = &dpll4_m5x2_ck,
  1974. .init = &omap2_init_clksel_parent,
  1975. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1976. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1977. .clksel = cam_mclk_clksel,
  1978. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1979. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1980. .clkdm_name = "cam_clkdm",
  1981. .recalc = &omap2_clksel_recalc,
  1982. };
  1983. static struct clk cam_ick = {
  1984. /* Handles both L3 and L4 clocks */
  1985. .name = "cam_ick",
  1986. .ops = &clkops_omap2_dflt_wait,
  1987. .parent = &l4_ick,
  1988. .init = &omap2_init_clk_clkdm,
  1989. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1990. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1991. .clkdm_name = "cam_clkdm",
  1992. .recalc = &followparent_recalc,
  1993. };
  1994. static struct clk csi2_96m_fck = {
  1995. .name = "csi2_96m_fck",
  1996. .ops = &clkops_omap2_dflt_wait,
  1997. .parent = &core_96m_fck,
  1998. .init = &omap2_init_clk_clkdm,
  1999. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  2000. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  2001. .clkdm_name = "cam_clkdm",
  2002. .recalc = &followparent_recalc,
  2003. };
  2004. /* USBHOST - 3430ES2 only */
  2005. static struct clk usbhost_120m_fck = {
  2006. .name = "usbhost_120m_fck",
  2007. .ops = &clkops_omap2_dflt_wait,
  2008. .parent = &omap_120m_fck,
  2009. .init = &omap2_init_clk_clkdm,
  2010. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2011. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  2012. .clkdm_name = "usbhost_clkdm",
  2013. .recalc = &followparent_recalc,
  2014. };
  2015. static struct clk usbhost_48m_fck = {
  2016. .name = "usbhost_48m_fck",
  2017. .ops = &clkops_omap2_dflt_wait,
  2018. .parent = &omap_48m_fck,
  2019. .init = &omap2_init_clk_clkdm,
  2020. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2021. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  2022. .clkdm_name = "usbhost_clkdm",
  2023. .recalc = &followparent_recalc,
  2024. };
  2025. static struct clk usbhost_ick = {
  2026. /* Handles both L3 and L4 clocks */
  2027. .name = "usbhost_ick",
  2028. .ops = &clkops_omap2_dflt_wait,
  2029. .parent = &l4_ick,
  2030. .init = &omap2_init_clk_clkdm,
  2031. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  2032. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  2033. .clkdm_name = "usbhost_clkdm",
  2034. .recalc = &followparent_recalc,
  2035. };
  2036. /* WKUP */
  2037. static const struct clksel_rate usim_96m_rates[] = {
  2038. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2039. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2040. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  2041. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  2042. { .div = 0 },
  2043. };
  2044. static const struct clksel_rate usim_120m_rates[] = {
  2045. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  2046. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  2047. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  2048. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  2049. { .div = 0 },
  2050. };
  2051. static const struct clksel usim_clksel[] = {
  2052. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2053. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  2054. { .parent = &sys_ck, .rates = div2_rates },
  2055. { .parent = NULL },
  2056. };
  2057. /* 3430ES2 only */
  2058. static struct clk usim_fck = {
  2059. .name = "usim_fck",
  2060. .ops = &clkops_omap2_dflt_wait,
  2061. .init = &omap2_init_clksel_parent,
  2062. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2063. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2064. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2065. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2066. .clksel = usim_clksel,
  2067. .recalc = &omap2_clksel_recalc,
  2068. };
  2069. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2070. static struct clk gpt1_fck = {
  2071. .name = "gpt1_fck",
  2072. .ops = &clkops_omap2_dflt_wait,
  2073. .init = &omap2_init_clksel_parent,
  2074. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2075. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2076. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2077. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2078. .clksel = omap343x_gpt_clksel,
  2079. .clkdm_name = "wkup_clkdm",
  2080. .recalc = &omap2_clksel_recalc,
  2081. };
  2082. static struct clk wkup_32k_fck = {
  2083. .name = "wkup_32k_fck",
  2084. .ops = &clkops_null,
  2085. .init = &omap2_init_clk_clkdm,
  2086. .parent = &omap_32k_fck,
  2087. .flags = RATE_PROPAGATES,
  2088. .clkdm_name = "wkup_clkdm",
  2089. .recalc = &followparent_recalc,
  2090. };
  2091. static struct clk gpio1_dbck = {
  2092. .name = "gpio1_dbck",
  2093. .ops = &clkops_omap2_dflt_wait,
  2094. .parent = &wkup_32k_fck,
  2095. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2096. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2097. .clkdm_name = "wkup_clkdm",
  2098. .recalc = &followparent_recalc,
  2099. };
  2100. static struct clk wdt2_fck = {
  2101. .name = "wdt2_fck",
  2102. .ops = &clkops_omap2_dflt_wait,
  2103. .parent = &wkup_32k_fck,
  2104. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2105. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2106. .clkdm_name = "wkup_clkdm",
  2107. .recalc = &followparent_recalc,
  2108. };
  2109. static struct clk wkup_l4_ick = {
  2110. .name = "wkup_l4_ick",
  2111. .ops = &clkops_null,
  2112. .parent = &sys_ck,
  2113. .flags = RATE_PROPAGATES,
  2114. .clkdm_name = "wkup_clkdm",
  2115. .recalc = &followparent_recalc,
  2116. };
  2117. /* 3430ES2 only */
  2118. /* Never specifically named in the TRM, so we have to infer a likely name */
  2119. static struct clk usim_ick = {
  2120. .name = "usim_ick",
  2121. .ops = &clkops_omap2_dflt_wait,
  2122. .parent = &wkup_l4_ick,
  2123. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2124. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2125. .clkdm_name = "wkup_clkdm",
  2126. .recalc = &followparent_recalc,
  2127. };
  2128. static struct clk wdt2_ick = {
  2129. .name = "wdt2_ick",
  2130. .ops = &clkops_omap2_dflt_wait,
  2131. .parent = &wkup_l4_ick,
  2132. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2133. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2134. .clkdm_name = "wkup_clkdm",
  2135. .recalc = &followparent_recalc,
  2136. };
  2137. static struct clk wdt1_ick = {
  2138. .name = "wdt1_ick",
  2139. .ops = &clkops_omap2_dflt_wait,
  2140. .parent = &wkup_l4_ick,
  2141. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2142. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2143. .clkdm_name = "wkup_clkdm",
  2144. .recalc = &followparent_recalc,
  2145. };
  2146. static struct clk gpio1_ick = {
  2147. .name = "gpio1_ick",
  2148. .ops = &clkops_omap2_dflt_wait,
  2149. .parent = &wkup_l4_ick,
  2150. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2151. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2152. .clkdm_name = "wkup_clkdm",
  2153. .recalc = &followparent_recalc,
  2154. };
  2155. static struct clk omap_32ksync_ick = {
  2156. .name = "omap_32ksync_ick",
  2157. .ops = &clkops_omap2_dflt_wait,
  2158. .parent = &wkup_l4_ick,
  2159. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2160. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2161. .clkdm_name = "wkup_clkdm",
  2162. .recalc = &followparent_recalc,
  2163. };
  2164. /* XXX This clock no longer exists in 3430 TRM rev F */
  2165. static struct clk gpt12_ick = {
  2166. .name = "gpt12_ick",
  2167. .ops = &clkops_omap2_dflt_wait,
  2168. .parent = &wkup_l4_ick,
  2169. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2170. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2171. .clkdm_name = "wkup_clkdm",
  2172. .recalc = &followparent_recalc,
  2173. };
  2174. static struct clk gpt1_ick = {
  2175. .name = "gpt1_ick",
  2176. .ops = &clkops_omap2_dflt_wait,
  2177. .parent = &wkup_l4_ick,
  2178. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2179. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2180. .clkdm_name = "wkup_clkdm",
  2181. .recalc = &followparent_recalc,
  2182. };
  2183. /* PER clock domain */
  2184. static struct clk per_96m_fck = {
  2185. .name = "per_96m_fck",
  2186. .ops = &clkops_null,
  2187. .parent = &omap_96m_alwon_fck,
  2188. .init = &omap2_init_clk_clkdm,
  2189. .flags = RATE_PROPAGATES,
  2190. .clkdm_name = "per_clkdm",
  2191. .recalc = &followparent_recalc,
  2192. };
  2193. static struct clk per_48m_fck = {
  2194. .name = "per_48m_fck",
  2195. .ops = &clkops_null,
  2196. .parent = &omap_48m_fck,
  2197. .init = &omap2_init_clk_clkdm,
  2198. .flags = RATE_PROPAGATES,
  2199. .clkdm_name = "per_clkdm",
  2200. .recalc = &followparent_recalc,
  2201. };
  2202. static struct clk uart3_fck = {
  2203. .name = "uart3_fck",
  2204. .ops = &clkops_omap2_dflt_wait,
  2205. .parent = &per_48m_fck,
  2206. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2207. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2208. .clkdm_name = "per_clkdm",
  2209. .recalc = &followparent_recalc,
  2210. };
  2211. static struct clk gpt2_fck = {
  2212. .name = "gpt2_fck",
  2213. .ops = &clkops_omap2_dflt_wait,
  2214. .init = &omap2_init_clksel_parent,
  2215. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2216. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2217. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2218. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2219. .clksel = omap343x_gpt_clksel,
  2220. .clkdm_name = "per_clkdm",
  2221. .recalc = &omap2_clksel_recalc,
  2222. };
  2223. static struct clk gpt3_fck = {
  2224. .name = "gpt3_fck",
  2225. .ops = &clkops_omap2_dflt_wait,
  2226. .init = &omap2_init_clksel_parent,
  2227. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2228. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2229. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2230. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2231. .clksel = omap343x_gpt_clksel,
  2232. .clkdm_name = "per_clkdm",
  2233. .recalc = &omap2_clksel_recalc,
  2234. };
  2235. static struct clk gpt4_fck = {
  2236. .name = "gpt4_fck",
  2237. .ops = &clkops_omap2_dflt_wait,
  2238. .init = &omap2_init_clksel_parent,
  2239. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2240. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2241. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2242. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2243. .clksel = omap343x_gpt_clksel,
  2244. .clkdm_name = "per_clkdm",
  2245. .recalc = &omap2_clksel_recalc,
  2246. };
  2247. static struct clk gpt5_fck = {
  2248. .name = "gpt5_fck",
  2249. .ops = &clkops_omap2_dflt_wait,
  2250. .init = &omap2_init_clksel_parent,
  2251. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2252. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2253. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2254. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2255. .clksel = omap343x_gpt_clksel,
  2256. .clkdm_name = "per_clkdm",
  2257. .recalc = &omap2_clksel_recalc,
  2258. };
  2259. static struct clk gpt6_fck = {
  2260. .name = "gpt6_fck",
  2261. .ops = &clkops_omap2_dflt_wait,
  2262. .init = &omap2_init_clksel_parent,
  2263. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2264. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2265. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2266. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2267. .clksel = omap343x_gpt_clksel,
  2268. .clkdm_name = "per_clkdm",
  2269. .recalc = &omap2_clksel_recalc,
  2270. };
  2271. static struct clk gpt7_fck = {
  2272. .name = "gpt7_fck",
  2273. .ops = &clkops_omap2_dflt_wait,
  2274. .init = &omap2_init_clksel_parent,
  2275. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2276. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2277. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2278. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2279. .clksel = omap343x_gpt_clksel,
  2280. .clkdm_name = "per_clkdm",
  2281. .recalc = &omap2_clksel_recalc,
  2282. };
  2283. static struct clk gpt8_fck = {
  2284. .name = "gpt8_fck",
  2285. .ops = &clkops_omap2_dflt_wait,
  2286. .init = &omap2_init_clksel_parent,
  2287. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2288. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2289. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2290. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2291. .clksel = omap343x_gpt_clksel,
  2292. .clkdm_name = "per_clkdm",
  2293. .recalc = &omap2_clksel_recalc,
  2294. };
  2295. static struct clk gpt9_fck = {
  2296. .name = "gpt9_fck",
  2297. .ops = &clkops_omap2_dflt_wait,
  2298. .init = &omap2_init_clksel_parent,
  2299. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2300. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2301. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2302. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2303. .clksel = omap343x_gpt_clksel,
  2304. .clkdm_name = "per_clkdm",
  2305. .recalc = &omap2_clksel_recalc,
  2306. };
  2307. static struct clk per_32k_alwon_fck = {
  2308. .name = "per_32k_alwon_fck",
  2309. .ops = &clkops_null,
  2310. .parent = &omap_32k_fck,
  2311. .clkdm_name = "per_clkdm",
  2312. .flags = RATE_PROPAGATES,
  2313. .recalc = &followparent_recalc,
  2314. };
  2315. static struct clk gpio6_dbck = {
  2316. .name = "gpio6_dbck",
  2317. .ops = &clkops_omap2_dflt_wait,
  2318. .parent = &per_32k_alwon_fck,
  2319. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2320. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2321. .clkdm_name = "per_clkdm",
  2322. .recalc = &followparent_recalc,
  2323. };
  2324. static struct clk gpio5_dbck = {
  2325. .name = "gpio5_dbck",
  2326. .ops = &clkops_omap2_dflt_wait,
  2327. .parent = &per_32k_alwon_fck,
  2328. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2329. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2330. .clkdm_name = "per_clkdm",
  2331. .recalc = &followparent_recalc,
  2332. };
  2333. static struct clk gpio4_dbck = {
  2334. .name = "gpio4_dbck",
  2335. .ops = &clkops_omap2_dflt_wait,
  2336. .parent = &per_32k_alwon_fck,
  2337. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2338. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2339. .clkdm_name = "per_clkdm",
  2340. .recalc = &followparent_recalc,
  2341. };
  2342. static struct clk gpio3_dbck = {
  2343. .name = "gpio3_dbck",
  2344. .ops = &clkops_omap2_dflt_wait,
  2345. .parent = &per_32k_alwon_fck,
  2346. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2347. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2348. .clkdm_name = "per_clkdm",
  2349. .recalc = &followparent_recalc,
  2350. };
  2351. static struct clk gpio2_dbck = {
  2352. .name = "gpio2_dbck",
  2353. .ops = &clkops_omap2_dflt_wait,
  2354. .parent = &per_32k_alwon_fck,
  2355. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2356. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2357. .clkdm_name = "per_clkdm",
  2358. .recalc = &followparent_recalc,
  2359. };
  2360. static struct clk wdt3_fck = {
  2361. .name = "wdt3_fck",
  2362. .ops = &clkops_omap2_dflt_wait,
  2363. .parent = &per_32k_alwon_fck,
  2364. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2365. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2366. .clkdm_name = "per_clkdm",
  2367. .recalc = &followparent_recalc,
  2368. };
  2369. static struct clk per_l4_ick = {
  2370. .name = "per_l4_ick",
  2371. .ops = &clkops_null,
  2372. .parent = &l4_ick,
  2373. .flags = RATE_PROPAGATES,
  2374. .clkdm_name = "per_clkdm",
  2375. .recalc = &followparent_recalc,
  2376. };
  2377. static struct clk gpio6_ick = {
  2378. .name = "gpio6_ick",
  2379. .ops = &clkops_omap2_dflt_wait,
  2380. .parent = &per_l4_ick,
  2381. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2382. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2383. .clkdm_name = "per_clkdm",
  2384. .recalc = &followparent_recalc,
  2385. };
  2386. static struct clk gpio5_ick = {
  2387. .name = "gpio5_ick",
  2388. .ops = &clkops_omap2_dflt_wait,
  2389. .parent = &per_l4_ick,
  2390. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2391. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2392. .clkdm_name = "per_clkdm",
  2393. .recalc = &followparent_recalc,
  2394. };
  2395. static struct clk gpio4_ick = {
  2396. .name = "gpio4_ick",
  2397. .ops = &clkops_omap2_dflt_wait,
  2398. .parent = &per_l4_ick,
  2399. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2400. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2401. .clkdm_name = "per_clkdm",
  2402. .recalc = &followparent_recalc,
  2403. };
  2404. static struct clk gpio3_ick = {
  2405. .name = "gpio3_ick",
  2406. .ops = &clkops_omap2_dflt_wait,
  2407. .parent = &per_l4_ick,
  2408. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2409. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2410. .clkdm_name = "per_clkdm",
  2411. .recalc = &followparent_recalc,
  2412. };
  2413. static struct clk gpio2_ick = {
  2414. .name = "gpio2_ick",
  2415. .ops = &clkops_omap2_dflt_wait,
  2416. .parent = &per_l4_ick,
  2417. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2418. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2419. .clkdm_name = "per_clkdm",
  2420. .recalc = &followparent_recalc,
  2421. };
  2422. static struct clk wdt3_ick = {
  2423. .name = "wdt3_ick",
  2424. .ops = &clkops_omap2_dflt_wait,
  2425. .parent = &per_l4_ick,
  2426. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2427. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2428. .clkdm_name = "per_clkdm",
  2429. .recalc = &followparent_recalc,
  2430. };
  2431. static struct clk uart3_ick = {
  2432. .name = "uart3_ick",
  2433. .ops = &clkops_omap2_dflt_wait,
  2434. .parent = &per_l4_ick,
  2435. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2436. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2437. .clkdm_name = "per_clkdm",
  2438. .recalc = &followparent_recalc,
  2439. };
  2440. static struct clk gpt9_ick = {
  2441. .name = "gpt9_ick",
  2442. .ops = &clkops_omap2_dflt_wait,
  2443. .parent = &per_l4_ick,
  2444. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2445. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2446. .clkdm_name = "per_clkdm",
  2447. .recalc = &followparent_recalc,
  2448. };
  2449. static struct clk gpt8_ick = {
  2450. .name = "gpt8_ick",
  2451. .ops = &clkops_omap2_dflt_wait,
  2452. .parent = &per_l4_ick,
  2453. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2454. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2455. .clkdm_name = "per_clkdm",
  2456. .recalc = &followparent_recalc,
  2457. };
  2458. static struct clk gpt7_ick = {
  2459. .name = "gpt7_ick",
  2460. .ops = &clkops_omap2_dflt_wait,
  2461. .parent = &per_l4_ick,
  2462. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2463. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2464. .clkdm_name = "per_clkdm",
  2465. .recalc = &followparent_recalc,
  2466. };
  2467. static struct clk gpt6_ick = {
  2468. .name = "gpt6_ick",
  2469. .ops = &clkops_omap2_dflt_wait,
  2470. .parent = &per_l4_ick,
  2471. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2472. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2473. .clkdm_name = "per_clkdm",
  2474. .recalc = &followparent_recalc,
  2475. };
  2476. static struct clk gpt5_ick = {
  2477. .name = "gpt5_ick",
  2478. .ops = &clkops_omap2_dflt_wait,
  2479. .parent = &per_l4_ick,
  2480. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2481. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2482. .clkdm_name = "per_clkdm",
  2483. .recalc = &followparent_recalc,
  2484. };
  2485. static struct clk gpt4_ick = {
  2486. .name = "gpt4_ick",
  2487. .ops = &clkops_omap2_dflt_wait,
  2488. .parent = &per_l4_ick,
  2489. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2490. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2491. .clkdm_name = "per_clkdm",
  2492. .recalc = &followparent_recalc,
  2493. };
  2494. static struct clk gpt3_ick = {
  2495. .name = "gpt3_ick",
  2496. .ops = &clkops_omap2_dflt_wait,
  2497. .parent = &per_l4_ick,
  2498. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2499. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2500. .clkdm_name = "per_clkdm",
  2501. .recalc = &followparent_recalc,
  2502. };
  2503. static struct clk gpt2_ick = {
  2504. .name = "gpt2_ick",
  2505. .ops = &clkops_omap2_dflt_wait,
  2506. .parent = &per_l4_ick,
  2507. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2508. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2509. .clkdm_name = "per_clkdm",
  2510. .recalc = &followparent_recalc,
  2511. };
  2512. static struct clk mcbsp2_ick = {
  2513. .name = "mcbsp_ick",
  2514. .ops = &clkops_omap2_dflt_wait,
  2515. .id = 2,
  2516. .parent = &per_l4_ick,
  2517. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2518. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2519. .clkdm_name = "per_clkdm",
  2520. .recalc = &followparent_recalc,
  2521. };
  2522. static struct clk mcbsp3_ick = {
  2523. .name = "mcbsp_ick",
  2524. .ops = &clkops_omap2_dflt_wait,
  2525. .id = 3,
  2526. .parent = &per_l4_ick,
  2527. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2528. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2529. .clkdm_name = "per_clkdm",
  2530. .recalc = &followparent_recalc,
  2531. };
  2532. static struct clk mcbsp4_ick = {
  2533. .name = "mcbsp_ick",
  2534. .ops = &clkops_omap2_dflt_wait,
  2535. .id = 4,
  2536. .parent = &per_l4_ick,
  2537. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2538. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2539. .clkdm_name = "per_clkdm",
  2540. .recalc = &followparent_recalc,
  2541. };
  2542. static const struct clksel mcbsp_234_clksel[] = {
  2543. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  2544. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2545. { .parent = NULL }
  2546. };
  2547. static struct clk mcbsp2_fck = {
  2548. .name = "mcbsp_fck",
  2549. .ops = &clkops_omap2_dflt_wait,
  2550. .id = 2,
  2551. .init = &omap2_init_clksel_parent,
  2552. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2553. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2554. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2555. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2556. .clksel = mcbsp_234_clksel,
  2557. .clkdm_name = "per_clkdm",
  2558. .recalc = &omap2_clksel_recalc,
  2559. };
  2560. static struct clk mcbsp3_fck = {
  2561. .name = "mcbsp_fck",
  2562. .ops = &clkops_omap2_dflt_wait,
  2563. .id = 3,
  2564. .init = &omap2_init_clksel_parent,
  2565. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2566. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2567. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2568. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2569. .clksel = mcbsp_234_clksel,
  2570. .clkdm_name = "per_clkdm",
  2571. .recalc = &omap2_clksel_recalc,
  2572. };
  2573. static struct clk mcbsp4_fck = {
  2574. .name = "mcbsp_fck",
  2575. .ops = &clkops_omap2_dflt_wait,
  2576. .id = 4,
  2577. .init = &omap2_init_clksel_parent,
  2578. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2579. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2580. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2581. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2582. .clksel = mcbsp_234_clksel,
  2583. .clkdm_name = "per_clkdm",
  2584. .recalc = &omap2_clksel_recalc,
  2585. };
  2586. /* EMU clocks */
  2587. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2588. static const struct clksel_rate emu_src_sys_rates[] = {
  2589. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2590. { .div = 0 },
  2591. };
  2592. static const struct clksel_rate emu_src_core_rates[] = {
  2593. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2594. { .div = 0 },
  2595. };
  2596. static const struct clksel_rate emu_src_per_rates[] = {
  2597. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2598. { .div = 0 },
  2599. };
  2600. static const struct clksel_rate emu_src_mpu_rates[] = {
  2601. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2602. { .div = 0 },
  2603. };
  2604. static const struct clksel emu_src_clksel[] = {
  2605. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2606. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2607. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2608. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2609. { .parent = NULL },
  2610. };
  2611. /*
  2612. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2613. * to switch the source of some of the EMU clocks.
  2614. * XXX Are there CLKEN bits for these EMU clks?
  2615. */
  2616. static struct clk emu_src_ck = {
  2617. .name = "emu_src_ck",
  2618. .ops = &clkops_null,
  2619. .init = &omap2_init_clksel_parent,
  2620. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2621. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2622. .clksel = emu_src_clksel,
  2623. .flags = RATE_PROPAGATES,
  2624. .clkdm_name = "emu_clkdm",
  2625. .recalc = &omap2_clksel_recalc,
  2626. };
  2627. static const struct clksel_rate pclk_emu_rates[] = {
  2628. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2629. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2630. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2631. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2632. { .div = 0 },
  2633. };
  2634. static const struct clksel pclk_emu_clksel[] = {
  2635. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2636. { .parent = NULL },
  2637. };
  2638. static struct clk pclk_fck = {
  2639. .name = "pclk_fck",
  2640. .ops = &clkops_null,
  2641. .init = &omap2_init_clksel_parent,
  2642. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2643. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2644. .clksel = pclk_emu_clksel,
  2645. .flags = RATE_PROPAGATES,
  2646. .clkdm_name = "emu_clkdm",
  2647. .recalc = &omap2_clksel_recalc,
  2648. };
  2649. static const struct clksel_rate pclkx2_emu_rates[] = {
  2650. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2651. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2652. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2653. { .div = 0 },
  2654. };
  2655. static const struct clksel pclkx2_emu_clksel[] = {
  2656. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2657. { .parent = NULL },
  2658. };
  2659. static struct clk pclkx2_fck = {
  2660. .name = "pclkx2_fck",
  2661. .ops = &clkops_null,
  2662. .init = &omap2_init_clksel_parent,
  2663. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2664. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2665. .clksel = pclkx2_emu_clksel,
  2666. .flags = RATE_PROPAGATES,
  2667. .clkdm_name = "emu_clkdm",
  2668. .recalc = &omap2_clksel_recalc,
  2669. };
  2670. static const struct clksel atclk_emu_clksel[] = {
  2671. { .parent = &emu_src_ck, .rates = div2_rates },
  2672. { .parent = NULL },
  2673. };
  2674. static struct clk atclk_fck = {
  2675. .name = "atclk_fck",
  2676. .ops = &clkops_null,
  2677. .init = &omap2_init_clksel_parent,
  2678. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2679. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2680. .clksel = atclk_emu_clksel,
  2681. .flags = RATE_PROPAGATES,
  2682. .clkdm_name = "emu_clkdm",
  2683. .recalc = &omap2_clksel_recalc,
  2684. };
  2685. static struct clk traceclk_src_fck = {
  2686. .name = "traceclk_src_fck",
  2687. .ops = &clkops_null,
  2688. .init = &omap2_init_clksel_parent,
  2689. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2690. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2691. .clksel = emu_src_clksel,
  2692. .flags = RATE_PROPAGATES,
  2693. .clkdm_name = "emu_clkdm",
  2694. .recalc = &omap2_clksel_recalc,
  2695. };
  2696. static const struct clksel_rate traceclk_rates[] = {
  2697. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2698. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2699. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2700. { .div = 0 },
  2701. };
  2702. static const struct clksel traceclk_clksel[] = {
  2703. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2704. { .parent = NULL },
  2705. };
  2706. static struct clk traceclk_fck = {
  2707. .name = "traceclk_fck",
  2708. .ops = &clkops_null,
  2709. .init = &omap2_init_clksel_parent,
  2710. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2711. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2712. .clksel = traceclk_clksel,
  2713. .clkdm_name = "emu_clkdm",
  2714. .recalc = &omap2_clksel_recalc,
  2715. };
  2716. /* SR clocks */
  2717. /* SmartReflex fclk (VDD1) */
  2718. static struct clk sr1_fck = {
  2719. .name = "sr1_fck",
  2720. .ops = &clkops_omap2_dflt_wait,
  2721. .parent = &sys_ck,
  2722. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2723. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2724. .flags = RATE_PROPAGATES,
  2725. .recalc = &followparent_recalc,
  2726. };
  2727. /* SmartReflex fclk (VDD2) */
  2728. static struct clk sr2_fck = {
  2729. .name = "sr2_fck",
  2730. .ops = &clkops_omap2_dflt_wait,
  2731. .parent = &sys_ck,
  2732. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2733. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2734. .flags = RATE_PROPAGATES,
  2735. .recalc = &followparent_recalc,
  2736. };
  2737. static struct clk sr_l4_ick = {
  2738. .name = "sr_l4_ick",
  2739. .ops = &clkops_null, /* RMK: missing? */
  2740. .parent = &l4_ick,
  2741. .clkdm_name = "core_l4_clkdm",
  2742. .recalc = &followparent_recalc,
  2743. };
  2744. /* SECURE_32K_FCK clocks */
  2745. /* XXX This clock no longer exists in 3430 TRM rev F */
  2746. static struct clk gpt12_fck = {
  2747. .name = "gpt12_fck",
  2748. .ops = &clkops_null,
  2749. .parent = &secure_32k_fck,
  2750. .recalc = &followparent_recalc,
  2751. };
  2752. static struct clk wdt1_fck = {
  2753. .name = "wdt1_fck",
  2754. .ops = &clkops_null,
  2755. .parent = &secure_32k_fck,
  2756. .recalc = &followparent_recalc,
  2757. };
  2758. #endif