clock34xx.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. * OMAP3-specific clock framework functions
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * Testing and integration fixes by Jouni Högander
  9. *
  10. * Parts of this code are based on code written by
  11. * Richard Woodruff, Tony Lindgren, Tuukka Tikkanen, Karthik Dasu
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #undef DEBUG
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/errno.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <linux/limits.h>
  27. #include <linux/bitops.h>
  28. #include <mach/clock.h>
  29. #include <mach/sram.h>
  30. #include <asm/div64.h>
  31. #include <asm/clkdev.h>
  32. #include "memory.h"
  33. #include "clock.h"
  34. #include "prm.h"
  35. #include "prm-regbits-34xx.h"
  36. #include "cm.h"
  37. #include "cm-regbits-34xx.h"
  38. static const struct clkops clkops_noncore_dpll_ops;
  39. #include "clock34xx.h"
  40. struct omap_clk {
  41. u32 cpu;
  42. struct clk_lookup lk;
  43. };
  44. #define CLK(dev, con, ck, cp) \
  45. { \
  46. .cpu = cp, \
  47. .lk = { \
  48. .dev_id = dev, \
  49. .con_id = con, \
  50. .clk = ck, \
  51. }, \
  52. }
  53. #define CK_343X (1 << 0)
  54. #define CK_3430ES1 (1 << 1)
  55. #define CK_3430ES2 (1 << 2)
  56. static struct omap_clk omap34xx_clks[] = {
  57. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_343X),
  58. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_343X),
  59. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_343X),
  60. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2),
  61. CLK(NULL, "virt_19_2m_ck", &virt_19_2m_ck, CK_343X),
  62. CLK(NULL, "virt_26m_ck", &virt_26m_ck, CK_343X),
  63. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_343X),
  64. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_343X),
  65. CLK(NULL, "sys_ck", &sys_ck, CK_343X),
  66. CLK(NULL, "sys_altclk", &sys_altclk, CK_343X),
  67. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_343X),
  68. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_343X),
  69. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_343X),
  70. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_343X),
  71. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_343X),
  72. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_343X),
  73. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_343X),
  74. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_343X),
  75. CLK(NULL, "core_ck", &core_ck, CK_343X),
  76. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_343X),
  77. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_343X),
  78. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_343X),
  79. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_343X),
  80. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_343X),
  81. CLK(NULL, "emu_core_alwon_ck", &emu_core_alwon_ck, CK_343X),
  82. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_343X),
  83. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_343X),
  84. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_343X),
  85. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_343X),
  86. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_343X),
  87. CLK(NULL, "virt_omap_54m_fck", &virt_omap_54m_fck, CK_343X),
  88. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_343X),
  89. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_343X),
  90. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_343X),
  91. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_343X),
  92. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_343X),
  93. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_343X),
  94. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_343X),
  95. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_343X),
  96. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_343X),
  97. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_343X),
  98. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_343X),
  99. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_343X),
  100. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_343X),
  101. CLK(NULL, "emu_per_alwon_ck", &emu_per_alwon_ck, CK_343X),
  102. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2),
  103. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2),
  104. CLK(NULL, "omap_120m_fck", &omap_120m_fck, CK_3430ES2),
  105. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_343X),
  106. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_343X),
  107. CLK(NULL, "corex2_fck", &corex2_fck, CK_343X),
  108. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_343X),
  109. CLK(NULL, "mpu_ck", &mpu_ck, CK_343X),
  110. CLK(NULL, "arm_fck", &arm_fck, CK_343X),
  111. CLK(NULL, "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_343X),
  112. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_343X),
  113. CLK(NULL, "iva2_ck", &iva2_ck, CK_343X),
  114. CLK(NULL, "l3_ick", &l3_ick, CK_343X),
  115. CLK(NULL, "l4_ick", &l4_ick, CK_343X),
  116. CLK(NULL, "rm_ick", &rm_ick, CK_343X),
  117. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  118. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  119. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  120. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  121. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  122. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2),
  123. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2),
  124. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  125. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_343X),
  126. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_343X),
  127. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2),
  128. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2),
  129. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2),
  130. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_343X),
  131. CLK("mmci-omap-hs.2", "fck", &mmchs3_fck, CK_3430ES2),
  132. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_343X),
  133. CLK(NULL, "mspro_fck", &mspro_fck, CK_343X),
  134. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_343X),
  135. CLK("i2c_omap.3", "fck", &i2c3_fck, CK_343X),
  136. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_343X),
  137. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_343X),
  138. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_343X),
  139. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_343X),
  140. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_343X),
  141. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_343X),
  142. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_343X),
  143. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_343X),
  144. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_343X),
  145. CLK(NULL, "uart2_fck", &uart2_fck, CK_343X),
  146. CLK(NULL, "uart1_fck", &uart1_fck, CK_343X),
  147. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  148. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_343X),
  149. CLK("omap_hdq.0", "fck", &hdq_fck, CK_343X),
  150. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck, CK_343X),
  151. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck, CK_343X),
  152. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_343X),
  153. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick, CK_343X),
  154. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_343X),
  155. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_343X),
  156. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_343X),
  157. CLK(NULL, "pka_ick", &pka_ick, CK_343X),
  158. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_343X),
  159. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2),
  160. CLK("mmci-omap-hs.2", "ick", &mmchs3_ick, CK_3430ES2),
  161. CLK(NULL, "icr_ick", &icr_ick, CK_343X),
  162. CLK(NULL, "aes2_ick", &aes2_ick, CK_343X),
  163. CLK(NULL, "sha12_ick", &sha12_ick, CK_343X),
  164. CLK(NULL, "des2_ick", &des2_ick, CK_343X),
  165. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_343X),
  166. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_343X),
  167. CLK(NULL, "mspro_ick", &mspro_ick, CK_343X),
  168. CLK("omap_hdq.0", "ick", &hdq_ick, CK_343X),
  169. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_343X),
  170. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_343X),
  171. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_343X),
  172. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_343X),
  173. CLK("i2c_omap.3", "ick", &i2c3_ick, CK_343X),
  174. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_343X),
  175. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_343X),
  176. CLK(NULL, "uart2_ick", &uart2_ick, CK_343X),
  177. CLK(NULL, "uart1_ick", &uart1_ick, CK_343X),
  178. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_343X),
  179. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_343X),
  180. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_343X),
  181. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_343X),
  182. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  183. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_343X),
  184. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_343X),
  185. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_343X),
  186. CLK(NULL, "ssi_ick", &ssi_ick, CK_343X),
  187. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  188. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_343X),
  189. CLK(NULL, "aes1_ick", &aes1_ick, CK_343X),
  190. CLK("omap_rng", "ick", &rng_ick, CK_343X),
  191. CLK(NULL, "sha11_ick", &sha11_ick, CK_343X),
  192. CLK(NULL, "des1_ick", &des1_ick, CK_343X),
  193. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck, CK_343X),
  194. CLK(NULL, "dss_tv_fck", &dss_tv_fck, CK_343X),
  195. CLK(NULL, "dss_96m_fck", &dss_96m_fck, CK_343X),
  196. CLK(NULL, "dss2_alwon_fck", &dss2_alwon_fck, CK_343X),
  197. CLK(NULL, "dss_ick", &dss_ick, CK_343X),
  198. CLK(NULL, "cam_mclk", &cam_mclk, CK_343X),
  199. CLK(NULL, "cam_ick", &cam_ick, CK_343X),
  200. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_343X),
  201. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2),
  202. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2),
  203. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2),
  204. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2),
  205. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_343X),
  206. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_343X),
  207. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_343X),
  208. CLK("omap_wdt", "fck", &wdt2_fck, CK_343X),
  209. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_343X),
  210. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2),
  211. CLK("omap_wdt", "ick", &wdt2_ick, CK_343X),
  212. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_343X),
  213. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_343X),
  214. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_343X),
  215. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_343X),
  216. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_343X),
  217. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_343X),
  218. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_343X),
  219. CLK(NULL, "uart3_fck", &uart3_fck, CK_343X),
  220. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_343X),
  221. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_343X),
  222. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_343X),
  223. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_343X),
  224. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_343X),
  225. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_343X),
  226. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_343X),
  227. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_343X),
  228. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_343X),
  229. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_343X),
  230. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_343X),
  231. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_343X),
  232. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_343X),
  233. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_343X),
  234. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_343X),
  235. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_343X),
  236. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_343X),
  237. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_343X),
  238. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_343X),
  239. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_343X),
  240. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_343X),
  241. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_343X),
  242. CLK(NULL, "uart3_ick", &uart3_ick, CK_343X),
  243. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_343X),
  244. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_343X),
  245. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_343X),
  246. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_343X),
  247. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_343X),
  248. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_343X),
  249. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_343X),
  250. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_343X),
  251. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_343X),
  252. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_343X),
  253. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_343X),
  254. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_343X),
  255. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_343X),
  256. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_343X),
  257. CLK(NULL, "emu_src_ck", &emu_src_ck, CK_343X),
  258. CLK(NULL, "pclk_fck", &pclk_fck, CK_343X),
  259. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_343X),
  260. CLK(NULL, "atclk_fck", &atclk_fck, CK_343X),
  261. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_343X),
  262. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_343X),
  263. CLK(NULL, "sr1_fck", &sr1_fck, CK_343X),
  264. CLK(NULL, "sr2_fck", &sr2_fck, CK_343X),
  265. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_343X),
  266. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_343X),
  267. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_343X),
  268. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_343X),
  269. };
  270. /* CM_AUTOIDLE_PLL*.AUTO_* bit values */
  271. #define DPLL_AUTOIDLE_DISABLE 0x0
  272. #define DPLL_AUTOIDLE_LOW_POWER_STOP 0x1
  273. #define MAX_DPLL_WAIT_TRIES 1000000
  274. /**
  275. * omap3_dpll_recalc - recalculate DPLL rate
  276. * @clk: DPLL struct clk
  277. *
  278. * Recalculate and propagate the DPLL rate.
  279. */
  280. static void omap3_dpll_recalc(struct clk *clk)
  281. {
  282. clk->rate = omap2_get_dpll_rate(clk);
  283. }
  284. /* _omap3_dpll_write_clken - write clken_bits arg to a DPLL's enable bits */
  285. static void _omap3_dpll_write_clken(struct clk *clk, u8 clken_bits)
  286. {
  287. const struct dpll_data *dd;
  288. u32 v;
  289. dd = clk->dpll_data;
  290. v = __raw_readl(dd->control_reg);
  291. v &= ~dd->enable_mask;
  292. v |= clken_bits << __ffs(dd->enable_mask);
  293. __raw_writel(v, dd->control_reg);
  294. }
  295. /* _omap3_wait_dpll_status: wait for a DPLL to enter a specific state */
  296. static int _omap3_wait_dpll_status(struct clk *clk, u8 state)
  297. {
  298. const struct dpll_data *dd;
  299. int i = 0;
  300. int ret = -EINVAL;
  301. dd = clk->dpll_data;
  302. state <<= __ffs(dd->idlest_mask);
  303. while (((__raw_readl(dd->idlest_reg) & dd->idlest_mask) != state) &&
  304. i < MAX_DPLL_WAIT_TRIES) {
  305. i++;
  306. udelay(1);
  307. }
  308. if (i == MAX_DPLL_WAIT_TRIES) {
  309. printk(KERN_ERR "clock: %s failed transition to '%s'\n",
  310. clk->name, (state) ? "locked" : "bypassed");
  311. } else {
  312. pr_debug("clock: %s transition to '%s' in %d loops\n",
  313. clk->name, (state) ? "locked" : "bypassed", i);
  314. ret = 0;
  315. }
  316. return ret;
  317. }
  318. /* From 3430 TRM ES2 4.7.6.2 */
  319. static u16 _omap3_dpll_compute_freqsel(struct clk *clk, u8 n)
  320. {
  321. unsigned long fint;
  322. u16 f = 0;
  323. fint = clk->parent->rate / (n + 1);
  324. pr_debug("clock: fint is %lu\n", fint);
  325. if (fint >= 750000 && fint <= 1000000)
  326. f = 0x3;
  327. else if (fint > 1000000 && fint <= 1250000)
  328. f = 0x4;
  329. else if (fint > 1250000 && fint <= 1500000)
  330. f = 0x5;
  331. else if (fint > 1500000 && fint <= 1750000)
  332. f = 0x6;
  333. else if (fint > 1750000 && fint <= 2100000)
  334. f = 0x7;
  335. else if (fint > 7500000 && fint <= 10000000)
  336. f = 0xB;
  337. else if (fint > 10000000 && fint <= 12500000)
  338. f = 0xC;
  339. else if (fint > 12500000 && fint <= 15000000)
  340. f = 0xD;
  341. else if (fint > 15000000 && fint <= 17500000)
  342. f = 0xE;
  343. else if (fint > 17500000 && fint <= 21000000)
  344. f = 0xF;
  345. else
  346. pr_debug("clock: unknown freqsel setting for %d\n", n);
  347. return f;
  348. }
  349. /* Non-CORE DPLL (e.g., DPLLs that do not control SDRC) clock functions */
  350. /*
  351. * _omap3_noncore_dpll_lock - instruct a DPLL to lock and wait for readiness
  352. * @clk: pointer to a DPLL struct clk
  353. *
  354. * Instructs a non-CORE DPLL to lock. Waits for the DPLL to report
  355. * readiness before returning. Will save and restore the DPLL's
  356. * autoidle state across the enable, per the CDP code. If the DPLL
  357. * locked successfully, return 0; if the DPLL did not lock in the time
  358. * allotted, or DPLL3 was passed in, return -EINVAL.
  359. */
  360. static int _omap3_noncore_dpll_lock(struct clk *clk)
  361. {
  362. u8 ai;
  363. int r;
  364. if (clk == &dpll3_ck)
  365. return -EINVAL;
  366. pr_debug("clock: locking DPLL %s\n", clk->name);
  367. ai = omap3_dpll_autoidle_read(clk);
  368. _omap3_dpll_write_clken(clk, DPLL_LOCKED);
  369. if (ai) {
  370. /*
  371. * If no downstream clocks are enabled, CM_IDLEST bit
  372. * may never become active, so don't wait for DPLL to lock.
  373. */
  374. r = 0;
  375. omap3_dpll_allow_idle(clk);
  376. } else {
  377. r = _omap3_wait_dpll_status(clk, 1);
  378. omap3_dpll_deny_idle(clk);
  379. };
  380. return r;
  381. }
  382. /*
  383. * omap3_noncore_dpll_bypass - instruct a DPLL to bypass and wait for readiness
  384. * @clk: pointer to a DPLL struct clk
  385. *
  386. * Instructs a non-CORE DPLL to enter low-power bypass mode. In
  387. * bypass mode, the DPLL's rate is set equal to its parent clock's
  388. * rate. Waits for the DPLL to report readiness before returning.
  389. * Will save and restore the DPLL's autoidle state across the enable,
  390. * per the CDP code. If the DPLL entered bypass mode successfully,
  391. * return 0; if the DPLL did not enter bypass in the time allotted, or
  392. * DPLL3 was passed in, or the DPLL does not support low-power bypass,
  393. * return -EINVAL.
  394. */
  395. static int _omap3_noncore_dpll_bypass(struct clk *clk)
  396. {
  397. int r;
  398. u8 ai;
  399. if (clk == &dpll3_ck)
  400. return -EINVAL;
  401. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS)))
  402. return -EINVAL;
  403. pr_debug("clock: configuring DPLL %s for low-power bypass\n",
  404. clk->name);
  405. ai = omap3_dpll_autoidle_read(clk);
  406. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_BYPASS);
  407. r = _omap3_wait_dpll_status(clk, 0);
  408. if (ai)
  409. omap3_dpll_allow_idle(clk);
  410. else
  411. omap3_dpll_deny_idle(clk);
  412. return r;
  413. }
  414. /*
  415. * _omap3_noncore_dpll_stop - instruct a DPLL to stop
  416. * @clk: pointer to a DPLL struct clk
  417. *
  418. * Instructs a non-CORE DPLL to enter low-power stop. Will save and
  419. * restore the DPLL's autoidle state across the stop, per the CDP
  420. * code. If DPLL3 was passed in, or the DPLL does not support
  421. * low-power stop, return -EINVAL; otherwise, return 0.
  422. */
  423. static int _omap3_noncore_dpll_stop(struct clk *clk)
  424. {
  425. u8 ai;
  426. if (clk == &dpll3_ck)
  427. return -EINVAL;
  428. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_STOP)))
  429. return -EINVAL;
  430. pr_debug("clock: stopping DPLL %s\n", clk->name);
  431. ai = omap3_dpll_autoidle_read(clk);
  432. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_STOP);
  433. if (ai)
  434. omap3_dpll_allow_idle(clk);
  435. else
  436. omap3_dpll_deny_idle(clk);
  437. return 0;
  438. }
  439. /**
  440. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  441. * @clk: pointer to a DPLL struct clk
  442. *
  443. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  444. * The choice of modes depends on the DPLL's programmed rate: if it is
  445. * the same as the DPLL's parent clock, it will enter bypass;
  446. * otherwise, it will enter lock. This code will wait for the DPLL to
  447. * indicate readiness before returning, unless the DPLL takes too long
  448. * to enter the target state. Intended to be used as the struct clk's
  449. * enable function. If DPLL3 was passed in, or the DPLL does not
  450. * support low-power stop, or if the DPLL took too long to enter
  451. * bypass or lock, return -EINVAL; otherwise, return 0.
  452. */
  453. static int omap3_noncore_dpll_enable(struct clk *clk)
  454. {
  455. int r;
  456. if (clk == &dpll3_ck)
  457. return -EINVAL;
  458. if (clk->parent->rate == omap2_get_dpll_rate(clk))
  459. r = _omap3_noncore_dpll_bypass(clk);
  460. else
  461. r = _omap3_noncore_dpll_lock(clk);
  462. return r;
  463. }
  464. /**
  465. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  466. * @clk: pointer to a DPLL struct clk
  467. *
  468. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  469. * The choice of modes depends on the DPLL's programmed rate: if it is
  470. * the same as the DPLL's parent clock, it will enter bypass;
  471. * otherwise, it will enter lock. This code will wait for the DPLL to
  472. * indicate readiness before returning, unless the DPLL takes too long
  473. * to enter the target state. Intended to be used as the struct clk's
  474. * enable function. If DPLL3 was passed in, or the DPLL does not
  475. * support low-power stop, or if the DPLL took too long to enter
  476. * bypass or lock, return -EINVAL; otherwise, return 0.
  477. */
  478. static void omap3_noncore_dpll_disable(struct clk *clk)
  479. {
  480. if (clk == &dpll3_ck)
  481. return;
  482. _omap3_noncore_dpll_stop(clk);
  483. }
  484. /* Non-CORE DPLL rate set code */
  485. /*
  486. * omap3_noncore_dpll_program - set non-core DPLL M,N values directly
  487. * @clk: struct clk * of DPLL to set
  488. * @m: DPLL multiplier to set
  489. * @n: DPLL divider to set
  490. * @freqsel: FREQSEL value to set
  491. *
  492. * Program the DPLL with the supplied M, N values, and wait for the DPLL to
  493. * lock.. Returns -EINVAL upon error, or 0 upon success.
  494. */
  495. static int omap3_noncore_dpll_program(struct clk *clk, u16 m, u8 n, u16 freqsel)
  496. {
  497. struct dpll_data *dd = clk->dpll_data;
  498. u32 v;
  499. /* 3430 ES2 TRM: 4.7.6.9 DPLL Programming Sequence */
  500. _omap3_noncore_dpll_bypass(clk);
  501. /* Set jitter correction */
  502. v = __raw_readl(dd->control_reg);
  503. v &= ~dd->freqsel_mask;
  504. v |= freqsel << __ffs(dd->freqsel_mask);
  505. __raw_writel(v, dd->control_reg);
  506. /* Set DPLL multiplier, divider */
  507. v = __raw_readl(dd->mult_div1_reg);
  508. v &= ~(dd->mult_mask | dd->div1_mask);
  509. v |= m << __ffs(dd->mult_mask);
  510. v |= (n - 1) << __ffs(dd->div1_mask);
  511. __raw_writel(v, dd->mult_div1_reg);
  512. /* We let the clock framework set the other output dividers later */
  513. /* REVISIT: Set ramp-up delay? */
  514. _omap3_noncore_dpll_lock(clk);
  515. return 0;
  516. }
  517. /**
  518. * omap3_noncore_dpll_set_rate - set non-core DPLL rate
  519. * @clk: struct clk * of DPLL to set
  520. * @rate: rounded target rate
  521. *
  522. * Program the DPLL with the rounded target rate. Returns -EINVAL upon
  523. * error, or 0 upon success.
  524. */
  525. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate)
  526. {
  527. u16 freqsel;
  528. struct dpll_data *dd;
  529. if (!clk || !rate)
  530. return -EINVAL;
  531. dd = clk->dpll_data;
  532. if (!dd)
  533. return -EINVAL;
  534. if (rate == omap2_get_dpll_rate(clk))
  535. return 0;
  536. if (dd->last_rounded_rate != rate)
  537. omap2_dpll_round_rate(clk, rate);
  538. if (dd->last_rounded_rate == 0)
  539. return -EINVAL;
  540. freqsel = _omap3_dpll_compute_freqsel(clk, dd->last_rounded_n);
  541. if (!freqsel)
  542. WARN_ON(1);
  543. omap3_noncore_dpll_program(clk, dd->last_rounded_m, dd->last_rounded_n,
  544. freqsel);
  545. omap3_dpll_recalc(clk);
  546. return 0;
  547. }
  548. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate)
  549. {
  550. /*
  551. * According to the 12-5 CDP code from TI, "Limitation 2.5"
  552. * on 3430ES1 prevents us from changing DPLL multipliers or dividers
  553. * on DPLL4.
  554. */
  555. if (omap_rev() == OMAP3430_REV_ES1_0) {
  556. printk(KERN_ERR "clock: DPLL4 cannot change rate due to "
  557. "silicon 'Limitation 2.5' on 3430ES1.\n");
  558. return -EINVAL;
  559. }
  560. return omap3_noncore_dpll_set_rate(clk, rate);
  561. }
  562. static const struct clkops clkops_noncore_dpll_ops = {
  563. .enable = &omap3_noncore_dpll_enable,
  564. .disable = &omap3_noncore_dpll_disable,
  565. };
  566. /* DPLL autoidle read/set code */
  567. /**
  568. * omap3_dpll_autoidle_read - read a DPLL's autoidle bits
  569. * @clk: struct clk * of the DPLL to read
  570. *
  571. * Return the DPLL's autoidle bits, shifted down to bit 0. Returns
  572. * -EINVAL if passed a null pointer or if the struct clk does not
  573. * appear to refer to a DPLL.
  574. */
  575. static u32 omap3_dpll_autoidle_read(struct clk *clk)
  576. {
  577. const struct dpll_data *dd;
  578. u32 v;
  579. if (!clk || !clk->dpll_data)
  580. return -EINVAL;
  581. dd = clk->dpll_data;
  582. v = __raw_readl(dd->autoidle_reg);
  583. v &= dd->autoidle_mask;
  584. v >>= __ffs(dd->autoidle_mask);
  585. return v;
  586. }
  587. /**
  588. * omap3_dpll_allow_idle - enable DPLL autoidle bits
  589. * @clk: struct clk * of the DPLL to operate on
  590. *
  591. * Enable DPLL automatic idle control. This automatic idle mode
  592. * switching takes effect only when the DPLL is locked, at least on
  593. * OMAP3430. The DPLL will enter low-power stop when its downstream
  594. * clocks are gated. No return value.
  595. */
  596. static void omap3_dpll_allow_idle(struct clk *clk)
  597. {
  598. const struct dpll_data *dd;
  599. u32 v;
  600. if (!clk || !clk->dpll_data)
  601. return;
  602. dd = clk->dpll_data;
  603. /*
  604. * REVISIT: CORE DPLL can optionally enter low-power bypass
  605. * by writing 0x5 instead of 0x1. Add some mechanism to
  606. * optionally enter this mode.
  607. */
  608. v = __raw_readl(dd->autoidle_reg);
  609. v &= ~dd->autoidle_mask;
  610. v |= DPLL_AUTOIDLE_LOW_POWER_STOP << __ffs(dd->autoidle_mask);
  611. __raw_writel(v, dd->autoidle_reg);
  612. }
  613. /**
  614. * omap3_dpll_deny_idle - prevent DPLL from automatically idling
  615. * @clk: struct clk * of the DPLL to operate on
  616. *
  617. * Disable DPLL automatic idle control. No return value.
  618. */
  619. static void omap3_dpll_deny_idle(struct clk *clk)
  620. {
  621. const struct dpll_data *dd;
  622. u32 v;
  623. if (!clk || !clk->dpll_data)
  624. return;
  625. dd = clk->dpll_data;
  626. v = __raw_readl(dd->autoidle_reg);
  627. v &= ~dd->autoidle_mask;
  628. v |= DPLL_AUTOIDLE_DISABLE << __ffs(dd->autoidle_mask);
  629. __raw_writel(v, dd->autoidle_reg);
  630. }
  631. /* Clock control for DPLL outputs */
  632. /**
  633. * omap3_clkoutx2_recalc - recalculate DPLL X2 output virtual clock rate
  634. * @clk: DPLL output struct clk
  635. *
  636. * Using parent clock DPLL data, look up DPLL state. If locked, set our
  637. * rate to the dpll_clk * 2; otherwise, just use dpll_clk.
  638. */
  639. static void omap3_clkoutx2_recalc(struct clk *clk)
  640. {
  641. const struct dpll_data *dd;
  642. u32 v;
  643. struct clk *pclk;
  644. /* Walk up the parents of clk, looking for a DPLL */
  645. pclk = clk->parent;
  646. while (pclk && !pclk->dpll_data)
  647. pclk = pclk->parent;
  648. /* clk does not have a DPLL as a parent? */
  649. WARN_ON(!pclk);
  650. dd = pclk->dpll_data;
  651. WARN_ON(!dd->control_reg || !dd->enable_mask);
  652. v = __raw_readl(dd->control_reg) & dd->enable_mask;
  653. v >>= __ffs(dd->enable_mask);
  654. if (v != DPLL_LOCKED)
  655. clk->rate = clk->parent->rate;
  656. else
  657. clk->rate = clk->parent->rate * 2;
  658. }
  659. /* Common clock code */
  660. /*
  661. * As it is structured now, this will prevent an OMAP2/3 multiboot
  662. * kernel from compiling. This will need further attention.
  663. */
  664. #if defined(CONFIG_ARCH_OMAP3)
  665. static struct clk_functions omap2_clk_functions = {
  666. .clk_enable = omap2_clk_enable,
  667. .clk_disable = omap2_clk_disable,
  668. .clk_round_rate = omap2_clk_round_rate,
  669. .clk_set_rate = omap2_clk_set_rate,
  670. .clk_set_parent = omap2_clk_set_parent,
  671. .clk_disable_unused = omap2_clk_disable_unused,
  672. };
  673. /*
  674. * Set clocks for bypass mode for reboot to work.
  675. */
  676. void omap2_clk_prepare_for_reboot(void)
  677. {
  678. /* REVISIT: Not ready for 343x */
  679. #if 0
  680. u32 rate;
  681. if (vclk == NULL || sclk == NULL)
  682. return;
  683. rate = clk_get_rate(sclk);
  684. clk_set_rate(vclk, rate);
  685. #endif
  686. }
  687. /* REVISIT: Move this init stuff out into clock.c */
  688. /*
  689. * Switch the MPU rate if specified on cmdline.
  690. * We cannot do this early until cmdline is parsed.
  691. */
  692. static int __init omap2_clk_arch_init(void)
  693. {
  694. if (!mpurate)
  695. return -EINVAL;
  696. /* REVISIT: not yet ready for 343x */
  697. #if 0
  698. if (omap2_select_table_rate(&virt_prcm_set, mpurate))
  699. printk(KERN_ERR "Could not find matching MPU rate\n");
  700. #endif
  701. recalculate_root_clocks();
  702. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL3/MPU): "
  703. "%ld.%01ld/%ld/%ld MHz\n",
  704. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  705. (core_ck.rate / 1000000), (dpll1_fck.rate / 1000000)) ;
  706. return 0;
  707. }
  708. arch_initcall(omap2_clk_arch_init);
  709. int __init omap2_clk_init(void)
  710. {
  711. /* struct prcm_config *prcm; */
  712. struct omap_clk *c;
  713. /* u32 clkrate; */
  714. u32 cpu_clkflg;
  715. if (cpu_is_omap34xx()) {
  716. cpu_mask = RATE_IN_343X;
  717. cpu_clkflg = CK_343X;
  718. /*
  719. * Update this if there are further clock changes between ES2
  720. * and production parts
  721. */
  722. if (omap_rev() == OMAP3430_REV_ES1_0) {
  723. /* No 3430ES1-only rates exist, so no RATE_IN_3430ES1 */
  724. cpu_clkflg |= CK_3430ES1;
  725. } else {
  726. cpu_mask |= RATE_IN_3430ES2;
  727. cpu_clkflg |= CK_3430ES2;
  728. }
  729. }
  730. clk_init(&omap2_clk_functions);
  731. for (c = omap34xx_clks; c < omap34xx_clks + ARRAY_SIZE(omap34xx_clks); c++)
  732. if (c->cpu & cpu_clkflg) {
  733. clkdev_add(&c->lk);
  734. clk_register(c->lk.clk);
  735. omap2_init_clk_clkdm(c->lk.clk);
  736. }
  737. /* REVISIT: Not yet ready for OMAP3 */
  738. #if 0
  739. /* Check the MPU rate set by bootloader */
  740. clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
  741. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  742. if (!(prcm->flags & cpu_mask))
  743. continue;
  744. if (prcm->xtal_speed != sys_ck.rate)
  745. continue;
  746. if (prcm->dpll_speed <= clkrate)
  747. break;
  748. }
  749. curr_prcm_set = prcm;
  750. #endif
  751. recalculate_root_clocks();
  752. printk(KERN_INFO "Clocking rate (Crystal/DPLL/ARM core): "
  753. "%ld.%01ld/%ld/%ld MHz\n",
  754. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  755. (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
  756. /*
  757. * Only enable those clocks we will need, let the drivers
  758. * enable other clocks as necessary
  759. */
  760. clk_enable_init_clocks();
  761. /* Avoid sleeping during omap2_clk_prepare_for_reboot() */
  762. /* REVISIT: not yet ready for 343x */
  763. #if 0
  764. vclk = clk_get(NULL, "virt_prcm_set");
  765. sclk = clk_get(NULL, "sys_ck");
  766. #endif
  767. return 0;
  768. }
  769. #endif