mpi2_ioc.h 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645
  1. /*
  2. * Copyright (c) 2000-2011 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_ioc.h
  6. * Title: MPI IOC, Port, Event, FW Download, and FW Upload messages
  7. * Creation Date: October 11, 2006
  8. *
  9. * mpi2_ioc.h Version: 02.00.18
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  17. * 06-04-07 02.00.01 In IOCFacts Reply structure, renamed MaxDevices to
  18. * MaxTargets.
  19. * Added TotalImageSize field to FWDownload Request.
  20. * Added reserved words to FWUpload Request.
  21. * 06-26-07 02.00.02 Added IR Configuration Change List Event.
  22. * 08-31-07 02.00.03 Removed SystemReplyQueueDepth field from the IOCInit
  23. * request and replaced it with
  24. * ReplyDescriptorPostQueueDepth and ReplyFreeQueueDepth.
  25. * Replaced the MinReplyQueueDepth field of the IOCFacts
  26. * reply with MaxReplyDescriptorPostQueueDepth.
  27. * Added MPI2_RDPQ_DEPTH_MIN define to specify the minimum
  28. * depth for the Reply Descriptor Post Queue.
  29. * Added SASAddress field to Initiator Device Table
  30. * Overflow Event data.
  31. * 10-31-07 02.00.04 Added ReasonCode MPI2_EVENT_SAS_INIT_RC_NOT_RESPONDING
  32. * for SAS Initiator Device Status Change Event data.
  33. * Modified Reason Code defines for SAS Topology Change
  34. * List Event data, including adding a bit for PHY Vacant
  35. * status, and adding a mask for the Reason Code.
  36. * Added define for
  37. * MPI2_EVENT_SAS_TOPO_ES_DELAY_NOT_RESPONDING.
  38. * Added define for MPI2_EXT_IMAGE_TYPE_MEGARAID.
  39. * 12-18-07 02.00.05 Added Boot Status defines for the IOCExceptions field of
  40. * the IOCFacts Reply.
  41. * Removed MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER define.
  42. * Moved MPI2_VERSION_UNION to mpi2.h.
  43. * Changed MPI2_EVENT_NOTIFICATION_REQUEST to use masks
  44. * instead of enables, and added SASBroadcastPrimitiveMasks
  45. * field.
  46. * Added Log Entry Added Event and related structure.
  47. * 02-29-08 02.00.06 Added define MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID.
  48. * Removed define MPI2_IOCFACTS_PROTOCOL_SMP_TARGET.
  49. * Added MaxVolumes and MaxPersistentEntries fields to
  50. * IOCFacts reply.
  51. * Added ProtocalFlags and IOCCapabilities fields to
  52. * MPI2_FW_IMAGE_HEADER.
  53. * Removed MPI2_PORTENABLE_FLAGS_ENABLE_SINGLE_PORT.
  54. * 03-03-08 02.00.07 Fixed MPI2_FW_IMAGE_HEADER by changing Reserved26 to
  55. * a U16 (from a U32).
  56. * Removed extra 's' from EventMasks name.
  57. * 06-27-08 02.00.08 Fixed an offset in a comment.
  58. * 10-02-08 02.00.09 Removed SystemReplyFrameSize from MPI2_IOC_INIT_REQUEST.
  59. * Removed CurReplyFrameSize from MPI2_IOC_FACTS_REPLY and
  60. * renamed MinReplyFrameSize to ReplyFrameSize.
  61. * Added MPI2_IOCFACTS_EXCEPT_IR_FOREIGN_CONFIG_MAX.
  62. * Added two new RAIDOperation values for Integrated RAID
  63. * Operations Status Event data.
  64. * Added four new IR Configuration Change List Event data
  65. * ReasonCode values.
  66. * Added two new ReasonCode defines for SAS Device Status
  67. * Change Event data.
  68. * Added three new DiscoveryStatus bits for the SAS
  69. * Discovery event data.
  70. * Added Multiplexing Status Change bit to the PhyStatus
  71. * field of the SAS Topology Change List event data.
  72. * Removed define for MPI2_INIT_IMAGE_BOOTFLAGS_XMEMCOPY.
  73. * BootFlags are now product-specific.
  74. * Added defines for the indivdual signature bytes
  75. * for MPI2_INIT_IMAGE_FOOTER.
  76. * 01-19-09 02.00.10 Added MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY define.
  77. * Added MPI2_EVENT_SAS_DISC_DS_DOWNSTREAM_INITIATOR
  78. * define.
  79. * Added MPI2_EVENT_SAS_DEV_STAT_RC_SATA_INIT_FAILURE
  80. * define.
  81. * Removed MPI2_EVENT_SAS_DISC_DS_SATA_INIT_FAILURE define.
  82. * 05-06-09 02.00.11 Added MPI2_IOCFACTS_CAPABILITY_RAID_ACCELERATOR define.
  83. * Added MPI2_IOCFACTS_CAPABILITY_MSI_X_INDEX define.
  84. * Added two new reason codes for SAS Device Status Change
  85. * Event.
  86. * Added new event: SAS PHY Counter.
  87. * 07-30-09 02.00.12 Added GPIO Interrupt event define and structure.
  88. * Added MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER define.
  89. * Added new product id family for 2208.
  90. * 10-28-09 02.00.13 Added HostMSIxVectors field to MPI2_IOC_INIT_REQUEST.
  91. * Added MaxMSIxVectors field to MPI2_IOC_FACTS_REPLY.
  92. * Added MinDevHandle field to MPI2_IOC_FACTS_REPLY.
  93. * Added MPI2_IOCFACTS_CAPABILITY_HOST_BASED_DISCOVERY.
  94. * Added MPI2_EVENT_HOST_BASED_DISCOVERY_PHY define.
  95. * Added MPI2_EVENT_SAS_TOPO_ES_NO_EXPANDER define.
  96. * Added Host Based Discovery Phy Event data.
  97. * Added defines for ProductID Product field
  98. * (MPI2_FW_HEADER_PID_).
  99. * Modified values for SAS ProductID Family
  100. * (MPI2_FW_HEADER_PID_FAMILY_).
  101. * 02-10-10 02.00.14 Added SAS Quiesce Event structure and defines.
  102. * Added PowerManagementControl Request structures and
  103. * defines.
  104. * 05-12-10 02.00.15 Marked Task Set Full Event as obsolete.
  105. * Added MPI2_EVENT_SAS_TOPO_LR_UNSUPPORTED_PHY define.
  106. * 11-10-10 02.00.16 Added MPI2_FW_DOWNLOAD_ITYPE_MIN_PRODUCT_SPECIFIC.
  107. * 02-23-11 02.00.17 Added SAS NOTIFY Primitive event, and added
  108. * SASNotifyPrimitiveMasks field to
  109. * MPI2_EVENT_NOTIFICATION_REQUEST.
  110. * Added Temperature Threshold Event.
  111. * Added Host Message Event.
  112. * Added Send Host Message request and reply.
  113. * 05-25-11 02.00.18 For Extended Image Header, added
  114. * MPI2_EXT_IMAGE_TYPE_MIN_PRODUCT_SPECIFIC and
  115. * MPI2_EXT_IMAGE_TYPE_MAX_PRODUCT_SPECIFIC defines.
  116. * Deprecated MPI2_EXT_IMAGE_TYPE_MAX define.
  117. * --------------------------------------------------------------------------
  118. */
  119. #ifndef MPI2_IOC_H
  120. #define MPI2_IOC_H
  121. /*****************************************************************************
  122. *
  123. * IOC Messages
  124. *
  125. *****************************************************************************/
  126. /****************************************************************************
  127. * IOCInit message
  128. ****************************************************************************/
  129. /* IOCInit Request message */
  130. typedef struct _MPI2_IOC_INIT_REQUEST
  131. {
  132. U8 WhoInit; /* 0x00 */
  133. U8 Reserved1; /* 0x01 */
  134. U8 ChainOffset; /* 0x02 */
  135. U8 Function; /* 0x03 */
  136. U16 Reserved2; /* 0x04 */
  137. U8 Reserved3; /* 0x06 */
  138. U8 MsgFlags; /* 0x07 */
  139. U8 VP_ID; /* 0x08 */
  140. U8 VF_ID; /* 0x09 */
  141. U16 Reserved4; /* 0x0A */
  142. U16 MsgVersion; /* 0x0C */
  143. U16 HeaderVersion; /* 0x0E */
  144. U32 Reserved5; /* 0x10 */
  145. U16 Reserved6; /* 0x14 */
  146. U8 Reserved7; /* 0x16 */
  147. U8 HostMSIxVectors; /* 0x17 */
  148. U16 Reserved8; /* 0x18 */
  149. U16 SystemRequestFrameSize; /* 0x1A */
  150. U16 ReplyDescriptorPostQueueDepth; /* 0x1C */
  151. U16 ReplyFreeQueueDepth; /* 0x1E */
  152. U32 SenseBufferAddressHigh; /* 0x20 */
  153. U32 SystemReplyAddressHigh; /* 0x24 */
  154. U64 SystemRequestFrameBaseAddress; /* 0x28 */
  155. U64 ReplyDescriptorPostQueueAddress;/* 0x30 */
  156. U64 ReplyFreeQueueAddress; /* 0x38 */
  157. U64 TimeStamp; /* 0x40 */
  158. } MPI2_IOC_INIT_REQUEST, MPI2_POINTER PTR_MPI2_IOC_INIT_REQUEST,
  159. Mpi2IOCInitRequest_t, MPI2_POINTER pMpi2IOCInitRequest_t;
  160. /* WhoInit values */
  161. #define MPI2_WHOINIT_NOT_INITIALIZED (0x00)
  162. #define MPI2_WHOINIT_SYSTEM_BIOS (0x01)
  163. #define MPI2_WHOINIT_ROM_BIOS (0x02)
  164. #define MPI2_WHOINIT_PCI_PEER (0x03)
  165. #define MPI2_WHOINIT_HOST_DRIVER (0x04)
  166. #define MPI2_WHOINIT_MANUFACTURER (0x05)
  167. /* MsgVersion */
  168. #define MPI2_IOCINIT_MSGVERSION_MAJOR_MASK (0xFF00)
  169. #define MPI2_IOCINIT_MSGVERSION_MAJOR_SHIFT (8)
  170. #define MPI2_IOCINIT_MSGVERSION_MINOR_MASK (0x00FF)
  171. #define MPI2_IOCINIT_MSGVERSION_MINOR_SHIFT (0)
  172. /* HeaderVersion */
  173. #define MPI2_IOCINIT_HDRVERSION_UNIT_MASK (0xFF00)
  174. #define MPI2_IOCINIT_HDRVERSION_UNIT_SHIFT (8)
  175. #define MPI2_IOCINIT_HDRVERSION_DEV_MASK (0x00FF)
  176. #define MPI2_IOCINIT_HDRVERSION_DEV_SHIFT (0)
  177. /* minimum depth for the Reply Descriptor Post Queue */
  178. #define MPI2_RDPQ_DEPTH_MIN (16)
  179. /* IOCInit Reply message */
  180. typedef struct _MPI2_IOC_INIT_REPLY
  181. {
  182. U8 WhoInit; /* 0x00 */
  183. U8 Reserved1; /* 0x01 */
  184. U8 MsgLength; /* 0x02 */
  185. U8 Function; /* 0x03 */
  186. U16 Reserved2; /* 0x04 */
  187. U8 Reserved3; /* 0x06 */
  188. U8 MsgFlags; /* 0x07 */
  189. U8 VP_ID; /* 0x08 */
  190. U8 VF_ID; /* 0x09 */
  191. U16 Reserved4; /* 0x0A */
  192. U16 Reserved5; /* 0x0C */
  193. U16 IOCStatus; /* 0x0E */
  194. U32 IOCLogInfo; /* 0x10 */
  195. } MPI2_IOC_INIT_REPLY, MPI2_POINTER PTR_MPI2_IOC_INIT_REPLY,
  196. Mpi2IOCInitReply_t, MPI2_POINTER pMpi2IOCInitReply_t;
  197. /****************************************************************************
  198. * IOCFacts message
  199. ****************************************************************************/
  200. /* IOCFacts Request message */
  201. typedef struct _MPI2_IOC_FACTS_REQUEST
  202. {
  203. U16 Reserved1; /* 0x00 */
  204. U8 ChainOffset; /* 0x02 */
  205. U8 Function; /* 0x03 */
  206. U16 Reserved2; /* 0x04 */
  207. U8 Reserved3; /* 0x06 */
  208. U8 MsgFlags; /* 0x07 */
  209. U8 VP_ID; /* 0x08 */
  210. U8 VF_ID; /* 0x09 */
  211. U16 Reserved4; /* 0x0A */
  212. } MPI2_IOC_FACTS_REQUEST, MPI2_POINTER PTR_MPI2_IOC_FACTS_REQUEST,
  213. Mpi2IOCFactsRequest_t, MPI2_POINTER pMpi2IOCFactsRequest_t;
  214. /* IOCFacts Reply message */
  215. typedef struct _MPI2_IOC_FACTS_REPLY
  216. {
  217. U16 MsgVersion; /* 0x00 */
  218. U8 MsgLength; /* 0x02 */
  219. U8 Function; /* 0x03 */
  220. U16 HeaderVersion; /* 0x04 */
  221. U8 IOCNumber; /* 0x06 */
  222. U8 MsgFlags; /* 0x07 */
  223. U8 VP_ID; /* 0x08 */
  224. U8 VF_ID; /* 0x09 */
  225. U16 Reserved1; /* 0x0A */
  226. U16 IOCExceptions; /* 0x0C */
  227. U16 IOCStatus; /* 0x0E */
  228. U32 IOCLogInfo; /* 0x10 */
  229. U8 MaxChainDepth; /* 0x14 */
  230. U8 WhoInit; /* 0x15 */
  231. U8 NumberOfPorts; /* 0x16 */
  232. U8 MaxMSIxVectors; /* 0x17 */
  233. U16 RequestCredit; /* 0x18 */
  234. U16 ProductID; /* 0x1A */
  235. U32 IOCCapabilities; /* 0x1C */
  236. MPI2_VERSION_UNION FWVersion; /* 0x20 */
  237. U16 IOCRequestFrameSize; /* 0x24 */
  238. U16 Reserved3; /* 0x26 */
  239. U16 MaxInitiators; /* 0x28 */
  240. U16 MaxTargets; /* 0x2A */
  241. U16 MaxSasExpanders; /* 0x2C */
  242. U16 MaxEnclosures; /* 0x2E */
  243. U16 ProtocolFlags; /* 0x30 */
  244. U16 HighPriorityCredit; /* 0x32 */
  245. U16 MaxReplyDescriptorPostQueueDepth; /* 0x34 */
  246. U8 ReplyFrameSize; /* 0x36 */
  247. U8 MaxVolumes; /* 0x37 */
  248. U16 MaxDevHandle; /* 0x38 */
  249. U16 MaxPersistentEntries; /* 0x3A */
  250. U16 MinDevHandle; /* 0x3C */
  251. U16 Reserved4; /* 0x3E */
  252. } MPI2_IOC_FACTS_REPLY, MPI2_POINTER PTR_MPI2_IOC_FACTS_REPLY,
  253. Mpi2IOCFactsReply_t, MPI2_POINTER pMpi2IOCFactsReply_t;
  254. /* MsgVersion */
  255. #define MPI2_IOCFACTS_MSGVERSION_MAJOR_MASK (0xFF00)
  256. #define MPI2_IOCFACTS_MSGVERSION_MAJOR_SHIFT (8)
  257. #define MPI2_IOCFACTS_MSGVERSION_MINOR_MASK (0x00FF)
  258. #define MPI2_IOCFACTS_MSGVERSION_MINOR_SHIFT (0)
  259. /* HeaderVersion */
  260. #define MPI2_IOCFACTS_HDRVERSION_UNIT_MASK (0xFF00)
  261. #define MPI2_IOCFACTS_HDRVERSION_UNIT_SHIFT (8)
  262. #define MPI2_IOCFACTS_HDRVERSION_DEV_MASK (0x00FF)
  263. #define MPI2_IOCFACTS_HDRVERSION_DEV_SHIFT (0)
  264. /* IOCExceptions */
  265. #define MPI2_IOCFACTS_EXCEPT_IR_FOREIGN_CONFIG_MAX (0x0100)
  266. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_MASK (0x00E0)
  267. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_GOOD (0x0000)
  268. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_BACKUP (0x0020)
  269. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_RESTORED (0x0040)
  270. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_CORRUPT_BACKUP (0x0060)
  271. #define MPI2_IOCFACTS_EXCEPT_METADATA_UNSUPPORTED (0x0010)
  272. #define MPI2_IOCFACTS_EXCEPT_MANUFACT_CHECKSUM_FAIL (0x0008)
  273. #define MPI2_IOCFACTS_EXCEPT_FW_CHECKSUM_FAIL (0x0004)
  274. #define MPI2_IOCFACTS_EXCEPT_RAID_CONFIG_INVALID (0x0002)
  275. #define MPI2_IOCFACTS_EXCEPT_CONFIG_CHECKSUM_FAIL (0x0001)
  276. /* defines for WhoInit field are after the IOCInit Request */
  277. /* ProductID field uses MPI2_FW_HEADER_PID_ */
  278. /* IOCCapabilities */
  279. #define MPI2_IOCFACTS_CAPABILITY_HOST_BASED_DISCOVERY (0x00010000)
  280. #define MPI2_IOCFACTS_CAPABILITY_MSI_X_INDEX (0x00008000)
  281. #define MPI2_IOCFACTS_CAPABILITY_RAID_ACCELERATOR (0x00004000)
  282. #define MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY (0x00002000)
  283. #define MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID (0x00001000)
  284. #define MPI2_IOCFACTS_CAPABILITY_TLR (0x00000800)
  285. #define MPI2_IOCFACTS_CAPABILITY_MULTICAST (0x00000100)
  286. #define MPI2_IOCFACTS_CAPABILITY_BIDIRECTIONAL_TARGET (0x00000080)
  287. #define MPI2_IOCFACTS_CAPABILITY_EEDP (0x00000040)
  288. #define MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER (0x00000020)
  289. #define MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER (0x00000010)
  290. #define MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER (0x00000008)
  291. #define MPI2_IOCFACTS_CAPABILITY_TASK_SET_FULL_HANDLING (0x00000004)
  292. /* ProtocolFlags */
  293. #define MPI2_IOCFACTS_PROTOCOL_SCSI_TARGET (0x0001)
  294. #define MPI2_IOCFACTS_PROTOCOL_SCSI_INITIATOR (0x0002)
  295. /****************************************************************************
  296. * PortFacts message
  297. ****************************************************************************/
  298. /* PortFacts Request message */
  299. typedef struct _MPI2_PORT_FACTS_REQUEST
  300. {
  301. U16 Reserved1; /* 0x00 */
  302. U8 ChainOffset; /* 0x02 */
  303. U8 Function; /* 0x03 */
  304. U16 Reserved2; /* 0x04 */
  305. U8 PortNumber; /* 0x06 */
  306. U8 MsgFlags; /* 0x07 */
  307. U8 VP_ID; /* 0x08 */
  308. U8 VF_ID; /* 0x09 */
  309. U16 Reserved3; /* 0x0A */
  310. } MPI2_PORT_FACTS_REQUEST, MPI2_POINTER PTR_MPI2_PORT_FACTS_REQUEST,
  311. Mpi2PortFactsRequest_t, MPI2_POINTER pMpi2PortFactsRequest_t;
  312. /* PortFacts Reply message */
  313. typedef struct _MPI2_PORT_FACTS_REPLY
  314. {
  315. U16 Reserved1; /* 0x00 */
  316. U8 MsgLength; /* 0x02 */
  317. U8 Function; /* 0x03 */
  318. U16 Reserved2; /* 0x04 */
  319. U8 PortNumber; /* 0x06 */
  320. U8 MsgFlags; /* 0x07 */
  321. U8 VP_ID; /* 0x08 */
  322. U8 VF_ID; /* 0x09 */
  323. U16 Reserved3; /* 0x0A */
  324. U16 Reserved4; /* 0x0C */
  325. U16 IOCStatus; /* 0x0E */
  326. U32 IOCLogInfo; /* 0x10 */
  327. U8 Reserved5; /* 0x14 */
  328. U8 PortType; /* 0x15 */
  329. U16 Reserved6; /* 0x16 */
  330. U16 MaxPostedCmdBuffers; /* 0x18 */
  331. U16 Reserved7; /* 0x1A */
  332. } MPI2_PORT_FACTS_REPLY, MPI2_POINTER PTR_MPI2_PORT_FACTS_REPLY,
  333. Mpi2PortFactsReply_t, MPI2_POINTER pMpi2PortFactsReply_t;
  334. /* PortType values */
  335. #define MPI2_PORTFACTS_PORTTYPE_INACTIVE (0x00)
  336. #define MPI2_PORTFACTS_PORTTYPE_FC (0x10)
  337. #define MPI2_PORTFACTS_PORTTYPE_ISCSI (0x20)
  338. #define MPI2_PORTFACTS_PORTTYPE_SAS_PHYSICAL (0x30)
  339. #define MPI2_PORTFACTS_PORTTYPE_SAS_VIRTUAL (0x31)
  340. /****************************************************************************
  341. * PortEnable message
  342. ****************************************************************************/
  343. /* PortEnable Request message */
  344. typedef struct _MPI2_PORT_ENABLE_REQUEST
  345. {
  346. U16 Reserved1; /* 0x00 */
  347. U8 ChainOffset; /* 0x02 */
  348. U8 Function; /* 0x03 */
  349. U8 Reserved2; /* 0x04 */
  350. U8 PortFlags; /* 0x05 */
  351. U8 Reserved3; /* 0x06 */
  352. U8 MsgFlags; /* 0x07 */
  353. U8 VP_ID; /* 0x08 */
  354. U8 VF_ID; /* 0x09 */
  355. U16 Reserved4; /* 0x0A */
  356. } MPI2_PORT_ENABLE_REQUEST, MPI2_POINTER PTR_MPI2_PORT_ENABLE_REQUEST,
  357. Mpi2PortEnableRequest_t, MPI2_POINTER pMpi2PortEnableRequest_t;
  358. /* PortEnable Reply message */
  359. typedef struct _MPI2_PORT_ENABLE_REPLY
  360. {
  361. U16 Reserved1; /* 0x00 */
  362. U8 MsgLength; /* 0x02 */
  363. U8 Function; /* 0x03 */
  364. U8 Reserved2; /* 0x04 */
  365. U8 PortFlags; /* 0x05 */
  366. U8 Reserved3; /* 0x06 */
  367. U8 MsgFlags; /* 0x07 */
  368. U8 VP_ID; /* 0x08 */
  369. U8 VF_ID; /* 0x09 */
  370. U16 Reserved4; /* 0x0A */
  371. U16 Reserved5; /* 0x0C */
  372. U16 IOCStatus; /* 0x0E */
  373. U32 IOCLogInfo; /* 0x10 */
  374. } MPI2_PORT_ENABLE_REPLY, MPI2_POINTER PTR_MPI2_PORT_ENABLE_REPLY,
  375. Mpi2PortEnableReply_t, MPI2_POINTER pMpi2PortEnableReply_t;
  376. /****************************************************************************
  377. * EventNotification message
  378. ****************************************************************************/
  379. /* EventNotification Request message */
  380. #define MPI2_EVENT_NOTIFY_EVENTMASK_WORDS (4)
  381. typedef struct _MPI2_EVENT_NOTIFICATION_REQUEST
  382. {
  383. U16 Reserved1; /* 0x00 */
  384. U8 ChainOffset; /* 0x02 */
  385. U8 Function; /* 0x03 */
  386. U16 Reserved2; /* 0x04 */
  387. U8 Reserved3; /* 0x06 */
  388. U8 MsgFlags; /* 0x07 */
  389. U8 VP_ID; /* 0x08 */
  390. U8 VF_ID; /* 0x09 */
  391. U16 Reserved4; /* 0x0A */
  392. U32 Reserved5; /* 0x0C */
  393. U32 Reserved6; /* 0x10 */
  394. U32 EventMasks[MPI2_EVENT_NOTIFY_EVENTMASK_WORDS];/* 0x14 */
  395. U16 SASBroadcastPrimitiveMasks; /* 0x24 */
  396. U16 SASNotifyPrimitiveMasks; /* 0x26 */
  397. U32 Reserved8; /* 0x28 */
  398. } MPI2_EVENT_NOTIFICATION_REQUEST,
  399. MPI2_POINTER PTR_MPI2_EVENT_NOTIFICATION_REQUEST,
  400. Mpi2EventNotificationRequest_t, MPI2_POINTER pMpi2EventNotificationRequest_t;
  401. /* EventNotification Reply message */
  402. typedef struct _MPI2_EVENT_NOTIFICATION_REPLY
  403. {
  404. U16 EventDataLength; /* 0x00 */
  405. U8 MsgLength; /* 0x02 */
  406. U8 Function; /* 0x03 */
  407. U16 Reserved1; /* 0x04 */
  408. U8 AckRequired; /* 0x06 */
  409. U8 MsgFlags; /* 0x07 */
  410. U8 VP_ID; /* 0x08 */
  411. U8 VF_ID; /* 0x09 */
  412. U16 Reserved2; /* 0x0A */
  413. U16 Reserved3; /* 0x0C */
  414. U16 IOCStatus; /* 0x0E */
  415. U32 IOCLogInfo; /* 0x10 */
  416. U16 Event; /* 0x14 */
  417. U16 Reserved4; /* 0x16 */
  418. U32 EventContext; /* 0x18 */
  419. U32 EventData[1]; /* 0x1C */
  420. } MPI2_EVENT_NOTIFICATION_REPLY, MPI2_POINTER PTR_MPI2_EVENT_NOTIFICATION_REPLY,
  421. Mpi2EventNotificationReply_t, MPI2_POINTER pMpi2EventNotificationReply_t;
  422. /* AckRequired */
  423. #define MPI2_EVENT_NOTIFICATION_ACK_NOT_REQUIRED (0x00)
  424. #define MPI2_EVENT_NOTIFICATION_ACK_REQUIRED (0x01)
  425. /* Event */
  426. #define MPI2_EVENT_LOG_DATA (0x0001)
  427. #define MPI2_EVENT_STATE_CHANGE (0x0002)
  428. #define MPI2_EVENT_HARD_RESET_RECEIVED (0x0005)
  429. #define MPI2_EVENT_EVENT_CHANGE (0x000A)
  430. #define MPI2_EVENT_TASK_SET_FULL (0x000E) /* obsolete */
  431. #define MPI2_EVENT_SAS_DEVICE_STATUS_CHANGE (0x000F)
  432. #define MPI2_EVENT_IR_OPERATION_STATUS (0x0014)
  433. #define MPI2_EVENT_SAS_DISCOVERY (0x0016)
  434. #define MPI2_EVENT_SAS_BROADCAST_PRIMITIVE (0x0017)
  435. #define MPI2_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE (0x0018)
  436. #define MPI2_EVENT_SAS_INIT_TABLE_OVERFLOW (0x0019)
  437. #define MPI2_EVENT_SAS_TOPOLOGY_CHANGE_LIST (0x001C)
  438. #define MPI2_EVENT_SAS_ENCL_DEVICE_STATUS_CHANGE (0x001D)
  439. #define MPI2_EVENT_IR_VOLUME (0x001E)
  440. #define MPI2_EVENT_IR_PHYSICAL_DISK (0x001F)
  441. #define MPI2_EVENT_IR_CONFIGURATION_CHANGE_LIST (0x0020)
  442. #define MPI2_EVENT_LOG_ENTRY_ADDED (0x0021)
  443. #define MPI2_EVENT_SAS_PHY_COUNTER (0x0022)
  444. #define MPI2_EVENT_GPIO_INTERRUPT (0x0023)
  445. #define MPI2_EVENT_HOST_BASED_DISCOVERY_PHY (0x0024)
  446. #define MPI2_EVENT_SAS_QUIESCE (0x0025)
  447. #define MPI2_EVENT_SAS_NOTIFY_PRIMITIVE (0x0026)
  448. #define MPI2_EVENT_TEMP_THRESHOLD (0x0027)
  449. #define MPI2_EVENT_HOST_MESSAGE (0x0028)
  450. /* Log Entry Added Event data */
  451. /* the following structure matches MPI2_LOG_0_ENTRY in mpi2_cnfg.h */
  452. #define MPI2_EVENT_DATA_LOG_DATA_LENGTH (0x1C)
  453. typedef struct _MPI2_EVENT_DATA_LOG_ENTRY_ADDED
  454. {
  455. U64 TimeStamp; /* 0x00 */
  456. U32 Reserved1; /* 0x08 */
  457. U16 LogSequence; /* 0x0C */
  458. U16 LogEntryQualifier; /* 0x0E */
  459. U8 VP_ID; /* 0x10 */
  460. U8 VF_ID; /* 0x11 */
  461. U16 Reserved2; /* 0x12 */
  462. U8 LogData[MPI2_EVENT_DATA_LOG_DATA_LENGTH];/* 0x14 */
  463. } MPI2_EVENT_DATA_LOG_ENTRY_ADDED,
  464. MPI2_POINTER PTR_MPI2_EVENT_DATA_LOG_ENTRY_ADDED,
  465. Mpi2EventDataLogEntryAdded_t, MPI2_POINTER pMpi2EventDataLogEntryAdded_t;
  466. /* GPIO Interrupt Event data */
  467. typedef struct _MPI2_EVENT_DATA_GPIO_INTERRUPT {
  468. U8 GPIONum; /* 0x00 */
  469. U8 Reserved1; /* 0x01 */
  470. U16 Reserved2; /* 0x02 */
  471. } MPI2_EVENT_DATA_GPIO_INTERRUPT,
  472. MPI2_POINTER PTR_MPI2_EVENT_DATA_GPIO_INTERRUPT,
  473. Mpi2EventDataGpioInterrupt_t, MPI2_POINTER pMpi2EventDataGpioInterrupt_t;
  474. /* Temperature Threshold Event data */
  475. typedef struct _MPI2_EVENT_DATA_TEMPERATURE {
  476. U16 Status; /* 0x00 */
  477. U8 SensorNum; /* 0x02 */
  478. U8 Reserved1; /* 0x03 */
  479. U16 CurrentTemperature; /* 0x04 */
  480. U16 Reserved2; /* 0x06 */
  481. U32 Reserved3; /* 0x08 */
  482. U32 Reserved4; /* 0x0C */
  483. } MPI2_EVENT_DATA_TEMPERATURE,
  484. MPI2_POINTER PTR_MPI2_EVENT_DATA_TEMPERATURE,
  485. Mpi2EventDataTemperature_t, MPI2_POINTER pMpi2EventDataTemperature_t;
  486. /* Temperature Threshold Event data Status bits */
  487. #define MPI2_EVENT_TEMPERATURE3_EXCEEDED (0x0008)
  488. #define MPI2_EVENT_TEMPERATURE2_EXCEEDED (0x0004)
  489. #define MPI2_EVENT_TEMPERATURE1_EXCEEDED (0x0002)
  490. #define MPI2_EVENT_TEMPERATURE0_EXCEEDED (0x0001)
  491. /* Host Message Event data */
  492. typedef struct _MPI2_EVENT_DATA_HOST_MESSAGE {
  493. U8 SourceVF_ID; /* 0x00 */
  494. U8 Reserved1; /* 0x01 */
  495. U16 Reserved2; /* 0x02 */
  496. U32 Reserved3; /* 0x04 */
  497. U32 HostData[1]; /* 0x08 */
  498. } MPI2_EVENT_DATA_HOST_MESSAGE, MPI2_POINTER PTR_MPI2_EVENT_DATA_HOST_MESSAGE,
  499. Mpi2EventDataHostMessage_t, MPI2_POINTER pMpi2EventDataHostMessage_t;
  500. /* Hard Reset Received Event data */
  501. typedef struct _MPI2_EVENT_DATA_HARD_RESET_RECEIVED
  502. {
  503. U8 Reserved1; /* 0x00 */
  504. U8 Port; /* 0x01 */
  505. U16 Reserved2; /* 0x02 */
  506. } MPI2_EVENT_DATA_HARD_RESET_RECEIVED,
  507. MPI2_POINTER PTR_MPI2_EVENT_DATA_HARD_RESET_RECEIVED,
  508. Mpi2EventDataHardResetReceived_t,
  509. MPI2_POINTER pMpi2EventDataHardResetReceived_t;
  510. /* Task Set Full Event data */
  511. /* this event is obsolete */
  512. typedef struct _MPI2_EVENT_DATA_TASK_SET_FULL
  513. {
  514. U16 DevHandle; /* 0x00 */
  515. U16 CurrentDepth; /* 0x02 */
  516. } MPI2_EVENT_DATA_TASK_SET_FULL, MPI2_POINTER PTR_MPI2_EVENT_DATA_TASK_SET_FULL,
  517. Mpi2EventDataTaskSetFull_t, MPI2_POINTER pMpi2EventDataTaskSetFull_t;
  518. /* SAS Device Status Change Event data */
  519. typedef struct _MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE
  520. {
  521. U16 TaskTag; /* 0x00 */
  522. U8 ReasonCode; /* 0x02 */
  523. U8 Reserved1; /* 0x03 */
  524. U8 ASC; /* 0x04 */
  525. U8 ASCQ; /* 0x05 */
  526. U16 DevHandle; /* 0x06 */
  527. U32 Reserved2; /* 0x08 */
  528. U64 SASAddress; /* 0x0C */
  529. U8 LUN[8]; /* 0x14 */
  530. } MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE,
  531. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE,
  532. Mpi2EventDataSasDeviceStatusChange_t,
  533. MPI2_POINTER pMpi2EventDataSasDeviceStatusChange_t;
  534. /* SAS Device Status Change Event data ReasonCode values */
  535. #define MPI2_EVENT_SAS_DEV_STAT_RC_SMART_DATA (0x05)
  536. #define MPI2_EVENT_SAS_DEV_STAT_RC_UNSUPPORTED (0x07)
  537. #define MPI2_EVENT_SAS_DEV_STAT_RC_INTERNAL_DEVICE_RESET (0x08)
  538. #define MPI2_EVENT_SAS_DEV_STAT_RC_TASK_ABORT_INTERNAL (0x09)
  539. #define MPI2_EVENT_SAS_DEV_STAT_RC_ABORT_TASK_SET_INTERNAL (0x0A)
  540. #define MPI2_EVENT_SAS_DEV_STAT_RC_CLEAR_TASK_SET_INTERNAL (0x0B)
  541. #define MPI2_EVENT_SAS_DEV_STAT_RC_QUERY_TASK_INTERNAL (0x0C)
  542. #define MPI2_EVENT_SAS_DEV_STAT_RC_ASYNC_NOTIFICATION (0x0D)
  543. #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_INTERNAL_DEV_RESET (0x0E)
  544. #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_TASK_ABORT_INTERNAL (0x0F)
  545. #define MPI2_EVENT_SAS_DEV_STAT_RC_SATA_INIT_FAILURE (0x10)
  546. #define MPI2_EVENT_SAS_DEV_STAT_RC_EXPANDER_REDUCED_FUNCTIONALITY (0x11)
  547. #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_EXPANDER_REDUCED_FUNCTIONALITY (0x12)
  548. /* Integrated RAID Operation Status Event data */
  549. typedef struct _MPI2_EVENT_DATA_IR_OPERATION_STATUS
  550. {
  551. U16 VolDevHandle; /* 0x00 */
  552. U16 Reserved1; /* 0x02 */
  553. U8 RAIDOperation; /* 0x04 */
  554. U8 PercentComplete; /* 0x05 */
  555. U16 Reserved2; /* 0x06 */
  556. U32 Resereved3; /* 0x08 */
  557. } MPI2_EVENT_DATA_IR_OPERATION_STATUS,
  558. MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_OPERATION_STATUS,
  559. Mpi2EventDataIrOperationStatus_t,
  560. MPI2_POINTER pMpi2EventDataIrOperationStatus_t;
  561. /* Integrated RAID Operation Status Event data RAIDOperation values */
  562. #define MPI2_EVENT_IR_RAIDOP_RESYNC (0x00)
  563. #define MPI2_EVENT_IR_RAIDOP_ONLINE_CAP_EXPANSION (0x01)
  564. #define MPI2_EVENT_IR_RAIDOP_CONSISTENCY_CHECK (0x02)
  565. #define MPI2_EVENT_IR_RAIDOP_BACKGROUND_INIT (0x03)
  566. #define MPI2_EVENT_IR_RAIDOP_MAKE_DATA_CONSISTENT (0x04)
  567. /* Integrated RAID Volume Event data */
  568. typedef struct _MPI2_EVENT_DATA_IR_VOLUME
  569. {
  570. U16 VolDevHandle; /* 0x00 */
  571. U8 ReasonCode; /* 0x02 */
  572. U8 Reserved1; /* 0x03 */
  573. U32 NewValue; /* 0x04 */
  574. U32 PreviousValue; /* 0x08 */
  575. } MPI2_EVENT_DATA_IR_VOLUME, MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_VOLUME,
  576. Mpi2EventDataIrVolume_t, MPI2_POINTER pMpi2EventDataIrVolume_t;
  577. /* Integrated RAID Volume Event data ReasonCode values */
  578. #define MPI2_EVENT_IR_VOLUME_RC_SETTINGS_CHANGED (0x01)
  579. #define MPI2_EVENT_IR_VOLUME_RC_STATUS_FLAGS_CHANGED (0x02)
  580. #define MPI2_EVENT_IR_VOLUME_RC_STATE_CHANGED (0x03)
  581. /* Integrated RAID Physical Disk Event data */
  582. typedef struct _MPI2_EVENT_DATA_IR_PHYSICAL_DISK
  583. {
  584. U16 Reserved1; /* 0x00 */
  585. U8 ReasonCode; /* 0x02 */
  586. U8 PhysDiskNum; /* 0x03 */
  587. U16 PhysDiskDevHandle; /* 0x04 */
  588. U16 Reserved2; /* 0x06 */
  589. U16 Slot; /* 0x08 */
  590. U16 EnclosureHandle; /* 0x0A */
  591. U32 NewValue; /* 0x0C */
  592. U32 PreviousValue; /* 0x10 */
  593. } MPI2_EVENT_DATA_IR_PHYSICAL_DISK,
  594. MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_PHYSICAL_DISK,
  595. Mpi2EventDataIrPhysicalDisk_t, MPI2_POINTER pMpi2EventDataIrPhysicalDisk_t;
  596. /* Integrated RAID Physical Disk Event data ReasonCode values */
  597. #define MPI2_EVENT_IR_PHYSDISK_RC_SETTINGS_CHANGED (0x01)
  598. #define MPI2_EVENT_IR_PHYSDISK_RC_STATUS_FLAGS_CHANGED (0x02)
  599. #define MPI2_EVENT_IR_PHYSDISK_RC_STATE_CHANGED (0x03)
  600. /* Integrated RAID Configuration Change List Event data */
  601. /*
  602. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  603. * one and check NumElements at runtime.
  604. */
  605. #ifndef MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT
  606. #define MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT (1)
  607. #endif
  608. typedef struct _MPI2_EVENT_IR_CONFIG_ELEMENT
  609. {
  610. U16 ElementFlags; /* 0x00 */
  611. U16 VolDevHandle; /* 0x02 */
  612. U8 ReasonCode; /* 0x04 */
  613. U8 PhysDiskNum; /* 0x05 */
  614. U16 PhysDiskDevHandle; /* 0x06 */
  615. } MPI2_EVENT_IR_CONFIG_ELEMENT, MPI2_POINTER PTR_MPI2_EVENT_IR_CONFIG_ELEMENT,
  616. Mpi2EventIrConfigElement_t, MPI2_POINTER pMpi2EventIrConfigElement_t;
  617. /* IR Configuration Change List Event data ElementFlags values */
  618. #define MPI2_EVENT_IR_CHANGE_EFLAGS_ELEMENT_TYPE_MASK (0x000F)
  619. #define MPI2_EVENT_IR_CHANGE_EFLAGS_VOLUME_ELEMENT (0x0000)
  620. #define MPI2_EVENT_IR_CHANGE_EFLAGS_VOLPHYSDISK_ELEMENT (0x0001)
  621. #define MPI2_EVENT_IR_CHANGE_EFLAGS_HOTSPARE_ELEMENT (0x0002)
  622. /* IR Configuration Change List Event data ReasonCode values */
  623. #define MPI2_EVENT_IR_CHANGE_RC_ADDED (0x01)
  624. #define MPI2_EVENT_IR_CHANGE_RC_REMOVED (0x02)
  625. #define MPI2_EVENT_IR_CHANGE_RC_NO_CHANGE (0x03)
  626. #define MPI2_EVENT_IR_CHANGE_RC_HIDE (0x04)
  627. #define MPI2_EVENT_IR_CHANGE_RC_UNHIDE (0x05)
  628. #define MPI2_EVENT_IR_CHANGE_RC_VOLUME_CREATED (0x06)
  629. #define MPI2_EVENT_IR_CHANGE_RC_VOLUME_DELETED (0x07)
  630. #define MPI2_EVENT_IR_CHANGE_RC_PD_CREATED (0x08)
  631. #define MPI2_EVENT_IR_CHANGE_RC_PD_DELETED (0x09)
  632. typedef struct _MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST
  633. {
  634. U8 NumElements; /* 0x00 */
  635. U8 Reserved1; /* 0x01 */
  636. U8 Reserved2; /* 0x02 */
  637. U8 ConfigNum; /* 0x03 */
  638. U32 Flags; /* 0x04 */
  639. MPI2_EVENT_IR_CONFIG_ELEMENT ConfigElement[MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT]; /* 0x08 */
  640. } MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST,
  641. MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST,
  642. Mpi2EventDataIrConfigChangeList_t,
  643. MPI2_POINTER pMpi2EventDataIrConfigChangeList_t;
  644. /* IR Configuration Change List Event data Flags values */
  645. #define MPI2_EVENT_IR_CHANGE_FLAGS_FOREIGN_CONFIG (0x00000001)
  646. /* SAS Discovery Event data */
  647. typedef struct _MPI2_EVENT_DATA_SAS_DISCOVERY
  648. {
  649. U8 Flags; /* 0x00 */
  650. U8 ReasonCode; /* 0x01 */
  651. U8 PhysicalPort; /* 0x02 */
  652. U8 Reserved1; /* 0x03 */
  653. U32 DiscoveryStatus; /* 0x04 */
  654. } MPI2_EVENT_DATA_SAS_DISCOVERY,
  655. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_DISCOVERY,
  656. Mpi2EventDataSasDiscovery_t, MPI2_POINTER pMpi2EventDataSasDiscovery_t;
  657. /* SAS Discovery Event data Flags values */
  658. #define MPI2_EVENT_SAS_DISC_DEVICE_CHANGE (0x02)
  659. #define MPI2_EVENT_SAS_DISC_IN_PROGRESS (0x01)
  660. /* SAS Discovery Event data ReasonCode values */
  661. #define MPI2_EVENT_SAS_DISC_RC_STARTED (0x01)
  662. #define MPI2_EVENT_SAS_DISC_RC_COMPLETED (0x02)
  663. /* SAS Discovery Event data DiscoveryStatus values */
  664. #define MPI2_EVENT_SAS_DISC_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  665. #define MPI2_EVENT_SAS_DISC_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  666. #define MPI2_EVENT_SAS_DISC_DS_MAX_DEVICES_EXCEED (0x20000000)
  667. #define MPI2_EVENT_SAS_DISC_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  668. #define MPI2_EVENT_SAS_DISC_DS_DOWNSTREAM_INITIATOR (0x08000000)
  669. #define MPI2_EVENT_SAS_DISC_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  670. #define MPI2_EVENT_SAS_DISC_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  671. #define MPI2_EVENT_SAS_DISC_DS_MULTI_PORT_DOMAIN (0x00002000)
  672. #define MPI2_EVENT_SAS_DISC_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  673. #define MPI2_EVENT_SAS_DISC_DS_UNSUPPORTED_DEVICE (0x00000800)
  674. #define MPI2_EVENT_SAS_DISC_DS_TABLE_LINK (0x00000400)
  675. #define MPI2_EVENT_SAS_DISC_DS_SUBTRACTIVE_LINK (0x00000200)
  676. #define MPI2_EVENT_SAS_DISC_DS_SMP_CRC_ERROR (0x00000100)
  677. #define MPI2_EVENT_SAS_DISC_DS_SMP_FUNCTION_FAILED (0x00000080)
  678. #define MPI2_EVENT_SAS_DISC_DS_INDEX_NOT_EXIST (0x00000040)
  679. #define MPI2_EVENT_SAS_DISC_DS_OUT_ROUTE_ENTRIES (0x00000020)
  680. #define MPI2_EVENT_SAS_DISC_DS_SMP_TIMEOUT (0x00000010)
  681. #define MPI2_EVENT_SAS_DISC_DS_MULTIPLE_PORTS (0x00000004)
  682. #define MPI2_EVENT_SAS_DISC_DS_UNADDRESSABLE_DEVICE (0x00000002)
  683. #define MPI2_EVENT_SAS_DISC_DS_LOOP_DETECTED (0x00000001)
  684. /* SAS Broadcast Primitive Event data */
  685. typedef struct _MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE
  686. {
  687. U8 PhyNum; /* 0x00 */
  688. U8 Port; /* 0x01 */
  689. U8 PortWidth; /* 0x02 */
  690. U8 Primitive; /* 0x03 */
  691. } MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE,
  692. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE,
  693. Mpi2EventDataSasBroadcastPrimitive_t,
  694. MPI2_POINTER pMpi2EventDataSasBroadcastPrimitive_t;
  695. /* defines for the Primitive field */
  696. #define MPI2_EVENT_PRIMITIVE_CHANGE (0x01)
  697. #define MPI2_EVENT_PRIMITIVE_SES (0x02)
  698. #define MPI2_EVENT_PRIMITIVE_EXPANDER (0x03)
  699. #define MPI2_EVENT_PRIMITIVE_ASYNCHRONOUS_EVENT (0x04)
  700. #define MPI2_EVENT_PRIMITIVE_RESERVED3 (0x05)
  701. #define MPI2_EVENT_PRIMITIVE_RESERVED4 (0x06)
  702. #define MPI2_EVENT_PRIMITIVE_CHANGE0_RESERVED (0x07)
  703. #define MPI2_EVENT_PRIMITIVE_CHANGE1_RESERVED (0x08)
  704. /* SAS Notify Primitive Event data */
  705. typedef struct _MPI2_EVENT_DATA_SAS_NOTIFY_PRIMITIVE {
  706. U8 PhyNum; /* 0x00 */
  707. U8 Port; /* 0x01 */
  708. U8 Reserved1; /* 0x02 */
  709. U8 Primitive; /* 0x03 */
  710. } MPI2_EVENT_DATA_SAS_NOTIFY_PRIMITIVE,
  711. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_NOTIFY_PRIMITIVE,
  712. Mpi2EventDataSasNotifyPrimitive_t,
  713. MPI2_POINTER pMpi2EventDataSasNotifyPrimitive_t;
  714. /* defines for the Primitive field */
  715. #define MPI2_EVENT_NOTIFY_ENABLE_SPINUP (0x01)
  716. #define MPI2_EVENT_NOTIFY_POWER_LOSS_EXPECTED (0x02)
  717. #define MPI2_EVENT_NOTIFY_RESERVED1 (0x03)
  718. #define MPI2_EVENT_NOTIFY_RESERVED2 (0x04)
  719. /* SAS Initiator Device Status Change Event data */
  720. typedef struct _MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE
  721. {
  722. U8 ReasonCode; /* 0x00 */
  723. U8 PhysicalPort; /* 0x01 */
  724. U16 DevHandle; /* 0x02 */
  725. U64 SASAddress; /* 0x04 */
  726. } MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE,
  727. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE,
  728. Mpi2EventDataSasInitDevStatusChange_t,
  729. MPI2_POINTER pMpi2EventDataSasInitDevStatusChange_t;
  730. /* SAS Initiator Device Status Change event ReasonCode values */
  731. #define MPI2_EVENT_SAS_INIT_RC_ADDED (0x01)
  732. #define MPI2_EVENT_SAS_INIT_RC_NOT_RESPONDING (0x02)
  733. /* SAS Initiator Device Table Overflow Event data */
  734. typedef struct _MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW
  735. {
  736. U16 MaxInit; /* 0x00 */
  737. U16 CurrentInit; /* 0x02 */
  738. U64 SASAddress; /* 0x04 */
  739. } MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW,
  740. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW,
  741. Mpi2EventDataSasInitTableOverflow_t,
  742. MPI2_POINTER pMpi2EventDataSasInitTableOverflow_t;
  743. /* SAS Topology Change List Event data */
  744. /*
  745. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  746. * one and check NumEntries at runtime.
  747. */
  748. #ifndef MPI2_EVENT_SAS_TOPO_PHY_COUNT
  749. #define MPI2_EVENT_SAS_TOPO_PHY_COUNT (1)
  750. #endif
  751. typedef struct _MPI2_EVENT_SAS_TOPO_PHY_ENTRY
  752. {
  753. U16 AttachedDevHandle; /* 0x00 */
  754. U8 LinkRate; /* 0x02 */
  755. U8 PhyStatus; /* 0x03 */
  756. } MPI2_EVENT_SAS_TOPO_PHY_ENTRY, MPI2_POINTER PTR_MPI2_EVENT_SAS_TOPO_PHY_ENTRY,
  757. Mpi2EventSasTopoPhyEntry_t, MPI2_POINTER pMpi2EventSasTopoPhyEntry_t;
  758. typedef struct _MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST
  759. {
  760. U16 EnclosureHandle; /* 0x00 */
  761. U16 ExpanderDevHandle; /* 0x02 */
  762. U8 NumPhys; /* 0x04 */
  763. U8 Reserved1; /* 0x05 */
  764. U16 Reserved2; /* 0x06 */
  765. U8 NumEntries; /* 0x08 */
  766. U8 StartPhyNum; /* 0x09 */
  767. U8 ExpStatus; /* 0x0A */
  768. U8 PhysicalPort; /* 0x0B */
  769. MPI2_EVENT_SAS_TOPO_PHY_ENTRY PHY[MPI2_EVENT_SAS_TOPO_PHY_COUNT]; /* 0x0C*/
  770. } MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST,
  771. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST,
  772. Mpi2EventDataSasTopologyChangeList_t,
  773. MPI2_POINTER pMpi2EventDataSasTopologyChangeList_t;
  774. /* values for the ExpStatus field */
  775. #define MPI2_EVENT_SAS_TOPO_ES_NO_EXPANDER (0x00)
  776. #define MPI2_EVENT_SAS_TOPO_ES_ADDED (0x01)
  777. #define MPI2_EVENT_SAS_TOPO_ES_NOT_RESPONDING (0x02)
  778. #define MPI2_EVENT_SAS_TOPO_ES_RESPONDING (0x03)
  779. #define MPI2_EVENT_SAS_TOPO_ES_DELAY_NOT_RESPONDING (0x04)
  780. /* defines for the LinkRate field */
  781. #define MPI2_EVENT_SAS_TOPO_LR_CURRENT_MASK (0xF0)
  782. #define MPI2_EVENT_SAS_TOPO_LR_CURRENT_SHIFT (4)
  783. #define MPI2_EVENT_SAS_TOPO_LR_PREV_MASK (0x0F)
  784. #define MPI2_EVENT_SAS_TOPO_LR_PREV_SHIFT (0)
  785. #define MPI2_EVENT_SAS_TOPO_LR_UNKNOWN_LINK_RATE (0x00)
  786. #define MPI2_EVENT_SAS_TOPO_LR_PHY_DISABLED (0x01)
  787. #define MPI2_EVENT_SAS_TOPO_LR_NEGOTIATION_FAILED (0x02)
  788. #define MPI2_EVENT_SAS_TOPO_LR_SATA_OOB_COMPLETE (0x03)
  789. #define MPI2_EVENT_SAS_TOPO_LR_PORT_SELECTOR (0x04)
  790. #define MPI2_EVENT_SAS_TOPO_LR_SMP_RESET_IN_PROGRESS (0x05)
  791. #define MPI2_EVENT_SAS_TOPO_LR_UNSUPPORTED_PHY (0x06)
  792. #define MPI2_EVENT_SAS_TOPO_LR_RATE_1_5 (0x08)
  793. #define MPI2_EVENT_SAS_TOPO_LR_RATE_3_0 (0x09)
  794. #define MPI2_EVENT_SAS_TOPO_LR_RATE_6_0 (0x0A)
  795. /* values for the PhyStatus field */
  796. #define MPI2_EVENT_SAS_TOPO_PHYSTATUS_VACANT (0x80)
  797. #define MPI2_EVENT_SAS_TOPO_PS_MULTIPLEX_CHANGE (0x10)
  798. /* values for the PhyStatus ReasonCode sub-field */
  799. #define MPI2_EVENT_SAS_TOPO_RC_MASK (0x0F)
  800. #define MPI2_EVENT_SAS_TOPO_RC_TARG_ADDED (0x01)
  801. #define MPI2_EVENT_SAS_TOPO_RC_TARG_NOT_RESPONDING (0x02)
  802. #define MPI2_EVENT_SAS_TOPO_RC_PHY_CHANGED (0x03)
  803. #define MPI2_EVENT_SAS_TOPO_RC_NO_CHANGE (0x04)
  804. #define MPI2_EVENT_SAS_TOPO_RC_DELAY_NOT_RESPONDING (0x05)
  805. /* SAS Enclosure Device Status Change Event data */
  806. typedef struct _MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE
  807. {
  808. U16 EnclosureHandle; /* 0x00 */
  809. U8 ReasonCode; /* 0x02 */
  810. U8 PhysicalPort; /* 0x03 */
  811. U64 EnclosureLogicalID; /* 0x04 */
  812. U16 NumSlots; /* 0x0C */
  813. U16 StartSlot; /* 0x0E */
  814. U32 PhyBits; /* 0x10 */
  815. } MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE,
  816. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE,
  817. Mpi2EventDataSasEnclDevStatusChange_t,
  818. MPI2_POINTER pMpi2EventDataSasEnclDevStatusChange_t;
  819. /* SAS Enclosure Device Status Change event ReasonCode values */
  820. #define MPI2_EVENT_SAS_ENCL_RC_ADDED (0x01)
  821. #define MPI2_EVENT_SAS_ENCL_RC_NOT_RESPONDING (0x02)
  822. /* SAS PHY Counter Event data */
  823. typedef struct _MPI2_EVENT_DATA_SAS_PHY_COUNTER {
  824. U64 TimeStamp; /* 0x00 */
  825. U32 Reserved1; /* 0x08 */
  826. U8 PhyEventCode; /* 0x0C */
  827. U8 PhyNum; /* 0x0D */
  828. U16 Reserved2; /* 0x0E */
  829. U32 PhyEventInfo; /* 0x10 */
  830. U8 CounterType; /* 0x14 */
  831. U8 ThresholdWindow; /* 0x15 */
  832. U8 TimeUnits; /* 0x16 */
  833. U8 Reserved3; /* 0x17 */
  834. U32 EventThreshold; /* 0x18 */
  835. U16 ThresholdFlags; /* 0x1C */
  836. U16 Reserved4; /* 0x1E */
  837. } MPI2_EVENT_DATA_SAS_PHY_COUNTER,
  838. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_PHY_COUNTER,
  839. Mpi2EventDataSasPhyCounter_t, MPI2_POINTER pMpi2EventDataSasPhyCounter_t;
  840. /* use MPI2_SASPHY3_EVENT_CODE_ values from mpi2_cnfg.h for the
  841. * PhyEventCode field
  842. * use MPI2_SASPHY3_COUNTER_TYPE_ values from mpi2_cnfg.h for the
  843. * CounterType field
  844. * use MPI2_SASPHY3_TIME_UNITS_ values from mpi2_cnfg.h for the
  845. * TimeUnits field
  846. * use MPI2_SASPHY3_TFLAGS_ values from mpi2_cnfg.h for the
  847. * ThresholdFlags field
  848. * */
  849. /* SAS Quiesce Event data */
  850. typedef struct _MPI2_EVENT_DATA_SAS_QUIESCE {
  851. U8 ReasonCode; /* 0x00 */
  852. U8 Reserved1; /* 0x01 */
  853. U16 Reserved2; /* 0x02 */
  854. U32 Reserved3; /* 0x04 */
  855. } MPI2_EVENT_DATA_SAS_QUIESCE,
  856. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_QUIESCE,
  857. Mpi2EventDataSasQuiesce_t, MPI2_POINTER pMpi2EventDataSasQuiesce_t;
  858. /* SAS Quiesce Event data ReasonCode values */
  859. #define MPI2_EVENT_SAS_QUIESCE_RC_STARTED (0x01)
  860. #define MPI2_EVENT_SAS_QUIESCE_RC_COMPLETED (0x02)
  861. /* Host Based Discovery Phy Event data */
  862. typedef struct _MPI2_EVENT_HBD_PHY_SAS {
  863. U8 Flags; /* 0x00 */
  864. U8 NegotiatedLinkRate; /* 0x01 */
  865. U8 PhyNum; /* 0x02 */
  866. U8 PhysicalPort; /* 0x03 */
  867. U32 Reserved1; /* 0x04 */
  868. U8 InitialFrame[28]; /* 0x08 */
  869. } MPI2_EVENT_HBD_PHY_SAS, MPI2_POINTER PTR_MPI2_EVENT_HBD_PHY_SAS,
  870. Mpi2EventHbdPhySas_t, MPI2_POINTER pMpi2EventHbdPhySas_t;
  871. /* values for the Flags field */
  872. #define MPI2_EVENT_HBD_SAS_FLAGS_FRAME_VALID (0x02)
  873. #define MPI2_EVENT_HBD_SAS_FLAGS_SATA_FRAME (0x01)
  874. /* use MPI2_SAS_NEG_LINK_RATE_ defines from mpi2_cnfg.h for
  875. * the NegotiatedLinkRate field */
  876. typedef union _MPI2_EVENT_HBD_DESCRIPTOR {
  877. MPI2_EVENT_HBD_PHY_SAS Sas;
  878. } MPI2_EVENT_HBD_DESCRIPTOR, MPI2_POINTER PTR_MPI2_EVENT_HBD_DESCRIPTOR,
  879. Mpi2EventHbdDescriptor_t, MPI2_POINTER pMpi2EventHbdDescriptor_t;
  880. typedef struct _MPI2_EVENT_DATA_HBD_PHY {
  881. U8 DescriptorType; /* 0x00 */
  882. U8 Reserved1; /* 0x01 */
  883. U16 Reserved2; /* 0x02 */
  884. U32 Reserved3; /* 0x04 */
  885. MPI2_EVENT_HBD_DESCRIPTOR Descriptor; /* 0x08 */
  886. } MPI2_EVENT_DATA_HBD_PHY, MPI2_POINTER PTR_MPI2_EVENT_DATA_HBD_PHY,
  887. Mpi2EventDataHbdPhy_t, MPI2_POINTER pMpi2EventDataMpi2EventDataHbdPhy_t;
  888. /* values for the DescriptorType field */
  889. #define MPI2_EVENT_HBD_DT_SAS (0x01)
  890. /****************************************************************************
  891. * EventAck message
  892. ****************************************************************************/
  893. /* EventAck Request message */
  894. typedef struct _MPI2_EVENT_ACK_REQUEST
  895. {
  896. U16 Reserved1; /* 0x00 */
  897. U8 ChainOffset; /* 0x02 */
  898. U8 Function; /* 0x03 */
  899. U16 Reserved2; /* 0x04 */
  900. U8 Reserved3; /* 0x06 */
  901. U8 MsgFlags; /* 0x07 */
  902. U8 VP_ID; /* 0x08 */
  903. U8 VF_ID; /* 0x09 */
  904. U16 Reserved4; /* 0x0A */
  905. U16 Event; /* 0x0C */
  906. U16 Reserved5; /* 0x0E */
  907. U32 EventContext; /* 0x10 */
  908. } MPI2_EVENT_ACK_REQUEST, MPI2_POINTER PTR_MPI2_EVENT_ACK_REQUEST,
  909. Mpi2EventAckRequest_t, MPI2_POINTER pMpi2EventAckRequest_t;
  910. /* EventAck Reply message */
  911. typedef struct _MPI2_EVENT_ACK_REPLY
  912. {
  913. U16 Reserved1; /* 0x00 */
  914. U8 MsgLength; /* 0x02 */
  915. U8 Function; /* 0x03 */
  916. U16 Reserved2; /* 0x04 */
  917. U8 Reserved3; /* 0x06 */
  918. U8 MsgFlags; /* 0x07 */
  919. U8 VP_ID; /* 0x08 */
  920. U8 VF_ID; /* 0x09 */
  921. U16 Reserved4; /* 0x0A */
  922. U16 Reserved5; /* 0x0C */
  923. U16 IOCStatus; /* 0x0E */
  924. U32 IOCLogInfo; /* 0x10 */
  925. } MPI2_EVENT_ACK_REPLY, MPI2_POINTER PTR_MPI2_EVENT_ACK_REPLY,
  926. Mpi2EventAckReply_t, MPI2_POINTER pMpi2EventAckReply_t;
  927. /****************************************************************************
  928. * SendHostMessage message
  929. ****************************************************************************/
  930. /* SendHostMessage Request message */
  931. typedef struct _MPI2_SEND_HOST_MESSAGE_REQUEST {
  932. U16 HostDataLength; /* 0x00 */
  933. U8 ChainOffset; /* 0x02 */
  934. U8 Function; /* 0x03 */
  935. U16 Reserved1; /* 0x04 */
  936. U8 Reserved2; /* 0x06 */
  937. U8 MsgFlags; /* 0x07 */
  938. U8 VP_ID; /* 0x08 */
  939. U8 VF_ID; /* 0x09 */
  940. U16 Reserved3; /* 0x0A */
  941. U8 Reserved4; /* 0x0C */
  942. U8 DestVF_ID; /* 0x0D */
  943. U16 Reserved5; /* 0x0E */
  944. U32 Reserved6; /* 0x10 */
  945. U32 Reserved7; /* 0x14 */
  946. U32 Reserved8; /* 0x18 */
  947. U32 Reserved9; /* 0x1C */
  948. U32 Reserved10; /* 0x20 */
  949. U32 HostData[1]; /* 0x24 */
  950. } MPI2_SEND_HOST_MESSAGE_REQUEST,
  951. MPI2_POINTER PTR_MPI2_SEND_HOST_MESSAGE_REQUEST,
  952. Mpi2SendHostMessageRequest_t, MPI2_POINTER pMpi2SendHostMessageRequest_t;
  953. /* SendHostMessage Reply message */
  954. typedef struct _MPI2_SEND_HOST_MESSAGE_REPLY {
  955. U16 HostDataLength; /* 0x00 */
  956. U8 MsgLength; /* 0x02 */
  957. U8 Function; /* 0x03 */
  958. U16 Reserved1; /* 0x04 */
  959. U8 Reserved2; /* 0x06 */
  960. U8 MsgFlags; /* 0x07 */
  961. U8 VP_ID; /* 0x08 */
  962. U8 VF_ID; /* 0x09 */
  963. U16 Reserved3; /* 0x0A */
  964. U16 Reserved4; /* 0x0C */
  965. U16 IOCStatus; /* 0x0E */
  966. U32 IOCLogInfo; /* 0x10 */
  967. } MPI2_SEND_HOST_MESSAGE_REPLY, MPI2_POINTER PTR_MPI2_SEND_HOST_MESSAGE_REPLY,
  968. Mpi2SendHostMessageReply_t, MPI2_POINTER pMpi2SendHostMessageReply_t;
  969. /****************************************************************************
  970. * FWDownload message
  971. ****************************************************************************/
  972. /* FWDownload Request message */
  973. typedef struct _MPI2_FW_DOWNLOAD_REQUEST
  974. {
  975. U8 ImageType; /* 0x00 */
  976. U8 Reserved1; /* 0x01 */
  977. U8 ChainOffset; /* 0x02 */
  978. U8 Function; /* 0x03 */
  979. U16 Reserved2; /* 0x04 */
  980. U8 Reserved3; /* 0x06 */
  981. U8 MsgFlags; /* 0x07 */
  982. U8 VP_ID; /* 0x08 */
  983. U8 VF_ID; /* 0x09 */
  984. U16 Reserved4; /* 0x0A */
  985. U32 TotalImageSize; /* 0x0C */
  986. U32 Reserved5; /* 0x10 */
  987. MPI2_MPI_SGE_UNION SGL; /* 0x14 */
  988. } MPI2_FW_DOWNLOAD_REQUEST, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_REQUEST,
  989. Mpi2FWDownloadRequest, MPI2_POINTER pMpi2FWDownloadRequest;
  990. #define MPI2_FW_DOWNLOAD_MSGFLGS_LAST_SEGMENT (0x01)
  991. #define MPI2_FW_DOWNLOAD_ITYPE_FW (0x01)
  992. #define MPI2_FW_DOWNLOAD_ITYPE_BIOS (0x02)
  993. #define MPI2_FW_DOWNLOAD_ITYPE_MANUFACTURING (0x06)
  994. #define MPI2_FW_DOWNLOAD_ITYPE_CONFIG_1 (0x07)
  995. #define MPI2_FW_DOWNLOAD_ITYPE_CONFIG_2 (0x08)
  996. #define MPI2_FW_DOWNLOAD_ITYPE_MEGARAID (0x09)
  997. #define MPI2_FW_DOWNLOAD_ITYPE_COMPLETE (0x0A)
  998. #define MPI2_FW_DOWNLOAD_ITYPE_COMMON_BOOT_BLOCK (0x0B)
  999. #define MPI2_FW_DOWNLOAD_ITYPE_MIN_PRODUCT_SPECIFIC (0xF0)
  1000. /* FWDownload TransactionContext Element */
  1001. typedef struct _MPI2_FW_DOWNLOAD_TCSGE
  1002. {
  1003. U8 Reserved1; /* 0x00 */
  1004. U8 ContextSize; /* 0x01 */
  1005. U8 DetailsLength; /* 0x02 */
  1006. U8 Flags; /* 0x03 */
  1007. U32 Reserved2; /* 0x04 */
  1008. U32 ImageOffset; /* 0x08 */
  1009. U32 ImageSize; /* 0x0C */
  1010. } MPI2_FW_DOWNLOAD_TCSGE, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_TCSGE,
  1011. Mpi2FWDownloadTCSGE_t, MPI2_POINTER pMpi2FWDownloadTCSGE_t;
  1012. /* FWDownload Reply message */
  1013. typedef struct _MPI2_FW_DOWNLOAD_REPLY
  1014. {
  1015. U8 ImageType; /* 0x00 */
  1016. U8 Reserved1; /* 0x01 */
  1017. U8 MsgLength; /* 0x02 */
  1018. U8 Function; /* 0x03 */
  1019. U16 Reserved2; /* 0x04 */
  1020. U8 Reserved3; /* 0x06 */
  1021. U8 MsgFlags; /* 0x07 */
  1022. U8 VP_ID; /* 0x08 */
  1023. U8 VF_ID; /* 0x09 */
  1024. U16 Reserved4; /* 0x0A */
  1025. U16 Reserved5; /* 0x0C */
  1026. U16 IOCStatus; /* 0x0E */
  1027. U32 IOCLogInfo; /* 0x10 */
  1028. } MPI2_FW_DOWNLOAD_REPLY, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_REPLY,
  1029. Mpi2FWDownloadReply_t, MPI2_POINTER pMpi2FWDownloadReply_t;
  1030. /****************************************************************************
  1031. * FWUpload message
  1032. ****************************************************************************/
  1033. /* FWUpload Request message */
  1034. typedef struct _MPI2_FW_UPLOAD_REQUEST
  1035. {
  1036. U8 ImageType; /* 0x00 */
  1037. U8 Reserved1; /* 0x01 */
  1038. U8 ChainOffset; /* 0x02 */
  1039. U8 Function; /* 0x03 */
  1040. U16 Reserved2; /* 0x04 */
  1041. U8 Reserved3; /* 0x06 */
  1042. U8 MsgFlags; /* 0x07 */
  1043. U8 VP_ID; /* 0x08 */
  1044. U8 VF_ID; /* 0x09 */
  1045. U16 Reserved4; /* 0x0A */
  1046. U32 Reserved5; /* 0x0C */
  1047. U32 Reserved6; /* 0x10 */
  1048. MPI2_MPI_SGE_UNION SGL; /* 0x14 */
  1049. } MPI2_FW_UPLOAD_REQUEST, MPI2_POINTER PTR_MPI2_FW_UPLOAD_REQUEST,
  1050. Mpi2FWUploadRequest_t, MPI2_POINTER pMpi2FWUploadRequest_t;
  1051. #define MPI2_FW_UPLOAD_ITYPE_FW_CURRENT (0x00)
  1052. #define MPI2_FW_UPLOAD_ITYPE_FW_FLASH (0x01)
  1053. #define MPI2_FW_UPLOAD_ITYPE_BIOS_FLASH (0x02)
  1054. #define MPI2_FW_UPLOAD_ITYPE_FW_BACKUP (0x05)
  1055. #define MPI2_FW_UPLOAD_ITYPE_MANUFACTURING (0x06)
  1056. #define MPI2_FW_UPLOAD_ITYPE_CONFIG_1 (0x07)
  1057. #define MPI2_FW_UPLOAD_ITYPE_CONFIG_2 (0x08)
  1058. #define MPI2_FW_UPLOAD_ITYPE_MEGARAID (0x09)
  1059. #define MPI2_FW_UPLOAD_ITYPE_COMPLETE (0x0A)
  1060. #define MPI2_FW_UPLOAD_ITYPE_COMMON_BOOT_BLOCK (0x0B)
  1061. typedef struct _MPI2_FW_UPLOAD_TCSGE
  1062. {
  1063. U8 Reserved1; /* 0x00 */
  1064. U8 ContextSize; /* 0x01 */
  1065. U8 DetailsLength; /* 0x02 */
  1066. U8 Flags; /* 0x03 */
  1067. U32 Reserved2; /* 0x04 */
  1068. U32 ImageOffset; /* 0x08 */
  1069. U32 ImageSize; /* 0x0C */
  1070. } MPI2_FW_UPLOAD_TCSGE, MPI2_POINTER PTR_MPI2_FW_UPLOAD_TCSGE,
  1071. Mpi2FWUploadTCSGE_t, MPI2_POINTER pMpi2FWUploadTCSGE_t;
  1072. /* FWUpload Reply message */
  1073. typedef struct _MPI2_FW_UPLOAD_REPLY
  1074. {
  1075. U8 ImageType; /* 0x00 */
  1076. U8 Reserved1; /* 0x01 */
  1077. U8 MsgLength; /* 0x02 */
  1078. U8 Function; /* 0x03 */
  1079. U16 Reserved2; /* 0x04 */
  1080. U8 Reserved3; /* 0x06 */
  1081. U8 MsgFlags; /* 0x07 */
  1082. U8 VP_ID; /* 0x08 */
  1083. U8 VF_ID; /* 0x09 */
  1084. U16 Reserved4; /* 0x0A */
  1085. U16 Reserved5; /* 0x0C */
  1086. U16 IOCStatus; /* 0x0E */
  1087. U32 IOCLogInfo; /* 0x10 */
  1088. U32 ActualImageSize; /* 0x14 */
  1089. } MPI2_FW_UPLOAD_REPLY, MPI2_POINTER PTR_MPI2_FW_UPLOAD_REPLY,
  1090. Mpi2FWUploadReply_t, MPI2_POINTER pMPi2FWUploadReply_t;
  1091. /* FW Image Header */
  1092. typedef struct _MPI2_FW_IMAGE_HEADER
  1093. {
  1094. U32 Signature; /* 0x00 */
  1095. U32 Signature0; /* 0x04 */
  1096. U32 Signature1; /* 0x08 */
  1097. U32 Signature2; /* 0x0C */
  1098. MPI2_VERSION_UNION MPIVersion; /* 0x10 */
  1099. MPI2_VERSION_UNION FWVersion; /* 0x14 */
  1100. MPI2_VERSION_UNION NVDATAVersion; /* 0x18 */
  1101. MPI2_VERSION_UNION PackageVersion; /* 0x1C */
  1102. U16 VendorID; /* 0x20 */
  1103. U16 ProductID; /* 0x22 */
  1104. U16 ProtocolFlags; /* 0x24 */
  1105. U16 Reserved26; /* 0x26 */
  1106. U32 IOCCapabilities; /* 0x28 */
  1107. U32 ImageSize; /* 0x2C */
  1108. U32 NextImageHeaderOffset; /* 0x30 */
  1109. U32 Checksum; /* 0x34 */
  1110. U32 Reserved38; /* 0x38 */
  1111. U32 Reserved3C; /* 0x3C */
  1112. U32 Reserved40; /* 0x40 */
  1113. U32 Reserved44; /* 0x44 */
  1114. U32 Reserved48; /* 0x48 */
  1115. U32 Reserved4C; /* 0x4C */
  1116. U32 Reserved50; /* 0x50 */
  1117. U32 Reserved54; /* 0x54 */
  1118. U32 Reserved58; /* 0x58 */
  1119. U32 Reserved5C; /* 0x5C */
  1120. U32 Reserved60; /* 0x60 */
  1121. U32 FirmwareVersionNameWhat; /* 0x64 */
  1122. U8 FirmwareVersionName[32]; /* 0x68 */
  1123. U32 VendorNameWhat; /* 0x88 */
  1124. U8 VendorName[32]; /* 0x8C */
  1125. U32 PackageNameWhat; /* 0x88 */
  1126. U8 PackageName[32]; /* 0x8C */
  1127. U32 ReservedD0; /* 0xD0 */
  1128. U32 ReservedD4; /* 0xD4 */
  1129. U32 ReservedD8; /* 0xD8 */
  1130. U32 ReservedDC; /* 0xDC */
  1131. U32 ReservedE0; /* 0xE0 */
  1132. U32 ReservedE4; /* 0xE4 */
  1133. U32 ReservedE8; /* 0xE8 */
  1134. U32 ReservedEC; /* 0xEC */
  1135. U32 ReservedF0; /* 0xF0 */
  1136. U32 ReservedF4; /* 0xF4 */
  1137. U32 ReservedF8; /* 0xF8 */
  1138. U32 ReservedFC; /* 0xFC */
  1139. } MPI2_FW_IMAGE_HEADER, MPI2_POINTER PTR_MPI2_FW_IMAGE_HEADER,
  1140. Mpi2FWImageHeader_t, MPI2_POINTER pMpi2FWImageHeader_t;
  1141. /* Signature field */
  1142. #define MPI2_FW_HEADER_SIGNATURE_OFFSET (0x00)
  1143. #define MPI2_FW_HEADER_SIGNATURE_MASK (0xFF000000)
  1144. #define MPI2_FW_HEADER_SIGNATURE (0xEA000000)
  1145. /* Signature0 field */
  1146. #define MPI2_FW_HEADER_SIGNATURE0_OFFSET (0x04)
  1147. #define MPI2_FW_HEADER_SIGNATURE0 (0x5AFAA55A)
  1148. /* Signature1 field */
  1149. #define MPI2_FW_HEADER_SIGNATURE1_OFFSET (0x08)
  1150. #define MPI2_FW_HEADER_SIGNATURE1 (0xA55AFAA5)
  1151. /* Signature2 field */
  1152. #define MPI2_FW_HEADER_SIGNATURE2_OFFSET (0x0C)
  1153. #define MPI2_FW_HEADER_SIGNATURE2 (0x5AA55AFA)
  1154. /* defines for using the ProductID field */
  1155. #define MPI2_FW_HEADER_PID_TYPE_MASK (0xF000)
  1156. #define MPI2_FW_HEADER_PID_TYPE_SAS (0x2000)
  1157. #define MPI2_FW_HEADER_PID_PROD_MASK (0x0F00)
  1158. #define MPI2_FW_HEADER_PID_PROD_A (0x0000)
  1159. #define MPI2_FW_HEADER_PID_PROD_TARGET_INITIATOR_SCSI (0x0200)
  1160. #define MPI2_FW_HEADER_PID_PROD_IR_SCSI (0x0700)
  1161. #define MPI2_FW_HEADER_PID_FAMILY_MASK (0x00FF)
  1162. /* SAS */
  1163. #define MPI2_FW_HEADER_PID_FAMILY_2108_SAS (0x0013)
  1164. #define MPI2_FW_HEADER_PID_FAMILY_2208_SAS (0x0014)
  1165. /* use MPI2_IOCFACTS_PROTOCOL_ defines for ProtocolFlags field */
  1166. /* use MPI2_IOCFACTS_CAPABILITY_ defines for IOCCapabilities field */
  1167. #define MPI2_FW_HEADER_IMAGESIZE_OFFSET (0x2C)
  1168. #define MPI2_FW_HEADER_NEXTIMAGE_OFFSET (0x30)
  1169. #define MPI2_FW_HEADER_VERNMHWAT_OFFSET (0x64)
  1170. #define MPI2_FW_HEADER_WHAT_SIGNATURE (0x29232840)
  1171. #define MPI2_FW_HEADER_SIZE (0x100)
  1172. /* Extended Image Header */
  1173. typedef struct _MPI2_EXT_IMAGE_HEADER
  1174. {
  1175. U8 ImageType; /* 0x00 */
  1176. U8 Reserved1; /* 0x01 */
  1177. U16 Reserved2; /* 0x02 */
  1178. U32 Checksum; /* 0x04 */
  1179. U32 ImageSize; /* 0x08 */
  1180. U32 NextImageHeaderOffset; /* 0x0C */
  1181. U32 PackageVersion; /* 0x10 */
  1182. U32 Reserved3; /* 0x14 */
  1183. U32 Reserved4; /* 0x18 */
  1184. U32 Reserved5; /* 0x1C */
  1185. U8 IdentifyString[32]; /* 0x20 */
  1186. } MPI2_EXT_IMAGE_HEADER, MPI2_POINTER PTR_MPI2_EXT_IMAGE_HEADER,
  1187. Mpi2ExtImageHeader_t, MPI2_POINTER pMpi2ExtImageHeader_t;
  1188. /* useful offsets */
  1189. #define MPI2_EXT_IMAGE_IMAGETYPE_OFFSET (0x00)
  1190. #define MPI2_EXT_IMAGE_IMAGESIZE_OFFSET (0x08)
  1191. #define MPI2_EXT_IMAGE_NEXTIMAGE_OFFSET (0x0C)
  1192. #define MPI2_EXT_IMAGE_HEADER_SIZE (0x40)
  1193. /* defines for the ImageType field */
  1194. #define MPI2_EXT_IMAGE_TYPE_UNSPECIFIED (0x00)
  1195. #define MPI2_EXT_IMAGE_TYPE_FW (0x01)
  1196. #define MPI2_EXT_IMAGE_TYPE_NVDATA (0x03)
  1197. #define MPI2_EXT_IMAGE_TYPE_BOOTLOADER (0x04)
  1198. #define MPI2_EXT_IMAGE_TYPE_INITIALIZATION (0x05)
  1199. #define MPI2_EXT_IMAGE_TYPE_FLASH_LAYOUT (0x06)
  1200. #define MPI2_EXT_IMAGE_TYPE_SUPPORTED_DEVICES (0x07)
  1201. #define MPI2_EXT_IMAGE_TYPE_MEGARAID (0x08)
  1202. #define MPI2_EXT_IMAGE_TYPE_MIN_PRODUCT_SPECIFIC (0x80)
  1203. #define MPI2_EXT_IMAGE_TYPE_MAX_PRODUCT_SPECIFIC (0xFF)
  1204. #define MPI2_EXT_IMAGE_TYPE_MAX \
  1205. (MPI2_EXT_IMAGE_TYPE_MAX_PRODUCT_SPECIFIC) /* deprecated */
  1206. /* FLASH Layout Extended Image Data */
  1207. /*
  1208. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1209. * one and check RegionsPerLayout at runtime.
  1210. */
  1211. #ifndef MPI2_FLASH_NUMBER_OF_REGIONS
  1212. #define MPI2_FLASH_NUMBER_OF_REGIONS (1)
  1213. #endif
  1214. /*
  1215. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1216. * one and check NumberOfLayouts at runtime.
  1217. */
  1218. #ifndef MPI2_FLASH_NUMBER_OF_LAYOUTS
  1219. #define MPI2_FLASH_NUMBER_OF_LAYOUTS (1)
  1220. #endif
  1221. typedef struct _MPI2_FLASH_REGION
  1222. {
  1223. U8 RegionType; /* 0x00 */
  1224. U8 Reserved1; /* 0x01 */
  1225. U16 Reserved2; /* 0x02 */
  1226. U32 RegionOffset; /* 0x04 */
  1227. U32 RegionSize; /* 0x08 */
  1228. U32 Reserved3; /* 0x0C */
  1229. } MPI2_FLASH_REGION, MPI2_POINTER PTR_MPI2_FLASH_REGION,
  1230. Mpi2FlashRegion_t, MPI2_POINTER pMpi2FlashRegion_t;
  1231. typedef struct _MPI2_FLASH_LAYOUT
  1232. {
  1233. U32 FlashSize; /* 0x00 */
  1234. U32 Reserved1; /* 0x04 */
  1235. U32 Reserved2; /* 0x08 */
  1236. U32 Reserved3; /* 0x0C */
  1237. MPI2_FLASH_REGION Region[MPI2_FLASH_NUMBER_OF_REGIONS];/* 0x10 */
  1238. } MPI2_FLASH_LAYOUT, MPI2_POINTER PTR_MPI2_FLASH_LAYOUT,
  1239. Mpi2FlashLayout_t, MPI2_POINTER pMpi2FlashLayout_t;
  1240. typedef struct _MPI2_FLASH_LAYOUT_DATA
  1241. {
  1242. U8 ImageRevision; /* 0x00 */
  1243. U8 Reserved1; /* 0x01 */
  1244. U8 SizeOfRegion; /* 0x02 */
  1245. U8 Reserved2; /* 0x03 */
  1246. U16 NumberOfLayouts; /* 0x04 */
  1247. U16 RegionsPerLayout; /* 0x06 */
  1248. U16 MinimumSectorAlignment; /* 0x08 */
  1249. U16 Reserved3; /* 0x0A */
  1250. U32 Reserved4; /* 0x0C */
  1251. MPI2_FLASH_LAYOUT Layout[MPI2_FLASH_NUMBER_OF_LAYOUTS];/* 0x10 */
  1252. } MPI2_FLASH_LAYOUT_DATA, MPI2_POINTER PTR_MPI2_FLASH_LAYOUT_DATA,
  1253. Mpi2FlashLayoutData_t, MPI2_POINTER pMpi2FlashLayoutData_t;
  1254. /* defines for the RegionType field */
  1255. #define MPI2_FLASH_REGION_UNUSED (0x00)
  1256. #define MPI2_FLASH_REGION_FIRMWARE (0x01)
  1257. #define MPI2_FLASH_REGION_BIOS (0x02)
  1258. #define MPI2_FLASH_REGION_NVDATA (0x03)
  1259. #define MPI2_FLASH_REGION_FIRMWARE_BACKUP (0x05)
  1260. #define MPI2_FLASH_REGION_MFG_INFORMATION (0x06)
  1261. #define MPI2_FLASH_REGION_CONFIG_1 (0x07)
  1262. #define MPI2_FLASH_REGION_CONFIG_2 (0x08)
  1263. #define MPI2_FLASH_REGION_MEGARAID (0x09)
  1264. #define MPI2_FLASH_REGION_INIT (0x0A)
  1265. /* ImageRevision */
  1266. #define MPI2_FLASH_LAYOUT_IMAGE_REVISION (0x00)
  1267. /* Supported Devices Extended Image Data */
  1268. /*
  1269. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1270. * one and check NumberOfDevices at runtime.
  1271. */
  1272. #ifndef MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES
  1273. #define MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES (1)
  1274. #endif
  1275. typedef struct _MPI2_SUPPORTED_DEVICE
  1276. {
  1277. U16 DeviceID; /* 0x00 */
  1278. U16 VendorID; /* 0x02 */
  1279. U16 DeviceIDMask; /* 0x04 */
  1280. U16 Reserved1; /* 0x06 */
  1281. U8 LowPCIRev; /* 0x08 */
  1282. U8 HighPCIRev; /* 0x09 */
  1283. U16 Reserved2; /* 0x0A */
  1284. U32 Reserved3; /* 0x0C */
  1285. } MPI2_SUPPORTED_DEVICE, MPI2_POINTER PTR_MPI2_SUPPORTED_DEVICE,
  1286. Mpi2SupportedDevice_t, MPI2_POINTER pMpi2SupportedDevice_t;
  1287. typedef struct _MPI2_SUPPORTED_DEVICES_DATA
  1288. {
  1289. U8 ImageRevision; /* 0x00 */
  1290. U8 Reserved1; /* 0x01 */
  1291. U8 NumberOfDevices; /* 0x02 */
  1292. U8 Reserved2; /* 0x03 */
  1293. U32 Reserved3; /* 0x04 */
  1294. MPI2_SUPPORTED_DEVICE SupportedDevice[MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES]; /* 0x08 */
  1295. } MPI2_SUPPORTED_DEVICES_DATA, MPI2_POINTER PTR_MPI2_SUPPORTED_DEVICES_DATA,
  1296. Mpi2SupportedDevicesData_t, MPI2_POINTER pMpi2SupportedDevicesData_t;
  1297. /* ImageRevision */
  1298. #define MPI2_SUPPORTED_DEVICES_IMAGE_REVISION (0x00)
  1299. /* Init Extended Image Data */
  1300. typedef struct _MPI2_INIT_IMAGE_FOOTER
  1301. {
  1302. U32 BootFlags; /* 0x00 */
  1303. U32 ImageSize; /* 0x04 */
  1304. U32 Signature0; /* 0x08 */
  1305. U32 Signature1; /* 0x0C */
  1306. U32 Signature2; /* 0x10 */
  1307. U32 ResetVector; /* 0x14 */
  1308. } MPI2_INIT_IMAGE_FOOTER, MPI2_POINTER PTR_MPI2_INIT_IMAGE_FOOTER,
  1309. Mpi2InitImageFooter_t, MPI2_POINTER pMpi2InitImageFooter_t;
  1310. /* defines for the BootFlags field */
  1311. #define MPI2_INIT_IMAGE_BOOTFLAGS_OFFSET (0x00)
  1312. /* defines for the ImageSize field */
  1313. #define MPI2_INIT_IMAGE_IMAGESIZE_OFFSET (0x04)
  1314. /* defines for the Signature0 field */
  1315. #define MPI2_INIT_IMAGE_SIGNATURE0_OFFSET (0x08)
  1316. #define MPI2_INIT_IMAGE_SIGNATURE0 (0x5AA55AEA)
  1317. /* defines for the Signature1 field */
  1318. #define MPI2_INIT_IMAGE_SIGNATURE1_OFFSET (0x0C)
  1319. #define MPI2_INIT_IMAGE_SIGNATURE1 (0xA55AEAA5)
  1320. /* defines for the Signature2 field */
  1321. #define MPI2_INIT_IMAGE_SIGNATURE2_OFFSET (0x10)
  1322. #define MPI2_INIT_IMAGE_SIGNATURE2 (0x5AEAA55A)
  1323. /* Signature fields as individual bytes */
  1324. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_0 (0xEA)
  1325. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_1 (0x5A)
  1326. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_2 (0xA5)
  1327. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_3 (0x5A)
  1328. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_4 (0xA5)
  1329. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_5 (0xEA)
  1330. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_6 (0x5A)
  1331. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_7 (0xA5)
  1332. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_8 (0x5A)
  1333. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_9 (0xA5)
  1334. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_A (0xEA)
  1335. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_B (0x5A)
  1336. /* defines for the ResetVector field */
  1337. #define MPI2_INIT_IMAGE_RESETVECTOR_OFFSET (0x14)
  1338. /****************************************************************************
  1339. * PowerManagementControl message
  1340. ****************************************************************************/
  1341. /* PowerManagementControl Request message */
  1342. typedef struct _MPI2_PWR_MGMT_CONTROL_REQUEST {
  1343. U8 Feature; /* 0x00 */
  1344. U8 Reserved1; /* 0x01 */
  1345. U8 ChainOffset; /* 0x02 */
  1346. U8 Function; /* 0x03 */
  1347. U16 Reserved2; /* 0x04 */
  1348. U8 Reserved3; /* 0x06 */
  1349. U8 MsgFlags; /* 0x07 */
  1350. U8 VP_ID; /* 0x08 */
  1351. U8 VF_ID; /* 0x09 */
  1352. U16 Reserved4; /* 0x0A */
  1353. U8 Parameter1; /* 0x0C */
  1354. U8 Parameter2; /* 0x0D */
  1355. U8 Parameter3; /* 0x0E */
  1356. U8 Parameter4; /* 0x0F */
  1357. U32 Reserved5; /* 0x10 */
  1358. U32 Reserved6; /* 0x14 */
  1359. } MPI2_PWR_MGMT_CONTROL_REQUEST, MPI2_POINTER PTR_MPI2_PWR_MGMT_CONTROL_REQUEST,
  1360. Mpi2PwrMgmtControlRequest_t, MPI2_POINTER pMpi2PwrMgmtControlRequest_t;
  1361. /* defines for the Feature field */
  1362. #define MPI2_PM_CONTROL_FEATURE_DA_PHY_POWER_COND (0x01)
  1363. #define MPI2_PM_CONTROL_FEATURE_PORT_WIDTH_MODULATION (0x02)
  1364. #define MPI2_PM_CONTROL_FEATURE_PCIE_LINK (0x03)
  1365. #define MPI2_PM_CONTROL_FEATURE_IOC_SPEED (0x04)
  1366. #define MPI2_PM_CONTROL_FEATURE_MIN_PRODUCT_SPECIFIC (0x80)
  1367. #define MPI2_PM_CONTROL_FEATURE_MAX_PRODUCT_SPECIFIC (0xFF)
  1368. /* parameter usage for the MPI2_PM_CONTROL_FEATURE_DA_PHY_POWER_COND Feature */
  1369. /* Parameter1 contains a PHY number */
  1370. /* Parameter2 indicates power condition action using these defines */
  1371. #define MPI2_PM_CONTROL_PARAM2_PARTIAL (0x01)
  1372. #define MPI2_PM_CONTROL_PARAM2_SLUMBER (0x02)
  1373. #define MPI2_PM_CONTROL_PARAM2_EXIT_PWR_MGMT (0x03)
  1374. /* Parameter3 and Parameter4 are reserved */
  1375. /* parameter usage for the MPI2_PM_CONTROL_FEATURE_PORT_WIDTH_MODULATION
  1376. * Feature */
  1377. /* Parameter1 contains SAS port width modulation group number */
  1378. /* Parameter2 indicates IOC action using these defines */
  1379. #define MPI2_PM_CONTROL_PARAM2_REQUEST_OWNERSHIP (0x01)
  1380. #define MPI2_PM_CONTROL_PARAM2_CHANGE_MODULATION (0x02)
  1381. #define MPI2_PM_CONTROL_PARAM2_RELINQUISH_OWNERSHIP (0x03)
  1382. /* Parameter3 indicates desired modulation level using these defines */
  1383. #define MPI2_PM_CONTROL_PARAM3_25_PERCENT (0x00)
  1384. #define MPI2_PM_CONTROL_PARAM3_50_PERCENT (0x01)
  1385. #define MPI2_PM_CONTROL_PARAM3_75_PERCENT (0x02)
  1386. #define MPI2_PM_CONTROL_PARAM3_100_PERCENT (0x03)
  1387. /* Parameter4 is reserved */
  1388. /* parameter usage for the MPI2_PM_CONTROL_FEATURE_PCIE_LINK Feature */
  1389. /* Parameter1 indicates desired PCIe link speed using these defines */
  1390. #define MPI2_PM_CONTROL_PARAM1_PCIE_2_5_GBPS (0x00)
  1391. #define MPI2_PM_CONTROL_PARAM1_PCIE_5_0_GBPS (0x01)
  1392. #define MPI2_PM_CONTROL_PARAM1_PCIE_8_0_GBPS (0x02)
  1393. /* Parameter2 indicates desired PCIe link width using these defines */
  1394. #define MPI2_PM_CONTROL_PARAM2_WIDTH_X1 (0x01)
  1395. #define MPI2_PM_CONTROL_PARAM2_WIDTH_X2 (0x02)
  1396. #define MPI2_PM_CONTROL_PARAM2_WIDTH_X4 (0x04)
  1397. #define MPI2_PM_CONTROL_PARAM2_WIDTH_X8 (0x08)
  1398. /* Parameter3 and Parameter4 are reserved */
  1399. /* parameter usage for the MPI2_PM_CONTROL_FEATURE_IOC_SPEED Feature */
  1400. /* Parameter1 indicates desired IOC hardware clock speed using these defines */
  1401. #define MPI2_PM_CONTROL_PARAM1_FULL_IOC_SPEED (0x01)
  1402. #define MPI2_PM_CONTROL_PARAM1_HALF_IOC_SPEED (0x02)
  1403. #define MPI2_PM_CONTROL_PARAM1_QUARTER_IOC_SPEED (0x04)
  1404. #define MPI2_PM_CONTROL_PARAM1_EIGHTH_IOC_SPEED (0x08)
  1405. /* Parameter2, Parameter3, and Parameter4 are reserved */
  1406. /* PowerManagementControl Reply message */
  1407. typedef struct _MPI2_PWR_MGMT_CONTROL_REPLY {
  1408. U8 Feature; /* 0x00 */
  1409. U8 Reserved1; /* 0x01 */
  1410. U8 MsgLength; /* 0x02 */
  1411. U8 Function; /* 0x03 */
  1412. U16 Reserved2; /* 0x04 */
  1413. U8 Reserved3; /* 0x06 */
  1414. U8 MsgFlags; /* 0x07 */
  1415. U8 VP_ID; /* 0x08 */
  1416. U8 VF_ID; /* 0x09 */
  1417. U16 Reserved4; /* 0x0A */
  1418. U16 Reserved5; /* 0x0C */
  1419. U16 IOCStatus; /* 0x0E */
  1420. U32 IOCLogInfo; /* 0x10 */
  1421. } MPI2_PWR_MGMT_CONTROL_REPLY, MPI2_POINTER PTR_MPI2_PWR_MGMT_CONTROL_REPLY,
  1422. Mpi2PwrMgmtControlReply_t, MPI2_POINTER pMpi2PwrMgmtControlReply_t;
  1423. #endif