mpi2.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148
  1. /*
  2. * Copyright (c) 2000-2011 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.21
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  68. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  69. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  71. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * --------------------------------------------------------------------------
  74. */
  75. #ifndef MPI2_H
  76. #define MPI2_H
  77. /*****************************************************************************
  78. *
  79. * MPI Version Definitions
  80. *
  81. *****************************************************************************/
  82. #define MPI2_VERSION_MAJOR (0x02)
  83. #define MPI2_VERSION_MINOR (0x00)
  84. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  85. #define MPI2_VERSION_MAJOR_SHIFT (8)
  86. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  87. #define MPI2_VERSION_MINOR_SHIFT (0)
  88. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  89. MPI2_VERSION_MINOR)
  90. #define MPI2_VERSION_02_00 (0x0200)
  91. /* versioning for this MPI header set */
  92. #define MPI2_HEADER_VERSION_UNIT (0x15)
  93. #define MPI2_HEADER_VERSION_DEV (0x00)
  94. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  95. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  96. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  97. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  98. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  99. /*****************************************************************************
  100. *
  101. * IOC State Definitions
  102. *
  103. *****************************************************************************/
  104. #define MPI2_IOC_STATE_RESET (0x00000000)
  105. #define MPI2_IOC_STATE_READY (0x10000000)
  106. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  107. #define MPI2_IOC_STATE_FAULT (0x40000000)
  108. #define MPI2_IOC_STATE_MASK (0xF0000000)
  109. #define MPI2_IOC_STATE_SHIFT (28)
  110. /* Fault state range for prodcut specific codes */
  111. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  112. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  113. /*****************************************************************************
  114. *
  115. * System Interface Register Definitions
  116. *
  117. *****************************************************************************/
  118. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  119. {
  120. U32 Doorbell; /* 0x00 */
  121. U32 WriteSequence; /* 0x04 */
  122. U32 HostDiagnostic; /* 0x08 */
  123. U32 Reserved1; /* 0x0C */
  124. U32 DiagRWData; /* 0x10 */
  125. U32 DiagRWAddressLow; /* 0x14 */
  126. U32 DiagRWAddressHigh; /* 0x18 */
  127. U32 Reserved2[5]; /* 0x1C */
  128. U32 HostInterruptStatus; /* 0x30 */
  129. U32 HostInterruptMask; /* 0x34 */
  130. U32 DCRData; /* 0x38 */
  131. U32 DCRAddress; /* 0x3C */
  132. U32 Reserved3[2]; /* 0x40 */
  133. U32 ReplyFreeHostIndex; /* 0x48 */
  134. U32 Reserved4[8]; /* 0x4C */
  135. U32 ReplyPostHostIndex; /* 0x6C */
  136. U32 Reserved5; /* 0x70 */
  137. U32 HCBSize; /* 0x74 */
  138. U32 HCBAddressLow; /* 0x78 */
  139. U32 HCBAddressHigh; /* 0x7C */
  140. U32 Reserved6[16]; /* 0x80 */
  141. U32 RequestDescriptorPostLow; /* 0xC0 */
  142. U32 RequestDescriptorPostHigh; /* 0xC4 */
  143. U32 Reserved7[14]; /* 0xC8 */
  144. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  145. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  146. /*
  147. * Defines for working with the Doorbell register.
  148. */
  149. #define MPI2_DOORBELL_OFFSET (0x00000000)
  150. /* IOC --> System values */
  151. #define MPI2_DOORBELL_USED (0x08000000)
  152. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  153. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  154. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  155. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  156. /* System --> IOC values */
  157. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  158. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  159. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  160. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  161. /*
  162. * Defines for the WriteSequence register
  163. */
  164. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  165. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  166. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  167. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  168. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  169. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  170. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  171. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  172. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  173. /*
  174. * Defines for the HostDiagnostic register
  175. */
  176. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  177. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  178. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  179. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  180. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  181. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  182. #define MPI2_DIAG_HCB_MODE (0x00000100)
  183. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  184. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  185. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  186. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  187. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  188. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  189. /*
  190. * Offsets for DiagRWData and address
  191. */
  192. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  193. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  194. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  195. /*
  196. * Defines for the HostInterruptStatus register
  197. */
  198. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  199. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  200. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  201. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  202. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  203. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  204. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  205. /*
  206. * Defines for the HostInterruptMask register
  207. */
  208. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  209. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  210. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  211. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  212. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  213. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  214. /*
  215. * Offsets for DCRData and address
  216. */
  217. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  218. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  219. /*
  220. * Offset for the Reply Free Queue
  221. */
  222. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  223. /*
  224. * Defines for the Reply Descriptor Post Queue
  225. */
  226. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  227. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  228. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  229. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  230. /*
  231. * Defines for the HCBSize and address
  232. */
  233. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  234. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  235. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  236. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  237. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  238. /*
  239. * Offsets for the Request Queue
  240. */
  241. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  242. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  243. /*****************************************************************************
  244. *
  245. * Message Descriptors
  246. *
  247. *****************************************************************************/
  248. /* Request Descriptors */
  249. /* Default Request Descriptor */
  250. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  251. {
  252. U8 RequestFlags; /* 0x00 */
  253. U8 MSIxIndex; /* 0x01 */
  254. U16 SMID; /* 0x02 */
  255. U16 LMID; /* 0x04 */
  256. U16 DescriptorTypeDependent; /* 0x06 */
  257. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  258. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  259. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  260. /* defines for the RequestFlags field */
  261. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  262. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  263. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  264. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  265. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  266. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  267. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  268. /* High Priority Request Descriptor */
  269. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  270. {
  271. U8 RequestFlags; /* 0x00 */
  272. U8 MSIxIndex; /* 0x01 */
  273. U16 SMID; /* 0x02 */
  274. U16 LMID; /* 0x04 */
  275. U16 Reserved1; /* 0x06 */
  276. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  277. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  278. Mpi2HighPriorityRequestDescriptor_t,
  279. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  280. /* SCSI IO Request Descriptor */
  281. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  282. {
  283. U8 RequestFlags; /* 0x00 */
  284. U8 MSIxIndex; /* 0x01 */
  285. U16 SMID; /* 0x02 */
  286. U16 LMID; /* 0x04 */
  287. U16 DevHandle; /* 0x06 */
  288. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  289. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  290. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  291. /* SCSI Target Request Descriptor */
  292. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  293. {
  294. U8 RequestFlags; /* 0x00 */
  295. U8 MSIxIndex; /* 0x01 */
  296. U16 SMID; /* 0x02 */
  297. U16 LMID; /* 0x04 */
  298. U16 IoIndex; /* 0x06 */
  299. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  300. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  301. Mpi2SCSITargetRequestDescriptor_t,
  302. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  303. /* RAID Accelerator Request Descriptor */
  304. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  305. U8 RequestFlags; /* 0x00 */
  306. U8 MSIxIndex; /* 0x01 */
  307. U16 SMID; /* 0x02 */
  308. U16 LMID; /* 0x04 */
  309. U16 Reserved; /* 0x06 */
  310. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  311. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  312. Mpi2RAIDAcceleratorRequestDescriptor_t,
  313. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  314. /* union of Request Descriptors */
  315. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  316. {
  317. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  318. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  319. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  320. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  321. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  322. U64 Words;
  323. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  324. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  325. /* Reply Descriptors */
  326. /* Default Reply Descriptor */
  327. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  328. {
  329. U8 ReplyFlags; /* 0x00 */
  330. U8 MSIxIndex; /* 0x01 */
  331. U16 DescriptorTypeDependent1; /* 0x02 */
  332. U32 DescriptorTypeDependent2; /* 0x04 */
  333. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  334. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  335. /* defines for the ReplyFlags field */
  336. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  337. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  338. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  339. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  340. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  341. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  342. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  343. /* values for marking a reply descriptor as unused */
  344. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  345. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  346. /* Address Reply Descriptor */
  347. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  348. {
  349. U8 ReplyFlags; /* 0x00 */
  350. U8 MSIxIndex; /* 0x01 */
  351. U16 SMID; /* 0x02 */
  352. U32 ReplyFrameAddress; /* 0x04 */
  353. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  354. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  355. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  356. /* SCSI IO Success Reply Descriptor */
  357. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  358. {
  359. U8 ReplyFlags; /* 0x00 */
  360. U8 MSIxIndex; /* 0x01 */
  361. U16 SMID; /* 0x02 */
  362. U16 TaskTag; /* 0x04 */
  363. U16 Reserved1; /* 0x06 */
  364. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  365. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  366. Mpi2SCSIIOSuccessReplyDescriptor_t,
  367. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  368. /* TargetAssist Success Reply Descriptor */
  369. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  370. {
  371. U8 ReplyFlags; /* 0x00 */
  372. U8 MSIxIndex; /* 0x01 */
  373. U16 SMID; /* 0x02 */
  374. U8 SequenceNumber; /* 0x04 */
  375. U8 Reserved1; /* 0x05 */
  376. U16 IoIndex; /* 0x06 */
  377. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  378. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  379. Mpi2TargetAssistSuccessReplyDescriptor_t,
  380. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  381. /* Target Command Buffer Reply Descriptor */
  382. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  383. {
  384. U8 ReplyFlags; /* 0x00 */
  385. U8 MSIxIndex; /* 0x01 */
  386. U8 VP_ID; /* 0x02 */
  387. U8 Flags; /* 0x03 */
  388. U16 InitiatorDevHandle; /* 0x04 */
  389. U16 IoIndex; /* 0x06 */
  390. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  391. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  392. Mpi2TargetCommandBufferReplyDescriptor_t,
  393. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  394. /* defines for Flags field */
  395. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  396. /* RAID Accelerator Success Reply Descriptor */
  397. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  398. U8 ReplyFlags; /* 0x00 */
  399. U8 MSIxIndex; /* 0x01 */
  400. U16 SMID; /* 0x02 */
  401. U32 Reserved; /* 0x04 */
  402. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  403. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  404. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  405. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  406. /* union of Reply Descriptors */
  407. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  408. {
  409. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  410. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  411. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  412. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  413. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  414. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  415. U64 Words;
  416. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  417. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  418. /*****************************************************************************
  419. *
  420. * Message Functions
  421. *
  422. *****************************************************************************/
  423. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  424. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  425. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  426. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  427. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  428. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  429. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  430. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  431. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  432. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  433. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  434. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  435. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  436. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  437. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  438. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  439. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  440. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  441. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  442. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  443. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  444. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  445. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  446. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  447. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  448. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  449. /* Host Based Discovery Action */
  450. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  451. /* Power Management Control */
  452. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  453. /* Send Host Message */
  454. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  455. /* beginning of product-specific range */
  456. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  457. /* end of product-specific range */
  458. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  459. /* Doorbell functions */
  460. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  461. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  462. /*****************************************************************************
  463. *
  464. * IOC Status Values
  465. *
  466. *****************************************************************************/
  467. /* mask for IOCStatus status value */
  468. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  469. /****************************************************************************
  470. * Common IOCStatus values for all replies
  471. ****************************************************************************/
  472. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  473. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  474. #define MPI2_IOCSTATUS_BUSY (0x0002)
  475. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  476. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  477. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  478. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  479. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  480. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  481. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  482. /****************************************************************************
  483. * Config IOCStatus values
  484. ****************************************************************************/
  485. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  486. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  487. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  488. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  489. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  490. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  491. /****************************************************************************
  492. * SCSI IO Reply
  493. ****************************************************************************/
  494. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  495. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  496. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  497. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  498. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  499. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  500. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  501. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  502. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  503. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  504. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  505. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  506. /****************************************************************************
  507. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  508. ****************************************************************************/
  509. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  510. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  511. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  512. /****************************************************************************
  513. * SCSI Target values
  514. ****************************************************************************/
  515. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  516. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  517. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  518. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  519. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  520. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  521. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  522. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  523. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  524. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  525. /****************************************************************************
  526. * Serial Attached SCSI values
  527. ****************************************************************************/
  528. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  529. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  530. /****************************************************************************
  531. * Diagnostic Buffer Post / Diagnostic Release values
  532. ****************************************************************************/
  533. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  534. /****************************************************************************
  535. * RAID Accelerator values
  536. ****************************************************************************/
  537. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  538. /****************************************************************************
  539. * IOCStatus flag to indicate that log info is available
  540. ****************************************************************************/
  541. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  542. /****************************************************************************
  543. * IOCLogInfo Types
  544. ****************************************************************************/
  545. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  546. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  547. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  548. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  549. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  550. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  551. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  552. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  553. /*****************************************************************************
  554. *
  555. * Standard Message Structures
  556. *
  557. *****************************************************************************/
  558. /****************************************************************************
  559. * Request Message Header for all request messages
  560. ****************************************************************************/
  561. typedef struct _MPI2_REQUEST_HEADER
  562. {
  563. U16 FunctionDependent1; /* 0x00 */
  564. U8 ChainOffset; /* 0x02 */
  565. U8 Function; /* 0x03 */
  566. U16 FunctionDependent2; /* 0x04 */
  567. U8 FunctionDependent3; /* 0x06 */
  568. U8 MsgFlags; /* 0x07 */
  569. U8 VP_ID; /* 0x08 */
  570. U8 VF_ID; /* 0x09 */
  571. U16 Reserved1; /* 0x0A */
  572. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  573. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  574. /****************************************************************************
  575. * Default Reply
  576. ****************************************************************************/
  577. typedef struct _MPI2_DEFAULT_REPLY
  578. {
  579. U16 FunctionDependent1; /* 0x00 */
  580. U8 MsgLength; /* 0x02 */
  581. U8 Function; /* 0x03 */
  582. U16 FunctionDependent2; /* 0x04 */
  583. U8 FunctionDependent3; /* 0x06 */
  584. U8 MsgFlags; /* 0x07 */
  585. U8 VP_ID; /* 0x08 */
  586. U8 VF_ID; /* 0x09 */
  587. U16 Reserved1; /* 0x0A */
  588. U16 FunctionDependent5; /* 0x0C */
  589. U16 IOCStatus; /* 0x0E */
  590. U32 IOCLogInfo; /* 0x10 */
  591. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  592. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  593. /* common version structure/union used in messages and configuration pages */
  594. typedef struct _MPI2_VERSION_STRUCT
  595. {
  596. U8 Dev; /* 0x00 */
  597. U8 Unit; /* 0x01 */
  598. U8 Minor; /* 0x02 */
  599. U8 Major; /* 0x03 */
  600. } MPI2_VERSION_STRUCT;
  601. typedef union _MPI2_VERSION_UNION
  602. {
  603. MPI2_VERSION_STRUCT Struct;
  604. U32 Word;
  605. } MPI2_VERSION_UNION;
  606. /* LUN field defines, common to many structures */
  607. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  608. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  609. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  610. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  611. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  612. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  613. /*****************************************************************************
  614. *
  615. * Fusion-MPT MPI Scatter Gather Elements
  616. *
  617. *****************************************************************************/
  618. /****************************************************************************
  619. * MPI Simple Element structures
  620. ****************************************************************************/
  621. typedef struct _MPI2_SGE_SIMPLE32
  622. {
  623. U32 FlagsLength;
  624. U32 Address;
  625. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  626. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  627. typedef struct _MPI2_SGE_SIMPLE64
  628. {
  629. U32 FlagsLength;
  630. U64 Address;
  631. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  632. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  633. typedef struct _MPI2_SGE_SIMPLE_UNION
  634. {
  635. U32 FlagsLength;
  636. union
  637. {
  638. U32 Address32;
  639. U64 Address64;
  640. } u;
  641. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  642. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  643. /****************************************************************************
  644. * MPI Chain Element structures
  645. ****************************************************************************/
  646. typedef struct _MPI2_SGE_CHAIN32
  647. {
  648. U16 Length;
  649. U8 NextChainOffset;
  650. U8 Flags;
  651. U32 Address;
  652. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  653. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  654. typedef struct _MPI2_SGE_CHAIN64
  655. {
  656. U16 Length;
  657. U8 NextChainOffset;
  658. U8 Flags;
  659. U64 Address;
  660. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  661. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  662. typedef struct _MPI2_SGE_CHAIN_UNION
  663. {
  664. U16 Length;
  665. U8 NextChainOffset;
  666. U8 Flags;
  667. union
  668. {
  669. U32 Address32;
  670. U64 Address64;
  671. } u;
  672. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  673. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  674. /****************************************************************************
  675. * MPI Transaction Context Element structures
  676. ****************************************************************************/
  677. typedef struct _MPI2_SGE_TRANSACTION32
  678. {
  679. U8 Reserved;
  680. U8 ContextSize;
  681. U8 DetailsLength;
  682. U8 Flags;
  683. U32 TransactionContext[1];
  684. U32 TransactionDetails[1];
  685. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  686. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  687. typedef struct _MPI2_SGE_TRANSACTION64
  688. {
  689. U8 Reserved;
  690. U8 ContextSize;
  691. U8 DetailsLength;
  692. U8 Flags;
  693. U32 TransactionContext[2];
  694. U32 TransactionDetails[1];
  695. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  696. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  697. typedef struct _MPI2_SGE_TRANSACTION96
  698. {
  699. U8 Reserved;
  700. U8 ContextSize;
  701. U8 DetailsLength;
  702. U8 Flags;
  703. U32 TransactionContext[3];
  704. U32 TransactionDetails[1];
  705. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  706. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  707. typedef struct _MPI2_SGE_TRANSACTION128
  708. {
  709. U8 Reserved;
  710. U8 ContextSize;
  711. U8 DetailsLength;
  712. U8 Flags;
  713. U32 TransactionContext[4];
  714. U32 TransactionDetails[1];
  715. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  716. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  717. typedef struct _MPI2_SGE_TRANSACTION_UNION
  718. {
  719. U8 Reserved;
  720. U8 ContextSize;
  721. U8 DetailsLength;
  722. U8 Flags;
  723. union
  724. {
  725. U32 TransactionContext32[1];
  726. U32 TransactionContext64[2];
  727. U32 TransactionContext96[3];
  728. U32 TransactionContext128[4];
  729. } u;
  730. U32 TransactionDetails[1];
  731. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  732. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  733. /****************************************************************************
  734. * MPI SGE union for IO SGL's
  735. ****************************************************************************/
  736. typedef struct _MPI2_MPI_SGE_IO_UNION
  737. {
  738. union
  739. {
  740. MPI2_SGE_SIMPLE_UNION Simple;
  741. MPI2_SGE_CHAIN_UNION Chain;
  742. } u;
  743. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  744. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  745. /****************************************************************************
  746. * MPI SGE union for SGL's with Simple and Transaction elements
  747. ****************************************************************************/
  748. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  749. {
  750. union
  751. {
  752. MPI2_SGE_SIMPLE_UNION Simple;
  753. MPI2_SGE_TRANSACTION_UNION Transaction;
  754. } u;
  755. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  756. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  757. /****************************************************************************
  758. * All MPI SGE types union
  759. ****************************************************************************/
  760. typedef struct _MPI2_MPI_SGE_UNION
  761. {
  762. union
  763. {
  764. MPI2_SGE_SIMPLE_UNION Simple;
  765. MPI2_SGE_CHAIN_UNION Chain;
  766. MPI2_SGE_TRANSACTION_UNION Transaction;
  767. } u;
  768. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  769. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  770. /****************************************************************************
  771. * MPI SGE field definition and masks
  772. ****************************************************************************/
  773. /* Flags field bit definitions */
  774. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  775. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  776. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  777. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  778. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  779. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  780. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  781. #define MPI2_SGE_FLAGS_SHIFT (24)
  782. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  783. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  784. /* Element Type */
  785. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  786. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  787. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  788. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  789. /* Address location */
  790. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  791. /* Direction */
  792. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  793. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  794. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  795. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  796. /* Address Size */
  797. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  798. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  799. /* Context Size */
  800. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  801. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  802. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  803. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  804. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  805. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  806. /****************************************************************************
  807. * MPI SGE operation Macros
  808. ****************************************************************************/
  809. /* SIMPLE FlagsLength manipulations... */
  810. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  811. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  812. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  813. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  814. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  815. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  816. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  817. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  818. /* CAUTION - The following are READ-MODIFY-WRITE! */
  819. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  820. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  821. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  822. /*****************************************************************************
  823. *
  824. * Fusion-MPT IEEE Scatter Gather Elements
  825. *
  826. *****************************************************************************/
  827. /****************************************************************************
  828. * IEEE Simple Element structures
  829. ****************************************************************************/
  830. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  831. {
  832. U32 Address;
  833. U32 FlagsLength;
  834. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  835. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  836. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  837. {
  838. U64 Address;
  839. U32 Length;
  840. U16 Reserved1;
  841. U8 Reserved2;
  842. U8 Flags;
  843. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  844. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  845. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  846. {
  847. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  848. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  849. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  850. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  851. /****************************************************************************
  852. * IEEE Chain Element structures
  853. ****************************************************************************/
  854. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  855. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  856. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  857. {
  858. MPI2_IEEE_SGE_CHAIN32 Chain32;
  859. MPI2_IEEE_SGE_CHAIN64 Chain64;
  860. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  861. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  862. /****************************************************************************
  863. * All IEEE SGE types union
  864. ****************************************************************************/
  865. typedef struct _MPI2_IEEE_SGE_UNION
  866. {
  867. union
  868. {
  869. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  870. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  871. } u;
  872. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  873. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  874. /****************************************************************************
  875. * IEEE SGE field definitions and masks
  876. ****************************************************************************/
  877. /* Flags field bit definitions */
  878. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  879. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  880. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  881. /* Element Type */
  882. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  883. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  884. /* Data Location Address Space */
  885. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  886. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  887. /* IEEE Simple Element only */
  888. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  889. /* IEEE Simple Element only */
  890. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  891. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  892. /* IEEE Simple Element only */
  893. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  894. /* IEEE Chain Element only */
  895. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  896. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR) /* typo in name */
  897. /****************************************************************************
  898. * IEEE SGE operation Macros
  899. ****************************************************************************/
  900. /* SIMPLE FlagsLength manipulations... */
  901. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  902. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  903. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  904. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  905. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  906. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  907. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  908. /* CAUTION - The following are READ-MODIFY-WRITE! */
  909. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  910. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  911. /*****************************************************************************
  912. *
  913. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  914. *
  915. *****************************************************************************/
  916. typedef union _MPI2_SIMPLE_SGE_UNION
  917. {
  918. MPI2_SGE_SIMPLE_UNION MpiSimple;
  919. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  920. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  921. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  922. typedef union _MPI2_SGE_IO_UNION
  923. {
  924. MPI2_SGE_SIMPLE_UNION MpiSimple;
  925. MPI2_SGE_CHAIN_UNION MpiChain;
  926. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  927. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  928. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  929. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  930. /****************************************************************************
  931. *
  932. * Values for SGLFlags field, used in many request messages with an SGL
  933. *
  934. ****************************************************************************/
  935. /* values for MPI SGL Data Location Address Space subfield */
  936. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  937. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  938. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  939. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  940. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  941. /* values for SGL Type subfield */
  942. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  943. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  944. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  945. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  946. #endif