iwl-core.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <net/mac80211.h>
  31. struct iwl_priv; /* FIXME: remove */
  32. #include "iwl-debug.h"
  33. #include "iwl-eeprom.h"
  34. #include "iwl-dev.h" /* FIXME: remove */
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-rfkill.h"
  38. #include "iwl-power.h"
  39. MODULE_DESCRIPTION("iwl core");
  40. MODULE_VERSION(IWLWIFI_VERSION);
  41. MODULE_AUTHOR(DRV_COPYRIGHT);
  42. MODULE_LICENSE("GPL");
  43. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_SISO_##s##M_PLCP, \
  46. IWL_RATE_MIMO2_##s##M_PLCP,\
  47. IWL_RATE_MIMO3_##s##M_PLCP,\
  48. IWL_RATE_##r##M_IEEE, \
  49. IWL_RATE_##ip##M_INDEX, \
  50. IWL_RATE_##in##M_INDEX, \
  51. IWL_RATE_##rp##M_INDEX, \
  52. IWL_RATE_##rn##M_INDEX, \
  53. IWL_RATE_##pp##M_INDEX, \
  54. IWL_RATE_##np##M_INDEX }
  55. /*
  56. * Parameter order:
  57. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  77. /* FIXME:RS: ^^ should be INV (legacy) */
  78. };
  79. EXPORT_SYMBOL(iwl_rates);
  80. /**
  81. * translate ucode response to mac80211 tx status control values
  82. */
  83. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  84. struct ieee80211_tx_info *control)
  85. {
  86. int rate_index;
  87. control->antenna_sel_tx =
  88. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  89. if (rate_n_flags & RATE_MCS_HT_MSK)
  90. control->flags |= IEEE80211_TX_CTL_OFDM_HT;
  91. if (rate_n_flags & RATE_MCS_GF_MSK)
  92. control->flags |= IEEE80211_TX_CTL_GREEN_FIELD;
  93. if (rate_n_flags & RATE_MCS_FAT_MSK)
  94. control->flags |= IEEE80211_TX_CTL_40_MHZ_WIDTH;
  95. if (rate_n_flags & RATE_MCS_DUP_MSK)
  96. control->flags |= IEEE80211_TX_CTL_DUP_DATA;
  97. if (rate_n_flags & RATE_MCS_SGI_MSK)
  98. control->flags |= IEEE80211_TX_CTL_SHORT_GI;
  99. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  100. if (control->band == IEEE80211_BAND_5GHZ)
  101. rate_index -= IWL_FIRST_OFDM_RATE;
  102. control->tx_rate_idx = rate_index;
  103. }
  104. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  105. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  106. {
  107. int idx = 0;
  108. /* HT rate format */
  109. if (rate_n_flags & RATE_MCS_HT_MSK) {
  110. idx = (rate_n_flags & 0xff);
  111. if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  112. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  113. idx += IWL_FIRST_OFDM_RATE;
  114. /* skip 9M not supported in ht*/
  115. if (idx >= IWL_RATE_9M_INDEX)
  116. idx += 1;
  117. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  118. return idx;
  119. /* legacy rate format, search for match in table */
  120. } else {
  121. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  122. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  123. return idx;
  124. }
  125. return -1;
  126. }
  127. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  128. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  129. EXPORT_SYMBOL(iwl_bcast_addr);
  130. /* This function both allocates and initializes hw and priv. */
  131. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  132. struct ieee80211_ops *hw_ops)
  133. {
  134. struct iwl_priv *priv;
  135. /* mac80211 allocates memory for this device instance, including
  136. * space for this driver's private structure */
  137. struct ieee80211_hw *hw =
  138. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  139. if (hw == NULL) {
  140. IWL_ERROR("Can not allocate network device\n");
  141. goto out;
  142. }
  143. priv = hw->priv;
  144. priv->hw = hw;
  145. out:
  146. return hw;
  147. }
  148. EXPORT_SYMBOL(iwl_alloc_all);
  149. void iwl_hw_detect(struct iwl_priv *priv)
  150. {
  151. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  152. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  153. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  154. }
  155. EXPORT_SYMBOL(iwl_hw_detect);
  156. /* Tell nic where to find the "keep warm" buffer */
  157. int iwl_kw_init(struct iwl_priv *priv)
  158. {
  159. unsigned long flags;
  160. int ret;
  161. spin_lock_irqsave(&priv->lock, flags);
  162. ret = iwl_grab_nic_access(priv);
  163. if (ret)
  164. goto out;
  165. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  166. priv->kw.dma_addr >> 4);
  167. iwl_release_nic_access(priv);
  168. out:
  169. spin_unlock_irqrestore(&priv->lock, flags);
  170. return ret;
  171. }
  172. int iwl_kw_alloc(struct iwl_priv *priv)
  173. {
  174. struct pci_dev *dev = priv->pci_dev;
  175. struct iwl_kw *kw = &priv->kw;
  176. kw->size = IWL_KW_SIZE;
  177. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  178. if (!kw->v_addr)
  179. return -ENOMEM;
  180. return 0;
  181. }
  182. /**
  183. * iwl_kw_free - Free the "keep warm" buffer
  184. */
  185. void iwl_kw_free(struct iwl_priv *priv)
  186. {
  187. struct pci_dev *dev = priv->pci_dev;
  188. struct iwl_kw *kw = &priv->kw;
  189. if (kw->v_addr) {
  190. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  191. memset(kw, 0, sizeof(*kw));
  192. }
  193. }
  194. int iwl_hw_nic_init(struct iwl_priv *priv)
  195. {
  196. unsigned long flags;
  197. struct iwl_rx_queue *rxq = &priv->rxq;
  198. int ret;
  199. /* nic_init */
  200. spin_lock_irqsave(&priv->lock, flags);
  201. priv->cfg->ops->lib->apm_ops.init(priv);
  202. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  203. spin_unlock_irqrestore(&priv->lock, flags);
  204. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  205. priv->cfg->ops->lib->apm_ops.config(priv);
  206. /* Allocate the RX queue, or reset if it is already allocated */
  207. if (!rxq->bd) {
  208. ret = iwl_rx_queue_alloc(priv);
  209. if (ret) {
  210. IWL_ERROR("Unable to initialize Rx queue\n");
  211. return -ENOMEM;
  212. }
  213. } else
  214. iwl_rx_queue_reset(priv, rxq);
  215. iwl_rx_replenish(priv);
  216. iwl_rx_init(priv, rxq);
  217. spin_lock_irqsave(&priv->lock, flags);
  218. rxq->need_update = 1;
  219. iwl_rx_queue_update_write_ptr(priv, rxq);
  220. spin_unlock_irqrestore(&priv->lock, flags);
  221. /* Allocate and init all Tx and Command queues */
  222. ret = iwl_txq_ctx_reset(priv);
  223. if (ret)
  224. return ret;
  225. set_bit(STATUS_INIT, &priv->status);
  226. return 0;
  227. }
  228. EXPORT_SYMBOL(iwl_hw_nic_init);
  229. /**
  230. * iwl_clear_stations_table - Clear the driver's station table
  231. *
  232. * NOTE: This does not clear or otherwise alter the device's station table.
  233. */
  234. void iwl_clear_stations_table(struct iwl_priv *priv)
  235. {
  236. unsigned long flags;
  237. spin_lock_irqsave(&priv->sta_lock, flags);
  238. if (iwl_is_alive(priv) &&
  239. !test_bit(STATUS_EXIT_PENDING, &priv->status) &&
  240. iwl_send_cmd_pdu_async(priv, REPLY_REMOVE_ALL_STA, 0, NULL, NULL))
  241. IWL_ERROR("Couldn't clear the station table\n");
  242. priv->num_stations = 0;
  243. memset(priv->stations, 0, sizeof(priv->stations));
  244. spin_unlock_irqrestore(&priv->sta_lock, flags);
  245. }
  246. EXPORT_SYMBOL(iwl_clear_stations_table);
  247. void iwl_reset_qos(struct iwl_priv *priv)
  248. {
  249. u16 cw_min = 15;
  250. u16 cw_max = 1023;
  251. u8 aifs = 2;
  252. u8 is_legacy = 0;
  253. unsigned long flags;
  254. int i;
  255. spin_lock_irqsave(&priv->lock, flags);
  256. priv->qos_data.qos_active = 0;
  257. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
  258. if (priv->qos_data.qos_enable)
  259. priv->qos_data.qos_active = 1;
  260. if (!(priv->active_rate & 0xfff0)) {
  261. cw_min = 31;
  262. is_legacy = 1;
  263. }
  264. } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
  265. if (priv->qos_data.qos_enable)
  266. priv->qos_data.qos_active = 1;
  267. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  268. cw_min = 31;
  269. is_legacy = 1;
  270. }
  271. if (priv->qos_data.qos_active)
  272. aifs = 3;
  273. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  274. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  275. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  276. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  277. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  278. if (priv->qos_data.qos_active) {
  279. i = 1;
  280. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  281. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  282. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  283. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  284. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  285. i = 2;
  286. priv->qos_data.def_qos_parm.ac[i].cw_min =
  287. cpu_to_le16((cw_min + 1) / 2 - 1);
  288. priv->qos_data.def_qos_parm.ac[i].cw_max =
  289. cpu_to_le16(cw_max);
  290. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  291. if (is_legacy)
  292. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  293. cpu_to_le16(6016);
  294. else
  295. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  296. cpu_to_le16(3008);
  297. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  298. i = 3;
  299. priv->qos_data.def_qos_parm.ac[i].cw_min =
  300. cpu_to_le16((cw_min + 1) / 4 - 1);
  301. priv->qos_data.def_qos_parm.ac[i].cw_max =
  302. cpu_to_le16((cw_max + 1) / 2 - 1);
  303. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  304. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  305. if (is_legacy)
  306. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  307. cpu_to_le16(3264);
  308. else
  309. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  310. cpu_to_le16(1504);
  311. } else {
  312. for (i = 1; i < 4; i++) {
  313. priv->qos_data.def_qos_parm.ac[i].cw_min =
  314. cpu_to_le16(cw_min);
  315. priv->qos_data.def_qos_parm.ac[i].cw_max =
  316. cpu_to_le16(cw_max);
  317. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  318. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  319. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  320. }
  321. }
  322. IWL_DEBUG_QOS("set QoS to default \n");
  323. spin_unlock_irqrestore(&priv->lock, flags);
  324. }
  325. EXPORT_SYMBOL(iwl_reset_qos);
  326. #define MAX_BIT_RATE_40_MHZ 0x96 /* 150 Mbps */
  327. #define MAX_BIT_RATE_20_MHZ 0x48 /* 72 Mbps */
  328. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  329. struct ieee80211_ht_info *ht_info,
  330. enum ieee80211_band band)
  331. {
  332. u16 max_bit_rate = 0;
  333. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  334. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  335. ht_info->cap = 0;
  336. memset(ht_info->supp_mcs_set, 0, 16);
  337. ht_info->ht_supported = 1;
  338. ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
  339. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
  340. ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
  341. (IWL_MIMO_PS_NONE << 2));
  342. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  343. if (priv->hw_params.fat_channel & BIT(band)) {
  344. ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
  345. ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
  346. ht_info->supp_mcs_set[4] = 0x01;
  347. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  348. }
  349. if (priv->cfg->mod_params->amsdu_size_8K)
  350. ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
  351. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  352. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  353. ht_info->supp_mcs_set[0] = 0xFF;
  354. if (rx_chains_num >= 2)
  355. ht_info->supp_mcs_set[1] = 0xFF;
  356. if (rx_chains_num >= 3)
  357. ht_info->supp_mcs_set[2] = 0xFF;
  358. /* Highest supported Rx data rate */
  359. max_bit_rate *= rx_chains_num;
  360. ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
  361. ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
  362. /* Tx MCS capabilities */
  363. ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
  364. if (tx_chains_num != rx_chains_num) {
  365. ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
  366. ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
  367. }
  368. }
  369. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  370. struct ieee80211_rate *rates)
  371. {
  372. int i;
  373. for (i = 0; i < IWL_RATE_COUNT; i++) {
  374. rates[i].bitrate = iwl_rates[i].ieee * 5;
  375. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  376. rates[i].hw_value_short = i;
  377. rates[i].flags = 0;
  378. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  379. /*
  380. * If CCK != 1M then set short preamble rate flag.
  381. */
  382. rates[i].flags |=
  383. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  384. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  385. }
  386. }
  387. }
  388. /**
  389. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  390. */
  391. static int iwlcore_init_geos(struct iwl_priv *priv)
  392. {
  393. struct iwl_channel_info *ch;
  394. struct ieee80211_supported_band *sband;
  395. struct ieee80211_channel *channels;
  396. struct ieee80211_channel *geo_ch;
  397. struct ieee80211_rate *rates;
  398. int i = 0;
  399. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  400. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  401. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  402. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  403. return 0;
  404. }
  405. channels = kzalloc(sizeof(struct ieee80211_channel) *
  406. priv->channel_count, GFP_KERNEL);
  407. if (!channels)
  408. return -ENOMEM;
  409. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  410. GFP_KERNEL);
  411. if (!rates) {
  412. kfree(channels);
  413. return -ENOMEM;
  414. }
  415. /* 5.2GHz channels start after the 2.4GHz channels */
  416. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  417. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  418. /* just OFDM */
  419. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  420. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  421. if (priv->cfg->sku & IWL_SKU_N)
  422. iwlcore_init_ht_hw_capab(priv, &sband->ht_info,
  423. IEEE80211_BAND_5GHZ);
  424. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  425. sband->channels = channels;
  426. /* OFDM & CCK */
  427. sband->bitrates = rates;
  428. sband->n_bitrates = IWL_RATE_COUNT;
  429. if (priv->cfg->sku & IWL_SKU_N)
  430. iwlcore_init_ht_hw_capab(priv, &sband->ht_info,
  431. IEEE80211_BAND_2GHZ);
  432. priv->ieee_channels = channels;
  433. priv->ieee_rates = rates;
  434. iwlcore_init_hw_rates(priv, rates);
  435. for (i = 0; i < priv->channel_count; i++) {
  436. ch = &priv->channel_info[i];
  437. /* FIXME: might be removed if scan is OK */
  438. if (!is_channel_valid(ch))
  439. continue;
  440. if (is_channel_a_band(ch))
  441. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  442. else
  443. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  444. geo_ch = &sband->channels[sband->n_channels++];
  445. geo_ch->center_freq =
  446. ieee80211_channel_to_frequency(ch->channel);
  447. geo_ch->max_power = ch->max_power_avg;
  448. geo_ch->max_antenna_gain = 0xff;
  449. geo_ch->hw_value = ch->channel;
  450. if (is_channel_valid(ch)) {
  451. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  452. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  453. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  454. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  455. if (ch->flags & EEPROM_CHANNEL_RADAR)
  456. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  457. geo_ch->flags |= ch->fat_extension_channel;
  458. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  459. priv->tx_power_channel_lmt = ch->max_power_avg;
  460. } else {
  461. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  462. }
  463. /* Save flags for reg domain usage */
  464. geo_ch->orig_flags = geo_ch->flags;
  465. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  466. ch->channel, geo_ch->center_freq,
  467. is_channel_a_band(ch) ? "5.2" : "2.4",
  468. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  469. "restricted" : "valid",
  470. geo_ch->flags);
  471. }
  472. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  473. priv->cfg->sku & IWL_SKU_A) {
  474. printk(KERN_INFO DRV_NAME
  475. ": Incorrectly detected BG card as ABG. Please send "
  476. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  477. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  478. priv->cfg->sku &= ~IWL_SKU_A;
  479. }
  480. printk(KERN_INFO DRV_NAME
  481. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  482. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  483. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  484. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  485. return 0;
  486. }
  487. /*
  488. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  489. */
  490. static void iwlcore_free_geos(struct iwl_priv *priv)
  491. {
  492. kfree(priv->ieee_channels);
  493. kfree(priv->ieee_rates);
  494. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  495. }
  496. static bool is_single_rx_stream(struct iwl_priv *priv)
  497. {
  498. return !priv->current_ht_config.is_ht ||
  499. ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
  500. (priv->current_ht_config.supp_mcs_set[2] == 0));
  501. }
  502. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  503. enum ieee80211_band band,
  504. u16 channel, u8 extension_chan_offset)
  505. {
  506. const struct iwl_channel_info *ch_info;
  507. ch_info = iwl_get_channel_info(priv, band, channel);
  508. if (!is_channel_valid(ch_info))
  509. return 0;
  510. if (extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_ABOVE)
  511. return !(ch_info->fat_extension_channel &
  512. IEEE80211_CHAN_NO_FAT_ABOVE);
  513. else if (extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_BELOW)
  514. return !(ch_info->fat_extension_channel &
  515. IEEE80211_CHAN_NO_FAT_BELOW);
  516. return 0;
  517. }
  518. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  519. struct ieee80211_ht_info *sta_ht_inf)
  520. {
  521. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  522. if ((!iwl_ht_conf->is_ht) ||
  523. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  524. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_IE_CHA_SEC_NONE))
  525. return 0;
  526. if (sta_ht_inf) {
  527. if ((!sta_ht_inf->ht_supported) ||
  528. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
  529. return 0;
  530. }
  531. return iwl_is_channel_extension(priv, priv->band,
  532. iwl_ht_conf->control_channel,
  533. iwl_ht_conf->extension_chan_offset);
  534. }
  535. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  536. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  537. {
  538. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  539. u32 val;
  540. if (!ht_info->is_ht)
  541. return;
  542. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  543. if (iwl_is_fat_tx_allowed(priv, NULL))
  544. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  545. else
  546. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  547. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  548. if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
  549. IWL_DEBUG_ASSOC("control diff than current %d %d\n",
  550. le16_to_cpu(rxon->channel),
  551. ht_info->control_channel);
  552. return;
  553. }
  554. /* Note: control channel is opposite of extension channel */
  555. switch (ht_info->extension_chan_offset) {
  556. case IEEE80211_HT_IE_CHA_SEC_ABOVE:
  557. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  558. break;
  559. case IEEE80211_HT_IE_CHA_SEC_BELOW:
  560. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  561. break;
  562. case IEEE80211_HT_IE_CHA_SEC_NONE:
  563. default:
  564. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  565. break;
  566. }
  567. val = ht_info->ht_protection;
  568. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  569. iwl_set_rxon_chain(priv);
  570. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  571. "rxon flags 0x%X operation mode :0x%X "
  572. "extension channel offset 0x%x "
  573. "control chan %d\n",
  574. ht_info->supp_mcs_set[0],
  575. ht_info->supp_mcs_set[1],
  576. ht_info->supp_mcs_set[2],
  577. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  578. ht_info->extension_chan_offset,
  579. ht_info->control_channel);
  580. return;
  581. }
  582. EXPORT_SYMBOL(iwl_set_rxon_ht);
  583. /*
  584. * Determine how many receiver/antenna chains to use.
  585. * More provides better reception via diversity. Fewer saves power.
  586. * MIMO (dual stream) requires at least 2, but works better with 3.
  587. * This does not determine *which* chains to use, just how many.
  588. */
  589. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  590. {
  591. bool is_single = is_single_rx_stream(priv);
  592. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  593. /* # of Rx chains to use when expecting MIMO. */
  594. if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
  595. return 2;
  596. else
  597. return 3;
  598. }
  599. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  600. {
  601. int idle_cnt;
  602. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  603. /* # Rx chains when idling and maybe trying to save power */
  604. switch (priv->ps_mode) {
  605. case IWL_MIMO_PS_STATIC:
  606. case IWL_MIMO_PS_DYNAMIC:
  607. idle_cnt = (is_cam) ? 2 : 1;
  608. break;
  609. case IWL_MIMO_PS_NONE:
  610. idle_cnt = (is_cam) ? active_cnt : 1;
  611. break;
  612. case IWL_MIMO_PS_INVALID:
  613. default:
  614. IWL_ERROR("invalide mimo ps mode %d\n", priv->ps_mode);
  615. WARN_ON(1);
  616. idle_cnt = -1;
  617. break;
  618. }
  619. return idle_cnt;
  620. }
  621. /**
  622. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  623. *
  624. * Selects how many and which Rx receivers/antennas/chains to use.
  625. * This should not be used for scan command ... it puts data in wrong place.
  626. */
  627. void iwl_set_rxon_chain(struct iwl_priv *priv)
  628. {
  629. bool is_single = is_single_rx_stream(priv);
  630. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  631. u8 idle_rx_cnt, active_rx_cnt;
  632. u16 rx_chain;
  633. /* Tell uCode which antennas are actually connected.
  634. * Before first association, we assume all antennas are connected.
  635. * Just after first association, iwl_chain_noise_calibration()
  636. * checks which antennas actually *are* connected. */
  637. rx_chain = priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  638. /* How many receivers should we use? */
  639. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  640. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  641. /* correct rx chain count accoridng hw settings */
  642. if (priv->hw_params.rx_chains_num < active_rx_cnt)
  643. active_rx_cnt = priv->hw_params.rx_chains_num;
  644. if (priv->hw_params.rx_chains_num < idle_rx_cnt)
  645. idle_rx_cnt = priv->hw_params.rx_chains_num;
  646. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  647. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  648. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  649. if (!is_single && (active_rx_cnt >= 2) && is_cam)
  650. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  651. else
  652. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  653. IWL_DEBUG_ASSOC("rx_chain=0x%Xi active=%d idle=%d\n",
  654. priv->staging_rxon.rx_chain,
  655. active_rx_cnt, idle_rx_cnt);
  656. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  657. active_rx_cnt < idle_rx_cnt);
  658. }
  659. EXPORT_SYMBOL(iwl_set_rxon_chain);
  660. /**
  661. * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
  662. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  663. * @channel: Any channel valid for the requested phymode
  664. * In addition to setting the staging RXON, priv->phymode is also set.
  665. *
  666. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  667. * in the staging RXON flag structure based on the phymode
  668. */
  669. int iwl_set_rxon_channel(struct iwl_priv *priv,
  670. enum ieee80211_band band,
  671. u16 channel)
  672. {
  673. if (!iwl_get_channel_info(priv, band, channel)) {
  674. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  675. channel, band);
  676. return -EINVAL;
  677. }
  678. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  679. (priv->band == band))
  680. return 0;
  681. priv->staging_rxon.channel = cpu_to_le16(channel);
  682. if (band == IEEE80211_BAND_5GHZ)
  683. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  684. else
  685. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  686. priv->band = band;
  687. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  688. return 0;
  689. }
  690. EXPORT_SYMBOL(iwl_set_rxon_channel);
  691. int iwl_setup_mac(struct iwl_priv *priv)
  692. {
  693. int ret;
  694. struct ieee80211_hw *hw = priv->hw;
  695. hw->rate_control_algorithm = "iwl-agn-rs";
  696. /* Tell mac80211 our characteristics */
  697. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  698. IEEE80211_HW_NOISE_DBM;
  699. /* Default value; 4 EDCA QOS priorities */
  700. hw->queues = 4;
  701. /* queues to support 11n aggregation */
  702. if (priv->cfg->sku & IWL_SKU_N)
  703. hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
  704. hw->conf.beacon_int = 100;
  705. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  706. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  707. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  708. &priv->bands[IEEE80211_BAND_2GHZ];
  709. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  710. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  711. &priv->bands[IEEE80211_BAND_5GHZ];
  712. ret = ieee80211_register_hw(priv->hw);
  713. if (ret) {
  714. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  715. return ret;
  716. }
  717. priv->mac80211_registered = 1;
  718. return 0;
  719. }
  720. EXPORT_SYMBOL(iwl_setup_mac);
  721. int iwl_set_hw_params(struct iwl_priv *priv)
  722. {
  723. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  724. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  725. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  726. if (priv->cfg->mod_params->amsdu_size_8K)
  727. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  728. else
  729. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  730. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  731. if (priv->cfg->mod_params->disable_11n)
  732. priv->cfg->sku &= ~IWL_SKU_N;
  733. /* Device-specific setup */
  734. return priv->cfg->ops->lib->set_hw_params(priv);
  735. }
  736. EXPORT_SYMBOL(iwl_set_hw_params);
  737. int iwl_init_drv(struct iwl_priv *priv)
  738. {
  739. int ret;
  740. priv->retry_rate = 1;
  741. priv->ibss_beacon = NULL;
  742. spin_lock_init(&priv->lock);
  743. spin_lock_init(&priv->power_data.lock);
  744. spin_lock_init(&priv->sta_lock);
  745. spin_lock_init(&priv->hcmd_lock);
  746. spin_lock_init(&priv->lq_mngr.lock);
  747. INIT_LIST_HEAD(&priv->free_frames);
  748. mutex_init(&priv->mutex);
  749. /* Clear the driver's (not device's) station table */
  750. iwl_clear_stations_table(priv);
  751. priv->data_retry_limit = -1;
  752. priv->ieee_channels = NULL;
  753. priv->ieee_rates = NULL;
  754. priv->band = IEEE80211_BAND_2GHZ;
  755. priv->iw_mode = IEEE80211_IF_TYPE_STA;
  756. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  757. priv->ps_mode = IWL_MIMO_PS_NONE;
  758. /* Choose which receivers/antennas to use */
  759. iwl_set_rxon_chain(priv);
  760. iwl_init_scan_params(priv);
  761. if (priv->cfg->mod_params->enable_qos)
  762. priv->qos_data.qos_enable = 1;
  763. iwl_reset_qos(priv);
  764. priv->qos_data.qos_active = 0;
  765. priv->qos_data.qos_cap.val = 0;
  766. iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
  767. priv->rates_mask = IWL_RATES_MASK;
  768. /* If power management is turned on, default to AC mode */
  769. priv->power_mode = IWL_POWER_AC;
  770. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  771. ret = iwl_init_channel_map(priv);
  772. if (ret) {
  773. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  774. goto err;
  775. }
  776. ret = iwlcore_init_geos(priv);
  777. if (ret) {
  778. IWL_ERROR("initializing geos failed: %d\n", ret);
  779. goto err_free_channel_map;
  780. }
  781. return 0;
  782. err_free_channel_map:
  783. iwl_free_channel_map(priv);
  784. err:
  785. return ret;
  786. }
  787. EXPORT_SYMBOL(iwl_init_drv);
  788. void iwl_free_calib_results(struct iwl_priv *priv)
  789. {
  790. kfree(priv->calib_results.lo_res);
  791. priv->calib_results.lo_res = NULL;
  792. priv->calib_results.lo_res_len = 0;
  793. kfree(priv->calib_results.tx_iq_res);
  794. priv->calib_results.tx_iq_res = NULL;
  795. priv->calib_results.tx_iq_res_len = 0;
  796. kfree(priv->calib_results.tx_iq_perd_res);
  797. priv->calib_results.tx_iq_perd_res = NULL;
  798. priv->calib_results.tx_iq_perd_res_len = 0;
  799. }
  800. EXPORT_SYMBOL(iwl_free_calib_results);
  801. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  802. {
  803. int ret = 0;
  804. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  805. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  806. priv->tx_power_user_lmt);
  807. return -EINVAL;
  808. }
  809. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  810. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  811. priv->tx_power_user_lmt);
  812. return -EINVAL;
  813. }
  814. if (priv->tx_power_user_lmt != tx_power)
  815. force = true;
  816. priv->tx_power_user_lmt = tx_power;
  817. if (force && priv->cfg->ops->lib->send_tx_power)
  818. ret = priv->cfg->ops->lib->send_tx_power(priv);
  819. return ret;
  820. }
  821. EXPORT_SYMBOL(iwl_set_tx_power);
  822. void iwl_uninit_drv(struct iwl_priv *priv)
  823. {
  824. iwl_free_calib_results(priv);
  825. iwlcore_free_geos(priv);
  826. iwl_free_channel_map(priv);
  827. kfree(priv->scan);
  828. }
  829. EXPORT_SYMBOL(iwl_uninit_drv);
  830. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  831. {
  832. u32 stat_flags = 0;
  833. struct iwl_host_cmd cmd = {
  834. .id = REPLY_STATISTICS_CMD,
  835. .meta.flags = flags,
  836. .len = sizeof(stat_flags),
  837. .data = (u8 *) &stat_flags,
  838. };
  839. return iwl_send_cmd(priv, &cmd);
  840. }
  841. EXPORT_SYMBOL(iwl_send_statistics_request);
  842. /**
  843. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  844. * using sample data 100 bytes apart. If these sample points are good,
  845. * it's a pretty good bet that everything between them is good, too.
  846. */
  847. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  848. {
  849. u32 val;
  850. int ret = 0;
  851. u32 errcnt = 0;
  852. u32 i;
  853. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  854. ret = iwl_grab_nic_access(priv);
  855. if (ret)
  856. return ret;
  857. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  858. /* read data comes through single port, auto-incr addr */
  859. /* NOTE: Use the debugless read so we don't flood kernel log
  860. * if IWL_DL_IO is set */
  861. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  862. i + RTC_INST_LOWER_BOUND);
  863. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  864. if (val != le32_to_cpu(*image)) {
  865. ret = -EIO;
  866. errcnt++;
  867. if (errcnt >= 3)
  868. break;
  869. }
  870. }
  871. iwl_release_nic_access(priv);
  872. return ret;
  873. }
  874. /**
  875. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  876. * looking at all data.
  877. */
  878. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  879. u32 len)
  880. {
  881. u32 val;
  882. u32 save_len = len;
  883. int ret = 0;
  884. u32 errcnt;
  885. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  886. ret = iwl_grab_nic_access(priv);
  887. if (ret)
  888. return ret;
  889. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  890. errcnt = 0;
  891. for (; len > 0; len -= sizeof(u32), image++) {
  892. /* read data comes through single port, auto-incr addr */
  893. /* NOTE: Use the debugless read so we don't flood kernel log
  894. * if IWL_DL_IO is set */
  895. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  896. if (val != le32_to_cpu(*image)) {
  897. IWL_ERROR("uCode INST section is invalid at "
  898. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  899. save_len - len, val, le32_to_cpu(*image));
  900. ret = -EIO;
  901. errcnt++;
  902. if (errcnt >= 20)
  903. break;
  904. }
  905. }
  906. iwl_release_nic_access(priv);
  907. if (!errcnt)
  908. IWL_DEBUG_INFO
  909. ("ucode image in INSTRUCTION memory is good\n");
  910. return ret;
  911. }
  912. /**
  913. * iwl_verify_ucode - determine which instruction image is in SRAM,
  914. * and verify its contents
  915. */
  916. int iwl_verify_ucode(struct iwl_priv *priv)
  917. {
  918. __le32 *image;
  919. u32 len;
  920. int ret;
  921. /* Try bootstrap */
  922. image = (__le32 *)priv->ucode_boot.v_addr;
  923. len = priv->ucode_boot.len;
  924. ret = iwlcore_verify_inst_sparse(priv, image, len);
  925. if (!ret) {
  926. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  927. return 0;
  928. }
  929. /* Try initialize */
  930. image = (__le32 *)priv->ucode_init.v_addr;
  931. len = priv->ucode_init.len;
  932. ret = iwlcore_verify_inst_sparse(priv, image, len);
  933. if (!ret) {
  934. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  935. return 0;
  936. }
  937. /* Try runtime/protocol */
  938. image = (__le32 *)priv->ucode_code.v_addr;
  939. len = priv->ucode_code.len;
  940. ret = iwlcore_verify_inst_sparse(priv, image, len);
  941. if (!ret) {
  942. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  943. return 0;
  944. }
  945. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  946. /* Since nothing seems to match, show first several data entries in
  947. * instruction SRAM, so maybe visual inspection will give a clue.
  948. * Selection of bootstrap image (vs. other images) is arbitrary. */
  949. image = (__le32 *)priv->ucode_boot.v_addr;
  950. len = priv->ucode_boot.len;
  951. ret = iwl_verify_inst_full(priv, image, len);
  952. return ret;
  953. }
  954. EXPORT_SYMBOL(iwl_verify_ucode);
  955. static const char *desc_lookup(int i)
  956. {
  957. switch (i) {
  958. case 1:
  959. return "FAIL";
  960. case 2:
  961. return "BAD_PARAM";
  962. case 3:
  963. return "BAD_CHECKSUM";
  964. case 4:
  965. return "NMI_INTERRUPT";
  966. case 5:
  967. return "SYSASSERT";
  968. case 6:
  969. return "FATAL_ERROR";
  970. }
  971. return "UNKNOWN";
  972. }
  973. #define ERROR_START_OFFSET (1 * sizeof(u32))
  974. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  975. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  976. {
  977. u32 data2, line;
  978. u32 desc, time, count, base, data1;
  979. u32 blink1, blink2, ilink1, ilink2;
  980. int ret;
  981. if (priv->ucode_type == UCODE_INIT)
  982. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  983. else
  984. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  985. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  986. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  987. return;
  988. }
  989. ret = iwl_grab_nic_access(priv);
  990. if (ret) {
  991. IWL_WARNING("Can not read from adapter at this time.\n");
  992. return;
  993. }
  994. count = iwl_read_targ_mem(priv, base);
  995. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  996. IWL_ERROR("Start IWL Error Log Dump:\n");
  997. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  998. }
  999. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1000. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1001. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1002. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1003. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1004. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1005. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1006. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1007. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1008. IWL_ERROR("Desc Time "
  1009. "data1 data2 line\n");
  1010. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  1011. desc_lookup(desc), desc, time, data1, data2, line);
  1012. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  1013. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1014. ilink1, ilink2);
  1015. iwl_release_nic_access(priv);
  1016. }
  1017. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  1018. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1019. /**
  1020. * iwl_print_event_log - Dump error event log to syslog
  1021. *
  1022. * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
  1023. */
  1024. void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1025. u32 num_events, u32 mode)
  1026. {
  1027. u32 i;
  1028. u32 base; /* SRAM byte address of event log header */
  1029. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1030. u32 ptr; /* SRAM byte address of log data */
  1031. u32 ev, time, data; /* event log data */
  1032. if (num_events == 0)
  1033. return;
  1034. if (priv->ucode_type == UCODE_INIT)
  1035. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1036. else
  1037. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1038. if (mode == 0)
  1039. event_size = 2 * sizeof(u32);
  1040. else
  1041. event_size = 3 * sizeof(u32);
  1042. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1043. /* "time" is actually "data" for mode 0 (no timestamp).
  1044. * place event id # at far right for easier visual parsing. */
  1045. for (i = 0; i < num_events; i++) {
  1046. ev = iwl_read_targ_mem(priv, ptr);
  1047. ptr += sizeof(u32);
  1048. time = iwl_read_targ_mem(priv, ptr);
  1049. ptr += sizeof(u32);
  1050. if (mode == 0) {
  1051. /* data, ev */
  1052. IWL_ERROR("EVT_LOG:0x%08x:%04u\n", time, ev);
  1053. } else {
  1054. data = iwl_read_targ_mem(priv, ptr);
  1055. ptr += sizeof(u32);
  1056. IWL_ERROR("EVT_LOGT:%010u:0x%08x:%04u\n",
  1057. time, data, ev);
  1058. }
  1059. }
  1060. }
  1061. EXPORT_SYMBOL(iwl_print_event_log);
  1062. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1063. {
  1064. int ret;
  1065. u32 base; /* SRAM byte address of event log header */
  1066. u32 capacity; /* event log capacity in # entries */
  1067. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1068. u32 num_wraps; /* # times uCode wrapped to top of log */
  1069. u32 next_entry; /* index of next entry to be written by uCode */
  1070. u32 size; /* # entries that we'll print */
  1071. if (priv->ucode_type == UCODE_INIT)
  1072. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1073. else
  1074. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1075. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1076. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1077. return;
  1078. }
  1079. ret = iwl_grab_nic_access(priv);
  1080. if (ret) {
  1081. IWL_WARNING("Can not read from adapter at this time.\n");
  1082. return;
  1083. }
  1084. /* event log header */
  1085. capacity = iwl_read_targ_mem(priv, base);
  1086. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1087. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1088. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1089. size = num_wraps ? capacity : next_entry;
  1090. /* bail out if nothing in log */
  1091. if (size == 0) {
  1092. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1093. iwl_release_nic_access(priv);
  1094. return;
  1095. }
  1096. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1097. size, num_wraps);
  1098. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1099. * i.e the next one that uCode would fill. */
  1100. if (num_wraps)
  1101. iwl_print_event_log(priv, next_entry,
  1102. capacity - next_entry, mode);
  1103. /* (then/else) start at top of log */
  1104. iwl_print_event_log(priv, 0, next_entry, mode);
  1105. iwl_release_nic_access(priv);
  1106. }
  1107. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1108. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1109. {
  1110. struct iwl_ct_kill_config cmd;
  1111. unsigned long flags;
  1112. int ret = 0;
  1113. spin_lock_irqsave(&priv->lock, flags);
  1114. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1115. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1116. spin_unlock_irqrestore(&priv->lock, flags);
  1117. cmd.critical_temperature_R =
  1118. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1119. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1120. sizeof(cmd), &cmd);
  1121. if (ret)
  1122. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  1123. else
  1124. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1125. "critical temperature is %d\n",
  1126. cmd.critical_temperature_R);
  1127. }
  1128. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1129. /*
  1130. * CARD_STATE_CMD
  1131. *
  1132. * Use: Sets the device's internal card state to enable, disable, or halt
  1133. *
  1134. * When in the 'enable' state the card operates as normal.
  1135. * When in the 'disable' state, the card enters into a low power mode.
  1136. * When in the 'halt' state, the card is shut down and must be fully
  1137. * restarted to come back on.
  1138. */
  1139. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1140. {
  1141. struct iwl_host_cmd cmd = {
  1142. .id = REPLY_CARD_STATE_CMD,
  1143. .len = sizeof(u32),
  1144. .data = &flags,
  1145. .meta.flags = meta_flag,
  1146. };
  1147. return iwl_send_cmd(priv, &cmd);
  1148. }
  1149. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1150. {
  1151. unsigned long flags;
  1152. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1153. return;
  1154. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1155. iwl_scan_cancel(priv);
  1156. /* FIXME: This is a workaround for AP */
  1157. if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
  1158. spin_lock_irqsave(&priv->lock, flags);
  1159. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1160. CSR_UCODE_SW_BIT_RFKILL);
  1161. spin_unlock_irqrestore(&priv->lock, flags);
  1162. /* call the host command only if no hw rf-kill set */
  1163. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1164. iwl_is_ready(priv))
  1165. iwl_send_card_state(priv,
  1166. CARD_STATE_CMD_DISABLE, 0);
  1167. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1168. /* make sure mac80211 stop sending Tx frame */
  1169. if (priv->mac80211_registered)
  1170. ieee80211_stop_queues(priv->hw);
  1171. }
  1172. }
  1173. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1174. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1175. {
  1176. unsigned long flags;
  1177. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1178. return 0;
  1179. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1180. spin_lock_irqsave(&priv->lock, flags);
  1181. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1182. /* If the driver is up it will receive CARD_STATE_NOTIFICATION
  1183. * notification where it will clear SW rfkill status.
  1184. * Setting it here would break the handler. Only if the
  1185. * interface is down we can set here since we don't
  1186. * receive any further notification.
  1187. */
  1188. if (!priv->is_open)
  1189. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1190. spin_unlock_irqrestore(&priv->lock, flags);
  1191. /* wake up ucode */
  1192. msleep(10);
  1193. spin_lock_irqsave(&priv->lock, flags);
  1194. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1195. if (!iwl_grab_nic_access(priv))
  1196. iwl_release_nic_access(priv);
  1197. spin_unlock_irqrestore(&priv->lock, flags);
  1198. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1199. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1200. "disabled by HW switch\n");
  1201. return 0;
  1202. }
  1203. /* If the driver is already loaded, it will receive
  1204. * CARD_STATE_NOTIFICATION notifications and the handler will
  1205. * call restart to reload the driver.
  1206. */
  1207. return 1;
  1208. }
  1209. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);