gic.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU. The base address of the CPU interface is usually
  18. * aliased so that the same address points to different chips depending
  19. * on the CPU it is accessed from.
  20. *
  21. * Note that IRQs 0-31 are special - they are local to each CPU.
  22. * As such, the enable set/clear, pending set/clear and active bit
  23. * registers are banked per-cpu for these sources.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/list.h>
  28. #include <linux/smp.h>
  29. #include <linux/cpumask.h>
  30. #include <linux/io.h>
  31. #include <asm/irq.h>
  32. #include <asm/mach/irq.h>
  33. #include <asm/hardware/gic.h>
  34. static DEFINE_SPINLOCK(irq_controller_lock);
  35. /* Address of GIC 0 CPU interface */
  36. void __iomem *gic_cpu_base_addr __read_mostly;
  37. struct gic_chip_data {
  38. unsigned int irq_offset;
  39. void __iomem *dist_base;
  40. void __iomem *cpu_base;
  41. };
  42. #ifndef MAX_GIC_NR
  43. #define MAX_GIC_NR 1
  44. #endif
  45. static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
  46. static inline void __iomem *gic_dist_base(struct irq_data *d)
  47. {
  48. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  49. return gic_data->dist_base;
  50. }
  51. static inline void __iomem *gic_cpu_base(struct irq_data *d)
  52. {
  53. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  54. return gic_data->cpu_base;
  55. }
  56. static inline unsigned int gic_irq(struct irq_data *d)
  57. {
  58. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  59. return d->irq - gic_data->irq_offset;
  60. }
  61. /*
  62. * Routines to acknowledge, disable and enable interrupts
  63. */
  64. static void gic_ack_irq(struct irq_data *d)
  65. {
  66. spin_lock(&irq_controller_lock);
  67. writel(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
  68. spin_unlock(&irq_controller_lock);
  69. }
  70. static void gic_mask_irq(struct irq_data *d)
  71. {
  72. u32 mask = 1 << (d->irq % 32);
  73. spin_lock(&irq_controller_lock);
  74. writel(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
  75. spin_unlock(&irq_controller_lock);
  76. }
  77. static void gic_unmask_irq(struct irq_data *d)
  78. {
  79. u32 mask = 1 << (d->irq % 32);
  80. spin_lock(&irq_controller_lock);
  81. writel(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
  82. spin_unlock(&irq_controller_lock);
  83. }
  84. static int gic_set_type(struct irq_data *d, unsigned int type)
  85. {
  86. void __iomem *base = gic_dist_base(d);
  87. unsigned int gicirq = gic_irq(d);
  88. u32 enablemask = 1 << (gicirq % 32);
  89. u32 enableoff = (gicirq / 32) * 4;
  90. u32 confmask = 0x2 << ((gicirq % 16) * 2);
  91. u32 confoff = (gicirq / 16) * 4;
  92. bool enabled = false;
  93. u32 val;
  94. /* Interrupt configuration for SGIs can't be changed */
  95. if (gicirq < 16)
  96. return -EINVAL;
  97. if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
  98. return -EINVAL;
  99. spin_lock(&irq_controller_lock);
  100. val = readl(base + GIC_DIST_CONFIG + confoff);
  101. if (type == IRQ_TYPE_LEVEL_HIGH)
  102. val &= ~confmask;
  103. else if (type == IRQ_TYPE_EDGE_RISING)
  104. val |= confmask;
  105. /*
  106. * As recommended by the spec, disable the interrupt before changing
  107. * the configuration
  108. */
  109. if (readl(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  110. writel(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  111. enabled = true;
  112. }
  113. writel(val, base + GIC_DIST_CONFIG + confoff);
  114. if (enabled)
  115. writel(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  116. spin_unlock(&irq_controller_lock);
  117. return 0;
  118. }
  119. #ifdef CONFIG_SMP
  120. static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
  121. bool force)
  122. {
  123. void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
  124. unsigned int shift = (d->irq % 4) * 8;
  125. unsigned int cpu = cpumask_first(mask_val);
  126. u32 val, mask, bit;
  127. if (cpu >= 8)
  128. return -EINVAL;
  129. mask = 0xff << shift;
  130. bit = 1 << (cpu + shift);
  131. spin_lock(&irq_controller_lock);
  132. d->node = cpu;
  133. val = readl(reg) & ~mask;
  134. writel(val | bit, reg);
  135. spin_unlock(&irq_controller_lock);
  136. return 0;
  137. }
  138. #endif
  139. static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  140. {
  141. struct gic_chip_data *chip_data = get_irq_data(irq);
  142. struct irq_chip *chip = get_irq_chip(irq);
  143. unsigned int cascade_irq, gic_irq;
  144. unsigned long status;
  145. /* primary controller ack'ing */
  146. chip->irq_ack(&desc->irq_data);
  147. spin_lock(&irq_controller_lock);
  148. status = readl(chip_data->cpu_base + GIC_CPU_INTACK);
  149. spin_unlock(&irq_controller_lock);
  150. gic_irq = (status & 0x3ff);
  151. if (gic_irq == 1023)
  152. goto out;
  153. cascade_irq = gic_irq + chip_data->irq_offset;
  154. if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
  155. do_bad_IRQ(cascade_irq, desc);
  156. else
  157. generic_handle_irq(cascade_irq);
  158. out:
  159. /* primary controller unmasking */
  160. chip->irq_unmask(&desc->irq_data);
  161. }
  162. static struct irq_chip gic_chip = {
  163. .name = "GIC",
  164. .irq_ack = gic_ack_irq,
  165. .irq_mask = gic_mask_irq,
  166. .irq_unmask = gic_unmask_irq,
  167. .irq_set_type = gic_set_type,
  168. #ifdef CONFIG_SMP
  169. .irq_set_affinity = gic_set_affinity,
  170. #endif
  171. };
  172. void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
  173. {
  174. if (gic_nr >= MAX_GIC_NR)
  175. BUG();
  176. if (set_irq_data(irq, &gic_data[gic_nr]) != 0)
  177. BUG();
  178. set_irq_chained_handler(irq, gic_handle_cascade_irq);
  179. }
  180. static void __init gic_dist_init(struct gic_chip_data *gic,
  181. unsigned int irq_start)
  182. {
  183. unsigned int gic_irqs, irq_limit, i;
  184. void __iomem *base = gic->dist_base;
  185. u32 cpumask = 1 << smp_processor_id();
  186. cpumask |= cpumask << 8;
  187. cpumask |= cpumask << 16;
  188. writel(0, base + GIC_DIST_CTRL);
  189. /*
  190. * Find out how many interrupts are supported.
  191. * The GIC only supports up to 1020 interrupt sources.
  192. */
  193. gic_irqs = readl(base + GIC_DIST_CTR) & 0x1f;
  194. gic_irqs = (gic_irqs + 1) * 32;
  195. if (gic_irqs > 1020)
  196. gic_irqs = 1020;
  197. /*
  198. * Set all global interrupts to be level triggered, active low.
  199. */
  200. for (i = 32; i < gic_irqs; i += 16)
  201. writel(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  202. /*
  203. * Set all global interrupts to this CPU only.
  204. */
  205. for (i = 32; i < gic_irqs; i += 4)
  206. writel(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  207. /*
  208. * Set priority on all global interrupts.
  209. */
  210. for (i = 32; i < gic_irqs; i += 4)
  211. writel(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  212. /*
  213. * Disable all interrupts. Leave the PPI and SGIs alone
  214. * as these enables are banked registers.
  215. */
  216. for (i = 32; i < gic_irqs; i += 32)
  217. writel(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  218. /*
  219. * Limit number of interrupts registered to the platform maximum
  220. */
  221. irq_limit = gic->irq_offset + gic_irqs;
  222. if (WARN_ON(irq_limit > NR_IRQS))
  223. irq_limit = NR_IRQS;
  224. /*
  225. * Setup the Linux IRQ subsystem.
  226. */
  227. for (i = irq_start; i < irq_limit; i++) {
  228. set_irq_chip(i, &gic_chip);
  229. set_irq_chip_data(i, gic);
  230. set_irq_handler(i, handle_level_irq);
  231. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  232. }
  233. writel(1, base + GIC_DIST_CTRL);
  234. }
  235. static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
  236. {
  237. void __iomem *dist_base = gic->dist_base;
  238. void __iomem *base = gic->cpu_base;
  239. int i;
  240. /*
  241. * Deal with the banked PPI and SGI interrupts - disable all
  242. * PPI interrupts, ensure all SGI interrupts are enabled.
  243. */
  244. writel(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  245. writel(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  246. /*
  247. * Set priority on PPI and SGI interrupts
  248. */
  249. for (i = 0; i < 32; i += 4)
  250. writel(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  251. writel(0xf0, base + GIC_CPU_PRIMASK);
  252. writel(1, base + GIC_CPU_CTRL);
  253. }
  254. void __init gic_init(unsigned int gic_nr, unsigned int irq_start,
  255. void __iomem *dist_base, void __iomem *cpu_base)
  256. {
  257. struct gic_chip_data *gic;
  258. BUG_ON(gic_nr >= MAX_GIC_NR);
  259. gic = &gic_data[gic_nr];
  260. gic->dist_base = dist_base;
  261. gic->cpu_base = cpu_base;
  262. gic->irq_offset = (irq_start - 1) & ~31;
  263. if (gic_nr == 0)
  264. gic_cpu_base_addr = cpu_base;
  265. gic_dist_init(gic, irq_start);
  266. gic_cpu_init(gic);
  267. }
  268. void __cpuinit gic_secondary_init(unsigned int gic_nr)
  269. {
  270. BUG_ON(gic_nr >= MAX_GIC_NR);
  271. gic_cpu_init(&gic_data[gic_nr]);
  272. }
  273. void __cpuinit gic_enable_ppi(unsigned int irq)
  274. {
  275. unsigned long flags;
  276. local_irq_save(flags);
  277. irq_to_desc(irq)->status |= IRQ_NOPROBE;
  278. gic_unmask_irq(irq_get_irq_data(irq));
  279. local_irq_restore(flags);
  280. }
  281. #ifdef CONFIG_SMP
  282. void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
  283. {
  284. unsigned long map = *cpus_addr(*mask);
  285. /* this always happens on GIC0 */
  286. writel(map << 16 | irq, gic_data[0].dist_base + GIC_DIST_SOFTINT);
  287. }
  288. #endif