bnx2x_link.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /* Copyright 2008-2010 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  23. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  24. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  25. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  26. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  27. #define SPEED_AUTO_NEG 0
  28. #define SPEED_12000 12000
  29. #define SPEED_12500 12500
  30. #define SPEED_13000 13000
  31. #define SPEED_15000 15000
  32. #define SPEED_16000 16000
  33. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  34. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  35. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  36. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  37. #define SFP_EEPROM_PART_NO_ADDR 0x28
  38. #define SFP_EEPROM_PART_NO_SIZE 16
  39. #define PWR_FLT_ERR_MSG_LEN 250
  40. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  41. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  42. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  43. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  44. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  45. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  46. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  47. /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
  48. #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
  49. /* Single Media board contains single external phy */
  50. #define SINGLE_MEDIA(params) (params->num_phys == 2)
  51. /***********************************************************/
  52. /* Structs */
  53. /***********************************************************/
  54. #define INT_PHY 0
  55. #define EXT_PHY1 1
  56. #define MAX_PHYS 2
  57. /* Same configuration is shared between the XGXS and the first external phy */
  58. #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
  59. #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
  60. 0 : (_phy_idx - 1))
  61. /***********************************************************/
  62. /* bnx2x_phy struct */
  63. /* Defines the required arguments and function per phy */
  64. /***********************************************************/
  65. struct link_vars;
  66. struct link_params;
  67. struct bnx2x_phy;
  68. typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
  69. struct link_vars *vars);
  70. typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
  71. struct link_vars *vars);
  72. typedef void (*link_reset_t)(struct bnx2x_phy *phy,
  73. struct link_params *params);
  74. typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
  75. struct link_params *params);
  76. typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
  77. typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
  78. typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
  79. struct link_params *params, u8 mode);
  80. struct bnx2x_phy {
  81. u32 type;
  82. /* Loaded during init */
  83. u8 addr;
  84. u8 flags;
  85. /* Require HW lock */
  86. #define FLAGS_HW_LOCK_REQUIRED (1<<0)
  87. /* No Over-Current detection */
  88. #define FLAGS_NOC (1<<1)
  89. /* Fan failure detection required */
  90. #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
  91. /* Initialize first the XGXS and only then the phy itself */
  92. #define FLAGS_INIT_XGXS_FIRST (1<<3)
  93. u8 def_md_devad;
  94. u8 reserved;
  95. /* preemphasis values for the rx side */
  96. u16 rx_preemphasis[4];
  97. /* preemphasis values for the tx side */
  98. u16 tx_preemphasis[4];
  99. /* EMAC address for access MDIO */
  100. u32 mdio_ctrl;
  101. u32 supported;
  102. u32 media_type;
  103. #define ETH_PHY_UNSPECIFIED 0x0
  104. #define ETH_PHY_SFP_FIBER 0x1
  105. #define ETH_PHY_XFP_FIBER 0x2
  106. #define ETH_PHY_DA_TWINAX 0x3
  107. #define ETH_PHY_BASE_T 0x4
  108. #define ETH_PHY_NOT_PRESENT 0xff
  109. /* The address in which version is located*/
  110. u32 ver_addr;
  111. u16 req_flow_ctrl;
  112. u16 req_line_speed;
  113. u32 speed_cap_mask;
  114. u16 req_duplex;
  115. u16 rsrv;
  116. /* Called per phy/port init, and it configures LASI, speed, autoneg,
  117. duplex, flow control negotiation, etc. */
  118. config_init_t config_init;
  119. /* Called due to interrupt. It determines the link, speed */
  120. read_status_t read_status;
  121. /* Called when driver is unloading. Should reset the phy */
  122. link_reset_t link_reset;
  123. /* Set the loopback configuration for the phy */
  124. config_loopback_t config_loopback;
  125. /* Format the given raw number into str up to len */
  126. format_fw_ver_t format_fw_ver;
  127. /* Reset the phy (both ports) */
  128. hw_reset_t hw_reset;
  129. /* Set link led mode (on/off/oper)*/
  130. set_link_led_t set_link_led;
  131. };
  132. /* Inputs parameters to the CLC */
  133. struct link_params {
  134. u8 port;
  135. /* Default / User Configuration */
  136. u8 loopback_mode;
  137. #define LOOPBACK_NONE 0
  138. #define LOOPBACK_EMAC 1
  139. #define LOOPBACK_BMAC 2
  140. #define LOOPBACK_XGXS_10 3
  141. #define LOOPBACK_EXT_PHY 4
  142. #define LOOPBACK_EXT 5
  143. u16 req_duplex;
  144. u16 req_flow_ctrl;
  145. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  146. req_flow_ctrl is set to AUTO */
  147. u16 req_line_speed; /* Also determine AutoNeg */
  148. /* Device parameters */
  149. u8 mac_addr[6];
  150. /* shmem parameters */
  151. u32 shmem_base;
  152. u32 speed_cap_mask;
  153. u32 switch_cfg;
  154. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  155. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  156. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  157. u32 lane_config;
  158. /* Phy register parameter */
  159. u32 chip_id;
  160. u32 feature_config_flags;
  161. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  162. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  163. /* Will be populated during common init */
  164. struct bnx2x_phy phy[MAX_PHYS];
  165. /* Will be populated during common init */
  166. u8 num_phys;
  167. u8 rsrv;
  168. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  169. /* Device pointer passed to all callback functions */
  170. struct bnx2x *bp;
  171. };
  172. /* Output parameters */
  173. struct link_vars {
  174. u8 phy_flags;
  175. u8 mac_type;
  176. #define MAC_TYPE_NONE 0
  177. #define MAC_TYPE_EMAC 1
  178. #define MAC_TYPE_BMAC 2
  179. u8 phy_link_up; /* internal phy link indication */
  180. u8 link_up;
  181. u16 line_speed;
  182. u16 duplex;
  183. u16 flow_ctrl;
  184. u16 ieee_fc;
  185. u32 autoneg;
  186. #define AUTO_NEG_DISABLED 0x0
  187. #define AUTO_NEG_ENABLED 0x1
  188. #define AUTO_NEG_COMPLETE 0x2
  189. #define AUTO_NEG_PARALLEL_DETECTION_USED 0x3
  190. /* The same definitions as the shmem parameter */
  191. u32 link_status;
  192. };
  193. /***********************************************************/
  194. /* Functions */
  195. /***********************************************************/
  196. /* Initialize the phy */
  197. u8 bnx2x_phy_init(struct link_params *input, struct link_vars *output);
  198. /* Reset the link. Should be called when driver or interface goes down
  199. Before calling phy firmware upgrade, the reset_ext_phy should be set
  200. to 0 */
  201. u8 bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  202. u8 reset_ext_phy);
  203. /* bnx2x_link_update should be called upon link interrupt */
  204. u8 bnx2x_link_update(struct link_params *input, struct link_vars *output);
  205. /* use the following phy functions to read/write from external_phy
  206. In order to use it to read/write internal phy registers, use
  207. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  208. the register */
  209. u8 bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  210. u8 devad, u16 reg, u16 *ret_val);
  211. u8 bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  212. u8 devad, u16 reg, u16 val);
  213. u8 bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
  214. u8 devad, u16 reg, u16 *ret_val);
  215. u8 bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  216. u8 devad, u16 reg, u16 val);
  217. /* Reads the link_status from the shmem,
  218. and update the link vars accordingly */
  219. void bnx2x_link_status_update(struct link_params *input,
  220. struct link_vars *output);
  221. /* returns string representing the fw_version of the external phy */
  222. u8 bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
  223. u8 *version, u16 len);
  224. /* Set/Unset the led
  225. Basically, the CLC takes care of the led for the link, but in case one needs
  226. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  227. blink the led, and LED_MODE_OFF to set the led off.*/
  228. u8 bnx2x_set_led(struct link_params *params, u8 mode, u32 speed);
  229. #define LED_MODE_OFF 0
  230. #define LED_MODE_OPER 2
  231. u8 bnx2x_override_led_value(struct bnx2x *bp, u8 port, u32 led_idx, u32 value);
  232. /* bnx2x_handle_module_detect_int should be called upon module detection
  233. interrupt */
  234. void bnx2x_handle_module_detect_int(struct link_params *params);
  235. /* Get the actual link status. In case it returns 0, link is up,
  236. otherwise link is down*/
  237. u8 bnx2x_test_link(struct link_params *input, struct link_vars *vars);
  238. /* One-time initialization for external phy after power up */
  239. u8 bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base);
  240. /* Reset the external PHY using GPIO */
  241. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  242. /* Reset the external of SFX7101 */
  243. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
  244. u8 bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  245. struct link_params *params, u16 addr,
  246. u8 byte_cnt, u8 *o_buf);
  247. void bnx2x_hw_reset_phy(struct link_params *params);
  248. /* Checks if HW lock is required for this phy/board type */
  249. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base);
  250. /* Returns the aggregative supported attributes of the phys on board */
  251. u32 bnx2x_supported_attr(struct link_params *params, u8 phy_idx);
  252. /* Probe the phys on board, and populate them in "params" */
  253. u8 bnx2x_phy_probe(struct link_params *params);
  254. /* Checks if fan failure detection is required on one of the phys on board */
  255. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base, u8 port);
  256. #endif /* BNX2X_LINK_H */