entry.S 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098
  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  50. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  51. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING)
  53. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  54. STACK_SIZE = 1 << STACK_SHIFT
  55. #define BASED(name) name-system_call(%r13)
  56. #ifdef CONFIG_TRACE_IRQFLAGS
  57. .macro TRACE_IRQS_ON
  58. basr %r2,%r0
  59. l %r1,BASED(.Ltrace_irq_on_caller)
  60. basr %r14,%r1
  61. .endm
  62. .macro TRACE_IRQS_OFF
  63. basr %r2,%r0
  64. l %r1,BASED(.Ltrace_irq_off_caller)
  65. basr %r14,%r1
  66. .endm
  67. .macro TRACE_IRQS_CHECK
  68. basr %r2,%r0
  69. tm SP_PSW(%r15),0x03 # irqs enabled?
  70. jz 0f
  71. l %r1,BASED(.Ltrace_irq_on_caller)
  72. basr %r14,%r1
  73. j 1f
  74. 0: l %r1,BASED(.Ltrace_irq_off_caller)
  75. basr %r14,%r1
  76. 1:
  77. .endm
  78. #else
  79. #define TRACE_IRQS_ON
  80. #define TRACE_IRQS_OFF
  81. #define TRACE_IRQS_CHECK
  82. #endif
  83. #ifdef CONFIG_LOCKDEP
  84. .macro LOCKDEP_SYS_EXIT
  85. tm SP_PSW+1(%r15),0x01 # returning to user ?
  86. jz 0f
  87. l %r1,BASED(.Llockdep_sys_exit)
  88. basr %r14,%r1
  89. 0:
  90. .endm
  91. #else
  92. #define LOCKDEP_SYS_EXIT
  93. #endif
  94. /*
  95. * Register usage in interrupt handlers:
  96. * R9 - pointer to current task structure
  97. * R13 - pointer to literal pool
  98. * R14 - return register for function calls
  99. * R15 - kernel stack pointer
  100. */
  101. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  102. lm %r10,%r11,\lc_from
  103. sl %r10,\lc_to
  104. sl %r11,\lc_to+4
  105. bc 3,BASED(0f)
  106. sl %r10,BASED(.Lc_1)
  107. 0: al %r10,\lc_sum
  108. al %r11,\lc_sum+4
  109. bc 12,BASED(1f)
  110. al %r10,BASED(.Lc_1)
  111. 1: stm %r10,%r11,\lc_sum
  112. .endm
  113. .macro SAVE_ALL_BASE savearea
  114. stm %r12,%r15,\savearea
  115. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  116. .endm
  117. .macro SAVE_ALL_SVC psworg,savearea
  118. la %r12,\psworg
  119. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  120. .endm
  121. .macro SAVE_ALL_SYNC psworg,savearea
  122. la %r12,\psworg
  123. tm \psworg+1,0x01 # test problem state bit
  124. bz BASED(2f) # skip stack setup save
  125. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  126. #ifdef CONFIG_CHECK_STACK
  127. b BASED(3f)
  128. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  129. bz BASED(stack_overflow)
  130. 3:
  131. #endif
  132. 2:
  133. .endm
  134. .macro SAVE_ALL_ASYNC psworg,savearea
  135. la %r12,\psworg
  136. tm \psworg+1,0x01 # test problem state bit
  137. bnz BASED(1f) # from user -> load async stack
  138. clc \psworg+4(4),BASED(.Lcritical_end)
  139. bhe BASED(0f)
  140. clc \psworg+4(4),BASED(.Lcritical_start)
  141. bl BASED(0f)
  142. l %r14,BASED(.Lcleanup_critical)
  143. basr %r14,%r14
  144. tm 1(%r12),0x01 # retest problem state after cleanup
  145. bnz BASED(1f)
  146. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  147. slr %r14,%r15
  148. sra %r14,STACK_SHIFT
  149. be BASED(2f)
  150. 1: l %r15,__LC_ASYNC_STACK
  151. #ifdef CONFIG_CHECK_STACK
  152. b BASED(3f)
  153. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  154. bz BASED(stack_overflow)
  155. 3:
  156. #endif
  157. 2:
  158. .endm
  159. .macro CREATE_STACK_FRAME psworg,savearea
  160. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  161. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  162. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  163. icm %r12,3,__LC_SVC_ILC
  164. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  165. st %r12,SP_SVCNR(%r15)
  166. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  167. la %r12,0
  168. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  169. .endm
  170. .macro RESTORE_ALL psworg,sync
  171. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  172. .if !\sync
  173. ni \psworg+1,0xfd # clear wait state bit
  174. .endif
  175. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  176. stpt __LC_EXIT_TIMER
  177. lpsw \psworg # back to caller
  178. .endm
  179. /*
  180. * Scheduler resume function, called by switch_to
  181. * gpr2 = (task_struct *) prev
  182. * gpr3 = (task_struct *) next
  183. * Returns:
  184. * gpr2 = prev
  185. */
  186. .globl __switch_to
  187. __switch_to:
  188. basr %r1,0
  189. __switch_to_base:
  190. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  191. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  192. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  193. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  194. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  195. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  196. __switch_to_noper:
  197. l %r4,__THREAD_info(%r2) # get thread_info of prev
  198. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  199. bz __switch_to_no_mcck-__switch_to_base(%r1)
  200. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  201. l %r4,__THREAD_info(%r3) # get thread_info of next
  202. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  203. __switch_to_no_mcck:
  204. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  205. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  206. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  207. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  208. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  209. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  210. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  211. st %r3,__LC_THREAD_INFO
  212. ahi %r3,STACK_SIZE
  213. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  214. br %r14
  215. __critical_start:
  216. /*
  217. * SVC interrupt handler routine. System calls are synchronous events and
  218. * are executed with interrupts enabled.
  219. */
  220. .globl system_call
  221. system_call:
  222. stpt __LC_SYNC_ENTER_TIMER
  223. sysc_saveall:
  224. SAVE_ALL_BASE __LC_SAVE_AREA
  225. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  226. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  227. lh %r7,0x8a # get svc number from lowcore
  228. sysc_vtime:
  229. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  230. sysc_stime:
  231. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  232. sysc_update:
  233. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  234. sysc_do_svc:
  235. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  236. ltr %r7,%r7 # test for svc 0
  237. bnz BASED(sysc_nr_ok) # svc number > 0
  238. # svc 0: system call number in %r1
  239. cl %r1,BASED(.Lnr_syscalls)
  240. bnl BASED(sysc_nr_ok)
  241. lr %r7,%r1 # copy svc number to %r7
  242. sysc_nr_ok:
  243. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  244. sysc_do_restart:
  245. sth %r7,SP_SVCNR(%r15)
  246. sll %r7,2 # svc number *4
  247. l %r8,BASED(.Lsysc_table)
  248. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  249. l %r8,0(%r7,%r8) # get system call addr.
  250. bnz BASED(sysc_tracesys)
  251. basr %r14,%r8 # call sys_xxxx
  252. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  253. sysc_return:
  254. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  255. bnz BASED(sysc_work) # there is work to do (signals etc.)
  256. sysc_restore:
  257. #ifdef CONFIG_TRACE_IRQFLAGS
  258. la %r1,BASED(sysc_restore_trace_psw)
  259. lpsw 0(%r1)
  260. sysc_restore_trace:
  261. TRACE_IRQS_CHECK
  262. LOCKDEP_SYS_EXIT
  263. #endif
  264. sysc_leave:
  265. RESTORE_ALL __LC_RETURN_PSW,1
  266. sysc_done:
  267. #ifdef CONFIG_TRACE_IRQFLAGS
  268. .align 8
  269. .globl sysc_restore_trace_psw
  270. sysc_restore_trace_psw:
  271. .long 0, sysc_restore_trace + 0x80000000
  272. #endif
  273. #
  274. # recheck if there is more work to do
  275. #
  276. sysc_work_loop:
  277. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  278. bz BASED(sysc_restore) # there is no work to do
  279. #
  280. # One of the work bits is on. Find out which one.
  281. #
  282. sysc_work:
  283. tm SP_PSW+1(%r15),0x01 # returning to user ?
  284. bno BASED(sysc_restore)
  285. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  286. bo BASED(sysc_mcck_pending)
  287. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  288. bo BASED(sysc_reschedule)
  289. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  290. bnz BASED(sysc_sigpending)
  291. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  292. bnz BASED(sysc_notify_resume)
  293. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  294. bo BASED(sysc_restart)
  295. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  296. bo BASED(sysc_singlestep)
  297. b BASED(sysc_restore)
  298. sysc_work_done:
  299. #
  300. # _TIF_NEED_RESCHED is set, call schedule
  301. #
  302. sysc_reschedule:
  303. l %r1,BASED(.Lschedule)
  304. la %r14,BASED(sysc_work_loop)
  305. br %r1 # call scheduler
  306. #
  307. # _TIF_MCCK_PENDING is set, call handler
  308. #
  309. sysc_mcck_pending:
  310. l %r1,BASED(.Ls390_handle_mcck)
  311. la %r14,BASED(sysc_work_loop)
  312. br %r1 # TIF bit will be cleared by handler
  313. #
  314. # _TIF_SIGPENDING is set, call do_signal
  315. #
  316. sysc_sigpending:
  317. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  318. la %r2,SP_PTREGS(%r15) # load pt_regs
  319. l %r1,BASED(.Ldo_signal)
  320. basr %r14,%r1 # call do_signal
  321. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  322. bo BASED(sysc_restart)
  323. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  324. bo BASED(sysc_singlestep)
  325. b BASED(sysc_work_loop)
  326. #
  327. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  328. #
  329. sysc_notify_resume:
  330. la %r2,SP_PTREGS(%r15) # load pt_regs
  331. l %r1,BASED(.Ldo_notify_resume)
  332. la %r14,BASED(sysc_work_loop)
  333. br %r1 # call do_notify_resume
  334. #
  335. # _TIF_RESTART_SVC is set, set up registers and restart svc
  336. #
  337. sysc_restart:
  338. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  339. l %r7,SP_R2(%r15) # load new svc number
  340. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  341. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  342. b BASED(sysc_do_restart) # restart svc
  343. #
  344. # _TIF_SINGLE_STEP is set, call do_single_step
  345. #
  346. sysc_singlestep:
  347. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  348. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  349. mvi SP_SVCNR+1(%r15),0xff
  350. la %r2,SP_PTREGS(%r15) # address of register-save area
  351. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  352. la %r14,BASED(sysc_return) # load adr. of system return
  353. br %r1 # branch to do_single_step
  354. #
  355. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  356. # and after the system call
  357. #
  358. sysc_tracesys:
  359. l %r1,BASED(.Ltrace_entry)
  360. la %r2,SP_PTREGS(%r15) # load pt_regs
  361. la %r3,0
  362. srl %r7,2
  363. st %r7,SP_R2(%r15)
  364. basr %r14,%r1
  365. cl %r2,BASED(.Lnr_syscalls)
  366. bnl BASED(sysc_tracenogo)
  367. l %r8,BASED(.Lsysc_table)
  368. lr %r7,%r2
  369. sll %r7,2 # svc number *4
  370. l %r8,0(%r7,%r8)
  371. sysc_tracego:
  372. lm %r3,%r6,SP_R3(%r15)
  373. l %r2,SP_ORIG_R2(%r15)
  374. basr %r14,%r8 # call sys_xxx
  375. st %r2,SP_R2(%r15) # store return value
  376. sysc_tracenogo:
  377. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  378. bz BASED(sysc_return)
  379. l %r1,BASED(.Ltrace_exit)
  380. la %r2,SP_PTREGS(%r15) # load pt_regs
  381. la %r14,BASED(sysc_return)
  382. br %r1
  383. #
  384. # a new process exits the kernel with ret_from_fork
  385. #
  386. .globl ret_from_fork
  387. ret_from_fork:
  388. l %r13,__LC_SVC_NEW_PSW+4
  389. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  390. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  391. bo BASED(0f)
  392. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  393. 0: l %r1,BASED(.Lschedtail)
  394. basr %r14,%r1
  395. TRACE_IRQS_ON
  396. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  397. b BASED(sysc_tracenogo)
  398. #
  399. # kernel_execve function needs to deal with pt_regs that is not
  400. # at the usual place
  401. #
  402. .globl kernel_execve
  403. kernel_execve:
  404. stm %r12,%r15,48(%r15)
  405. lr %r14,%r15
  406. l %r13,__LC_SVC_NEW_PSW+4
  407. s %r15,BASED(.Lc_spsize)
  408. st %r14,__SF_BACKCHAIN(%r15)
  409. la %r12,SP_PTREGS(%r15)
  410. xc 0(__PT_SIZE,%r12),0(%r12)
  411. l %r1,BASED(.Ldo_execve)
  412. lr %r5,%r12
  413. basr %r14,%r1
  414. ltr %r2,%r2
  415. be BASED(0f)
  416. a %r15,BASED(.Lc_spsize)
  417. lm %r12,%r15,48(%r15)
  418. br %r14
  419. # execve succeeded.
  420. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  421. l %r15,__LC_KERNEL_STACK # load ksp
  422. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  423. l %r9,__LC_THREAD_INFO
  424. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  425. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  426. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  427. l %r1,BASED(.Lexecve_tail)
  428. basr %r14,%r1
  429. b BASED(sysc_return)
  430. /*
  431. * Program check handler routine
  432. */
  433. .globl pgm_check_handler
  434. pgm_check_handler:
  435. /*
  436. * First we need to check for a special case:
  437. * Single stepping an instruction that disables the PER event mask will
  438. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  439. * For a single stepped SVC the program check handler gets control after
  440. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  441. * then handle the PER event. Therefore we update the SVC old PSW to point
  442. * to the pgm_check_handler and branch to the SVC handler after we checked
  443. * if we have to load the kernel stack register.
  444. * For every other possible cause for PER event without the PER mask set
  445. * we just ignore the PER event (FIXME: is there anything we have to do
  446. * for LPSW?).
  447. */
  448. stpt __LC_SYNC_ENTER_TIMER
  449. SAVE_ALL_BASE __LC_SAVE_AREA
  450. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  451. bnz BASED(pgm_per) # got per exception -> special case
  452. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  453. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  454. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  455. bz BASED(pgm_no_vtime)
  456. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  457. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  458. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  459. pgm_no_vtime:
  460. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  461. TRACE_IRQS_OFF
  462. l %r3,__LC_PGM_ILC # load program interruption code
  463. la %r8,0x7f
  464. nr %r8,%r3
  465. pgm_do_call:
  466. l %r7,BASED(.Ljump_table)
  467. sll %r8,2
  468. l %r7,0(%r8,%r7) # load address of handler routine
  469. la %r2,SP_PTREGS(%r15) # address of register-save area
  470. la %r14,BASED(sysc_return)
  471. br %r7 # branch to interrupt-handler
  472. #
  473. # handle per exception
  474. #
  475. pgm_per:
  476. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  477. bnz BASED(pgm_per_std) # ok, normal per event from user space
  478. # ok its one of the special cases, now we need to find out which one
  479. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  480. be BASED(pgm_svcper)
  481. # no interesting special case, ignore PER event
  482. lm %r12,%r15,__LC_SAVE_AREA
  483. lpsw 0x28
  484. #
  485. # Normal per exception
  486. #
  487. pgm_per_std:
  488. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  489. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  490. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  491. bz BASED(pgm_no_vtime2)
  492. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  493. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  494. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  495. pgm_no_vtime2:
  496. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  497. TRACE_IRQS_OFF
  498. l %r1,__TI_task(%r9)
  499. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  500. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  501. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  502. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  503. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  504. bz BASED(kernel_per)
  505. l %r3,__LC_PGM_ILC # load program interruption code
  506. la %r8,0x7f
  507. nr %r8,%r3 # clear per-event-bit and ilc
  508. be BASED(sysc_return) # only per or per+check ?
  509. b BASED(pgm_do_call)
  510. #
  511. # it was a single stepped SVC that is causing all the trouble
  512. #
  513. pgm_svcper:
  514. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  515. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  516. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  517. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  518. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  519. lh %r7,0x8a # get svc number from lowcore
  520. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  521. TRACE_IRQS_OFF
  522. l %r1,__TI_task(%r9)
  523. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  524. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  525. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  526. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  527. TRACE_IRQS_ON
  528. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  529. b BASED(sysc_do_svc)
  530. #
  531. # per was called from kernel, must be kprobes
  532. #
  533. kernel_per:
  534. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  535. mvi SP_SVCNR+1(%r15),0xff
  536. la %r2,SP_PTREGS(%r15) # address of register-save area
  537. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  538. la %r14,BASED(sysc_restore)# load adr. of system return
  539. br %r1 # branch to do_single_step
  540. /*
  541. * IO interrupt handler routine
  542. */
  543. .globl io_int_handler
  544. io_int_handler:
  545. stpt __LC_ASYNC_ENTER_TIMER
  546. stck __LC_INT_CLOCK
  547. SAVE_ALL_BASE __LC_SAVE_AREA+16
  548. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  549. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  550. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  551. bz BASED(io_no_vtime)
  552. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  553. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  554. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  555. io_no_vtime:
  556. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  557. TRACE_IRQS_OFF
  558. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  559. la %r2,SP_PTREGS(%r15) # address of register-save area
  560. basr %r14,%r1 # branch to standard irq handler
  561. io_return:
  562. tm __TI_flags+3(%r9),_TIF_WORK_INT
  563. bnz BASED(io_work) # there is work to do (signals etc.)
  564. io_restore:
  565. #ifdef CONFIG_TRACE_IRQFLAGS
  566. la %r1,BASED(io_restore_trace_psw)
  567. lpsw 0(%r1)
  568. io_restore_trace:
  569. TRACE_IRQS_CHECK
  570. LOCKDEP_SYS_EXIT
  571. #endif
  572. io_leave:
  573. RESTORE_ALL __LC_RETURN_PSW,0
  574. io_done:
  575. #ifdef CONFIG_TRACE_IRQFLAGS
  576. .align 8
  577. .globl io_restore_trace_psw
  578. io_restore_trace_psw:
  579. .long 0, io_restore_trace + 0x80000000
  580. #endif
  581. #
  582. # switch to kernel stack, then check the TIF bits
  583. #
  584. io_work:
  585. tm SP_PSW+1(%r15),0x01 # returning to user ?
  586. #ifndef CONFIG_PREEMPT
  587. bno BASED(io_restore) # no-> skip resched & signal
  588. #else
  589. bnz BASED(io_work_user) # no -> check for preemptive scheduling
  590. # check for preemptive scheduling
  591. icm %r0,15,__TI_precount(%r9)
  592. bnz BASED(io_restore) # preemption disabled
  593. l %r1,SP_R15(%r15)
  594. s %r1,BASED(.Lc_spsize)
  595. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  596. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  597. lr %r15,%r1
  598. io_resume_loop:
  599. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  600. bno BASED(io_restore)
  601. l %r1,BASED(.Lpreempt_schedule_irq)
  602. la %r14,BASED(io_resume_loop)
  603. br %r1 # call schedule
  604. #endif
  605. io_work_user:
  606. l %r1,__LC_KERNEL_STACK
  607. s %r1,BASED(.Lc_spsize)
  608. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  609. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  610. lr %r15,%r1
  611. #
  612. # One of the work bits is on. Find out which one.
  613. # Checked are: _TIF_SIGPENDING, _TIF_NEED_RESCHED
  614. # and _TIF_MCCK_PENDING
  615. #
  616. io_work_loop:
  617. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  618. bo BASED(io_mcck_pending)
  619. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  620. bo BASED(io_reschedule)
  621. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  622. bnz BASED(io_sigpending)
  623. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  624. bnz BASED(io_notify_resume)
  625. b BASED(io_restore)
  626. io_work_done:
  627. #
  628. # _TIF_MCCK_PENDING is set, call handler
  629. #
  630. io_mcck_pending:
  631. l %r1,BASED(.Ls390_handle_mcck)
  632. basr %r14,%r1 # TIF bit will be cleared by handler
  633. b BASED(io_work_loop)
  634. #
  635. # _TIF_NEED_RESCHED is set, call schedule
  636. #
  637. io_reschedule:
  638. TRACE_IRQS_ON
  639. l %r1,BASED(.Lschedule)
  640. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  641. basr %r14,%r1 # call scheduler
  642. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  643. TRACE_IRQS_OFF
  644. tm __TI_flags+3(%r9),_TIF_WORK_INT
  645. bz BASED(io_restore) # there is no work to do
  646. b BASED(io_work_loop)
  647. #
  648. # _TIF_SIGPENDING is set, call do_signal
  649. #
  650. io_sigpending:
  651. TRACE_IRQS_ON
  652. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  653. la %r2,SP_PTREGS(%r15) # load pt_regs
  654. l %r1,BASED(.Ldo_signal)
  655. basr %r14,%r1 # call do_signal
  656. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  657. TRACE_IRQS_OFF
  658. b BASED(io_work_loop)
  659. #
  660. # _TIF_SIGPENDING is set, call do_signal
  661. #
  662. io_notify_resume:
  663. TRACE_IRQS_ON
  664. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  665. la %r2,SP_PTREGS(%r15) # load pt_regs
  666. l %r1,BASED(.Ldo_notify_resume)
  667. basr %r14,%r1 # call do_signal
  668. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  669. TRACE_IRQS_OFF
  670. b BASED(io_work_loop)
  671. /*
  672. * External interrupt handler routine
  673. */
  674. .globl ext_int_handler
  675. ext_int_handler:
  676. stpt __LC_ASYNC_ENTER_TIMER
  677. stck __LC_INT_CLOCK
  678. SAVE_ALL_BASE __LC_SAVE_AREA+16
  679. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  680. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  681. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  682. bz BASED(ext_no_vtime)
  683. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  684. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  685. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  686. ext_no_vtime:
  687. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  688. TRACE_IRQS_OFF
  689. la %r2,SP_PTREGS(%r15) # address of register-save area
  690. lh %r3,__LC_EXT_INT_CODE # get interruption code
  691. l %r1,BASED(.Ldo_extint)
  692. basr %r14,%r1
  693. b BASED(io_return)
  694. __critical_end:
  695. /*
  696. * Machine check handler routines
  697. */
  698. .globl mcck_int_handler
  699. mcck_int_handler:
  700. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  701. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  702. SAVE_ALL_BASE __LC_SAVE_AREA+32
  703. la %r12,__LC_MCK_OLD_PSW
  704. tm __LC_MCCK_CODE,0x80 # system damage?
  705. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  706. mvc __LC_SAVE_AREA+52(8),__LC_ASYNC_ENTER_TIMER
  707. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  708. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  709. bo BASED(1f)
  710. la %r14,__LC_SYNC_ENTER_TIMER
  711. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  712. bl BASED(0f)
  713. la %r14,__LC_ASYNC_ENTER_TIMER
  714. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  715. bl BASED(0f)
  716. la %r14,__LC_EXIT_TIMER
  717. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  718. bl BASED(0f)
  719. la %r14,__LC_LAST_UPDATE_TIMER
  720. 0: spt 0(%r14)
  721. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  722. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  723. bno BASED(mcck_int_main) # no -> skip cleanup critical
  724. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  725. bnz BASED(mcck_int_main) # from user -> load async stack
  726. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  727. bhe BASED(mcck_int_main)
  728. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  729. bl BASED(mcck_int_main)
  730. l %r14,BASED(.Lcleanup_critical)
  731. basr %r14,%r14
  732. mcck_int_main:
  733. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  734. slr %r14,%r15
  735. sra %r14,PAGE_SHIFT
  736. be BASED(0f)
  737. l %r15,__LC_PANIC_STACK # load panic stack
  738. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  739. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  740. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  741. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  742. bz BASED(mcck_no_vtime)
  743. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  744. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  745. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  746. mcck_no_vtime:
  747. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  748. la %r2,SP_PTREGS(%r15) # load pt_regs
  749. l %r1,BASED(.Ls390_mcck)
  750. basr %r14,%r1 # call machine check handler
  751. tm SP_PSW+1(%r15),0x01 # returning to user ?
  752. bno BASED(mcck_return)
  753. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  754. s %r1,BASED(.Lc_spsize)
  755. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  756. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  757. lr %r15,%r1
  758. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  759. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  760. bno BASED(mcck_return)
  761. TRACE_IRQS_OFF
  762. l %r1,BASED(.Ls390_handle_mcck)
  763. basr %r14,%r1 # call machine check handler
  764. TRACE_IRQS_ON
  765. mcck_return:
  766. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  767. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  768. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+52
  769. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  770. bno BASED(0f)
  771. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  772. stpt __LC_EXIT_TIMER
  773. lpsw __LC_RETURN_MCCK_PSW # back to caller
  774. 0: lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  775. lpsw __LC_RETURN_MCCK_PSW # back to caller
  776. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  777. /*
  778. * Restart interruption handler, kick starter for additional CPUs
  779. */
  780. #ifdef CONFIG_SMP
  781. __CPUINIT
  782. .globl restart_int_handler
  783. restart_int_handler:
  784. l %r15,__LC_SAVE_AREA+60 # load ksp
  785. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  786. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  787. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  788. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  789. basr %r14,0
  790. l %r14,restart_addr-.(%r14)
  791. br %r14 # branch to start_secondary
  792. restart_addr:
  793. .long start_secondary
  794. .previous
  795. #else
  796. /*
  797. * If we do not run with SMP enabled, let the new CPU crash ...
  798. */
  799. .globl restart_int_handler
  800. restart_int_handler:
  801. basr %r1,0
  802. restart_base:
  803. lpsw restart_crash-restart_base(%r1)
  804. .align 8
  805. restart_crash:
  806. .long 0x000a0000,0x00000000
  807. restart_go:
  808. #endif
  809. #ifdef CONFIG_CHECK_STACK
  810. /*
  811. * The synchronous or the asynchronous stack overflowed. We are dead.
  812. * No need to properly save the registers, we are going to panic anyway.
  813. * Setup a pt_regs so that show_trace can provide a good call trace.
  814. */
  815. stack_overflow:
  816. l %r15,__LC_PANIC_STACK # change to panic stack
  817. sl %r15,BASED(.Lc_spsize)
  818. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  819. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  820. la %r1,__LC_SAVE_AREA
  821. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  822. be BASED(0f)
  823. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  824. be BASED(0f)
  825. la %r1,__LC_SAVE_AREA+16
  826. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  827. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  828. l %r1,BASED(1f) # branch to kernel_stack_overflow
  829. la %r2,SP_PTREGS(%r15) # load pt_regs
  830. br %r1
  831. 1: .long kernel_stack_overflow
  832. #endif
  833. cleanup_table_system_call:
  834. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  835. cleanup_table_sysc_return:
  836. .long sysc_return + 0x80000000, sysc_leave + 0x80000000
  837. cleanup_table_sysc_leave:
  838. .long sysc_leave + 0x80000000, sysc_done + 0x80000000
  839. cleanup_table_sysc_work_loop:
  840. .long sysc_work_loop + 0x80000000, sysc_work_done + 0x80000000
  841. cleanup_table_io_return:
  842. .long io_return + 0x80000000, io_leave + 0x80000000
  843. cleanup_table_io_leave:
  844. .long io_leave + 0x80000000, io_done + 0x80000000
  845. cleanup_table_io_work_loop:
  846. .long io_work_loop + 0x80000000, io_work_done + 0x80000000
  847. cleanup_critical:
  848. clc 4(4,%r12),BASED(cleanup_table_system_call)
  849. bl BASED(0f)
  850. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  851. bl BASED(cleanup_system_call)
  852. 0:
  853. clc 4(4,%r12),BASED(cleanup_table_sysc_return)
  854. bl BASED(0f)
  855. clc 4(4,%r12),BASED(cleanup_table_sysc_return+4)
  856. bl BASED(cleanup_sysc_return)
  857. 0:
  858. clc 4(4,%r12),BASED(cleanup_table_sysc_leave)
  859. bl BASED(0f)
  860. clc 4(4,%r12),BASED(cleanup_table_sysc_leave+4)
  861. bl BASED(cleanup_sysc_leave)
  862. 0:
  863. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop)
  864. bl BASED(0f)
  865. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop+4)
  866. bl BASED(cleanup_sysc_return)
  867. 0:
  868. clc 4(4,%r12),BASED(cleanup_table_io_return)
  869. bl BASED(0f)
  870. clc 4(4,%r12),BASED(cleanup_table_io_return+4)
  871. bl BASED(cleanup_io_return)
  872. 0:
  873. clc 4(4,%r12),BASED(cleanup_table_io_leave)
  874. bl BASED(0f)
  875. clc 4(4,%r12),BASED(cleanup_table_io_leave+4)
  876. bl BASED(cleanup_io_leave)
  877. 0:
  878. clc 4(4,%r12),BASED(cleanup_table_io_work_loop)
  879. bl BASED(0f)
  880. clc 4(4,%r12),BASED(cleanup_table_io_work_loop+4)
  881. bl BASED(cleanup_io_return)
  882. 0:
  883. br %r14
  884. cleanup_system_call:
  885. mvc __LC_RETURN_PSW(8),0(%r12)
  886. c %r12,BASED(.Lmck_old_psw)
  887. be BASED(0f)
  888. la %r12,__LC_SAVE_AREA+16
  889. b BASED(1f)
  890. 0: la %r12,__LC_SAVE_AREA+32
  891. 1:
  892. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  893. bh BASED(0f)
  894. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  895. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  896. bhe BASED(cleanup_vtime)
  897. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  898. bh BASED(0f)
  899. mvc __LC_SAVE_AREA(16),0(%r12)
  900. 0: st %r13,4(%r12)
  901. st %r12,__LC_SAVE_AREA+48 # argh
  902. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  903. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  904. l %r12,__LC_SAVE_AREA+48 # argh
  905. st %r15,12(%r12)
  906. lh %r7,0x8a
  907. cleanup_vtime:
  908. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  909. bhe BASED(cleanup_stime)
  910. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  911. cleanup_stime:
  912. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  913. bh BASED(cleanup_update)
  914. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  915. cleanup_update:
  916. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  917. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  918. la %r12,__LC_RETURN_PSW
  919. br %r14
  920. cleanup_system_call_insn:
  921. .long sysc_saveall + 0x80000000
  922. .long system_call + 0x80000000
  923. .long sysc_vtime + 0x80000000
  924. .long sysc_stime + 0x80000000
  925. .long sysc_update + 0x80000000
  926. cleanup_sysc_return:
  927. mvc __LC_RETURN_PSW(4),0(%r12)
  928. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_return)
  929. la %r12,__LC_RETURN_PSW
  930. br %r14
  931. cleanup_sysc_leave:
  932. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn)
  933. be BASED(2f)
  934. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  935. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn+4)
  936. be BASED(2f)
  937. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  938. c %r12,BASED(.Lmck_old_psw)
  939. bne BASED(0f)
  940. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  941. b BASED(1f)
  942. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  943. 1: lm %r0,%r11,SP_R0(%r15)
  944. l %r15,SP_R15(%r15)
  945. 2: la %r12,__LC_RETURN_PSW
  946. br %r14
  947. cleanup_sysc_leave_insn:
  948. .long sysc_done - 4 + 0x80000000
  949. .long sysc_done - 8 + 0x80000000
  950. cleanup_io_return:
  951. mvc __LC_RETURN_PSW(4),0(%r12)
  952. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_work_loop)
  953. la %r12,__LC_RETURN_PSW
  954. br %r14
  955. cleanup_io_leave:
  956. clc 4(4,%r12),BASED(cleanup_io_leave_insn)
  957. be BASED(2f)
  958. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  959. clc 4(4,%r12),BASED(cleanup_io_leave_insn+4)
  960. be BASED(2f)
  961. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  962. c %r12,BASED(.Lmck_old_psw)
  963. bne BASED(0f)
  964. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  965. b BASED(1f)
  966. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  967. 1: lm %r0,%r11,SP_R0(%r15)
  968. l %r15,SP_R15(%r15)
  969. 2: la %r12,__LC_RETURN_PSW
  970. br %r14
  971. cleanup_io_leave_insn:
  972. .long io_done - 4 + 0x80000000
  973. .long io_done - 8 + 0x80000000
  974. /*
  975. * Integer constants
  976. */
  977. .align 4
  978. .Lc_spsize: .long SP_SIZE
  979. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  980. .Lnr_syscalls: .long NR_syscalls
  981. .L0x018: .short 0x018
  982. .L0x020: .short 0x020
  983. .L0x028: .short 0x028
  984. .L0x030: .short 0x030
  985. .L0x038: .short 0x038
  986. .Lc_1: .long 1
  987. /*
  988. * Symbol constants
  989. */
  990. .Ls390_mcck: .long s390_do_machine_check
  991. .Ls390_handle_mcck:
  992. .long s390_handle_mcck
  993. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  994. .Ldo_IRQ: .long do_IRQ
  995. .Ldo_extint: .long do_extint
  996. .Ldo_signal: .long do_signal
  997. .Ldo_notify_resume:
  998. .long do_notify_resume
  999. .Lhandle_per: .long do_single_step
  1000. .Ldo_execve: .long do_execve
  1001. .Lexecve_tail: .long execve_tail
  1002. .Ljump_table: .long pgm_check_table
  1003. .Lschedule: .long schedule
  1004. #ifdef CONFIG_PREEMPT
  1005. .Lpreempt_schedule_irq:
  1006. .long preempt_schedule_irq
  1007. #endif
  1008. .Ltrace_entry: .long do_syscall_trace_enter
  1009. .Ltrace_exit: .long do_syscall_trace_exit
  1010. .Lschedtail: .long schedule_tail
  1011. .Lsysc_table: .long sys_call_table
  1012. #ifdef CONFIG_TRACE_IRQFLAGS
  1013. .Ltrace_irq_on_caller:
  1014. .long trace_hardirqs_on_caller
  1015. .Ltrace_irq_off_caller:
  1016. .long trace_hardirqs_off_caller
  1017. #endif
  1018. #ifdef CONFIG_LOCKDEP
  1019. .Llockdep_sys_exit:
  1020. .long lockdep_sys_exit
  1021. #endif
  1022. .Lcritical_start:
  1023. .long __critical_start + 0x80000000
  1024. .Lcritical_end:
  1025. .long __critical_end + 0x80000000
  1026. .Lcleanup_critical:
  1027. .long cleanup_critical
  1028. .section .rodata, "a"
  1029. #define SYSCALL(esa,esame,emu) .long esa
  1030. sys_call_table:
  1031. #include "syscalls.S"
  1032. #undef SYSCALL