apic_32.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/cpu.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmi.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/arch_hooks.h>
  35. #include <asm/hpet.h>
  36. #include <asm/i8253.h>
  37. #include <asm/nmi.h>
  38. #include <mach_apic.h>
  39. #include <mach_apicdef.h>
  40. #include <mach_ipi.h>
  41. /*
  42. * Sanity check
  43. */
  44. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  45. # error SPURIOUS_APIC_VECTOR definition error
  46. #endif
  47. unsigned long mp_lapic_addr;
  48. /*
  49. * Knob to control our willingness to enable the local APIC.
  50. *
  51. * +1=force-enable
  52. */
  53. static int force_enable_local_apic;
  54. int disable_apic;
  55. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  56. static int disable_apic_timer __cpuinitdata;
  57. /* Local APIC timer works in C2 */
  58. int local_apic_timer_c2_ok;
  59. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  60. int first_system_vector = 0xfe;
  61. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  62. /*
  63. * Debug level, exported for io_apic.c
  64. */
  65. unsigned int apic_verbosity;
  66. int pic_mode;
  67. /* Have we found an MP table */
  68. int smp_found_config;
  69. static struct resource lapic_resource = {
  70. .name = "Local APIC",
  71. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  72. };
  73. static unsigned int calibration_result;
  74. static int lapic_next_event(unsigned long delta,
  75. struct clock_event_device *evt);
  76. static void lapic_timer_setup(enum clock_event_mode mode,
  77. struct clock_event_device *evt);
  78. static void lapic_timer_broadcast(cpumask_t mask);
  79. static void apic_pm_activate(void);
  80. /*
  81. * The local apic timer can be used for any function which is CPU local.
  82. */
  83. static struct clock_event_device lapic_clockevent = {
  84. .name = "lapic",
  85. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  86. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  87. .shift = 32,
  88. .set_mode = lapic_timer_setup,
  89. .set_next_event = lapic_next_event,
  90. .broadcast = lapic_timer_broadcast,
  91. .rating = 100,
  92. .irq = -1,
  93. };
  94. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  95. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  96. static int enabled_via_apicbase;
  97. static unsigned long apic_phys;
  98. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  99. /*
  100. * Get the LAPIC version
  101. */
  102. static inline int lapic_get_version(void)
  103. {
  104. return GET_APIC_VERSION(apic_read(APIC_LVR));
  105. }
  106. /*
  107. * Check, if the APIC is integrated or a separate chip
  108. */
  109. static inline int lapic_is_integrated(void)
  110. {
  111. #ifdef CONFIG_X86_64
  112. return 1;
  113. #else
  114. return APIC_INTEGRATED(lapic_get_version());
  115. #endif
  116. }
  117. /*
  118. * Check, whether this is a modern or a first generation APIC
  119. */
  120. static int modern_apic(void)
  121. {
  122. /* AMD systems use old APIC versions, so check the CPU */
  123. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  124. boot_cpu_data.x86 >= 0xf)
  125. return 1;
  126. return lapic_get_version() >= 0x14;
  127. }
  128. /*
  129. * Paravirt kernels also might be using these below ops. So we still
  130. * use generic apic_read()/apic_write(), which might be pointing to different
  131. * ops in PARAVIRT case.
  132. */
  133. void xapic_wait_icr_idle(void)
  134. {
  135. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  136. cpu_relax();
  137. }
  138. u32 safe_xapic_wait_icr_idle(void)
  139. {
  140. u32 send_status;
  141. int timeout;
  142. timeout = 0;
  143. do {
  144. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  145. if (!send_status)
  146. break;
  147. udelay(100);
  148. } while (timeout++ < 1000);
  149. return send_status;
  150. }
  151. void xapic_icr_write(u32 low, u32 id)
  152. {
  153. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  154. apic_write(APIC_ICR, low);
  155. }
  156. u64 xapic_icr_read(void)
  157. {
  158. u32 icr1, icr2;
  159. icr2 = apic_read(APIC_ICR2);
  160. icr1 = apic_read(APIC_ICR);
  161. return icr1 | ((u64)icr2 << 32);
  162. }
  163. static struct apic_ops xapic_ops = {
  164. .read = native_apic_mem_read,
  165. .write = native_apic_mem_write,
  166. .icr_read = xapic_icr_read,
  167. .icr_write = xapic_icr_write,
  168. .wait_icr_idle = xapic_wait_icr_idle,
  169. .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
  170. };
  171. struct apic_ops __read_mostly *apic_ops = &xapic_ops;
  172. EXPORT_SYMBOL_GPL(apic_ops);
  173. /**
  174. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  175. */
  176. void __cpuinit enable_NMI_through_LVT0(void)
  177. {
  178. unsigned int v;
  179. /* unmask and set to NMI */
  180. v = APIC_DM_NMI;
  181. /* Level triggered for 82489DX (32bit mode) */
  182. if (!lapic_is_integrated())
  183. v |= APIC_LVT_LEVEL_TRIGGER;
  184. apic_write(APIC_LVT0, v);
  185. }
  186. /**
  187. * get_physical_broadcast - Get number of physical broadcast IDs
  188. */
  189. int get_physical_broadcast(void)
  190. {
  191. return modern_apic() ? 0xff : 0xf;
  192. }
  193. /**
  194. * lapic_get_maxlvt - get the maximum number of local vector table entries
  195. */
  196. int lapic_get_maxlvt(void)
  197. {
  198. unsigned int v;
  199. v = apic_read(APIC_LVR);
  200. /*
  201. * - we always have APIC integrated on 64bit mode
  202. * - 82489DXs do not report # of LVT entries
  203. */
  204. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  205. }
  206. /*
  207. * Local APIC timer
  208. */
  209. /* Clock divisor */
  210. #ifdef CONFG_X86_64
  211. #define APIC_DIVISOR 1
  212. #else
  213. #define APIC_DIVISOR 16
  214. #endif
  215. /*
  216. * This function sets up the local APIC timer, with a timeout of
  217. * 'clocks' APIC bus clock. During calibration we actually call
  218. * this function twice on the boot CPU, once with a bogus timeout
  219. * value, second time for real. The other (noncalibrating) CPUs
  220. * call this function only once, with the real, calibrated value.
  221. *
  222. * We do reads before writes even if unnecessary, to get around the
  223. * P5 APIC double write bug.
  224. */
  225. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  226. {
  227. unsigned int lvtt_value, tmp_value;
  228. lvtt_value = LOCAL_TIMER_VECTOR;
  229. if (!oneshot)
  230. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  231. if (!lapic_is_integrated())
  232. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  233. if (!irqen)
  234. lvtt_value |= APIC_LVT_MASKED;
  235. apic_write(APIC_LVTT, lvtt_value);
  236. /*
  237. * Divide PICLK by 16
  238. */
  239. tmp_value = apic_read(APIC_TDCR);
  240. apic_write(APIC_TDCR,
  241. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  242. APIC_TDR_DIV_16);
  243. if (!oneshot)
  244. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  245. }
  246. /*
  247. * Setup extended LVT, AMD specific (K8, family 10h)
  248. *
  249. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  250. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  251. */
  252. #define APIC_EILVT_LVTOFF_MCE 0
  253. #define APIC_EILVT_LVTOFF_IBS 1
  254. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  255. {
  256. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  257. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  258. apic_write(reg, v);
  259. }
  260. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  261. {
  262. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  263. return APIC_EILVT_LVTOFF_MCE;
  264. }
  265. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  266. {
  267. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  268. return APIC_EILVT_LVTOFF_IBS;
  269. }
  270. /*
  271. * Program the next event, relative to now
  272. */
  273. static int lapic_next_event(unsigned long delta,
  274. struct clock_event_device *evt)
  275. {
  276. apic_write(APIC_TMICT, delta);
  277. return 0;
  278. }
  279. /*
  280. * Setup the lapic timer in periodic or oneshot mode
  281. */
  282. static void lapic_timer_setup(enum clock_event_mode mode,
  283. struct clock_event_device *evt)
  284. {
  285. unsigned long flags;
  286. unsigned int v;
  287. /* Lapic used as dummy for broadcast ? */
  288. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  289. return;
  290. local_irq_save(flags);
  291. switch (mode) {
  292. case CLOCK_EVT_MODE_PERIODIC:
  293. case CLOCK_EVT_MODE_ONESHOT:
  294. __setup_APIC_LVTT(calibration_result,
  295. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  296. break;
  297. case CLOCK_EVT_MODE_UNUSED:
  298. case CLOCK_EVT_MODE_SHUTDOWN:
  299. v = apic_read(APIC_LVTT);
  300. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  301. apic_write(APIC_LVTT, v);
  302. break;
  303. case CLOCK_EVT_MODE_RESUME:
  304. /* Nothing to do here */
  305. break;
  306. }
  307. local_irq_restore(flags);
  308. }
  309. /*
  310. * Local APIC timer broadcast function
  311. */
  312. static void lapic_timer_broadcast(cpumask_t mask)
  313. {
  314. #ifdef CONFIG_SMP
  315. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  316. #endif
  317. }
  318. /*
  319. * Setup the local APIC timer for this CPU. Copy the initilized values
  320. * of the boot CPU and register the clock event in the framework.
  321. */
  322. static void __devinit setup_APIC_timer(void)
  323. {
  324. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  325. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  326. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  327. clockevents_register_device(levt);
  328. }
  329. /*
  330. * In this functions we calibrate APIC bus clocks to the external timer.
  331. *
  332. * We want to do the calibration only once since we want to have local timer
  333. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  334. * frequency.
  335. *
  336. * This was previously done by reading the PIT/HPET and waiting for a wrap
  337. * around to find out, that a tick has elapsed. I have a box, where the PIT
  338. * readout is broken, so it never gets out of the wait loop again. This was
  339. * also reported by others.
  340. *
  341. * Monitoring the jiffies value is inaccurate and the clockevents
  342. * infrastructure allows us to do a simple substitution of the interrupt
  343. * handler.
  344. *
  345. * The calibration routine also uses the pm_timer when possible, as the PIT
  346. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  347. * back to normal later in the boot process).
  348. */
  349. #define LAPIC_CAL_LOOPS (HZ/10)
  350. static __initdata int lapic_cal_loops = -1;
  351. static __initdata long lapic_cal_t1, lapic_cal_t2;
  352. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  353. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  354. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  355. /*
  356. * Temporary interrupt handler.
  357. */
  358. static void __init lapic_cal_handler(struct clock_event_device *dev)
  359. {
  360. unsigned long long tsc = 0;
  361. long tapic = apic_read(APIC_TMCCT);
  362. unsigned long pm = acpi_pm_read_early();
  363. if (cpu_has_tsc)
  364. rdtscll(tsc);
  365. switch (lapic_cal_loops++) {
  366. case 0:
  367. lapic_cal_t1 = tapic;
  368. lapic_cal_tsc1 = tsc;
  369. lapic_cal_pm1 = pm;
  370. lapic_cal_j1 = jiffies;
  371. break;
  372. case LAPIC_CAL_LOOPS:
  373. lapic_cal_t2 = tapic;
  374. lapic_cal_tsc2 = tsc;
  375. if (pm < lapic_cal_pm1)
  376. pm += ACPI_PM_OVRRUN;
  377. lapic_cal_pm2 = pm;
  378. lapic_cal_j2 = jiffies;
  379. break;
  380. }
  381. }
  382. static int __init calibrate_APIC_clock(void)
  383. {
  384. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  385. const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
  386. const long pm_thresh = pm_100ms/100;
  387. void (*real_handler)(struct clock_event_device *dev);
  388. unsigned long deltaj;
  389. long delta, deltapm;
  390. int pm_referenced = 0;
  391. local_irq_disable();
  392. /* Replace the global interrupt handler */
  393. real_handler = global_clock_event->event_handler;
  394. global_clock_event->event_handler = lapic_cal_handler;
  395. /*
  396. * Setup the APIC counter to 1e9. There is no way the lapic
  397. * can underflow in the 100ms detection time frame
  398. */
  399. __setup_APIC_LVTT(1000000000, 0, 0);
  400. /* Let the interrupts run */
  401. local_irq_enable();
  402. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  403. cpu_relax();
  404. local_irq_disable();
  405. /* Restore the real event handler */
  406. global_clock_event->event_handler = real_handler;
  407. /* Build delta t1-t2 as apic timer counts down */
  408. delta = lapic_cal_t1 - lapic_cal_t2;
  409. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  410. /* Check, if the PM timer is available */
  411. deltapm = lapic_cal_pm2 - lapic_cal_pm1;
  412. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  413. if (deltapm) {
  414. unsigned long mult;
  415. u64 res;
  416. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  417. if (deltapm > (pm_100ms - pm_thresh) &&
  418. deltapm < (pm_100ms + pm_thresh)) {
  419. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  420. } else {
  421. res = (((u64) deltapm) * mult) >> 22;
  422. do_div(res, 1000000);
  423. printk(KERN_WARNING "APIC calibration not consistent "
  424. "with PM Timer: %ldms instead of 100ms\n",
  425. (long)res);
  426. /* Correct the lapic counter value */
  427. res = (((u64) delta) * pm_100ms);
  428. do_div(res, deltapm);
  429. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  430. "%lu (%ld)\n", (unsigned long) res, delta);
  431. delta = (long) res;
  432. }
  433. pm_referenced = 1;
  434. }
  435. /* Calculate the scaled math multiplication factor */
  436. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  437. lapic_clockevent.shift);
  438. lapic_clockevent.max_delta_ns =
  439. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  440. lapic_clockevent.min_delta_ns =
  441. clockevent_delta2ns(0xF, &lapic_clockevent);
  442. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  443. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  444. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  445. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  446. calibration_result);
  447. if (cpu_has_tsc) {
  448. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  449. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  450. "%ld.%04ld MHz.\n",
  451. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  452. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  453. }
  454. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  455. "%u.%04u MHz.\n",
  456. calibration_result / (1000000 / HZ),
  457. calibration_result % (1000000 / HZ));
  458. /*
  459. * Do a sanity check on the APIC calibration result
  460. */
  461. if (calibration_result < (1000000 / HZ)) {
  462. local_irq_enable();
  463. printk(KERN_WARNING
  464. "APIC frequency too slow, disabling apic timer\n");
  465. return -1;
  466. }
  467. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  468. /* We trust the pm timer based calibration */
  469. if (!pm_referenced) {
  470. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  471. /*
  472. * Setup the apic timer manually
  473. */
  474. levt->event_handler = lapic_cal_handler;
  475. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  476. lapic_cal_loops = -1;
  477. /* Let the interrupts run */
  478. local_irq_enable();
  479. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  480. cpu_relax();
  481. local_irq_disable();
  482. /* Stop the lapic timer */
  483. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  484. local_irq_enable();
  485. /* Jiffies delta */
  486. deltaj = lapic_cal_j2 - lapic_cal_j1;
  487. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  488. /* Check, if the jiffies result is consistent */
  489. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  490. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  491. else
  492. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  493. } else
  494. local_irq_enable();
  495. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  496. printk(KERN_WARNING
  497. "APIC timer disabled due to verification failure.\n");
  498. return -1;
  499. }
  500. return 0;
  501. }
  502. /*
  503. * Setup the boot APIC
  504. *
  505. * Calibrate and verify the result.
  506. */
  507. void __init setup_boot_APIC_clock(void)
  508. {
  509. /*
  510. * The local apic timer can be disabled via the kernel
  511. * commandline or from the CPU detection code. Register the lapic
  512. * timer as a dummy clock event source on SMP systems, so the
  513. * broadcast mechanism is used. On UP systems simply ignore it.
  514. */
  515. if (disable_apic_timer) {
  516. printk(KERN_INFO "Disabling APIC timer\n");
  517. /* No broadcast on UP ! */
  518. if (num_possible_cpus() > 1) {
  519. lapic_clockevent.mult = 1;
  520. setup_APIC_timer();
  521. }
  522. return;
  523. }
  524. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  525. "calibrating APIC timer ...\n");
  526. if (calibrate_APIC_clock()) {
  527. /* No broadcast on UP ! */
  528. if (num_possible_cpus() > 1)
  529. setup_APIC_timer();
  530. return;
  531. }
  532. /*
  533. * If nmi_watchdog is set to IO_APIC, we need the
  534. * PIT/HPET going. Otherwise register lapic as a dummy
  535. * device.
  536. */
  537. if (nmi_watchdog != NMI_IO_APIC)
  538. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  539. else
  540. printk(KERN_WARNING "APIC timer registered as dummy,"
  541. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  542. /* Setup the lapic or request the broadcast */
  543. setup_APIC_timer();
  544. }
  545. void __devinit setup_secondary_APIC_clock(void)
  546. {
  547. setup_APIC_timer();
  548. }
  549. /*
  550. * The guts of the apic timer interrupt
  551. */
  552. static void local_apic_timer_interrupt(void)
  553. {
  554. int cpu = smp_processor_id();
  555. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  556. /*
  557. * Normally we should not be here till LAPIC has been initialized but
  558. * in some cases like kdump, its possible that there is a pending LAPIC
  559. * timer interrupt from previous kernel's context and is delivered in
  560. * new kernel the moment interrupts are enabled.
  561. *
  562. * Interrupts are enabled early and LAPIC is setup much later, hence
  563. * its possible that when we get here evt->event_handler is NULL.
  564. * Check for event_handler being NULL and discard the interrupt as
  565. * spurious.
  566. */
  567. if (!evt->event_handler) {
  568. printk(KERN_WARNING
  569. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  570. /* Switch it off */
  571. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  572. return;
  573. }
  574. /*
  575. * the NMI deadlock-detector uses this.
  576. */
  577. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  578. evt->event_handler(evt);
  579. }
  580. /*
  581. * Local APIC timer interrupt. This is the most natural way for doing
  582. * local interrupts, but local timer interrupts can be emulated by
  583. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  584. *
  585. * [ if a single-CPU system runs an SMP kernel then we call the local
  586. * interrupt as well. Thus we cannot inline the local irq ... ]
  587. */
  588. void smp_apic_timer_interrupt(struct pt_regs *regs)
  589. {
  590. struct pt_regs *old_regs = set_irq_regs(regs);
  591. /*
  592. * NOTE! We'd better ACK the irq immediately,
  593. * because timer handling can be slow.
  594. */
  595. ack_APIC_irq();
  596. /*
  597. * update_process_times() expects us to have done irq_enter().
  598. * Besides, if we don't timer interrupts ignore the global
  599. * interrupt lock, which is the WrongThing (tm) to do.
  600. */
  601. irq_enter();
  602. local_apic_timer_interrupt();
  603. irq_exit();
  604. set_irq_regs(old_regs);
  605. }
  606. int setup_profiling_timer(unsigned int multiplier)
  607. {
  608. return -EINVAL;
  609. }
  610. /*
  611. * Local APIC start and shutdown
  612. */
  613. /**
  614. * clear_local_APIC - shutdown the local APIC
  615. *
  616. * This is called, when a CPU is disabled and before rebooting, so the state of
  617. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  618. * leftovers during boot.
  619. */
  620. void clear_local_APIC(void)
  621. {
  622. int maxlvt;
  623. u32 v;
  624. /* APIC hasn't been mapped yet */
  625. if (!apic_phys)
  626. return;
  627. maxlvt = lapic_get_maxlvt();
  628. /*
  629. * Masking an LVT entry can trigger a local APIC error
  630. * if the vector is zero. Mask LVTERR first to prevent this.
  631. */
  632. if (maxlvt >= 3) {
  633. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  634. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  635. }
  636. /*
  637. * Careful: we have to set masks only first to deassert
  638. * any level-triggered sources.
  639. */
  640. v = apic_read(APIC_LVTT);
  641. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  642. v = apic_read(APIC_LVT0);
  643. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  644. v = apic_read(APIC_LVT1);
  645. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  646. if (maxlvt >= 4) {
  647. v = apic_read(APIC_LVTPC);
  648. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  649. }
  650. /* lets not touch this if we didn't frob it */
  651. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
  652. if (maxlvt >= 5) {
  653. v = apic_read(APIC_LVTTHMR);
  654. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  655. }
  656. #endif
  657. /*
  658. * Clean APIC state for other OSs:
  659. */
  660. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  661. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  662. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  663. if (maxlvt >= 3)
  664. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  665. if (maxlvt >= 4)
  666. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  667. /* Integrated APIC (!82489DX) ? */
  668. if (lapic_is_integrated()) {
  669. if (maxlvt > 3)
  670. /* Clear ESR due to Pentium errata 3AP and 11AP */
  671. apic_write(APIC_ESR, 0);
  672. apic_read(APIC_ESR);
  673. }
  674. }
  675. /**
  676. * disable_local_APIC - clear and disable the local APIC
  677. */
  678. void disable_local_APIC(void)
  679. {
  680. unsigned int value;
  681. clear_local_APIC();
  682. /*
  683. * Disable APIC (implies clearing of registers
  684. * for 82489DX!).
  685. */
  686. value = apic_read(APIC_SPIV);
  687. value &= ~APIC_SPIV_APIC_ENABLED;
  688. apic_write(APIC_SPIV, value);
  689. #ifdef CONFIG_X86_32
  690. /*
  691. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  692. * restore the disabled state.
  693. */
  694. if (enabled_via_apicbase) {
  695. unsigned int l, h;
  696. rdmsr(MSR_IA32_APICBASE, l, h);
  697. l &= ~MSR_IA32_APICBASE_ENABLE;
  698. wrmsr(MSR_IA32_APICBASE, l, h);
  699. }
  700. #endif
  701. }
  702. /*
  703. * If Linux enabled the LAPIC against the BIOS default disable it down before
  704. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  705. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  706. * for the case where Linux didn't enable the LAPIC.
  707. */
  708. void lapic_shutdown(void)
  709. {
  710. unsigned long flags;
  711. if (!cpu_has_apic)
  712. return;
  713. local_irq_save(flags);
  714. #ifdef CONFIG_X86_32
  715. if (!enabled_via_apicbase)
  716. clear_local_APIC();
  717. else
  718. #endif
  719. disable_local_APIC();
  720. local_irq_restore(flags);
  721. }
  722. /*
  723. * This is to verify that we're looking at a real local APIC.
  724. * Check these against your board if the CPUs aren't getting
  725. * started for no apparent reason.
  726. */
  727. int __init verify_local_APIC(void)
  728. {
  729. unsigned int reg0, reg1;
  730. /*
  731. * The version register is read-only in a real APIC.
  732. */
  733. reg0 = apic_read(APIC_LVR);
  734. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  735. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  736. reg1 = apic_read(APIC_LVR);
  737. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  738. /*
  739. * The two version reads above should print the same
  740. * numbers. If the second one is different, then we
  741. * poke at a non-APIC.
  742. */
  743. if (reg1 != reg0)
  744. return 0;
  745. /*
  746. * Check if the version looks reasonably.
  747. */
  748. reg1 = GET_APIC_VERSION(reg0);
  749. if (reg1 == 0x00 || reg1 == 0xff)
  750. return 0;
  751. reg1 = lapic_get_maxlvt();
  752. if (reg1 < 0x02 || reg1 == 0xff)
  753. return 0;
  754. /*
  755. * The ID register is read/write in a real APIC.
  756. */
  757. reg0 = apic_read(APIC_ID);
  758. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  759. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  760. reg1 = apic_read(APIC_ID);
  761. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  762. apic_write(APIC_ID, reg0);
  763. if (reg1 != (reg0 ^ APIC_ID_MASK))
  764. return 0;
  765. /*
  766. * The next two are just to see if we have sane values.
  767. * They're only really relevant if we're in Virtual Wire
  768. * compatibility mode, but most boxes are anymore.
  769. */
  770. reg0 = apic_read(APIC_LVT0);
  771. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  772. reg1 = apic_read(APIC_LVT1);
  773. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  774. return 1;
  775. }
  776. /**
  777. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  778. */
  779. void __init sync_Arb_IDs(void)
  780. {
  781. /*
  782. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  783. * needed on AMD.
  784. */
  785. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  786. return;
  787. /*
  788. * Wait for idle.
  789. */
  790. apic_wait_icr_idle();
  791. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  792. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  793. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  794. }
  795. /*
  796. * An initial setup of the virtual wire mode.
  797. */
  798. void __init init_bsp_APIC(void)
  799. {
  800. unsigned int value;
  801. /*
  802. * Don't do the setup now if we have a SMP BIOS as the
  803. * through-I/O-APIC virtual wire mode might be active.
  804. */
  805. if (smp_found_config || !cpu_has_apic)
  806. return;
  807. /*
  808. * Do not trust the local APIC being empty at bootup.
  809. */
  810. clear_local_APIC();
  811. /*
  812. * Enable APIC.
  813. */
  814. value = apic_read(APIC_SPIV);
  815. value &= ~APIC_VECTOR_MASK;
  816. value |= APIC_SPIV_APIC_ENABLED;
  817. #ifdef CONFIG_X86_32
  818. /* This bit is reserved on P4/Xeon and should be cleared */
  819. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  820. (boot_cpu_data.x86 == 15))
  821. value &= ~APIC_SPIV_FOCUS_DISABLED;
  822. else
  823. #endif
  824. value |= APIC_SPIV_FOCUS_DISABLED;
  825. value |= SPURIOUS_APIC_VECTOR;
  826. apic_write(APIC_SPIV, value);
  827. /*
  828. * Set up the virtual wire mode.
  829. */
  830. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  831. value = APIC_DM_NMI;
  832. if (!lapic_is_integrated()) /* 82489DX */
  833. value |= APIC_LVT_LEVEL_TRIGGER;
  834. apic_write(APIC_LVT1, value);
  835. }
  836. static void __cpuinit lapic_setup_esr(void)
  837. {
  838. unsigned long oldvalue, value, maxlvt;
  839. if (lapic_is_integrated() && !esr_disable) {
  840. if (esr_disable) {
  841. /*
  842. * Something untraceable is creating bad interrupts on
  843. * secondary quads ... for the moment, just leave the
  844. * ESR disabled - we can't do anything useful with the
  845. * errors anyway - mbligh
  846. */
  847. printk(KERN_INFO "Leaving ESR disabled.\n");
  848. return;
  849. }
  850. /* !82489DX */
  851. maxlvt = lapic_get_maxlvt();
  852. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  853. apic_write(APIC_ESR, 0);
  854. oldvalue = apic_read(APIC_ESR);
  855. /* enables sending errors */
  856. value = ERROR_APIC_VECTOR;
  857. apic_write(APIC_LVTERR, value);
  858. /*
  859. * spec says clear errors after enabling vector.
  860. */
  861. if (maxlvt > 3)
  862. apic_write(APIC_ESR, 0);
  863. value = apic_read(APIC_ESR);
  864. if (value != oldvalue)
  865. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  866. "vector: 0x%08lx after: 0x%08lx\n",
  867. oldvalue, value);
  868. } else {
  869. printk(KERN_INFO "No ESR for 82489DX.\n");
  870. }
  871. }
  872. /**
  873. * setup_local_APIC - setup the local APIC
  874. */
  875. void __cpuinit setup_local_APIC(void)
  876. {
  877. unsigned long value, integrated;
  878. int i, j;
  879. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  880. if (esr_disable) {
  881. apic_write(APIC_ESR, 0);
  882. apic_write(APIC_ESR, 0);
  883. apic_write(APIC_ESR, 0);
  884. apic_write(APIC_ESR, 0);
  885. }
  886. integrated = lapic_is_integrated();
  887. /*
  888. * Double-check whether this APIC is really registered.
  889. */
  890. if (!apic_id_registered())
  891. WARN_ON_ONCE(1);
  892. /*
  893. * Intel recommends to set DFR, LDR and TPR before enabling
  894. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  895. * document number 292116). So here it goes...
  896. */
  897. init_apic_ldr();
  898. /*
  899. * Set Task Priority to 'accept all'. We never change this
  900. * later on.
  901. */
  902. value = apic_read(APIC_TASKPRI);
  903. value &= ~APIC_TPRI_MASK;
  904. apic_write(APIC_TASKPRI, value);
  905. /*
  906. * After a crash, we no longer service the interrupts and a pending
  907. * interrupt from previous kernel might still have ISR bit set.
  908. *
  909. * Most probably by now CPU has serviced that pending interrupt and
  910. * it might not have done the ack_APIC_irq() because it thought,
  911. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  912. * does not clear the ISR bit and cpu thinks it has already serivced
  913. * the interrupt. Hence a vector might get locked. It was noticed
  914. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  915. */
  916. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  917. value = apic_read(APIC_ISR + i*0x10);
  918. for (j = 31; j >= 0; j--) {
  919. if (value & (1<<j))
  920. ack_APIC_irq();
  921. }
  922. }
  923. /*
  924. * Now that we are all set up, enable the APIC
  925. */
  926. value = apic_read(APIC_SPIV);
  927. value &= ~APIC_VECTOR_MASK;
  928. /*
  929. * Enable APIC
  930. */
  931. value |= APIC_SPIV_APIC_ENABLED;
  932. /*
  933. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  934. * certain networking cards. If high frequency interrupts are
  935. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  936. * entry is masked/unmasked at a high rate as well then sooner or
  937. * later IOAPIC line gets 'stuck', no more interrupts are received
  938. * from the device. If focus CPU is disabled then the hang goes
  939. * away, oh well :-(
  940. *
  941. * [ This bug can be reproduced easily with a level-triggered
  942. * PCI Ne2000 networking cards and PII/PIII processors, dual
  943. * BX chipset. ]
  944. */
  945. /*
  946. * Actually disabling the focus CPU check just makes the hang less
  947. * frequent as it makes the interrupt distributon model be more
  948. * like LRU than MRU (the short-term load is more even across CPUs).
  949. * See also the comment in end_level_ioapic_irq(). --macro
  950. */
  951. /* Enable focus processor (bit==0) */
  952. value &= ~APIC_SPIV_FOCUS_DISABLED;
  953. /*
  954. * Set spurious IRQ vector
  955. */
  956. value |= SPURIOUS_APIC_VECTOR;
  957. apic_write(APIC_SPIV, value);
  958. /*
  959. * Set up LVT0, LVT1:
  960. *
  961. * set up through-local-APIC on the BP's LINT0. This is not
  962. * strictly necessary in pure symmetric-IO mode, but sometimes
  963. * we delegate interrupts to the 8259A.
  964. */
  965. /*
  966. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  967. */
  968. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  969. if (!smp_processor_id() && (pic_mode || !value)) {
  970. value = APIC_DM_EXTINT;
  971. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  972. smp_processor_id());
  973. } else {
  974. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  975. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  976. smp_processor_id());
  977. }
  978. apic_write(APIC_LVT0, value);
  979. /*
  980. * only the BP should see the LINT1 NMI signal, obviously.
  981. */
  982. if (!smp_processor_id())
  983. value = APIC_DM_NMI;
  984. else
  985. value = APIC_DM_NMI | APIC_LVT_MASKED;
  986. if (!integrated) /* 82489DX */
  987. value |= APIC_LVT_LEVEL_TRIGGER;
  988. apic_write(APIC_LVT1, value);
  989. }
  990. void __cpuinit end_local_APIC_setup(void)
  991. {
  992. unsigned long value;
  993. lapic_setup_esr();
  994. /* Disable the local apic timer */
  995. value = apic_read(APIC_LVTT);
  996. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  997. apic_write(APIC_LVTT, value);
  998. setup_apic_nmi_watchdog(NULL);
  999. apic_pm_activate();
  1000. }
  1001. /*
  1002. * Detect and initialize APIC
  1003. */
  1004. static int __init detect_init_APIC(void)
  1005. {
  1006. u32 h, l, features;
  1007. /* Disabled by kernel option? */
  1008. if (disable_apic)
  1009. return -1;
  1010. switch (boot_cpu_data.x86_vendor) {
  1011. case X86_VENDOR_AMD:
  1012. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1013. (boot_cpu_data.x86 == 15))
  1014. break;
  1015. goto no_apic;
  1016. case X86_VENDOR_INTEL:
  1017. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1018. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1019. break;
  1020. goto no_apic;
  1021. default:
  1022. goto no_apic;
  1023. }
  1024. if (!cpu_has_apic) {
  1025. /*
  1026. * Over-ride BIOS and try to enable the local APIC only if
  1027. * "lapic" specified.
  1028. */
  1029. if (!force_enable_local_apic) {
  1030. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  1031. "you can enable it with \"lapic\"\n");
  1032. return -1;
  1033. }
  1034. /*
  1035. * Some BIOSes disable the local APIC in the APIC_BASE
  1036. * MSR. This can only be done in software for Intel P6 or later
  1037. * and AMD K7 (Model > 1) or later.
  1038. */
  1039. rdmsr(MSR_IA32_APICBASE, l, h);
  1040. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1041. printk(KERN_INFO
  1042. "Local APIC disabled by BIOS -- reenabling.\n");
  1043. l &= ~MSR_IA32_APICBASE_BASE;
  1044. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1045. wrmsr(MSR_IA32_APICBASE, l, h);
  1046. enabled_via_apicbase = 1;
  1047. }
  1048. }
  1049. /*
  1050. * The APIC feature bit should now be enabled
  1051. * in `cpuid'
  1052. */
  1053. features = cpuid_edx(1);
  1054. if (!(features & (1 << X86_FEATURE_APIC))) {
  1055. printk(KERN_WARNING "Could not enable APIC!\n");
  1056. return -1;
  1057. }
  1058. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1059. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1060. /* The BIOS may have set up the APIC at some other address */
  1061. rdmsr(MSR_IA32_APICBASE, l, h);
  1062. if (l & MSR_IA32_APICBASE_ENABLE)
  1063. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1064. printk(KERN_INFO "Found and enabled local APIC!\n");
  1065. apic_pm_activate();
  1066. return 0;
  1067. no_apic:
  1068. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1069. return -1;
  1070. }
  1071. /**
  1072. * init_apic_mappings - initialize APIC mappings
  1073. */
  1074. void __init init_apic_mappings(void)
  1075. {
  1076. /*
  1077. * If no local APIC can be found then set up a fake all
  1078. * zeroes page to simulate the local APIC and another
  1079. * one for the IO-APIC.
  1080. */
  1081. if (!smp_found_config && detect_init_APIC()) {
  1082. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1083. apic_phys = __pa(apic_phys);
  1084. } else
  1085. apic_phys = mp_lapic_addr;
  1086. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1087. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  1088. apic_phys);
  1089. /*
  1090. * Fetch the APIC ID of the BSP in case we have a
  1091. * default configuration (or the MP table is broken).
  1092. */
  1093. if (boot_cpu_physical_apicid == -1U)
  1094. boot_cpu_physical_apicid = read_apic_id();
  1095. }
  1096. /*
  1097. * This initializes the IO-APIC and APIC hardware if this is
  1098. * a UP kernel.
  1099. */
  1100. int apic_version[MAX_APICS];
  1101. int __init APIC_init_uniprocessor(void)
  1102. {
  1103. if (!smp_found_config && !cpu_has_apic)
  1104. return -1;
  1105. /*
  1106. * Complain if the BIOS pretends there is one.
  1107. */
  1108. if (!cpu_has_apic &&
  1109. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1110. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1111. boot_cpu_physical_apicid);
  1112. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1113. return -1;
  1114. }
  1115. verify_local_APIC();
  1116. connect_bsp_APIC();
  1117. /*
  1118. * Hack: In case of kdump, after a crash, kernel might be booting
  1119. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1120. * might be zero if read from MP tables. Get it from LAPIC.
  1121. */
  1122. #ifdef CONFIG_CRASH_DUMP
  1123. boot_cpu_physical_apicid = read_apic_id();
  1124. #endif
  1125. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1126. setup_local_APIC();
  1127. #ifdef CONFIG_X86_IO_APIC
  1128. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1129. #endif
  1130. localise_nmi_watchdog();
  1131. end_local_APIC_setup();
  1132. #ifdef CONFIG_X86_IO_APIC
  1133. if (smp_found_config)
  1134. if (!skip_ioapic_setup && nr_ioapics)
  1135. setup_IO_APIC();
  1136. #endif
  1137. setup_boot_clock();
  1138. return 0;
  1139. }
  1140. /*
  1141. * Local APIC interrupts
  1142. */
  1143. /*
  1144. * This interrupt should _never_ happen with our APIC/SMP architecture
  1145. */
  1146. void smp_spurious_interrupt(struct pt_regs *regs)
  1147. {
  1148. unsigned long v;
  1149. irq_enter();
  1150. /*
  1151. * Check if this really is a spurious interrupt and ACK it
  1152. * if it is a vectored one. Just in case...
  1153. * Spurious interrupts should not be ACKed.
  1154. */
  1155. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1156. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1157. ack_APIC_irq();
  1158. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1159. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1160. "should never happen.\n", smp_processor_id());
  1161. __get_cpu_var(irq_stat).irq_spurious_count++;
  1162. irq_exit();
  1163. }
  1164. /*
  1165. * This interrupt should never happen with our APIC/SMP architecture
  1166. */
  1167. void smp_error_interrupt(struct pt_regs *regs)
  1168. {
  1169. unsigned long v, v1;
  1170. irq_enter();
  1171. /* First tickle the hardware, only then report what went on. -- REW */
  1172. v = apic_read(APIC_ESR);
  1173. apic_write(APIC_ESR, 0);
  1174. v1 = apic_read(APIC_ESR);
  1175. ack_APIC_irq();
  1176. atomic_inc(&irq_err_count);
  1177. /* Here is what the APIC error bits mean:
  1178. 0: Send CS error
  1179. 1: Receive CS error
  1180. 2: Send accept error
  1181. 3: Receive accept error
  1182. 4: Reserved
  1183. 5: Send illegal vector
  1184. 6: Received illegal vector
  1185. 7: Illegal register address
  1186. */
  1187. printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1188. smp_processor_id(), v , v1);
  1189. irq_exit();
  1190. }
  1191. /**
  1192. * connect_bsp_APIC - attach the APIC to the interrupt system
  1193. */
  1194. void __init connect_bsp_APIC(void)
  1195. {
  1196. #ifdef CONFIG_X86_32
  1197. if (pic_mode) {
  1198. /*
  1199. * Do not trust the local APIC being empty at bootup.
  1200. */
  1201. clear_local_APIC();
  1202. /*
  1203. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1204. * local APIC to INT and NMI lines.
  1205. */
  1206. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1207. "enabling APIC mode.\n");
  1208. outb(0x70, 0x22);
  1209. outb(0x01, 0x23);
  1210. }
  1211. #endif
  1212. enable_apic_mode();
  1213. }
  1214. /**
  1215. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1216. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1217. *
  1218. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1219. * APIC is disabled.
  1220. */
  1221. void disconnect_bsp_APIC(int virt_wire_setup)
  1222. {
  1223. #ifdef CONFIG_X86_32
  1224. if (pic_mode) {
  1225. /*
  1226. * Put the board back into PIC mode (has an effect only on
  1227. * certain older boards). Note that APIC interrupts, including
  1228. * IPIs, won't work beyond this point! The only exception are
  1229. * INIT IPIs.
  1230. */
  1231. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1232. "entering PIC mode.\n");
  1233. outb(0x70, 0x22);
  1234. outb(0x00, 0x23);
  1235. return;
  1236. }
  1237. #endif
  1238. /* Go back to Virtual Wire compatibility mode */
  1239. unsigned int value;
  1240. /* For the spurious interrupt use vector F, and enable it */
  1241. value = apic_read(APIC_SPIV);
  1242. value &= ~APIC_VECTOR_MASK;
  1243. value |= APIC_SPIV_APIC_ENABLED;
  1244. value |= 0xf;
  1245. apic_write(APIC_SPIV, value);
  1246. if (!virt_wire_setup) {
  1247. /*
  1248. * For LVT0 make it edge triggered, active high,
  1249. * external and enabled
  1250. */
  1251. value = apic_read(APIC_LVT0);
  1252. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1253. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1254. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1255. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1256. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1257. apic_write(APIC_LVT0, value);
  1258. } else {
  1259. /* Disable LVT0 */
  1260. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1261. }
  1262. /*
  1263. * For LVT1 make it edge triggered, active high,
  1264. * nmi and enabled
  1265. */
  1266. value = apic_read(APIC_LVT1);
  1267. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1268. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1269. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1270. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1271. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1272. apic_write(APIC_LVT1, value);
  1273. }
  1274. void __cpuinit generic_processor_info(int apicid, int version)
  1275. {
  1276. int cpu;
  1277. cpumask_t tmp_map;
  1278. physid_mask_t phys_cpu;
  1279. /*
  1280. * Validate version
  1281. */
  1282. if (version == 0x0) {
  1283. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1284. "fixing up to 0x10. (tell your hw vendor)\n",
  1285. version);
  1286. version = 0x10;
  1287. }
  1288. apic_version[apicid] = version;
  1289. phys_cpu = apicid_to_cpu_present(apicid);
  1290. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  1291. if (num_processors >= NR_CPUS) {
  1292. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1293. " Processor ignored.\n", NR_CPUS);
  1294. return;
  1295. }
  1296. if (num_processors >= maxcpus) {
  1297. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  1298. " Processor ignored.\n", maxcpus);
  1299. return;
  1300. }
  1301. num_processors++;
  1302. cpus_complement(tmp_map, cpu_present_map);
  1303. cpu = first_cpu(tmp_map);
  1304. if (apicid == boot_cpu_physical_apicid)
  1305. /*
  1306. * x86_bios_cpu_apicid is required to have processors listed
  1307. * in same order as logical cpu numbers. Hence the first
  1308. * entry is BSP, and so on.
  1309. */
  1310. cpu = 0;
  1311. if (apicid > max_physical_apicid)
  1312. max_physical_apicid = apicid;
  1313. /*
  1314. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1315. * but we need to work other dependencies like SMP_SUSPEND etc
  1316. * before this can be done without some confusion.
  1317. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1318. * - Ashok Raj <ashok.raj@intel.com>
  1319. */
  1320. if (max_physical_apicid >= 8) {
  1321. switch (boot_cpu_data.x86_vendor) {
  1322. case X86_VENDOR_INTEL:
  1323. if (!APIC_XAPIC(version)) {
  1324. def_to_bigsmp = 0;
  1325. break;
  1326. }
  1327. /* If P4 and above fall through */
  1328. case X86_VENDOR_AMD:
  1329. def_to_bigsmp = 1;
  1330. }
  1331. }
  1332. #ifdef CONFIG_SMP
  1333. /* are we being called early in kernel startup? */
  1334. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1335. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1336. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1337. cpu_to_apicid[cpu] = apicid;
  1338. bios_cpu_apicid[cpu] = apicid;
  1339. } else {
  1340. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1341. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1342. }
  1343. #endif
  1344. cpu_set(cpu, cpu_possible_map);
  1345. cpu_set(cpu, cpu_present_map);
  1346. }
  1347. /*
  1348. * Power management
  1349. */
  1350. #ifdef CONFIG_PM
  1351. static struct {
  1352. /*
  1353. * 'active' is true if the local APIC was enabled by us and
  1354. * not the BIOS; this signifies that we are also responsible
  1355. * for disabling it before entering apm/acpi suspend
  1356. */
  1357. int active;
  1358. /* r/w apic fields */
  1359. unsigned int apic_id;
  1360. unsigned int apic_taskpri;
  1361. unsigned int apic_ldr;
  1362. unsigned int apic_dfr;
  1363. unsigned int apic_spiv;
  1364. unsigned int apic_lvtt;
  1365. unsigned int apic_lvtpc;
  1366. unsigned int apic_lvt0;
  1367. unsigned int apic_lvt1;
  1368. unsigned int apic_lvterr;
  1369. unsigned int apic_tmict;
  1370. unsigned int apic_tdcr;
  1371. unsigned int apic_thmr;
  1372. } apic_pm_state;
  1373. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1374. {
  1375. unsigned long flags;
  1376. int maxlvt;
  1377. if (!apic_pm_state.active)
  1378. return 0;
  1379. maxlvt = lapic_get_maxlvt();
  1380. apic_pm_state.apic_id = apic_read(APIC_ID);
  1381. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1382. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1383. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1384. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1385. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1386. if (maxlvt >= 4)
  1387. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1388. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1389. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1390. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1391. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1392. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1393. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1394. if (maxlvt >= 5)
  1395. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1396. #endif
  1397. local_irq_save(flags);
  1398. disable_local_APIC();
  1399. local_irq_restore(flags);
  1400. return 0;
  1401. }
  1402. static int lapic_resume(struct sys_device *dev)
  1403. {
  1404. unsigned int l, h;
  1405. unsigned long flags;
  1406. int maxlvt;
  1407. if (!apic_pm_state.active)
  1408. return 0;
  1409. maxlvt = lapic_get_maxlvt();
  1410. local_irq_save(flags);
  1411. #ifdef CONFIG_X86_64
  1412. if (x2apic)
  1413. enable_x2apic();
  1414. else
  1415. #endif
  1416. /*
  1417. * Make sure the APICBASE points to the right address
  1418. *
  1419. * FIXME! This will be wrong if we ever support suspend on
  1420. * SMP! We'll need to do this as part of the CPU restore!
  1421. */
  1422. rdmsr(MSR_IA32_APICBASE, l, h);
  1423. l &= ~MSR_IA32_APICBASE_BASE;
  1424. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1425. wrmsr(MSR_IA32_APICBASE, l, h);
  1426. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1427. apic_write(APIC_ID, apic_pm_state.apic_id);
  1428. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1429. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1430. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1431. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1432. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1433. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1434. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1435. if (maxlvt >= 5)
  1436. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1437. #endif
  1438. if (maxlvt >= 4)
  1439. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1440. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1441. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1442. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1443. apic_write(APIC_ESR, 0);
  1444. apic_read(APIC_ESR);
  1445. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1446. apic_write(APIC_ESR, 0);
  1447. apic_read(APIC_ESR);
  1448. local_irq_restore(flags);
  1449. return 0;
  1450. }
  1451. /*
  1452. * This device has no shutdown method - fully functioning local APICs
  1453. * are needed on every CPU up until machine_halt/restart/poweroff.
  1454. */
  1455. static struct sysdev_class lapic_sysclass = {
  1456. .name = "lapic",
  1457. .resume = lapic_resume,
  1458. .suspend = lapic_suspend,
  1459. };
  1460. static struct sys_device device_lapic = {
  1461. .id = 0,
  1462. .cls = &lapic_sysclass,
  1463. };
  1464. static void __devinit apic_pm_activate(void)
  1465. {
  1466. apic_pm_state.active = 1;
  1467. }
  1468. static int __init init_lapic_sysfs(void)
  1469. {
  1470. int error;
  1471. if (!cpu_has_apic)
  1472. return 0;
  1473. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1474. error = sysdev_class_register(&lapic_sysclass);
  1475. if (!error)
  1476. error = sysdev_register(&device_lapic);
  1477. return error;
  1478. }
  1479. device_initcall(init_lapic_sysfs);
  1480. #else /* CONFIG_PM */
  1481. static void apic_pm_activate(void) { }
  1482. #endif /* CONFIG_PM */
  1483. /*
  1484. * APIC command line parameters
  1485. */
  1486. static int __init parse_lapic(char *arg)
  1487. {
  1488. force_enable_local_apic = 1;
  1489. return 0;
  1490. }
  1491. early_param("lapic", parse_lapic);
  1492. static int __init parse_nolapic(char *arg)
  1493. {
  1494. disable_apic = 1;
  1495. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1496. return 0;
  1497. }
  1498. early_param("nolapic", parse_nolapic);
  1499. static int __init parse_disable_apic_timer(char *arg)
  1500. {
  1501. disable_apic_timer = 1;
  1502. return 0;
  1503. }
  1504. early_param("noapictimer", parse_disable_apic_timer);
  1505. static int __init parse_nolapic_timer(char *arg)
  1506. {
  1507. disable_apic_timer = 1;
  1508. return 0;
  1509. }
  1510. early_param("nolapic_timer", parse_nolapic_timer);
  1511. static int __init parse_lapic_timer_c2_ok(char *arg)
  1512. {
  1513. local_apic_timer_c2_ok = 1;
  1514. return 0;
  1515. }
  1516. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1517. static int __init apic_set_verbosity(char *arg)
  1518. {
  1519. if (!arg)
  1520. return -EINVAL;
  1521. if (strcmp(arg, "debug") == 0)
  1522. apic_verbosity = APIC_DEBUG;
  1523. else if (strcmp(arg, "verbose") == 0)
  1524. apic_verbosity = APIC_VERBOSE;
  1525. return 0;
  1526. }
  1527. early_param("apic", apic_set_verbosity);
  1528. static int __init lapic_insert_resource(void)
  1529. {
  1530. if (!apic_phys)
  1531. return -1;
  1532. /* Put local APIC into the resource map. */
  1533. lapic_resource.start = apic_phys;
  1534. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1535. insert_resource(&iomem_resource, &lapic_resource);
  1536. return 0;
  1537. }
  1538. /*
  1539. * need call insert after e820_reserve_resources()
  1540. * that is using request_resource
  1541. */
  1542. late_initcall(lapic_insert_resource);