pm34xx.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <linux/console.h>
  31. #include <plat/sram.h>
  32. #include <plat/clockdomain.h>
  33. #include <plat/powerdomain.h>
  34. #include <plat/serial.h>
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include <asm/tlbflush.h>
  40. #include "cm.h"
  41. #include "cm-regbits-34xx.h"
  42. #include "prm-regbits-34xx.h"
  43. #include "prm.h"
  44. #include "pm.h"
  45. #include "sdrc.h"
  46. #include "control.h"
  47. #ifdef CONFIG_SUSPEND
  48. static suspend_state_t suspend_state = PM_SUSPEND_ON;
  49. static inline bool is_suspending(void)
  50. {
  51. return (suspend_state != PM_SUSPEND_ON);
  52. }
  53. #else
  54. static inline bool is_suspending(void)
  55. {
  56. return false;
  57. }
  58. #endif
  59. /* Scratchpad offsets */
  60. #define OMAP343X_TABLE_ADDRESS_OFFSET 0xc4
  61. #define OMAP343X_TABLE_VALUE_OFFSET 0xc0
  62. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0xc8
  63. struct power_state {
  64. struct powerdomain *pwrdm;
  65. u32 next_state;
  66. #ifdef CONFIG_SUSPEND
  67. u32 saved_state;
  68. #endif
  69. struct list_head node;
  70. };
  71. static LIST_HEAD(pwrst_list);
  72. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  73. static int (*_omap_save_secure_sram)(u32 *addr);
  74. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  75. static struct powerdomain *core_pwrdm, *per_pwrdm;
  76. static struct powerdomain *cam_pwrdm;
  77. static inline void omap3_per_save_context(void)
  78. {
  79. omap_gpio_save_context();
  80. }
  81. static inline void omap3_per_restore_context(void)
  82. {
  83. omap_gpio_restore_context();
  84. }
  85. static void omap3_enable_io_chain(void)
  86. {
  87. int timeout = 0;
  88. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  89. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  90. PM_WKEN);
  91. /* Do a readback to assure write has been done */
  92. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  93. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  94. OMAP3430_ST_IO_CHAIN_MASK)) {
  95. timeout++;
  96. if (timeout > 1000) {
  97. printk(KERN_ERR "Wake up daisy chain "
  98. "activation failed.\n");
  99. return;
  100. }
  101. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  102. WKUP_MOD, PM_WKEN);
  103. }
  104. }
  105. }
  106. static void omap3_disable_io_chain(void)
  107. {
  108. if (omap_rev() >= OMAP3430_REV_ES3_1)
  109. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  110. PM_WKEN);
  111. }
  112. static void omap3_core_save_context(void)
  113. {
  114. u32 control_padconf_off;
  115. /* Save the padconf registers */
  116. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  117. control_padconf_off |= START_PADCONF_SAVE;
  118. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  119. /* wait for the save to complete */
  120. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  121. & PADCONF_SAVE_DONE))
  122. udelay(1);
  123. /*
  124. * Force write last pad into memory, as this can fail in some
  125. * cases according to erratas 1.157, 1.185
  126. */
  127. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  128. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  129. /* Save the Interrupt controller context */
  130. omap_intc_save_context();
  131. /* Save the GPMC context */
  132. omap3_gpmc_save_context();
  133. /* Save the system control module context, padconf already save above*/
  134. omap3_control_save_context();
  135. omap_dma_global_context_save();
  136. }
  137. static void omap3_core_restore_context(void)
  138. {
  139. /* Restore the control module context, padconf restored by h/w */
  140. omap3_control_restore_context();
  141. /* Restore the GPMC context */
  142. omap3_gpmc_restore_context();
  143. /* Restore the interrupt controller context */
  144. omap_intc_restore_context();
  145. omap_dma_global_context_restore();
  146. }
  147. /*
  148. * FIXME: This function should be called before entering off-mode after
  149. * OMAP3 secure services have been accessed. Currently it is only called
  150. * once during boot sequence, but this works as we are not using secure
  151. * services.
  152. */
  153. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  154. {
  155. u32 ret;
  156. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  157. /*
  158. * MPU next state must be set to POWER_ON temporarily,
  159. * otherwise the WFI executed inside the ROM code
  160. * will hang the system.
  161. */
  162. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  163. ret = _omap_save_secure_sram((u32 *)
  164. __pa(omap3_secure_ram_storage));
  165. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  166. /* Following is for error tracking, it should not happen */
  167. if (ret) {
  168. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  169. ret);
  170. while (1)
  171. ;
  172. }
  173. }
  174. }
  175. /*
  176. * PRCM Interrupt Handler Helper Function
  177. *
  178. * The purpose of this function is to clear any wake-up events latched
  179. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  180. * may occur whilst attempting to clear a PM_WKST_x register and thus
  181. * set another bit in this register. A while loop is used to ensure
  182. * that any peripheral wake-up events occurring while attempting to
  183. * clear the PM_WKST_x are detected and cleared.
  184. */
  185. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  186. {
  187. u32 wkst, fclk, iclk, clken;
  188. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  189. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  190. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  191. u16 grpsel_off = (regs == 3) ?
  192. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  193. int c = 0;
  194. wkst = prm_read_mod_reg(module, wkst_off);
  195. wkst &= prm_read_mod_reg(module, grpsel_off);
  196. if (wkst) {
  197. iclk = cm_read_mod_reg(module, iclk_off);
  198. fclk = cm_read_mod_reg(module, fclk_off);
  199. while (wkst) {
  200. clken = wkst;
  201. cm_set_mod_reg_bits(clken, module, iclk_off);
  202. /*
  203. * For USBHOST, we don't know whether HOST1 or
  204. * HOST2 woke us up, so enable both f-clocks
  205. */
  206. if (module == OMAP3430ES2_USBHOST_MOD)
  207. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  208. cm_set_mod_reg_bits(clken, module, fclk_off);
  209. prm_write_mod_reg(wkst, module, wkst_off);
  210. wkst = prm_read_mod_reg(module, wkst_off);
  211. c++;
  212. }
  213. cm_write_mod_reg(iclk, module, iclk_off);
  214. cm_write_mod_reg(fclk, module, fclk_off);
  215. }
  216. return c;
  217. }
  218. static int _prcm_int_handle_wakeup(void)
  219. {
  220. int c;
  221. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  222. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  223. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  224. if (omap_rev() > OMAP3430_REV_ES1_0) {
  225. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  226. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  227. }
  228. return c;
  229. }
  230. /*
  231. * PRCM Interrupt Handler
  232. *
  233. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  234. * interrupts from the PRCM for the MPU. These bits must be cleared in
  235. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  236. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  237. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  238. * register indicates that a wake-up event is pending for the MPU and
  239. * this bit can only be cleared if the all the wake-up events latched
  240. * in the various PM_WKST_x registers have been cleared. The interrupt
  241. * handler is implemented using a do-while loop so that if a wake-up
  242. * event occurred during the processing of the prcm interrupt handler
  243. * (setting a bit in the corresponding PM_WKST_x register and thus
  244. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  245. * this would be handled.
  246. */
  247. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  248. {
  249. u32 irqenable_mpu, irqstatus_mpu;
  250. int c = 0;
  251. irqenable_mpu = prm_read_mod_reg(OCP_MOD,
  252. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  253. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  254. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  255. irqstatus_mpu &= irqenable_mpu;
  256. do {
  257. if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
  258. OMAP3430_IO_ST_MASK)) {
  259. c = _prcm_int_handle_wakeup();
  260. /*
  261. * Is the MPU PRCM interrupt handler racing with the
  262. * IVA2 PRCM interrupt handler ?
  263. */
  264. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  265. "but no wakeup sources are marked\n");
  266. } else {
  267. /* XXX we need to expand our PRCM interrupt handler */
  268. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  269. "no code to handle it (%08x)\n", irqstatus_mpu);
  270. }
  271. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  272. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  273. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  274. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  275. irqstatus_mpu &= irqenable_mpu;
  276. } while (irqstatus_mpu);
  277. return IRQ_HANDLED;
  278. }
  279. static void restore_control_register(u32 val)
  280. {
  281. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  282. }
  283. /* Function to restore the table entry that was modified for enabling MMU */
  284. static void restore_table_entry(void)
  285. {
  286. void __iomem *scratchpad_address;
  287. u32 previous_value, control_reg_value;
  288. u32 *address;
  289. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  290. /* Get address of entry that was modified */
  291. address = (u32 *)__raw_readl(scratchpad_address +
  292. OMAP343X_TABLE_ADDRESS_OFFSET);
  293. /* Get the previous value which needs to be restored */
  294. previous_value = __raw_readl(scratchpad_address +
  295. OMAP343X_TABLE_VALUE_OFFSET);
  296. address = __va(address);
  297. *address = previous_value;
  298. flush_tlb_all();
  299. control_reg_value = __raw_readl(scratchpad_address
  300. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  301. /* This will enable caches and prediction */
  302. restore_control_register(control_reg_value);
  303. }
  304. void omap_sram_idle(void)
  305. {
  306. /* Variable to tell what needs to be saved and restored
  307. * in omap_sram_idle*/
  308. /* save_state = 0 => Nothing to save and restored */
  309. /* save_state = 1 => Only L1 and logic lost */
  310. /* save_state = 2 => Only L2 lost */
  311. /* save_state = 3 => L1, L2 and logic lost */
  312. int save_state = 0;
  313. int mpu_next_state = PWRDM_POWER_ON;
  314. int per_next_state = PWRDM_POWER_ON;
  315. int core_next_state = PWRDM_POWER_ON;
  316. int core_prev_state, per_prev_state;
  317. u32 sdrc_pwr = 0;
  318. if (!_omap_sram_idle)
  319. return;
  320. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  321. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  322. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  323. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  324. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  325. switch (mpu_next_state) {
  326. case PWRDM_POWER_ON:
  327. case PWRDM_POWER_RET:
  328. /* No need to save context */
  329. save_state = 0;
  330. break;
  331. case PWRDM_POWER_OFF:
  332. save_state = 3;
  333. break;
  334. default:
  335. /* Invalid state */
  336. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  337. return;
  338. }
  339. pwrdm_pre_transition();
  340. /* NEON control */
  341. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  342. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  343. /* Enable IO-PAD and IO-CHAIN wakeups */
  344. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  345. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  346. if (omap3_has_io_wakeup() &&
  347. (per_next_state < PWRDM_POWER_ON ||
  348. core_next_state < PWRDM_POWER_ON)) {
  349. prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  350. omap3_enable_io_chain();
  351. }
  352. /* Block console output in case it is on one of the OMAP UARTs */
  353. if (!is_suspending())
  354. if (per_next_state < PWRDM_POWER_ON ||
  355. core_next_state < PWRDM_POWER_ON)
  356. if (try_acquire_console_sem())
  357. goto console_still_active;
  358. /* PER */
  359. if (per_next_state < PWRDM_POWER_ON) {
  360. omap_uart_prepare_idle(2);
  361. omap_uart_prepare_idle(3);
  362. omap2_gpio_prepare_for_idle(per_next_state);
  363. if (per_next_state == PWRDM_POWER_OFF)
  364. omap3_per_save_context();
  365. }
  366. /* CORE */
  367. if (core_next_state < PWRDM_POWER_ON) {
  368. omap_uart_prepare_idle(0);
  369. omap_uart_prepare_idle(1);
  370. if (core_next_state == PWRDM_POWER_OFF) {
  371. omap3_core_save_context();
  372. omap3_prcm_save_context();
  373. }
  374. }
  375. omap3_intc_prepare_idle();
  376. /*
  377. * On EMU/HS devices ROM code restores a SRDC value
  378. * from scratchpad which has automatic self refresh on timeout
  379. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  380. * Hence store/restore the SDRC_POWER register here.
  381. */
  382. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  383. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  384. core_next_state == PWRDM_POWER_OFF)
  385. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  386. /*
  387. * omap3_arm_context is the location where ARM registers
  388. * get saved. The restore path then reads from this
  389. * location and restores them back.
  390. */
  391. _omap_sram_idle(omap3_arm_context, save_state);
  392. cpu_init();
  393. /* Restore normal SDRC POWER settings */
  394. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  395. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  396. core_next_state == PWRDM_POWER_OFF)
  397. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  398. /* Restore table entry modified during MMU restoration */
  399. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  400. restore_table_entry();
  401. /* CORE */
  402. if (core_next_state < PWRDM_POWER_ON) {
  403. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  404. if (core_prev_state == PWRDM_POWER_OFF) {
  405. omap3_core_restore_context();
  406. omap3_prcm_restore_context();
  407. omap3_sram_restore_context();
  408. omap2_sms_restore_context();
  409. }
  410. omap_uart_resume_idle(0);
  411. omap_uart_resume_idle(1);
  412. if (core_next_state == PWRDM_POWER_OFF)
  413. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  414. OMAP3430_GR_MOD,
  415. OMAP3_PRM_VOLTCTRL_OFFSET);
  416. }
  417. omap3_intc_resume_idle();
  418. /* PER */
  419. if (per_next_state < PWRDM_POWER_ON) {
  420. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  421. omap2_gpio_resume_after_idle();
  422. if (per_prev_state == PWRDM_POWER_OFF)
  423. omap3_per_restore_context();
  424. omap_uart_resume_idle(2);
  425. omap_uart_resume_idle(3);
  426. }
  427. if (!is_suspending())
  428. release_console_sem();
  429. console_still_active:
  430. /* Disable IO-PAD and IO-CHAIN wakeup */
  431. if (omap3_has_io_wakeup() &&
  432. (per_next_state < PWRDM_POWER_ON ||
  433. core_next_state < PWRDM_POWER_ON)) {
  434. prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  435. omap3_disable_io_chain();
  436. }
  437. pwrdm_post_transition();
  438. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  439. }
  440. int omap3_can_sleep(void)
  441. {
  442. if (!sleep_while_idle)
  443. return 0;
  444. if (!omap_uart_can_sleep())
  445. return 0;
  446. return 1;
  447. }
  448. static void omap3_pm_idle(void)
  449. {
  450. local_irq_disable();
  451. local_fiq_disable();
  452. if (!omap3_can_sleep())
  453. goto out;
  454. if (omap_irq_pending() || need_resched())
  455. goto out;
  456. omap_sram_idle();
  457. out:
  458. local_fiq_enable();
  459. local_irq_enable();
  460. }
  461. #ifdef CONFIG_SUSPEND
  462. static int omap3_pm_suspend(void)
  463. {
  464. struct power_state *pwrst;
  465. int state, ret = 0;
  466. if (wakeup_timer_seconds || wakeup_timer_milliseconds)
  467. omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
  468. wakeup_timer_milliseconds);
  469. /* Read current next_pwrsts */
  470. list_for_each_entry(pwrst, &pwrst_list, node)
  471. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  472. /* Set ones wanted by suspend */
  473. list_for_each_entry(pwrst, &pwrst_list, node) {
  474. if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  475. goto restore;
  476. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  477. goto restore;
  478. }
  479. omap_uart_prepare_suspend();
  480. omap3_intc_suspend();
  481. omap_sram_idle();
  482. restore:
  483. /* Restore next_pwrsts */
  484. list_for_each_entry(pwrst, &pwrst_list, node) {
  485. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  486. if (state > pwrst->next_state) {
  487. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  488. "target state %d\n",
  489. pwrst->pwrdm->name, pwrst->next_state);
  490. ret = -1;
  491. }
  492. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  493. }
  494. if (ret)
  495. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  496. else
  497. printk(KERN_INFO "Successfully put all powerdomains "
  498. "to target state\n");
  499. return ret;
  500. }
  501. static int omap3_pm_enter(suspend_state_t unused)
  502. {
  503. int ret = 0;
  504. switch (suspend_state) {
  505. case PM_SUSPEND_STANDBY:
  506. case PM_SUSPEND_MEM:
  507. ret = omap3_pm_suspend();
  508. break;
  509. default:
  510. ret = -EINVAL;
  511. }
  512. return ret;
  513. }
  514. /* Hooks to enable / disable UART interrupts during suspend */
  515. static int omap3_pm_begin(suspend_state_t state)
  516. {
  517. disable_hlt();
  518. suspend_state = state;
  519. omap_uart_enable_irqs(0);
  520. return 0;
  521. }
  522. static void omap3_pm_end(void)
  523. {
  524. suspend_state = PM_SUSPEND_ON;
  525. omap_uart_enable_irqs(1);
  526. enable_hlt();
  527. return;
  528. }
  529. static struct platform_suspend_ops omap_pm_ops = {
  530. .begin = omap3_pm_begin,
  531. .end = omap3_pm_end,
  532. .enter = omap3_pm_enter,
  533. .valid = suspend_valid_only_mem,
  534. };
  535. #endif /* CONFIG_SUSPEND */
  536. /**
  537. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  538. * retention
  539. *
  540. * In cases where IVA2 is activated by bootcode, it may prevent
  541. * full-chip retention or off-mode because it is not idle. This
  542. * function forces the IVA2 into idle state so it can go
  543. * into retention/off and thus allow full-chip retention/off.
  544. *
  545. **/
  546. static void __init omap3_iva_idle(void)
  547. {
  548. /* ensure IVA2 clock is disabled */
  549. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  550. /* if no clock activity, nothing else to do */
  551. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  552. OMAP3430_CLKACTIVITY_IVA2_MASK))
  553. return;
  554. /* Reset IVA2 */
  555. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  556. OMAP3430_RST2_IVA2_MASK |
  557. OMAP3430_RST3_IVA2_MASK,
  558. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  559. /* Enable IVA2 clock */
  560. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  561. OMAP3430_IVA2_MOD, CM_FCLKEN);
  562. /* Set IVA2 boot mode to 'idle' */
  563. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  564. OMAP343X_CONTROL_IVA2_BOOTMOD);
  565. /* Un-reset IVA2 */
  566. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  567. /* Disable IVA2 clock */
  568. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  569. /* Reset IVA2 */
  570. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  571. OMAP3430_RST2_IVA2_MASK |
  572. OMAP3430_RST3_IVA2_MASK,
  573. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  574. }
  575. static void __init omap3_d2d_idle(void)
  576. {
  577. u16 mask, padconf;
  578. /* In a stand alone OMAP3430 where there is not a stacked
  579. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  580. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  581. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  582. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  583. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  584. padconf |= mask;
  585. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  586. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  587. padconf |= mask;
  588. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  589. /* reset modem */
  590. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  591. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  592. CORE_MOD, OMAP2_RM_RSTCTRL);
  593. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  594. }
  595. static void __init prcm_setup_regs(void)
  596. {
  597. u32 omap3630_auto_uart4_mask = cpu_is_omap3630() ?
  598. OMAP3630_AUTO_UART4_MASK : 0;
  599. u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
  600. OMAP3630_EN_UART4_MASK : 0;
  601. u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
  602. OMAP3630_GRPSEL_UART4_MASK : 0;
  603. /* XXX Reset all wkdeps. This should be done when initializing
  604. * powerdomains */
  605. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  606. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  607. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  608. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  609. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  610. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  611. if (omap_rev() > OMAP3430_REV_ES1_0) {
  612. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  613. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  614. } else
  615. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  616. /*
  617. * Enable interface clock autoidle for all modules.
  618. * Note that in the long run this should be done by clockfw
  619. */
  620. cm_write_mod_reg(
  621. OMAP3430_AUTO_MODEM_MASK |
  622. OMAP3430ES2_AUTO_MMC3_MASK |
  623. OMAP3430ES2_AUTO_ICR_MASK |
  624. OMAP3430_AUTO_AES2_MASK |
  625. OMAP3430_AUTO_SHA12_MASK |
  626. OMAP3430_AUTO_DES2_MASK |
  627. OMAP3430_AUTO_MMC2_MASK |
  628. OMAP3430_AUTO_MMC1_MASK |
  629. OMAP3430_AUTO_MSPRO_MASK |
  630. OMAP3430_AUTO_HDQ_MASK |
  631. OMAP3430_AUTO_MCSPI4_MASK |
  632. OMAP3430_AUTO_MCSPI3_MASK |
  633. OMAP3430_AUTO_MCSPI2_MASK |
  634. OMAP3430_AUTO_MCSPI1_MASK |
  635. OMAP3430_AUTO_I2C3_MASK |
  636. OMAP3430_AUTO_I2C2_MASK |
  637. OMAP3430_AUTO_I2C1_MASK |
  638. OMAP3430_AUTO_UART2_MASK |
  639. OMAP3430_AUTO_UART1_MASK |
  640. OMAP3430_AUTO_GPT11_MASK |
  641. OMAP3430_AUTO_GPT10_MASK |
  642. OMAP3430_AUTO_MCBSP5_MASK |
  643. OMAP3430_AUTO_MCBSP1_MASK |
  644. OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
  645. OMAP3430_AUTO_MAILBOXES_MASK |
  646. OMAP3430_AUTO_OMAPCTRL_MASK |
  647. OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
  648. OMAP3430_AUTO_HSOTGUSB_MASK |
  649. OMAP3430_AUTO_SAD2D_MASK |
  650. OMAP3430_AUTO_SSI_MASK,
  651. CORE_MOD, CM_AUTOIDLE1);
  652. cm_write_mod_reg(
  653. OMAP3430_AUTO_PKA_MASK |
  654. OMAP3430_AUTO_AES1_MASK |
  655. OMAP3430_AUTO_RNG_MASK |
  656. OMAP3430_AUTO_SHA11_MASK |
  657. OMAP3430_AUTO_DES1_MASK,
  658. CORE_MOD, CM_AUTOIDLE2);
  659. if (omap_rev() > OMAP3430_REV_ES1_0) {
  660. cm_write_mod_reg(
  661. OMAP3430_AUTO_MAD2D_MASK |
  662. OMAP3430ES2_AUTO_USBTLL_MASK,
  663. CORE_MOD, CM_AUTOIDLE3);
  664. }
  665. cm_write_mod_reg(
  666. OMAP3430_AUTO_WDT2_MASK |
  667. OMAP3430_AUTO_WDT1_MASK |
  668. OMAP3430_AUTO_GPIO1_MASK |
  669. OMAP3430_AUTO_32KSYNC_MASK |
  670. OMAP3430_AUTO_GPT12_MASK |
  671. OMAP3430_AUTO_GPT1_MASK,
  672. WKUP_MOD, CM_AUTOIDLE);
  673. cm_write_mod_reg(
  674. OMAP3430_AUTO_DSS_MASK,
  675. OMAP3430_DSS_MOD,
  676. CM_AUTOIDLE);
  677. cm_write_mod_reg(
  678. OMAP3430_AUTO_CAM_MASK,
  679. OMAP3430_CAM_MOD,
  680. CM_AUTOIDLE);
  681. cm_write_mod_reg(
  682. omap3630_auto_uart4_mask |
  683. OMAP3430_AUTO_GPIO6_MASK |
  684. OMAP3430_AUTO_GPIO5_MASK |
  685. OMAP3430_AUTO_GPIO4_MASK |
  686. OMAP3430_AUTO_GPIO3_MASK |
  687. OMAP3430_AUTO_GPIO2_MASK |
  688. OMAP3430_AUTO_WDT3_MASK |
  689. OMAP3430_AUTO_UART3_MASK |
  690. OMAP3430_AUTO_GPT9_MASK |
  691. OMAP3430_AUTO_GPT8_MASK |
  692. OMAP3430_AUTO_GPT7_MASK |
  693. OMAP3430_AUTO_GPT6_MASK |
  694. OMAP3430_AUTO_GPT5_MASK |
  695. OMAP3430_AUTO_GPT4_MASK |
  696. OMAP3430_AUTO_GPT3_MASK |
  697. OMAP3430_AUTO_GPT2_MASK |
  698. OMAP3430_AUTO_MCBSP4_MASK |
  699. OMAP3430_AUTO_MCBSP3_MASK |
  700. OMAP3430_AUTO_MCBSP2_MASK,
  701. OMAP3430_PER_MOD,
  702. CM_AUTOIDLE);
  703. if (omap_rev() > OMAP3430_REV_ES1_0) {
  704. cm_write_mod_reg(
  705. OMAP3430ES2_AUTO_USBHOST_MASK,
  706. OMAP3430ES2_USBHOST_MOD,
  707. CM_AUTOIDLE);
  708. }
  709. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  710. /*
  711. * Set all plls to autoidle. This is needed until autoidle is
  712. * enabled by clockfw
  713. */
  714. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  715. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  716. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  717. MPU_MOD,
  718. CM_AUTOIDLE2);
  719. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  720. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  721. PLL_MOD,
  722. CM_AUTOIDLE);
  723. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  724. PLL_MOD,
  725. CM_AUTOIDLE2);
  726. /*
  727. * Enable control of expternal oscillator through
  728. * sys_clkreq. In the long run clock framework should
  729. * take care of this.
  730. */
  731. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  732. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  733. OMAP3430_GR_MOD,
  734. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  735. /* setup wakup source */
  736. prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  737. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  738. WKUP_MOD, PM_WKEN);
  739. /* No need to write EN_IO, that is always enabled */
  740. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  741. OMAP3430_GRPSEL_GPT1_MASK |
  742. OMAP3430_GRPSEL_GPT12_MASK,
  743. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  744. /* For some reason IO doesn't generate wakeup event even if
  745. * it is selected to mpu wakeup goup */
  746. prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
  747. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  748. /* Enable PM_WKEN to support DSS LPR */
  749. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  750. OMAP3430_DSS_MOD, PM_WKEN);
  751. /* Enable wakeups in PER */
  752. prm_write_mod_reg(omap3630_en_uart4_mask |
  753. OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  754. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  755. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  756. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  757. OMAP3430_EN_MCBSP4_MASK,
  758. OMAP3430_PER_MOD, PM_WKEN);
  759. /* and allow them to wake up MPU */
  760. prm_write_mod_reg(omap3630_grpsel_uart4_mask |
  761. OMAP3430_GRPSEL_GPIO2_MASK |
  762. OMAP3430_GRPSEL_GPIO3_MASK |
  763. OMAP3430_GRPSEL_GPIO4_MASK |
  764. OMAP3430_GRPSEL_GPIO5_MASK |
  765. OMAP3430_GRPSEL_GPIO6_MASK |
  766. OMAP3430_GRPSEL_UART3_MASK |
  767. OMAP3430_GRPSEL_MCBSP2_MASK |
  768. OMAP3430_GRPSEL_MCBSP3_MASK |
  769. OMAP3430_GRPSEL_MCBSP4_MASK,
  770. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  771. /* Don't attach IVA interrupts */
  772. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  773. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  774. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  775. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  776. /* Clear any pending 'reset' flags */
  777. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  778. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  779. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  780. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  781. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  782. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  783. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  784. /* Clear any pending PRCM interrupts */
  785. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  786. omap3_iva_idle();
  787. omap3_d2d_idle();
  788. }
  789. void omap3_pm_off_mode_enable(int enable)
  790. {
  791. struct power_state *pwrst;
  792. u32 state;
  793. if (enable)
  794. state = PWRDM_POWER_OFF;
  795. else
  796. state = PWRDM_POWER_RET;
  797. #ifdef CONFIG_CPU_IDLE
  798. omap3_cpuidle_update_states();
  799. #endif
  800. list_for_each_entry(pwrst, &pwrst_list, node) {
  801. pwrst->next_state = state;
  802. omap_set_pwrdm_state(pwrst->pwrdm, state);
  803. }
  804. }
  805. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  806. {
  807. struct power_state *pwrst;
  808. list_for_each_entry(pwrst, &pwrst_list, node) {
  809. if (pwrst->pwrdm == pwrdm)
  810. return pwrst->next_state;
  811. }
  812. return -EINVAL;
  813. }
  814. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  815. {
  816. struct power_state *pwrst;
  817. list_for_each_entry(pwrst, &pwrst_list, node) {
  818. if (pwrst->pwrdm == pwrdm) {
  819. pwrst->next_state = state;
  820. return 0;
  821. }
  822. }
  823. return -EINVAL;
  824. }
  825. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  826. {
  827. struct power_state *pwrst;
  828. if (!pwrdm->pwrsts)
  829. return 0;
  830. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  831. if (!pwrst)
  832. return -ENOMEM;
  833. pwrst->pwrdm = pwrdm;
  834. pwrst->next_state = PWRDM_POWER_RET;
  835. list_add(&pwrst->node, &pwrst_list);
  836. if (pwrdm_has_hdwr_sar(pwrdm))
  837. pwrdm_enable_hdwr_sar(pwrdm);
  838. return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  839. }
  840. /*
  841. * Enable hw supervised mode for all clockdomains if it's
  842. * supported. Initiate sleep transition for other clockdomains, if
  843. * they are not used
  844. */
  845. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  846. {
  847. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  848. omap2_clkdm_allow_idle(clkdm);
  849. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  850. atomic_read(&clkdm->usecount) == 0)
  851. omap2_clkdm_sleep(clkdm);
  852. return 0;
  853. }
  854. void omap_push_sram_idle(void)
  855. {
  856. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  857. omap34xx_cpu_suspend_sz);
  858. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  859. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  860. save_secure_ram_context_sz);
  861. }
  862. static int __init omap3_pm_init(void)
  863. {
  864. struct power_state *pwrst, *tmp;
  865. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  866. int ret;
  867. if (!cpu_is_omap34xx())
  868. return -ENODEV;
  869. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  870. /* XXX prcm_setup_regs needs to be before enabling hw
  871. * supervised mode for powerdomains */
  872. prcm_setup_regs();
  873. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  874. (irq_handler_t)prcm_interrupt_handler,
  875. IRQF_DISABLED, "prcm", NULL);
  876. if (ret) {
  877. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  878. INT_34XX_PRCM_MPU_IRQ);
  879. goto err1;
  880. }
  881. ret = pwrdm_for_each(pwrdms_setup, NULL);
  882. if (ret) {
  883. printk(KERN_ERR "Failed to setup powerdomains\n");
  884. goto err2;
  885. }
  886. (void) clkdm_for_each(clkdms_setup, NULL);
  887. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  888. if (mpu_pwrdm == NULL) {
  889. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  890. goto err2;
  891. }
  892. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  893. per_pwrdm = pwrdm_lookup("per_pwrdm");
  894. core_pwrdm = pwrdm_lookup("core_pwrdm");
  895. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  896. neon_clkdm = clkdm_lookup("neon_clkdm");
  897. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  898. per_clkdm = clkdm_lookup("per_clkdm");
  899. core_clkdm = clkdm_lookup("core_clkdm");
  900. omap_push_sram_idle();
  901. #ifdef CONFIG_SUSPEND
  902. suspend_set_ops(&omap_pm_ops);
  903. #endif /* CONFIG_SUSPEND */
  904. pm_idle = omap3_pm_idle;
  905. omap3_idle_init();
  906. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  907. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  908. omap3_secure_ram_storage =
  909. kmalloc(0x803F, GFP_KERNEL);
  910. if (!omap3_secure_ram_storage)
  911. printk(KERN_ERR "Memory allocation failed when"
  912. "allocating for secure sram context\n");
  913. local_irq_disable();
  914. local_fiq_disable();
  915. omap_dma_global_context_save();
  916. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  917. omap_dma_global_context_restore();
  918. local_irq_enable();
  919. local_fiq_enable();
  920. }
  921. omap3_save_scratchpad_contents();
  922. err1:
  923. return ret;
  924. err2:
  925. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  926. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  927. list_del(&pwrst->node);
  928. kfree(pwrst);
  929. }
  930. return ret;
  931. }
  932. late_initcall(omap3_pm_init);