cpu-db8500.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * Copyright (C) 2008-2009 ST-Ericsson SA
  3. *
  4. * Author: Srinidhi KASAGAR <srinidhi.kasagar@stericsson.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/amba/bus.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/io.h>
  19. #include <asm/mach/map.h>
  20. #include <asm/pmu.h>
  21. #include <plat/gpio-nomadik.h>
  22. #include <mach/hardware.h>
  23. #include <mach/setup.h>
  24. #include <mach/devices.h>
  25. #include <mach/usb.h>
  26. #include "devices-db8500.h"
  27. #include "ste-dma40-db8500.h"
  28. /* minimum static i/o mapping required to boot U8500 platforms */
  29. static struct map_desc u8500_uart_io_desc[] __initdata = {
  30. __IO_DEV_DESC(U8500_UART0_BASE, SZ_4K),
  31. __IO_DEV_DESC(U8500_UART2_BASE, SZ_4K),
  32. };
  33. static struct map_desc u8500_io_desc[] __initdata = {
  34. __IO_DEV_DESC(U8500_GIC_CPU_BASE, SZ_4K),
  35. __IO_DEV_DESC(U8500_GIC_DIST_BASE, SZ_4K),
  36. __IO_DEV_DESC(U8500_L2CC_BASE, SZ_4K),
  37. __IO_DEV_DESC(U8500_TWD_BASE, SZ_4K),
  38. __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
  39. __IO_DEV_DESC(U8500_SCU_BASE, SZ_4K),
  40. __IO_DEV_DESC(U8500_BACKUPRAM0_BASE, SZ_8K),
  41. __IO_DEV_DESC(U8500_CLKRST1_BASE, SZ_4K),
  42. __IO_DEV_DESC(U8500_CLKRST2_BASE, SZ_4K),
  43. __IO_DEV_DESC(U8500_CLKRST3_BASE, SZ_4K),
  44. __IO_DEV_DESC(U8500_CLKRST5_BASE, SZ_4K),
  45. __IO_DEV_DESC(U8500_CLKRST6_BASE, SZ_4K),
  46. __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K),
  47. __IO_DEV_DESC(U8500_GPIO0_BASE, SZ_4K),
  48. __IO_DEV_DESC(U8500_GPIO1_BASE, SZ_4K),
  49. __IO_DEV_DESC(U8500_GPIO2_BASE, SZ_4K),
  50. __IO_DEV_DESC(U8500_GPIO3_BASE, SZ_4K),
  51. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K),
  52. };
  53. void __init u8500_map_io(void)
  54. {
  55. /*
  56. * Map the UARTs early so that the DEBUG_LL stuff continues to work.
  57. */
  58. iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
  59. ux500_map_io();
  60. iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));
  61. _PRCMU_BASE = __io_address(U8500_PRCMU_BASE);
  62. }
  63. static struct resource db8500_pmu_resources[] = {
  64. [0] = {
  65. .start = IRQ_DB8500_PMU,
  66. .end = IRQ_DB8500_PMU,
  67. .flags = IORESOURCE_IRQ,
  68. },
  69. };
  70. /*
  71. * The PMU IRQ lines of two cores are wired together into a single interrupt.
  72. * Bounce the interrupt to the other core if it's not ours.
  73. */
  74. static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
  75. {
  76. irqreturn_t ret = handler(irq, dev);
  77. int other = !smp_processor_id();
  78. if (ret == IRQ_NONE && cpu_online(other))
  79. irq_set_affinity(irq, cpumask_of(other));
  80. /*
  81. * We should be able to get away with the amount of IRQ_NONEs we give,
  82. * while still having the spurious IRQ detection code kick in if the
  83. * interrupt really starts hitting spuriously.
  84. */
  85. return ret;
  86. }
  87. static struct arm_pmu_platdata db8500_pmu_platdata = {
  88. .handle_irq = db8500_pmu_handler,
  89. };
  90. static struct platform_device db8500_pmu_device = {
  91. .name = "arm-pmu",
  92. .id = ARM_PMU_DEVICE_CPU,
  93. .num_resources = ARRAY_SIZE(db8500_pmu_resources),
  94. .resource = db8500_pmu_resources,
  95. .dev.platform_data = &db8500_pmu_platdata,
  96. };
  97. static struct platform_device db8500_prcmu_device = {
  98. .name = "db8500-prcmu",
  99. };
  100. static struct platform_device *platform_devs[] __initdata = {
  101. &u8500_dma40_device,
  102. &db8500_pmu_device,
  103. &db8500_prcmu_device,
  104. };
  105. static resource_size_t __initdata db8500_gpio_base[] = {
  106. U8500_GPIOBANK0_BASE,
  107. U8500_GPIOBANK1_BASE,
  108. U8500_GPIOBANK2_BASE,
  109. U8500_GPIOBANK3_BASE,
  110. U8500_GPIOBANK4_BASE,
  111. U8500_GPIOBANK5_BASE,
  112. U8500_GPIOBANK6_BASE,
  113. U8500_GPIOBANK7_BASE,
  114. U8500_GPIOBANK8_BASE,
  115. };
  116. static void __init db8500_add_gpios(void)
  117. {
  118. struct nmk_gpio_platform_data pdata = {
  119. .supports_sleepmode = true,
  120. };
  121. dbx500_add_gpios(ARRAY_AND_SIZE(db8500_gpio_base),
  122. IRQ_DB8500_GPIO0, &pdata);
  123. }
  124. static int usb_db8500_rx_dma_cfg[] = {
  125. DB8500_DMA_DEV38_USB_OTG_IEP_1_9,
  126. DB8500_DMA_DEV37_USB_OTG_IEP_2_10,
  127. DB8500_DMA_DEV36_USB_OTG_IEP_3_11,
  128. DB8500_DMA_DEV19_USB_OTG_IEP_4_12,
  129. DB8500_DMA_DEV18_USB_OTG_IEP_5_13,
  130. DB8500_DMA_DEV17_USB_OTG_IEP_6_14,
  131. DB8500_DMA_DEV16_USB_OTG_IEP_7_15,
  132. DB8500_DMA_DEV39_USB_OTG_IEP_8
  133. };
  134. static int usb_db8500_tx_dma_cfg[] = {
  135. DB8500_DMA_DEV38_USB_OTG_OEP_1_9,
  136. DB8500_DMA_DEV37_USB_OTG_OEP_2_10,
  137. DB8500_DMA_DEV36_USB_OTG_OEP_3_11,
  138. DB8500_DMA_DEV19_USB_OTG_OEP_4_12,
  139. DB8500_DMA_DEV18_USB_OTG_OEP_5_13,
  140. DB8500_DMA_DEV17_USB_OTG_OEP_6_14,
  141. DB8500_DMA_DEV16_USB_OTG_OEP_7_15,
  142. DB8500_DMA_DEV39_USB_OTG_OEP_8
  143. };
  144. /*
  145. * This function is called from the board init
  146. */
  147. void __init u8500_init_devices(void)
  148. {
  149. db8500_add_rtc();
  150. db8500_add_gpios();
  151. db8500_add_usb(usb_db8500_rx_dma_cfg, usb_db8500_tx_dma_cfg);
  152. platform_device_register_simple("cpufreq-u8500", -1, NULL, 0);
  153. platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
  154. return ;
  155. }