sata_mv.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260
  1. /*
  2. * sata_mv.c - Marvell SATA support
  3. *
  4. * Copyright 2005: EMC Corporation, all rights reserved.
  5. * Copyright 2005 Red Hat, Inc. All rights reserved.
  6. *
  7. * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/init.h>
  27. #include <linux/blkdev.h>
  28. #include <linux/delay.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/sched.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/device.h>
  33. #include <scsi/scsi_host.h>
  34. #include <scsi/scsi_cmnd.h>
  35. #include <linux/libata.h>
  36. #include <asm/io.h>
  37. #define DRV_NAME "sata_mv"
  38. #define DRV_VERSION "0.5"
  39. enum {
  40. /* BAR's are enumerated in terms of pci_resource_start() terms */
  41. MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
  42. MV_IO_BAR = 2, /* offset 0x18: IO space */
  43. MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
  44. MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
  45. MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
  46. MV_PCI_REG_BASE = 0,
  47. MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
  48. MV_SATAHC0_REG_BASE = 0x20000,
  49. MV_FLASH_CTL = 0x1046c,
  50. MV_GPIO_PORT_CTL = 0x104f0,
  51. MV_RESET_CFG = 0x180d8,
  52. MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
  53. MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
  54. MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
  55. MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
  56. MV_USE_Q_DEPTH = ATA_DEF_QUEUE,
  57. MV_MAX_Q_DEPTH = 32,
  58. MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
  59. /* CRQB needs alignment on a 1KB boundary. Size == 1KB
  60. * CRPB needs alignment on a 256B boundary. Size == 256B
  61. * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
  62. * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
  63. */
  64. MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
  65. MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
  66. MV_MAX_SG_CT = 176,
  67. MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
  68. MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),
  69. MV_PORTS_PER_HC = 4,
  70. /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
  71. MV_PORT_HC_SHIFT = 2,
  72. /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
  73. MV_PORT_MASK = 3,
  74. /* Host Flags */
  75. MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
  76. MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
  77. MV_COMMON_FLAGS = (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  78. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
  79. ATA_FLAG_NO_ATAPI),
  80. MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
  81. CRQB_FLAG_READ = (1 << 0),
  82. CRQB_TAG_SHIFT = 1,
  83. CRQB_CMD_ADDR_SHIFT = 8,
  84. CRQB_CMD_CS = (0x2 << 11),
  85. CRQB_CMD_LAST = (1 << 15),
  86. CRPB_FLAG_STATUS_SHIFT = 8,
  87. EPRD_FLAG_END_OF_TBL = (1 << 31),
  88. /* PCI interface registers */
  89. PCI_COMMAND_OFS = 0xc00,
  90. PCI_MAIN_CMD_STS_OFS = 0xd30,
  91. STOP_PCI_MASTER = (1 << 2),
  92. PCI_MASTER_EMPTY = (1 << 3),
  93. GLOB_SFT_RST = (1 << 4),
  94. MV_PCI_MODE = 0xd00,
  95. MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
  96. MV_PCI_DISC_TIMER = 0xd04,
  97. MV_PCI_MSI_TRIGGER = 0xc38,
  98. MV_PCI_SERR_MASK = 0xc28,
  99. MV_PCI_XBAR_TMOUT = 0x1d04,
  100. MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
  101. MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
  102. MV_PCI_ERR_ATTRIBUTE = 0x1d48,
  103. MV_PCI_ERR_COMMAND = 0x1d50,
  104. PCI_IRQ_CAUSE_OFS = 0x1d58,
  105. PCI_IRQ_MASK_OFS = 0x1d5c,
  106. PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
  107. HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
  108. HC_MAIN_IRQ_MASK_OFS = 0x1d64,
  109. PORT0_ERR = (1 << 0), /* shift by port # */
  110. PORT0_DONE = (1 << 1), /* shift by port # */
  111. HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
  112. HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
  113. PCI_ERR = (1 << 18),
  114. TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
  115. TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
  116. PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
  117. GPIO_INT = (1 << 22),
  118. SELF_INT = (1 << 23),
  119. TWSI_INT = (1 << 24),
  120. HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
  121. HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
  122. PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
  123. HC_MAIN_RSVD),
  124. /* SATAHC registers */
  125. HC_CFG_OFS = 0,
  126. HC_IRQ_CAUSE_OFS = 0x14,
  127. CRPB_DMA_DONE = (1 << 0), /* shift by port # */
  128. HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */
  129. DEV_IRQ = (1 << 8), /* shift by port # */
  130. /* Shadow block registers */
  131. SHD_BLK_OFS = 0x100,
  132. SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
  133. /* SATA registers */
  134. SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
  135. SATA_ACTIVE_OFS = 0x350,
  136. PHY_MODE3 = 0x310,
  137. PHY_MODE4 = 0x314,
  138. PHY_MODE2 = 0x330,
  139. MV5_PHY_MODE = 0x74,
  140. MV5_LT_MODE = 0x30,
  141. MV5_PHY_CTL = 0x0C,
  142. SATA_INTERFACE_CTL = 0x050,
  143. MV_M2_PREAMP_MASK = 0x7e0,
  144. /* Port registers */
  145. EDMA_CFG_OFS = 0,
  146. EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */
  147. EDMA_CFG_NCQ = (1 << 5),
  148. EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
  149. EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
  150. EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
  151. EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
  152. EDMA_ERR_IRQ_MASK_OFS = 0xc,
  153. EDMA_ERR_D_PAR = (1 << 0),
  154. EDMA_ERR_PRD_PAR = (1 << 1),
  155. EDMA_ERR_DEV = (1 << 2),
  156. EDMA_ERR_DEV_DCON = (1 << 3),
  157. EDMA_ERR_DEV_CON = (1 << 4),
  158. EDMA_ERR_SERR = (1 << 5),
  159. EDMA_ERR_SELF_DIS = (1 << 7),
  160. EDMA_ERR_BIST_ASYNC = (1 << 8),
  161. EDMA_ERR_CRBQ_PAR = (1 << 9),
  162. EDMA_ERR_CRPB_PAR = (1 << 10),
  163. EDMA_ERR_INTRL_PAR = (1 << 11),
  164. EDMA_ERR_IORDY = (1 << 12),
  165. EDMA_ERR_LNK_CTRL_RX = (0xf << 13),
  166. EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15),
  167. EDMA_ERR_LNK_DATA_RX = (0xf << 17),
  168. EDMA_ERR_LNK_CTRL_TX = (0x1f << 21),
  169. EDMA_ERR_LNK_DATA_TX = (0x1f << 26),
  170. EDMA_ERR_TRANS_PROTO = (1 << 31),
  171. EDMA_ERR_FATAL = (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
  172. EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
  173. EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
  174. EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
  175. EDMA_ERR_LNK_DATA_RX |
  176. EDMA_ERR_LNK_DATA_TX |
  177. EDMA_ERR_TRANS_PROTO),
  178. EDMA_REQ_Q_BASE_HI_OFS = 0x10,
  179. EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
  180. EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
  181. EDMA_REQ_Q_PTR_SHIFT = 5,
  182. EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
  183. EDMA_RSP_Q_IN_PTR_OFS = 0x20,
  184. EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
  185. EDMA_RSP_Q_PTR_SHIFT = 3,
  186. EDMA_CMD_OFS = 0x28,
  187. EDMA_EN = (1 << 0),
  188. EDMA_DS = (1 << 1),
  189. ATA_RST = (1 << 2),
  190. EDMA_IORDY_TMOUT = 0x34,
  191. EDMA_ARB_CFG = 0x38,
  192. /* Host private flags (hp_flags) */
  193. MV_HP_FLAG_MSI = (1 << 0),
  194. MV_HP_ERRATA_50XXB0 = (1 << 1),
  195. MV_HP_ERRATA_50XXB2 = (1 << 2),
  196. MV_HP_ERRATA_60X1B2 = (1 << 3),
  197. MV_HP_ERRATA_60X1C0 = (1 << 4),
  198. MV_HP_50XX = (1 << 5),
  199. /* Port private flags (pp_flags) */
  200. MV_PP_FLAG_EDMA_EN = (1 << 0),
  201. MV_PP_FLAG_EDMA_DS_ACT = (1 << 1),
  202. };
  203. #define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
  204. #define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
  205. enum {
  206. /* Our DMA boundary is determined by an ePRD being unable to handle
  207. * anything larger than 64KB
  208. */
  209. MV_DMA_BOUNDARY = 0xffffU,
  210. EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
  211. EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
  212. };
  213. enum chip_type {
  214. chip_504x,
  215. chip_508x,
  216. chip_5080,
  217. chip_604x,
  218. chip_608x,
  219. };
  220. /* Command ReQuest Block: 32B */
  221. struct mv_crqb {
  222. u32 sg_addr;
  223. u32 sg_addr_hi;
  224. u16 ctrl_flags;
  225. u16 ata_cmd[11];
  226. };
  227. /* Command ResPonse Block: 8B */
  228. struct mv_crpb {
  229. u16 id;
  230. u16 flags;
  231. u32 tmstmp;
  232. };
  233. /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
  234. struct mv_sg {
  235. u32 addr;
  236. u32 flags_size;
  237. u32 addr_hi;
  238. u32 reserved;
  239. };
  240. struct mv_port_priv {
  241. struct mv_crqb *crqb;
  242. dma_addr_t crqb_dma;
  243. struct mv_crpb *crpb;
  244. dma_addr_t crpb_dma;
  245. struct mv_sg *sg_tbl;
  246. dma_addr_t sg_tbl_dma;
  247. unsigned req_producer; /* cp of req_in_ptr */
  248. unsigned rsp_consumer; /* cp of rsp_out_ptr */
  249. u32 pp_flags;
  250. };
  251. struct mv_port_signal {
  252. u32 amps;
  253. u32 pre;
  254. };
  255. struct mv_host_priv;
  256. struct mv_hw_ops {
  257. void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
  258. unsigned int port);
  259. void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
  260. void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
  261. void __iomem *mmio);
  262. int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
  263. unsigned int n_hc);
  264. void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
  265. void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
  266. };
  267. struct mv_host_priv {
  268. u32 hp_flags;
  269. struct mv_port_signal signal[8];
  270. const struct mv_hw_ops *ops;
  271. };
  272. static void mv_irq_clear(struct ata_port *ap);
  273. static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
  274. static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
  275. static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
  276. static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
  277. static void mv_phy_reset(struct ata_port *ap);
  278. static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
  279. static void mv_host_stop(struct ata_host_set *host_set);
  280. static int mv_port_start(struct ata_port *ap);
  281. static void mv_port_stop(struct ata_port *ap);
  282. static void mv_qc_prep(struct ata_queued_cmd *qc);
  283. static int mv_qc_issue(struct ata_queued_cmd *qc);
  284. static irqreturn_t mv_interrupt(int irq, void *dev_instance,
  285. struct pt_regs *regs);
  286. static void mv_eng_timeout(struct ata_port *ap);
  287. static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  288. static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  289. unsigned int port);
  290. static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
  291. static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
  292. void __iomem *mmio);
  293. static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  294. unsigned int n_hc);
  295. static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
  296. static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
  297. static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  298. unsigned int port);
  299. static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
  300. static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
  301. void __iomem *mmio);
  302. static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  303. unsigned int n_hc);
  304. static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
  305. static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
  306. static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
  307. unsigned int port_no);
  308. static void mv_stop_and_reset(struct ata_port *ap);
  309. static struct scsi_host_template mv_sht = {
  310. .module = THIS_MODULE,
  311. .name = DRV_NAME,
  312. .ioctl = ata_scsi_ioctl,
  313. .queuecommand = ata_scsi_queuecmd,
  314. .eh_strategy_handler = ata_scsi_error,
  315. .can_queue = MV_USE_Q_DEPTH,
  316. .this_id = ATA_SHT_THIS_ID,
  317. .sg_tablesize = MV_MAX_SG_CT / 2,
  318. .max_sectors = ATA_MAX_SECTORS,
  319. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  320. .emulated = ATA_SHT_EMULATED,
  321. .use_clustering = ATA_SHT_USE_CLUSTERING,
  322. .proc_name = DRV_NAME,
  323. .dma_boundary = MV_DMA_BOUNDARY,
  324. .slave_configure = ata_scsi_slave_config,
  325. .bios_param = ata_std_bios_param,
  326. };
  327. static const struct ata_port_operations mv5_ops = {
  328. .port_disable = ata_port_disable,
  329. .tf_load = ata_tf_load,
  330. .tf_read = ata_tf_read,
  331. .check_status = ata_check_status,
  332. .exec_command = ata_exec_command,
  333. .dev_select = ata_std_dev_select,
  334. .phy_reset = mv_phy_reset,
  335. .qc_prep = mv_qc_prep,
  336. .qc_issue = mv_qc_issue,
  337. .eng_timeout = mv_eng_timeout,
  338. .irq_handler = mv_interrupt,
  339. .irq_clear = mv_irq_clear,
  340. .scr_read = mv5_scr_read,
  341. .scr_write = mv5_scr_write,
  342. .port_start = mv_port_start,
  343. .port_stop = mv_port_stop,
  344. .host_stop = mv_host_stop,
  345. };
  346. static const struct ata_port_operations mv6_ops = {
  347. .port_disable = ata_port_disable,
  348. .tf_load = ata_tf_load,
  349. .tf_read = ata_tf_read,
  350. .check_status = ata_check_status,
  351. .exec_command = ata_exec_command,
  352. .dev_select = ata_std_dev_select,
  353. .phy_reset = mv_phy_reset,
  354. .qc_prep = mv_qc_prep,
  355. .qc_issue = mv_qc_issue,
  356. .eng_timeout = mv_eng_timeout,
  357. .irq_handler = mv_interrupt,
  358. .irq_clear = mv_irq_clear,
  359. .scr_read = mv_scr_read,
  360. .scr_write = mv_scr_write,
  361. .port_start = mv_port_start,
  362. .port_stop = mv_port_stop,
  363. .host_stop = mv_host_stop,
  364. };
  365. static const struct ata_port_info mv_port_info[] = {
  366. { /* chip_504x */
  367. .sht = &mv_sht,
  368. .host_flags = MV_COMMON_FLAGS,
  369. .pio_mask = 0x1f, /* pio0-4 */
  370. .udma_mask = 0x7f, /* udma0-6 */
  371. .port_ops = &mv5_ops,
  372. },
  373. { /* chip_508x */
  374. .sht = &mv_sht,
  375. .host_flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
  376. .pio_mask = 0x1f, /* pio0-4 */
  377. .udma_mask = 0x7f, /* udma0-6 */
  378. .port_ops = &mv5_ops,
  379. },
  380. { /* chip_5080 */
  381. .sht = &mv_sht,
  382. .host_flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
  383. .pio_mask = 0x1f, /* pio0-4 */
  384. .udma_mask = 0x7f, /* udma0-6 */
  385. .port_ops = &mv5_ops,
  386. },
  387. { /* chip_604x */
  388. .sht = &mv_sht,
  389. .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
  390. .pio_mask = 0x1f, /* pio0-4 */
  391. .udma_mask = 0x7f, /* udma0-6 */
  392. .port_ops = &mv6_ops,
  393. },
  394. { /* chip_608x */
  395. .sht = &mv_sht,
  396. .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
  397. MV_FLAG_DUAL_HC),
  398. .pio_mask = 0x1f, /* pio0-4 */
  399. .udma_mask = 0x7f, /* udma0-6 */
  400. .port_ops = &mv6_ops,
  401. },
  402. };
  403. static const struct pci_device_id mv_pci_tbl[] = {
  404. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5040), 0, 0, chip_504x},
  405. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5041), 0, 0, chip_504x},
  406. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5080), 0, 0, chip_5080},
  407. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5081), 0, 0, chip_508x},
  408. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6040), 0, 0, chip_604x},
  409. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6041), 0, 0, chip_604x},
  410. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6080), 0, 0, chip_608x},
  411. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6081), 0, 0, chip_608x},
  412. {PCI_DEVICE(PCI_VENDOR_ID_ADAPTEC2, 0x0241), 0, 0, chip_604x},
  413. {} /* terminate list */
  414. };
  415. static struct pci_driver mv_pci_driver = {
  416. .name = DRV_NAME,
  417. .id_table = mv_pci_tbl,
  418. .probe = mv_init_one,
  419. .remove = ata_pci_remove_one,
  420. };
  421. static const struct mv_hw_ops mv5xxx_ops = {
  422. .phy_errata = mv5_phy_errata,
  423. .enable_leds = mv5_enable_leds,
  424. .read_preamp = mv5_read_preamp,
  425. .reset_hc = mv5_reset_hc,
  426. .reset_flash = mv5_reset_flash,
  427. .reset_bus = mv5_reset_bus,
  428. };
  429. static const struct mv_hw_ops mv6xxx_ops = {
  430. .phy_errata = mv6_phy_errata,
  431. .enable_leds = mv6_enable_leds,
  432. .read_preamp = mv6_read_preamp,
  433. .reset_hc = mv6_reset_hc,
  434. .reset_flash = mv6_reset_flash,
  435. .reset_bus = mv_reset_pci_bus,
  436. };
  437. /*
  438. * module options
  439. */
  440. static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
  441. /*
  442. * Functions
  443. */
  444. static inline void writelfl(unsigned long data, void __iomem *addr)
  445. {
  446. writel(data, addr);
  447. (void) readl(addr); /* flush to avoid PCI posted write */
  448. }
  449. static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
  450. {
  451. return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
  452. }
  453. static inline unsigned int mv_hc_from_port(unsigned int port)
  454. {
  455. return port >> MV_PORT_HC_SHIFT;
  456. }
  457. static inline unsigned int mv_hardport_from_port(unsigned int port)
  458. {
  459. return port & MV_PORT_MASK;
  460. }
  461. static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
  462. unsigned int port)
  463. {
  464. return mv_hc_base(base, mv_hc_from_port(port));
  465. }
  466. static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
  467. {
  468. return mv_hc_base_from_port(base, port) +
  469. MV_SATAHC_ARBTR_REG_SZ +
  470. (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
  471. }
  472. static inline void __iomem *mv_ap_base(struct ata_port *ap)
  473. {
  474. return mv_port_base(ap->host_set->mmio_base, ap->port_no);
  475. }
  476. static inline int mv_get_hc_count(unsigned long host_flags)
  477. {
  478. return ((host_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
  479. }
  480. static void mv_irq_clear(struct ata_port *ap)
  481. {
  482. }
  483. /**
  484. * mv_start_dma - Enable eDMA engine
  485. * @base: port base address
  486. * @pp: port private data
  487. *
  488. * Verify the local cache of the eDMA state is accurate with an
  489. * assert.
  490. *
  491. * LOCKING:
  492. * Inherited from caller.
  493. */
  494. static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
  495. {
  496. if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
  497. writelfl(EDMA_EN, base + EDMA_CMD_OFS);
  498. pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
  499. }
  500. assert(EDMA_EN & readl(base + EDMA_CMD_OFS));
  501. }
  502. /**
  503. * mv_stop_dma - Disable eDMA engine
  504. * @ap: ATA channel to manipulate
  505. *
  506. * Verify the local cache of the eDMA state is accurate with an
  507. * assert.
  508. *
  509. * LOCKING:
  510. * Inherited from caller.
  511. */
  512. static void mv_stop_dma(struct ata_port *ap)
  513. {
  514. void __iomem *port_mmio = mv_ap_base(ap);
  515. struct mv_port_priv *pp = ap->private_data;
  516. u32 reg;
  517. int i;
  518. if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
  519. /* Disable EDMA if active. The disable bit auto clears.
  520. */
  521. writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
  522. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  523. } else {
  524. assert(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
  525. }
  526. /* now properly wait for the eDMA to stop */
  527. for (i = 1000; i > 0; i--) {
  528. reg = readl(port_mmio + EDMA_CMD_OFS);
  529. if (!(EDMA_EN & reg)) {
  530. break;
  531. }
  532. udelay(100);
  533. }
  534. if (EDMA_EN & reg) {
  535. printk(KERN_ERR "ata%u: Unable to stop eDMA\n", ap->id);
  536. /* FIXME: Consider doing a reset here to recover */
  537. }
  538. }
  539. #ifdef ATA_DEBUG
  540. static void mv_dump_mem(void __iomem *start, unsigned bytes)
  541. {
  542. int b, w;
  543. for (b = 0; b < bytes; ) {
  544. DPRINTK("%p: ", start + b);
  545. for (w = 0; b < bytes && w < 4; w++) {
  546. printk("%08x ",readl(start + b));
  547. b += sizeof(u32);
  548. }
  549. printk("\n");
  550. }
  551. }
  552. #endif
  553. static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
  554. {
  555. #ifdef ATA_DEBUG
  556. int b, w;
  557. u32 dw;
  558. for (b = 0; b < bytes; ) {
  559. DPRINTK("%02x: ", b);
  560. for (w = 0; b < bytes && w < 4; w++) {
  561. (void) pci_read_config_dword(pdev,b,&dw);
  562. printk("%08x ",dw);
  563. b += sizeof(u32);
  564. }
  565. printk("\n");
  566. }
  567. #endif
  568. }
  569. static void mv_dump_all_regs(void __iomem *mmio_base, int port,
  570. struct pci_dev *pdev)
  571. {
  572. #ifdef ATA_DEBUG
  573. void __iomem *hc_base = mv_hc_base(mmio_base,
  574. port >> MV_PORT_HC_SHIFT);
  575. void __iomem *port_base;
  576. int start_port, num_ports, p, start_hc, num_hcs, hc;
  577. if (0 > port) {
  578. start_hc = start_port = 0;
  579. num_ports = 8; /* shld be benign for 4 port devs */
  580. num_hcs = 2;
  581. } else {
  582. start_hc = port >> MV_PORT_HC_SHIFT;
  583. start_port = port;
  584. num_ports = num_hcs = 1;
  585. }
  586. DPRINTK("All registers for port(s) %u-%u:\n", start_port,
  587. num_ports > 1 ? num_ports - 1 : start_port);
  588. if (NULL != pdev) {
  589. DPRINTK("PCI config space regs:\n");
  590. mv_dump_pci_cfg(pdev, 0x68);
  591. }
  592. DPRINTK("PCI regs:\n");
  593. mv_dump_mem(mmio_base+0xc00, 0x3c);
  594. mv_dump_mem(mmio_base+0xd00, 0x34);
  595. mv_dump_mem(mmio_base+0xf00, 0x4);
  596. mv_dump_mem(mmio_base+0x1d00, 0x6c);
  597. for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
  598. hc_base = mv_hc_base(mmio_base, port >> MV_PORT_HC_SHIFT);
  599. DPRINTK("HC regs (HC %i):\n", hc);
  600. mv_dump_mem(hc_base, 0x1c);
  601. }
  602. for (p = start_port; p < start_port + num_ports; p++) {
  603. port_base = mv_port_base(mmio_base, p);
  604. DPRINTK("EDMA regs (port %i):\n",p);
  605. mv_dump_mem(port_base, 0x54);
  606. DPRINTK("SATA regs (port %i):\n",p);
  607. mv_dump_mem(port_base+0x300, 0x60);
  608. }
  609. #endif
  610. }
  611. static unsigned int mv_scr_offset(unsigned int sc_reg_in)
  612. {
  613. unsigned int ofs;
  614. switch (sc_reg_in) {
  615. case SCR_STATUS:
  616. case SCR_CONTROL:
  617. case SCR_ERROR:
  618. ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
  619. break;
  620. case SCR_ACTIVE:
  621. ofs = SATA_ACTIVE_OFS; /* active is not with the others */
  622. break;
  623. default:
  624. ofs = 0xffffffffU;
  625. break;
  626. }
  627. return ofs;
  628. }
  629. static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
  630. {
  631. unsigned int ofs = mv_scr_offset(sc_reg_in);
  632. if (0xffffffffU != ofs) {
  633. return readl(mv_ap_base(ap) + ofs);
  634. } else {
  635. return (u32) ofs;
  636. }
  637. }
  638. static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
  639. {
  640. unsigned int ofs = mv_scr_offset(sc_reg_in);
  641. if (0xffffffffU != ofs) {
  642. writelfl(val, mv_ap_base(ap) + ofs);
  643. }
  644. }
  645. /**
  646. * mv_host_stop - Host specific cleanup/stop routine.
  647. * @host_set: host data structure
  648. *
  649. * Disable ints, cleanup host memory, call general purpose
  650. * host_stop.
  651. *
  652. * LOCKING:
  653. * Inherited from caller.
  654. */
  655. static void mv_host_stop(struct ata_host_set *host_set)
  656. {
  657. struct mv_host_priv *hpriv = host_set->private_data;
  658. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  659. if (hpriv->hp_flags & MV_HP_FLAG_MSI) {
  660. pci_disable_msi(pdev);
  661. } else {
  662. pci_intx(pdev, 0);
  663. }
  664. kfree(hpriv);
  665. ata_host_stop(host_set);
  666. }
  667. static inline void mv_priv_free(struct mv_port_priv *pp, struct device *dev)
  668. {
  669. dma_free_coherent(dev, MV_PORT_PRIV_DMA_SZ, pp->crpb, pp->crpb_dma);
  670. }
  671. /**
  672. * mv_port_start - Port specific init/start routine.
  673. * @ap: ATA channel to manipulate
  674. *
  675. * Allocate and point to DMA memory, init port private memory,
  676. * zero indices.
  677. *
  678. * LOCKING:
  679. * Inherited from caller.
  680. */
  681. static int mv_port_start(struct ata_port *ap)
  682. {
  683. struct device *dev = ap->host_set->dev;
  684. struct mv_port_priv *pp;
  685. void __iomem *port_mmio = mv_ap_base(ap);
  686. void *mem;
  687. dma_addr_t mem_dma;
  688. int rc = -ENOMEM;
  689. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  690. if (!pp)
  691. goto err_out;
  692. memset(pp, 0, sizeof(*pp));
  693. mem = dma_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
  694. GFP_KERNEL);
  695. if (!mem)
  696. goto err_out_pp;
  697. memset(mem, 0, MV_PORT_PRIV_DMA_SZ);
  698. rc = ata_pad_alloc(ap, dev);
  699. if (rc)
  700. goto err_out_priv;
  701. /* First item in chunk of DMA memory:
  702. * 32-slot command request table (CRQB), 32 bytes each in size
  703. */
  704. pp->crqb = mem;
  705. pp->crqb_dma = mem_dma;
  706. mem += MV_CRQB_Q_SZ;
  707. mem_dma += MV_CRQB_Q_SZ;
  708. /* Second item:
  709. * 32-slot command response table (CRPB), 8 bytes each in size
  710. */
  711. pp->crpb = mem;
  712. pp->crpb_dma = mem_dma;
  713. mem += MV_CRPB_Q_SZ;
  714. mem_dma += MV_CRPB_Q_SZ;
  715. /* Third item:
  716. * Table of scatter-gather descriptors (ePRD), 16 bytes each
  717. */
  718. pp->sg_tbl = mem;
  719. pp->sg_tbl_dma = mem_dma;
  720. writelfl(EDMA_CFG_Q_DEPTH | EDMA_CFG_RD_BRST_EXT |
  721. EDMA_CFG_WR_BUFF_LEN, port_mmio + EDMA_CFG_OFS);
  722. writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
  723. writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
  724. port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
  725. writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
  726. writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
  727. writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
  728. writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
  729. port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
  730. pp->req_producer = pp->rsp_consumer = 0;
  731. /* Don't turn on EDMA here...do it before DMA commands only. Else
  732. * we'll be unable to send non-data, PIO, etc due to restricted access
  733. * to shadow regs.
  734. */
  735. ap->private_data = pp;
  736. return 0;
  737. err_out_priv:
  738. mv_priv_free(pp, dev);
  739. err_out_pp:
  740. kfree(pp);
  741. err_out:
  742. return rc;
  743. }
  744. /**
  745. * mv_port_stop - Port specific cleanup/stop routine.
  746. * @ap: ATA channel to manipulate
  747. *
  748. * Stop DMA, cleanup port memory.
  749. *
  750. * LOCKING:
  751. * This routine uses the host_set lock to protect the DMA stop.
  752. */
  753. static void mv_port_stop(struct ata_port *ap)
  754. {
  755. struct device *dev = ap->host_set->dev;
  756. struct mv_port_priv *pp = ap->private_data;
  757. unsigned long flags;
  758. spin_lock_irqsave(&ap->host_set->lock, flags);
  759. mv_stop_dma(ap);
  760. spin_unlock_irqrestore(&ap->host_set->lock, flags);
  761. ap->private_data = NULL;
  762. ata_pad_free(ap, dev);
  763. mv_priv_free(pp, dev);
  764. kfree(pp);
  765. }
  766. /**
  767. * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
  768. * @qc: queued command whose SG list to source from
  769. *
  770. * Populate the SG list and mark the last entry.
  771. *
  772. * LOCKING:
  773. * Inherited from caller.
  774. */
  775. static void mv_fill_sg(struct ata_queued_cmd *qc)
  776. {
  777. struct mv_port_priv *pp = qc->ap->private_data;
  778. unsigned int i = 0;
  779. struct scatterlist *sg;
  780. ata_for_each_sg(sg, qc) {
  781. dma_addr_t addr;
  782. u32 sg_len, len, offset;
  783. addr = sg_dma_address(sg);
  784. sg_len = sg_dma_len(sg);
  785. while (sg_len) {
  786. offset = addr & MV_DMA_BOUNDARY;
  787. len = sg_len;
  788. if ((offset + sg_len) > 0x10000)
  789. len = 0x10000 - offset;
  790. pp->sg_tbl[i].addr = cpu_to_le32(addr & 0xffffffff);
  791. pp->sg_tbl[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  792. pp->sg_tbl[i].flags_size = cpu_to_le32(len);
  793. sg_len -= len;
  794. addr += len;
  795. if (!sg_len && ata_sg_is_last(sg, qc))
  796. pp->sg_tbl[i].flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
  797. i++;
  798. }
  799. }
  800. }
  801. static inline unsigned mv_inc_q_index(unsigned *index)
  802. {
  803. *index = (*index + 1) & MV_MAX_Q_DEPTH_MASK;
  804. return *index;
  805. }
  806. static inline void mv_crqb_pack_cmd(u16 *cmdw, u8 data, u8 addr, unsigned last)
  807. {
  808. *cmdw = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
  809. (last ? CRQB_CMD_LAST : 0);
  810. }
  811. /**
  812. * mv_qc_prep - Host specific command preparation.
  813. * @qc: queued command to prepare
  814. *
  815. * This routine simply redirects to the general purpose routine
  816. * if command is not DMA. Else, it handles prep of the CRQB
  817. * (command request block), does some sanity checking, and calls
  818. * the SG load routine.
  819. *
  820. * LOCKING:
  821. * Inherited from caller.
  822. */
  823. static void mv_qc_prep(struct ata_queued_cmd *qc)
  824. {
  825. struct ata_port *ap = qc->ap;
  826. struct mv_port_priv *pp = ap->private_data;
  827. u16 *cw;
  828. struct ata_taskfile *tf;
  829. u16 flags = 0;
  830. if (ATA_PROT_DMA != qc->tf.protocol) {
  831. return;
  832. }
  833. /* the req producer index should be the same as we remember it */
  834. assert(((readl(mv_ap_base(qc->ap) + EDMA_REQ_Q_IN_PTR_OFS) >>
  835. EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  836. pp->req_producer);
  837. /* Fill in command request block
  838. */
  839. if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
  840. flags |= CRQB_FLAG_READ;
  841. }
  842. assert(MV_MAX_Q_DEPTH > qc->tag);
  843. flags |= qc->tag << CRQB_TAG_SHIFT;
  844. pp->crqb[pp->req_producer].sg_addr =
  845. cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
  846. pp->crqb[pp->req_producer].sg_addr_hi =
  847. cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
  848. pp->crqb[pp->req_producer].ctrl_flags = cpu_to_le16(flags);
  849. cw = &pp->crqb[pp->req_producer].ata_cmd[0];
  850. tf = &qc->tf;
  851. /* Sadly, the CRQB cannot accomodate all registers--there are
  852. * only 11 bytes...so we must pick and choose required
  853. * registers based on the command. So, we drop feature and
  854. * hob_feature for [RW] DMA commands, but they are needed for
  855. * NCQ. NCQ will drop hob_nsect.
  856. */
  857. switch (tf->command) {
  858. case ATA_CMD_READ:
  859. case ATA_CMD_READ_EXT:
  860. case ATA_CMD_WRITE:
  861. case ATA_CMD_WRITE_EXT:
  862. case ATA_CMD_WRITE_FUA_EXT:
  863. mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
  864. break;
  865. #ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */
  866. case ATA_CMD_FPDMA_READ:
  867. case ATA_CMD_FPDMA_WRITE:
  868. mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
  869. mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
  870. break;
  871. #endif /* FIXME: remove this line when NCQ added */
  872. default:
  873. /* The only other commands EDMA supports in non-queued and
  874. * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
  875. * of which are defined/used by Linux. If we get here, this
  876. * driver needs work.
  877. *
  878. * FIXME: modify libata to give qc_prep a return value and
  879. * return error here.
  880. */
  881. BUG_ON(tf->command);
  882. break;
  883. }
  884. mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
  885. mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
  886. mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
  887. mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
  888. mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
  889. mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
  890. mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
  891. mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
  892. mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
  893. if (!(qc->flags & ATA_QCFLAG_DMAMAP)) {
  894. return;
  895. }
  896. mv_fill_sg(qc);
  897. }
  898. /**
  899. * mv_qc_issue - Initiate a command to the host
  900. * @qc: queued command to start
  901. *
  902. * This routine simply redirects to the general purpose routine
  903. * if command is not DMA. Else, it sanity checks our local
  904. * caches of the request producer/consumer indices then enables
  905. * DMA and bumps the request producer index.
  906. *
  907. * LOCKING:
  908. * Inherited from caller.
  909. */
  910. static int mv_qc_issue(struct ata_queued_cmd *qc)
  911. {
  912. void __iomem *port_mmio = mv_ap_base(qc->ap);
  913. struct mv_port_priv *pp = qc->ap->private_data;
  914. u32 in_ptr;
  915. if (ATA_PROT_DMA != qc->tf.protocol) {
  916. /* We're about to send a non-EDMA capable command to the
  917. * port. Turn off EDMA so there won't be problems accessing
  918. * shadow block, etc registers.
  919. */
  920. mv_stop_dma(qc->ap);
  921. return ata_qc_issue_prot(qc);
  922. }
  923. in_ptr = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
  924. /* the req producer index should be the same as we remember it */
  925. assert(((in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  926. pp->req_producer);
  927. /* until we do queuing, the queue should be empty at this point */
  928. assert(((in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  929. ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) >>
  930. EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
  931. mv_inc_q_index(&pp->req_producer); /* now incr producer index */
  932. mv_start_dma(port_mmio, pp);
  933. /* and write the request in pointer to kick the EDMA to life */
  934. in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
  935. in_ptr |= pp->req_producer << EDMA_REQ_Q_PTR_SHIFT;
  936. writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
  937. return 0;
  938. }
  939. /**
  940. * mv_get_crpb_status - get status from most recently completed cmd
  941. * @ap: ATA channel to manipulate
  942. *
  943. * This routine is for use when the port is in DMA mode, when it
  944. * will be using the CRPB (command response block) method of
  945. * returning command completion information. We assert indices
  946. * are good, grab status, and bump the response consumer index to
  947. * prove that we're up to date.
  948. *
  949. * LOCKING:
  950. * Inherited from caller.
  951. */
  952. static u8 mv_get_crpb_status(struct ata_port *ap)
  953. {
  954. void __iomem *port_mmio = mv_ap_base(ap);
  955. struct mv_port_priv *pp = ap->private_data;
  956. u32 out_ptr;
  957. out_ptr = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
  958. /* the response consumer index should be the same as we remember it */
  959. assert(((out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  960. pp->rsp_consumer);
  961. /* increment our consumer index... */
  962. pp->rsp_consumer = mv_inc_q_index(&pp->rsp_consumer);
  963. /* and, until we do NCQ, there should only be 1 CRPB waiting */
  964. assert(((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) >>
  965. EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  966. pp->rsp_consumer);
  967. /* write out our inc'd consumer index so EDMA knows we're caught up */
  968. out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
  969. out_ptr |= pp->rsp_consumer << EDMA_RSP_Q_PTR_SHIFT;
  970. writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
  971. /* Return ATA status register for completed CRPB */
  972. return (pp->crpb[pp->rsp_consumer].flags >> CRPB_FLAG_STATUS_SHIFT);
  973. }
  974. /**
  975. * mv_err_intr - Handle error interrupts on the port
  976. * @ap: ATA channel to manipulate
  977. *
  978. * In most cases, just clear the interrupt and move on. However,
  979. * some cases require an eDMA reset, which is done right before
  980. * the COMRESET in mv_phy_reset(). The SERR case requires a
  981. * clear of pending errors in the SATA SERROR register. Finally,
  982. * if the port disabled DMA, update our cached copy to match.
  983. *
  984. * LOCKING:
  985. * Inherited from caller.
  986. */
  987. static void mv_err_intr(struct ata_port *ap)
  988. {
  989. void __iomem *port_mmio = mv_ap_base(ap);
  990. u32 edma_err_cause, serr = 0;
  991. edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
  992. if (EDMA_ERR_SERR & edma_err_cause) {
  993. serr = scr_read(ap, SCR_ERROR);
  994. scr_write_flush(ap, SCR_ERROR, serr);
  995. }
  996. if (EDMA_ERR_SELF_DIS & edma_err_cause) {
  997. struct mv_port_priv *pp = ap->private_data;
  998. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  999. }
  1000. DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
  1001. "SERR: 0x%08x\n", ap->id, edma_err_cause, serr);
  1002. /* Clear EDMA now that SERR cleanup done */
  1003. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
  1004. /* check for fatal here and recover if needed */
  1005. if (EDMA_ERR_FATAL & edma_err_cause) {
  1006. mv_stop_and_reset(ap);
  1007. }
  1008. }
  1009. /**
  1010. * mv_host_intr - Handle all interrupts on the given host controller
  1011. * @host_set: host specific structure
  1012. * @relevant: port error bits relevant to this host controller
  1013. * @hc: which host controller we're to look at
  1014. *
  1015. * Read then write clear the HC interrupt status then walk each
  1016. * port connected to the HC and see if it needs servicing. Port
  1017. * success ints are reported in the HC interrupt status reg, the
  1018. * port error ints are reported in the higher level main
  1019. * interrupt status register and thus are passed in via the
  1020. * 'relevant' argument.
  1021. *
  1022. * LOCKING:
  1023. * Inherited from caller.
  1024. */
  1025. static void mv_host_intr(struct ata_host_set *host_set, u32 relevant,
  1026. unsigned int hc)
  1027. {
  1028. void __iomem *mmio = host_set->mmio_base;
  1029. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  1030. struct ata_port *ap;
  1031. struct ata_queued_cmd *qc;
  1032. u32 hc_irq_cause;
  1033. int shift, port, port0, hard_port, handled;
  1034. unsigned int err_mask;
  1035. u8 ata_status = 0;
  1036. if (hc == 0) {
  1037. port0 = 0;
  1038. } else {
  1039. port0 = MV_PORTS_PER_HC;
  1040. }
  1041. /* we'll need the HC success int register in most cases */
  1042. hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
  1043. if (hc_irq_cause) {
  1044. writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
  1045. }
  1046. VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
  1047. hc,relevant,hc_irq_cause);
  1048. for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
  1049. ap = host_set->ports[port];
  1050. hard_port = port & MV_PORT_MASK; /* range 0-3 */
  1051. handled = 0; /* ensure ata_status is set if handled++ */
  1052. if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
  1053. /* new CRPB on the queue; just one at a time until NCQ
  1054. */
  1055. ata_status = mv_get_crpb_status(ap);
  1056. handled++;
  1057. } else if ((DEV_IRQ << hard_port) & hc_irq_cause) {
  1058. /* received ATA IRQ; read the status reg to clear INTRQ
  1059. */
  1060. ata_status = readb((void __iomem *)
  1061. ap->ioaddr.status_addr);
  1062. handled++;
  1063. }
  1064. if (ap &&
  1065. (ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR)))
  1066. continue;
  1067. err_mask = ac_err_mask(ata_status);
  1068. shift = port << 1; /* (port * 2) */
  1069. if (port >= MV_PORTS_PER_HC) {
  1070. shift++; /* skip bit 8 in the HC Main IRQ reg */
  1071. }
  1072. if ((PORT0_ERR << shift) & relevant) {
  1073. mv_err_intr(ap);
  1074. err_mask |= AC_ERR_OTHER;
  1075. handled++;
  1076. }
  1077. if (handled && ap) {
  1078. qc = ata_qc_from_tag(ap, ap->active_tag);
  1079. if (NULL != qc) {
  1080. VPRINTK("port %u IRQ found for qc, "
  1081. "ata_status 0x%x\n", port,ata_status);
  1082. /* mark qc status appropriately */
  1083. if (!(qc->tf.ctl & ATA_NIEN)) {
  1084. qc->err_mask |= err_mask;
  1085. ata_qc_complete(qc);
  1086. }
  1087. }
  1088. }
  1089. }
  1090. VPRINTK("EXIT\n");
  1091. }
  1092. /**
  1093. * mv_interrupt -
  1094. * @irq: unused
  1095. * @dev_instance: private data; in this case the host structure
  1096. * @regs: unused
  1097. *
  1098. * Read the read only register to determine if any host
  1099. * controllers have pending interrupts. If so, call lower level
  1100. * routine to handle. Also check for PCI errors which are only
  1101. * reported here.
  1102. *
  1103. * LOCKING:
  1104. * This routine holds the host_set lock while processing pending
  1105. * interrupts.
  1106. */
  1107. static irqreturn_t mv_interrupt(int irq, void *dev_instance,
  1108. struct pt_regs *regs)
  1109. {
  1110. struct ata_host_set *host_set = dev_instance;
  1111. unsigned int hc, handled = 0, n_hcs;
  1112. void __iomem *mmio = host_set->mmio_base;
  1113. u32 irq_stat;
  1114. irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
  1115. /* check the cases where we either have nothing pending or have read
  1116. * a bogus register value which can indicate HW removal or PCI fault
  1117. */
  1118. if (!irq_stat || (0xffffffffU == irq_stat)) {
  1119. return IRQ_NONE;
  1120. }
  1121. n_hcs = mv_get_hc_count(host_set->ports[0]->flags);
  1122. spin_lock(&host_set->lock);
  1123. for (hc = 0; hc < n_hcs; hc++) {
  1124. u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
  1125. if (relevant) {
  1126. mv_host_intr(host_set, relevant, hc);
  1127. handled++;
  1128. }
  1129. }
  1130. if (PCI_ERR & irq_stat) {
  1131. printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
  1132. readl(mmio + PCI_IRQ_CAUSE_OFS));
  1133. DPRINTK("All regs @ PCI error\n");
  1134. mv_dump_all_regs(mmio, -1, to_pci_dev(host_set->dev));
  1135. writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
  1136. handled++;
  1137. }
  1138. spin_unlock(&host_set->lock);
  1139. return IRQ_RETVAL(handled);
  1140. }
  1141. static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
  1142. {
  1143. void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
  1144. unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
  1145. return hc_mmio + ofs;
  1146. }
  1147. static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
  1148. {
  1149. unsigned int ofs;
  1150. switch (sc_reg_in) {
  1151. case SCR_STATUS:
  1152. case SCR_ERROR:
  1153. case SCR_CONTROL:
  1154. ofs = sc_reg_in * sizeof(u32);
  1155. break;
  1156. default:
  1157. ofs = 0xffffffffU;
  1158. break;
  1159. }
  1160. return ofs;
  1161. }
  1162. static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
  1163. {
  1164. void __iomem *mmio = mv5_phy_base(ap->host_set->mmio_base, ap->port_no);
  1165. unsigned int ofs = mv5_scr_offset(sc_reg_in);
  1166. if (ofs != 0xffffffffU)
  1167. return readl(mmio + ofs);
  1168. else
  1169. return (u32) ofs;
  1170. }
  1171. static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
  1172. {
  1173. void __iomem *mmio = mv5_phy_base(ap->host_set->mmio_base, ap->port_no);
  1174. unsigned int ofs = mv5_scr_offset(sc_reg_in);
  1175. if (ofs != 0xffffffffU)
  1176. writelfl(val, mmio + ofs);
  1177. }
  1178. static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
  1179. {
  1180. u8 rev_id;
  1181. int early_5080;
  1182. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  1183. early_5080 = (pdev->device == 0x5080) && (rev_id == 0);
  1184. if (!early_5080) {
  1185. u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
  1186. tmp |= (1 << 0);
  1187. writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
  1188. }
  1189. mv_reset_pci_bus(pdev, mmio);
  1190. }
  1191. static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
  1192. {
  1193. writel(0x0fcfffff, mmio + MV_FLASH_CTL);
  1194. }
  1195. static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
  1196. void __iomem *mmio)
  1197. {
  1198. void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
  1199. u32 tmp;
  1200. tmp = readl(phy_mmio + MV5_PHY_MODE);
  1201. hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
  1202. hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
  1203. }
  1204. static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
  1205. {
  1206. u32 tmp;
  1207. writel(0, mmio + MV_GPIO_PORT_CTL);
  1208. /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
  1209. tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
  1210. tmp |= ~(1 << 0);
  1211. writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
  1212. }
  1213. static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  1214. unsigned int port)
  1215. {
  1216. void __iomem *phy_mmio = mv5_phy_base(mmio, port);
  1217. const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
  1218. u32 tmp;
  1219. int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
  1220. if (fix_apm_sq) {
  1221. tmp = readl(phy_mmio + MV5_LT_MODE);
  1222. tmp |= (1 << 19);
  1223. writel(tmp, phy_mmio + MV5_LT_MODE);
  1224. tmp = readl(phy_mmio + MV5_PHY_CTL);
  1225. tmp &= ~0x3;
  1226. tmp |= 0x1;
  1227. writel(tmp, phy_mmio + MV5_PHY_CTL);
  1228. }
  1229. tmp = readl(phy_mmio + MV5_PHY_MODE);
  1230. tmp &= ~mask;
  1231. tmp |= hpriv->signal[port].pre;
  1232. tmp |= hpriv->signal[port].amps;
  1233. writel(tmp, phy_mmio + MV5_PHY_MODE);
  1234. }
  1235. #undef ZERO
  1236. #define ZERO(reg) writel(0, port_mmio + (reg))
  1237. static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
  1238. unsigned int port)
  1239. {
  1240. void __iomem *port_mmio = mv_port_base(mmio, port);
  1241. writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
  1242. mv_channel_reset(hpriv, mmio, port);
  1243. ZERO(0x028); /* command */
  1244. writel(0x11f, port_mmio + EDMA_CFG_OFS);
  1245. ZERO(0x004); /* timer */
  1246. ZERO(0x008); /* irq err cause */
  1247. ZERO(0x00c); /* irq err mask */
  1248. ZERO(0x010); /* rq bah */
  1249. ZERO(0x014); /* rq inp */
  1250. ZERO(0x018); /* rq outp */
  1251. ZERO(0x01c); /* respq bah */
  1252. ZERO(0x024); /* respq outp */
  1253. ZERO(0x020); /* respq inp */
  1254. ZERO(0x02c); /* test control */
  1255. writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
  1256. }
  1257. #undef ZERO
  1258. #define ZERO(reg) writel(0, hc_mmio + (reg))
  1259. static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  1260. unsigned int hc)
  1261. {
  1262. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  1263. u32 tmp;
  1264. ZERO(0x00c);
  1265. ZERO(0x010);
  1266. ZERO(0x014);
  1267. ZERO(0x018);
  1268. tmp = readl(hc_mmio + 0x20);
  1269. tmp &= 0x1c1c1c1c;
  1270. tmp |= 0x03030303;
  1271. writel(tmp, hc_mmio + 0x20);
  1272. }
  1273. #undef ZERO
  1274. static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  1275. unsigned int n_hc)
  1276. {
  1277. unsigned int hc, port;
  1278. for (hc = 0; hc < n_hc; hc++) {
  1279. for (port = 0; port < MV_PORTS_PER_HC; port++)
  1280. mv5_reset_hc_port(hpriv, mmio,
  1281. (hc * MV_PORTS_PER_HC) + port);
  1282. mv5_reset_one_hc(hpriv, mmio, hc);
  1283. }
  1284. return 0;
  1285. }
  1286. #undef ZERO
  1287. #define ZERO(reg) writel(0, mmio + (reg))
  1288. static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
  1289. {
  1290. u32 tmp;
  1291. tmp = readl(mmio + MV_PCI_MODE);
  1292. tmp &= 0xff00ffff;
  1293. writel(tmp, mmio + MV_PCI_MODE);
  1294. ZERO(MV_PCI_DISC_TIMER);
  1295. ZERO(MV_PCI_MSI_TRIGGER);
  1296. writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
  1297. ZERO(HC_MAIN_IRQ_MASK_OFS);
  1298. ZERO(MV_PCI_SERR_MASK);
  1299. ZERO(PCI_IRQ_CAUSE_OFS);
  1300. ZERO(PCI_IRQ_MASK_OFS);
  1301. ZERO(MV_PCI_ERR_LOW_ADDRESS);
  1302. ZERO(MV_PCI_ERR_HIGH_ADDRESS);
  1303. ZERO(MV_PCI_ERR_ATTRIBUTE);
  1304. ZERO(MV_PCI_ERR_COMMAND);
  1305. }
  1306. #undef ZERO
  1307. static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
  1308. {
  1309. u32 tmp;
  1310. mv5_reset_flash(hpriv, mmio);
  1311. tmp = readl(mmio + MV_GPIO_PORT_CTL);
  1312. tmp &= 0x3;
  1313. tmp |= (1 << 5) | (1 << 6);
  1314. writel(tmp, mmio + MV_GPIO_PORT_CTL);
  1315. }
  1316. /**
  1317. * mv6_reset_hc - Perform the 6xxx global soft reset
  1318. * @mmio: base address of the HBA
  1319. *
  1320. * This routine only applies to 6xxx parts.
  1321. *
  1322. * LOCKING:
  1323. * Inherited from caller.
  1324. */
  1325. static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  1326. unsigned int n_hc)
  1327. {
  1328. void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
  1329. int i, rc = 0;
  1330. u32 t;
  1331. /* Following procedure defined in PCI "main command and status
  1332. * register" table.
  1333. */
  1334. t = readl(reg);
  1335. writel(t | STOP_PCI_MASTER, reg);
  1336. for (i = 0; i < 1000; i++) {
  1337. udelay(1);
  1338. t = readl(reg);
  1339. if (PCI_MASTER_EMPTY & t) {
  1340. break;
  1341. }
  1342. }
  1343. if (!(PCI_MASTER_EMPTY & t)) {
  1344. printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
  1345. rc = 1;
  1346. goto done;
  1347. }
  1348. /* set reset */
  1349. i = 5;
  1350. do {
  1351. writel(t | GLOB_SFT_RST, reg);
  1352. t = readl(reg);
  1353. udelay(1);
  1354. } while (!(GLOB_SFT_RST & t) && (i-- > 0));
  1355. if (!(GLOB_SFT_RST & t)) {
  1356. printk(KERN_ERR DRV_NAME ": can't set global reset\n");
  1357. rc = 1;
  1358. goto done;
  1359. }
  1360. /* clear reset and *reenable the PCI master* (not mentioned in spec) */
  1361. i = 5;
  1362. do {
  1363. writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
  1364. t = readl(reg);
  1365. udelay(1);
  1366. } while ((GLOB_SFT_RST & t) && (i-- > 0));
  1367. if (GLOB_SFT_RST & t) {
  1368. printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
  1369. rc = 1;
  1370. }
  1371. done:
  1372. return rc;
  1373. }
  1374. static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
  1375. void __iomem *mmio)
  1376. {
  1377. void __iomem *port_mmio;
  1378. u32 tmp;
  1379. tmp = readl(mmio + MV_RESET_CFG);
  1380. if ((tmp & (1 << 0)) == 0) {
  1381. hpriv->signal[idx].amps = 0x7 << 8;
  1382. hpriv->signal[idx].pre = 0x1 << 5;
  1383. return;
  1384. }
  1385. port_mmio = mv_port_base(mmio, idx);
  1386. tmp = readl(port_mmio + PHY_MODE2);
  1387. hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
  1388. hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
  1389. }
  1390. static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
  1391. {
  1392. writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
  1393. }
  1394. static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  1395. unsigned int port)
  1396. {
  1397. void __iomem *port_mmio = mv_port_base(mmio, port);
  1398. u32 hp_flags = hpriv->hp_flags;
  1399. int fix_phy_mode2 =
  1400. hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
  1401. int fix_phy_mode4 =
  1402. hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
  1403. u32 m2, tmp;
  1404. if (fix_phy_mode2) {
  1405. m2 = readl(port_mmio + PHY_MODE2);
  1406. m2 &= ~(1 << 16);
  1407. m2 |= (1 << 31);
  1408. writel(m2, port_mmio + PHY_MODE2);
  1409. udelay(200);
  1410. m2 = readl(port_mmio + PHY_MODE2);
  1411. m2 &= ~((1 << 16) | (1 << 31));
  1412. writel(m2, port_mmio + PHY_MODE2);
  1413. udelay(200);
  1414. }
  1415. /* who knows what this magic does */
  1416. tmp = readl(port_mmio + PHY_MODE3);
  1417. tmp &= ~0x7F800000;
  1418. tmp |= 0x2A800000;
  1419. writel(tmp, port_mmio + PHY_MODE3);
  1420. if (fix_phy_mode4) {
  1421. u32 m4;
  1422. m4 = readl(port_mmio + PHY_MODE4);
  1423. if (hp_flags & MV_HP_ERRATA_60X1B2)
  1424. tmp = readl(port_mmio + 0x310);
  1425. m4 = (m4 & ~(1 << 1)) | (1 << 0);
  1426. writel(m4, port_mmio + PHY_MODE4);
  1427. if (hp_flags & MV_HP_ERRATA_60X1B2)
  1428. writel(tmp, port_mmio + 0x310);
  1429. }
  1430. /* Revert values of pre-emphasis and signal amps to the saved ones */
  1431. m2 = readl(port_mmio + PHY_MODE2);
  1432. m2 &= ~MV_M2_PREAMP_MASK;
  1433. m2 |= hpriv->signal[port].amps;
  1434. m2 |= hpriv->signal[port].pre;
  1435. m2 &= ~(1 << 16);
  1436. writel(m2, port_mmio + PHY_MODE2);
  1437. }
  1438. static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
  1439. unsigned int port_no)
  1440. {
  1441. void __iomem *port_mmio = mv_port_base(mmio, port_no);
  1442. writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
  1443. if (IS_60XX(hpriv)) {
  1444. u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
  1445. ifctl |= (1 << 12) | (1 << 7);
  1446. writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
  1447. }
  1448. udelay(25); /* allow reset propagation */
  1449. /* Spec never mentions clearing the bit. Marvell's driver does
  1450. * clear the bit, however.
  1451. */
  1452. writelfl(0, port_mmio + EDMA_CMD_OFS);
  1453. hpriv->ops->phy_errata(hpriv, mmio, port_no);
  1454. if (IS_50XX(hpriv))
  1455. mdelay(1);
  1456. }
  1457. static void mv_stop_and_reset(struct ata_port *ap)
  1458. {
  1459. struct mv_host_priv *hpriv = ap->host_set->private_data;
  1460. void __iomem *mmio = ap->host_set->mmio_base;
  1461. mv_stop_dma(ap);
  1462. mv_channel_reset(hpriv, mmio, ap->port_no);
  1463. __mv_phy_reset(ap, 0);
  1464. }
  1465. static inline void __msleep(unsigned int msec, int can_sleep)
  1466. {
  1467. if (can_sleep)
  1468. msleep(msec);
  1469. else
  1470. mdelay(msec);
  1471. }
  1472. /**
  1473. * __mv_phy_reset - Perform eDMA reset followed by COMRESET
  1474. * @ap: ATA channel to manipulate
  1475. *
  1476. * Part of this is taken from __sata_phy_reset and modified to
  1477. * not sleep since this routine gets called from interrupt level.
  1478. *
  1479. * LOCKING:
  1480. * Inherited from caller. This is coded to safe to call at
  1481. * interrupt level, i.e. it does not sleep.
  1482. */
  1483. static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
  1484. {
  1485. struct mv_port_priv *pp = ap->private_data;
  1486. struct mv_host_priv *hpriv = ap->host_set->private_data;
  1487. void __iomem *port_mmio = mv_ap_base(ap);
  1488. struct ata_taskfile tf;
  1489. struct ata_device *dev = &ap->device[0];
  1490. unsigned long timeout;
  1491. int retry = 5;
  1492. u32 sstatus;
  1493. VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);
  1494. DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
  1495. "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
  1496. mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
  1497. /* Issue COMRESET via SControl */
  1498. comreset_retry:
  1499. scr_write_flush(ap, SCR_CONTROL, 0x301);
  1500. __msleep(1, can_sleep);
  1501. scr_write_flush(ap, SCR_CONTROL, 0x300);
  1502. __msleep(20, can_sleep);
  1503. timeout = jiffies + msecs_to_jiffies(200);
  1504. do {
  1505. sstatus = scr_read(ap, SCR_STATUS) & 0x3;
  1506. if ((sstatus == 3) || (sstatus == 0))
  1507. break;
  1508. __msleep(1, can_sleep);
  1509. } while (time_before(jiffies, timeout));
  1510. /* work around errata */
  1511. if (IS_60XX(hpriv) &&
  1512. (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
  1513. (retry-- > 0))
  1514. goto comreset_retry;
  1515. DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
  1516. "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
  1517. mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
  1518. if (sata_dev_present(ap)) {
  1519. ata_port_probe(ap);
  1520. } else {
  1521. printk(KERN_INFO "ata%u: no device found (phy stat %08x)\n",
  1522. ap->id, scr_read(ap, SCR_STATUS));
  1523. ata_port_disable(ap);
  1524. return;
  1525. }
  1526. ap->cbl = ATA_CBL_SATA;
  1527. /* even after SStatus reflects that device is ready,
  1528. * it seems to take a while for link to be fully
  1529. * established (and thus Status no longer 0x80/0x7F),
  1530. * so we poll a bit for that, here.
  1531. */
  1532. retry = 20;
  1533. while (1) {
  1534. u8 drv_stat = ata_check_status(ap);
  1535. if ((drv_stat != 0x80) && (drv_stat != 0x7f))
  1536. break;
  1537. __msleep(500, can_sleep);
  1538. if (retry-- <= 0)
  1539. break;
  1540. }
  1541. tf.lbah = readb((void __iomem *) ap->ioaddr.lbah_addr);
  1542. tf.lbam = readb((void __iomem *) ap->ioaddr.lbam_addr);
  1543. tf.lbal = readb((void __iomem *) ap->ioaddr.lbal_addr);
  1544. tf.nsect = readb((void __iomem *) ap->ioaddr.nsect_addr);
  1545. dev->class = ata_dev_classify(&tf);
  1546. if (!ata_dev_present(dev)) {
  1547. VPRINTK("Port disabled post-sig: No device present.\n");
  1548. ata_port_disable(ap);
  1549. }
  1550. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
  1551. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  1552. VPRINTK("EXIT\n");
  1553. }
  1554. static void mv_phy_reset(struct ata_port *ap)
  1555. {
  1556. __mv_phy_reset(ap, 1);
  1557. }
  1558. /**
  1559. * mv_eng_timeout - Routine called by libata when SCSI times out I/O
  1560. * @ap: ATA channel to manipulate
  1561. *
  1562. * Intent is to clear all pending error conditions, reset the
  1563. * chip/bus, fail the command, and move on.
  1564. *
  1565. * LOCKING:
  1566. * This routine holds the host_set lock while failing the command.
  1567. */
  1568. static void mv_eng_timeout(struct ata_port *ap)
  1569. {
  1570. struct ata_queued_cmd *qc;
  1571. unsigned long flags;
  1572. printk(KERN_ERR "ata%u: Entering mv_eng_timeout\n",ap->id);
  1573. DPRINTK("All regs @ start of eng_timeout\n");
  1574. mv_dump_all_regs(ap->host_set->mmio_base, ap->port_no,
  1575. to_pci_dev(ap->host_set->dev));
  1576. qc = ata_qc_from_tag(ap, ap->active_tag);
  1577. printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
  1578. ap->host_set->mmio_base, ap, qc, qc->scsicmd,
  1579. &qc->scsicmd->cmnd);
  1580. mv_err_intr(ap);
  1581. mv_stop_and_reset(ap);
  1582. if (!qc) {
  1583. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  1584. ap->id);
  1585. } else {
  1586. /* hack alert! We cannot use the supplied completion
  1587. * function from inside the ->eh_strategy_handler() thread.
  1588. * libata is the only user of ->eh_strategy_handler() in
  1589. * any kernel, so the default scsi_done() assumes it is
  1590. * not being called from the SCSI EH.
  1591. */
  1592. spin_lock_irqsave(&ap->host_set->lock, flags);
  1593. qc->scsidone = scsi_finish_command;
  1594. qc->err_mask |= AC_ERR_OTHER;
  1595. ata_qc_complete(qc);
  1596. spin_unlock_irqrestore(&ap->host_set->lock, flags);
  1597. }
  1598. }
  1599. /**
  1600. * mv_port_init - Perform some early initialization on a single port.
  1601. * @port: libata data structure storing shadow register addresses
  1602. * @port_mmio: base address of the port
  1603. *
  1604. * Initialize shadow register mmio addresses, clear outstanding
  1605. * interrupts on the port, and unmask interrupts for the future
  1606. * start of the port.
  1607. *
  1608. * LOCKING:
  1609. * Inherited from caller.
  1610. */
  1611. static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
  1612. {
  1613. unsigned long shd_base = (unsigned long) port_mmio + SHD_BLK_OFS;
  1614. unsigned serr_ofs;
  1615. /* PIO related setup
  1616. */
  1617. port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
  1618. port->error_addr =
  1619. port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
  1620. port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
  1621. port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
  1622. port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
  1623. port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
  1624. port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
  1625. port->status_addr =
  1626. port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
  1627. /* special case: control/altstatus doesn't have ATA_REG_ address */
  1628. port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
  1629. /* unused: */
  1630. port->cmd_addr = port->bmdma_addr = port->scr_addr = 0;
  1631. /* Clear any currently outstanding port interrupt conditions */
  1632. serr_ofs = mv_scr_offset(SCR_ERROR);
  1633. writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
  1634. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
  1635. /* unmask all EDMA error interrupts */
  1636. writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
  1637. VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
  1638. readl(port_mmio + EDMA_CFG_OFS),
  1639. readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
  1640. readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
  1641. }
  1642. static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
  1643. unsigned int board_idx)
  1644. {
  1645. u8 rev_id;
  1646. u32 hp_flags = hpriv->hp_flags;
  1647. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  1648. switch(board_idx) {
  1649. case chip_5080:
  1650. hpriv->ops = &mv5xxx_ops;
  1651. hp_flags |= MV_HP_50XX;
  1652. switch (rev_id) {
  1653. case 0x1:
  1654. hp_flags |= MV_HP_ERRATA_50XXB0;
  1655. break;
  1656. case 0x3:
  1657. hp_flags |= MV_HP_ERRATA_50XXB2;
  1658. break;
  1659. default:
  1660. dev_printk(KERN_WARNING, &pdev->dev,
  1661. "Applying 50XXB2 workarounds to unknown rev\n");
  1662. hp_flags |= MV_HP_ERRATA_50XXB2;
  1663. break;
  1664. }
  1665. break;
  1666. case chip_504x:
  1667. case chip_508x:
  1668. hpriv->ops = &mv5xxx_ops;
  1669. hp_flags |= MV_HP_50XX;
  1670. switch (rev_id) {
  1671. case 0x0:
  1672. hp_flags |= MV_HP_ERRATA_50XXB0;
  1673. break;
  1674. case 0x3:
  1675. hp_flags |= MV_HP_ERRATA_50XXB2;
  1676. break;
  1677. default:
  1678. dev_printk(KERN_WARNING, &pdev->dev,
  1679. "Applying B2 workarounds to unknown rev\n");
  1680. hp_flags |= MV_HP_ERRATA_50XXB2;
  1681. break;
  1682. }
  1683. break;
  1684. case chip_604x:
  1685. case chip_608x:
  1686. hpriv->ops = &mv6xxx_ops;
  1687. switch (rev_id) {
  1688. case 0x7:
  1689. hp_flags |= MV_HP_ERRATA_60X1B2;
  1690. break;
  1691. case 0x9:
  1692. hp_flags |= MV_HP_ERRATA_60X1C0;
  1693. break;
  1694. default:
  1695. dev_printk(KERN_WARNING, &pdev->dev,
  1696. "Applying B2 workarounds to unknown rev\n");
  1697. hp_flags |= MV_HP_ERRATA_60X1B2;
  1698. break;
  1699. }
  1700. break;
  1701. default:
  1702. printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
  1703. return 1;
  1704. }
  1705. hpriv->hp_flags = hp_flags;
  1706. return 0;
  1707. }
  1708. /**
  1709. * mv_init_host - Perform some early initialization of the host.
  1710. * @pdev: host PCI device
  1711. * @probe_ent: early data struct representing the host
  1712. *
  1713. * If possible, do an early global reset of the host. Then do
  1714. * our port init and clear/unmask all/relevant host interrupts.
  1715. *
  1716. * LOCKING:
  1717. * Inherited from caller.
  1718. */
  1719. static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
  1720. unsigned int board_idx)
  1721. {
  1722. int rc = 0, n_hc, port, hc;
  1723. void __iomem *mmio = probe_ent->mmio_base;
  1724. struct mv_host_priv *hpriv = probe_ent->private_data;
  1725. /* global interrupt mask */
  1726. writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);
  1727. rc = mv_chip_id(pdev, hpriv, board_idx);
  1728. if (rc)
  1729. goto done;
  1730. n_hc = mv_get_hc_count(probe_ent->host_flags);
  1731. probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;
  1732. for (port = 0; port < probe_ent->n_ports; port++)
  1733. hpriv->ops->read_preamp(hpriv, port, mmio);
  1734. rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
  1735. if (rc)
  1736. goto done;
  1737. hpriv->ops->reset_flash(hpriv, mmio);
  1738. hpriv->ops->reset_bus(pdev, mmio);
  1739. hpriv->ops->enable_leds(hpriv, mmio);
  1740. for (port = 0; port < probe_ent->n_ports; port++) {
  1741. if (IS_60XX(hpriv)) {
  1742. void __iomem *port_mmio = mv_port_base(mmio, port);
  1743. u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
  1744. ifctl |= (1 << 12);
  1745. writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
  1746. }
  1747. hpriv->ops->phy_errata(hpriv, mmio, port);
  1748. }
  1749. for (port = 0; port < probe_ent->n_ports; port++) {
  1750. void __iomem *port_mmio = mv_port_base(mmio, port);
  1751. mv_port_init(&probe_ent->port[port], port_mmio);
  1752. }
  1753. for (hc = 0; hc < n_hc; hc++) {
  1754. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  1755. VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
  1756. "(before clear)=0x%08x\n", hc,
  1757. readl(hc_mmio + HC_CFG_OFS),
  1758. readl(hc_mmio + HC_IRQ_CAUSE_OFS));
  1759. /* Clear any currently outstanding hc interrupt conditions */
  1760. writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
  1761. }
  1762. /* Clear any currently outstanding host interrupt conditions */
  1763. writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
  1764. /* and unmask interrupt generation for host regs */
  1765. writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
  1766. writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
  1767. VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
  1768. "PCI int cause/mask=0x%08x/0x%08x\n",
  1769. readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
  1770. readl(mmio + HC_MAIN_IRQ_MASK_OFS),
  1771. readl(mmio + PCI_IRQ_CAUSE_OFS),
  1772. readl(mmio + PCI_IRQ_MASK_OFS));
  1773. done:
  1774. return rc;
  1775. }
  1776. /**
  1777. * mv_print_info - Dump key info to kernel log for perusal.
  1778. * @probe_ent: early data struct representing the host
  1779. *
  1780. * FIXME: complete this.
  1781. *
  1782. * LOCKING:
  1783. * Inherited from caller.
  1784. */
  1785. static void mv_print_info(struct ata_probe_ent *probe_ent)
  1786. {
  1787. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1788. struct mv_host_priv *hpriv = probe_ent->private_data;
  1789. u8 rev_id, scc;
  1790. const char *scc_s;
  1791. /* Use this to determine the HW stepping of the chip so we know
  1792. * what errata to workaround
  1793. */
  1794. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  1795. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
  1796. if (scc == 0)
  1797. scc_s = "SCSI";
  1798. else if (scc == 0x01)
  1799. scc_s = "RAID";
  1800. else
  1801. scc_s = "unknown";
  1802. dev_printk(KERN_INFO, &pdev->dev,
  1803. "%u slots %u ports %s mode IRQ via %s\n",
  1804. (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
  1805. scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
  1806. }
  1807. /**
  1808. * mv_init_one - handle a positive probe of a Marvell host
  1809. * @pdev: PCI device found
  1810. * @ent: PCI device ID entry for the matched host
  1811. *
  1812. * LOCKING:
  1813. * Inherited from caller.
  1814. */
  1815. static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1816. {
  1817. static int printed_version = 0;
  1818. struct ata_probe_ent *probe_ent = NULL;
  1819. struct mv_host_priv *hpriv;
  1820. unsigned int board_idx = (unsigned int)ent->driver_data;
  1821. void __iomem *mmio_base;
  1822. int pci_dev_busy = 0, rc;
  1823. if (!printed_version++)
  1824. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  1825. rc = pci_enable_device(pdev);
  1826. if (rc) {
  1827. return rc;
  1828. }
  1829. rc = pci_request_regions(pdev, DRV_NAME);
  1830. if (rc) {
  1831. pci_dev_busy = 1;
  1832. goto err_out;
  1833. }
  1834. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1835. if (probe_ent == NULL) {
  1836. rc = -ENOMEM;
  1837. goto err_out_regions;
  1838. }
  1839. memset(probe_ent, 0, sizeof(*probe_ent));
  1840. probe_ent->dev = pci_dev_to_dev(pdev);
  1841. INIT_LIST_HEAD(&probe_ent->node);
  1842. mmio_base = pci_iomap(pdev, MV_PRIMARY_BAR, 0);
  1843. if (mmio_base == NULL) {
  1844. rc = -ENOMEM;
  1845. goto err_out_free_ent;
  1846. }
  1847. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1848. if (!hpriv) {
  1849. rc = -ENOMEM;
  1850. goto err_out_iounmap;
  1851. }
  1852. memset(hpriv, 0, sizeof(*hpriv));
  1853. probe_ent->sht = mv_port_info[board_idx].sht;
  1854. probe_ent->host_flags = mv_port_info[board_idx].host_flags;
  1855. probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
  1856. probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
  1857. probe_ent->port_ops = mv_port_info[board_idx].port_ops;
  1858. probe_ent->irq = pdev->irq;
  1859. probe_ent->irq_flags = SA_SHIRQ;
  1860. probe_ent->mmio_base = mmio_base;
  1861. probe_ent->private_data = hpriv;
  1862. /* initialize adapter */
  1863. rc = mv_init_host(pdev, probe_ent, board_idx);
  1864. if (rc) {
  1865. goto err_out_hpriv;
  1866. }
  1867. /* Enable interrupts */
  1868. if (msi && pci_enable_msi(pdev) == 0) {
  1869. hpriv->hp_flags |= MV_HP_FLAG_MSI;
  1870. } else {
  1871. pci_intx(pdev, 1);
  1872. }
  1873. mv_dump_pci_cfg(pdev, 0x68);
  1874. mv_print_info(probe_ent);
  1875. if (ata_device_add(probe_ent) == 0) {
  1876. rc = -ENODEV; /* No devices discovered */
  1877. goto err_out_dev_add;
  1878. }
  1879. kfree(probe_ent);
  1880. return 0;
  1881. err_out_dev_add:
  1882. if (MV_HP_FLAG_MSI & hpriv->hp_flags) {
  1883. pci_disable_msi(pdev);
  1884. } else {
  1885. pci_intx(pdev, 0);
  1886. }
  1887. err_out_hpriv:
  1888. kfree(hpriv);
  1889. err_out_iounmap:
  1890. pci_iounmap(pdev, mmio_base);
  1891. err_out_free_ent:
  1892. kfree(probe_ent);
  1893. err_out_regions:
  1894. pci_release_regions(pdev);
  1895. err_out:
  1896. if (!pci_dev_busy) {
  1897. pci_disable_device(pdev);
  1898. }
  1899. return rc;
  1900. }
  1901. static int __init mv_init(void)
  1902. {
  1903. return pci_module_init(&mv_pci_driver);
  1904. }
  1905. static void __exit mv_exit(void)
  1906. {
  1907. pci_unregister_driver(&mv_pci_driver);
  1908. }
  1909. MODULE_AUTHOR("Brett Russ");
  1910. MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
  1911. MODULE_LICENSE("GPL");
  1912. MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
  1913. MODULE_VERSION(DRV_VERSION);
  1914. module_param(msi, int, 0444);
  1915. MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
  1916. module_init(mv_init);
  1917. module_exit(mv_exit);