emulate.c 107 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpBits 5 /* Width of operand field */
  58. #define OpMask ((1ull << OpBits) - 1)
  59. /*
  60. * Opcode effective-address decode tables.
  61. * Note that we only emulate instructions that have at least one memory
  62. * operand (excluding implicit stack references). We assume that stack
  63. * references and instruction fetches will never occur in special memory
  64. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  65. * not be handled.
  66. */
  67. /* Operand sizes: 8-bit operands or specified/overridden size. */
  68. #define ByteOp (1<<0) /* 8-bit operands. */
  69. /* Destination operand type. */
  70. #define DstShift 1
  71. #define ImplicitOps (OpImplicit << DstShift)
  72. #define DstReg (OpReg << DstShift)
  73. #define DstMem (OpMem << DstShift)
  74. #define DstAcc (OpAcc << DstShift)
  75. #define DstDI (OpDI << DstShift)
  76. #define DstMem64 (OpMem64 << DstShift)
  77. #define DstImmUByte (OpImmUByte << DstShift)
  78. #define DstDX (OpDX << DstShift)
  79. #define DstMask (OpMask << DstShift)
  80. /* Source operand type. */
  81. #define SrcShift 6
  82. #define SrcNone (OpNone << SrcShift)
  83. #define SrcReg (OpReg << SrcShift)
  84. #define SrcMem (OpMem << SrcShift)
  85. #define SrcMem16 (OpMem16 << SrcShift)
  86. #define SrcMem32 (OpMem32 << SrcShift)
  87. #define SrcImm (OpImm << SrcShift)
  88. #define SrcImmByte (OpImmByte << SrcShift)
  89. #define SrcOne (OpOne << SrcShift)
  90. #define SrcImmUByte (OpImmUByte << SrcShift)
  91. #define SrcImmU (OpImmU << SrcShift)
  92. #define SrcSI (OpSI << SrcShift)
  93. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  94. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  95. #define SrcAcc (OpAcc << SrcShift)
  96. #define SrcImmU16 (OpImmU16 << SrcShift)
  97. #define SrcDX (OpDX << SrcShift)
  98. #define SrcMask (OpMask << SrcShift)
  99. #define BitOp (1<<11)
  100. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  101. #define String (1<<13) /* String instruction (rep capable) */
  102. #define Stack (1<<14) /* Stack instruction (push/pop) */
  103. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  104. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  105. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  106. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  107. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  108. #define Sse (1<<18) /* SSE Vector instruction */
  109. /* Generic ModRM decode. */
  110. #define ModRM (1<<19)
  111. /* Destination is only written; never read. */
  112. #define Mov (1<<20)
  113. /* Misc flags */
  114. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  115. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  116. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  117. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  118. #define Undefined (1<<25) /* No Such Instruction */
  119. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  120. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  121. #define No64 (1<<28)
  122. #define PageTable (1 << 29) /* instruction used to write page table */
  123. /* Source 2 operand type */
  124. #define Src2Shift (30)
  125. #define Src2None (OpNone << Src2Shift)
  126. #define Src2CL (OpCL << Src2Shift)
  127. #define Src2ImmByte (OpImmByte << Src2Shift)
  128. #define Src2One (OpOne << Src2Shift)
  129. #define Src2Imm (OpImm << Src2Shift)
  130. #define Src2ES (OpES << Src2Shift)
  131. #define Src2CS (OpCS << Src2Shift)
  132. #define Src2SS (OpSS << Src2Shift)
  133. #define Src2DS (OpDS << Src2Shift)
  134. #define Src2FS (OpFS << Src2Shift)
  135. #define Src2GS (OpGS << Src2Shift)
  136. #define Src2Mask (OpMask << Src2Shift)
  137. #define X2(x...) x, x
  138. #define X3(x...) X2(x), x
  139. #define X4(x...) X2(x), X2(x)
  140. #define X5(x...) X4(x), x
  141. #define X6(x...) X4(x), X2(x)
  142. #define X7(x...) X4(x), X3(x)
  143. #define X8(x...) X4(x), X4(x)
  144. #define X16(x...) X8(x), X8(x)
  145. struct opcode {
  146. u64 flags : 56;
  147. u64 intercept : 8;
  148. union {
  149. int (*execute)(struct x86_emulate_ctxt *ctxt);
  150. struct opcode *group;
  151. struct group_dual *gdual;
  152. struct gprefix *gprefix;
  153. } u;
  154. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  155. };
  156. struct group_dual {
  157. struct opcode mod012[8];
  158. struct opcode mod3[8];
  159. };
  160. struct gprefix {
  161. struct opcode pfx_no;
  162. struct opcode pfx_66;
  163. struct opcode pfx_f2;
  164. struct opcode pfx_f3;
  165. };
  166. /* EFLAGS bit definitions. */
  167. #define EFLG_ID (1<<21)
  168. #define EFLG_VIP (1<<20)
  169. #define EFLG_VIF (1<<19)
  170. #define EFLG_AC (1<<18)
  171. #define EFLG_VM (1<<17)
  172. #define EFLG_RF (1<<16)
  173. #define EFLG_IOPL (3<<12)
  174. #define EFLG_NT (1<<14)
  175. #define EFLG_OF (1<<11)
  176. #define EFLG_DF (1<<10)
  177. #define EFLG_IF (1<<9)
  178. #define EFLG_TF (1<<8)
  179. #define EFLG_SF (1<<7)
  180. #define EFLG_ZF (1<<6)
  181. #define EFLG_AF (1<<4)
  182. #define EFLG_PF (1<<2)
  183. #define EFLG_CF (1<<0)
  184. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  185. #define EFLG_RESERVED_ONE_MASK 2
  186. /*
  187. * Instruction emulation:
  188. * Most instructions are emulated directly via a fragment of inline assembly
  189. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  190. * any modified flags.
  191. */
  192. #if defined(CONFIG_X86_64)
  193. #define _LO32 "k" /* force 32-bit operand */
  194. #define _STK "%%rsp" /* stack pointer */
  195. #elif defined(__i386__)
  196. #define _LO32 "" /* force 32-bit operand */
  197. #define _STK "%%esp" /* stack pointer */
  198. #endif
  199. /*
  200. * These EFLAGS bits are restored from saved value during emulation, and
  201. * any changes are written back to the saved value after emulation.
  202. */
  203. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  204. /* Before executing instruction: restore necessary bits in EFLAGS. */
  205. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  206. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  207. "movl %"_sav",%"_LO32 _tmp"; " \
  208. "push %"_tmp"; " \
  209. "push %"_tmp"; " \
  210. "movl %"_msk",%"_LO32 _tmp"; " \
  211. "andl %"_LO32 _tmp",("_STK"); " \
  212. "pushf; " \
  213. "notl %"_LO32 _tmp"; " \
  214. "andl %"_LO32 _tmp",("_STK"); " \
  215. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  216. "pop %"_tmp"; " \
  217. "orl %"_LO32 _tmp",("_STK"); " \
  218. "popf; " \
  219. "pop %"_sav"; "
  220. /* After executing instruction: write-back necessary bits in EFLAGS. */
  221. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  222. /* _sav |= EFLAGS & _msk; */ \
  223. "pushf; " \
  224. "pop %"_tmp"; " \
  225. "andl %"_msk",%"_LO32 _tmp"; " \
  226. "orl %"_LO32 _tmp",%"_sav"; "
  227. #ifdef CONFIG_X86_64
  228. #define ON64(x) x
  229. #else
  230. #define ON64(x)
  231. #endif
  232. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  233. do { \
  234. __asm__ __volatile__ ( \
  235. _PRE_EFLAGS("0", "4", "2") \
  236. _op _suffix " %"_x"3,%1; " \
  237. _POST_EFLAGS("0", "4", "2") \
  238. : "=m" ((ctxt)->eflags), \
  239. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  240. "=&r" (_tmp) \
  241. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  242. } while (0)
  243. /* Raw emulation: instruction has two explicit operands. */
  244. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  245. do { \
  246. unsigned long _tmp; \
  247. \
  248. switch ((ctxt)->dst.bytes) { \
  249. case 2: \
  250. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  251. break; \
  252. case 4: \
  253. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  254. break; \
  255. case 8: \
  256. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  257. break; \
  258. } \
  259. } while (0)
  260. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  261. do { \
  262. unsigned long _tmp; \
  263. switch ((ctxt)->dst.bytes) { \
  264. case 1: \
  265. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  266. break; \
  267. default: \
  268. __emulate_2op_nobyte(ctxt, _op, \
  269. _wx, _wy, _lx, _ly, _qx, _qy); \
  270. break; \
  271. } \
  272. } while (0)
  273. /* Source operand is byte-sized and may be restricted to just %cl. */
  274. #define emulate_2op_SrcB(ctxt, _op) \
  275. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  276. /* Source operand is byte, word, long or quad sized. */
  277. #define emulate_2op_SrcV(ctxt, _op) \
  278. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  279. /* Source operand is word, long or quad sized. */
  280. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  281. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  282. /* Instruction has three operands and one operand is stored in ECX register */
  283. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  284. do { \
  285. unsigned long _tmp; \
  286. _type _clv = (ctxt)->src2.val; \
  287. _type _srcv = (ctxt)->src.val; \
  288. _type _dstv = (ctxt)->dst.val; \
  289. \
  290. __asm__ __volatile__ ( \
  291. _PRE_EFLAGS("0", "5", "2") \
  292. _op _suffix " %4,%1 \n" \
  293. _POST_EFLAGS("0", "5", "2") \
  294. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  295. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  296. ); \
  297. \
  298. (ctxt)->src2.val = (unsigned long) _clv; \
  299. (ctxt)->src2.val = (unsigned long) _srcv; \
  300. (ctxt)->dst.val = (unsigned long) _dstv; \
  301. } while (0)
  302. #define emulate_2op_cl(ctxt, _op) \
  303. do { \
  304. switch ((ctxt)->dst.bytes) { \
  305. case 2: \
  306. __emulate_2op_cl(ctxt, _op, "w", u16); \
  307. break; \
  308. case 4: \
  309. __emulate_2op_cl(ctxt, _op, "l", u32); \
  310. break; \
  311. case 8: \
  312. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  313. break; \
  314. } \
  315. } while (0)
  316. #define __emulate_1op(ctxt, _op, _suffix) \
  317. do { \
  318. unsigned long _tmp; \
  319. \
  320. __asm__ __volatile__ ( \
  321. _PRE_EFLAGS("0", "3", "2") \
  322. _op _suffix " %1; " \
  323. _POST_EFLAGS("0", "3", "2") \
  324. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  325. "=&r" (_tmp) \
  326. : "i" (EFLAGS_MASK)); \
  327. } while (0)
  328. /* Instruction has only one explicit operand (no source operand). */
  329. #define emulate_1op(ctxt, _op) \
  330. do { \
  331. switch ((ctxt)->dst.bytes) { \
  332. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  333. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  334. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  335. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  336. } \
  337. } while (0)
  338. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  339. do { \
  340. unsigned long _tmp; \
  341. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  342. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  343. \
  344. __asm__ __volatile__ ( \
  345. _PRE_EFLAGS("0", "5", "1") \
  346. "1: \n\t" \
  347. _op _suffix " %6; " \
  348. "2: \n\t" \
  349. _POST_EFLAGS("0", "5", "1") \
  350. ".pushsection .fixup,\"ax\" \n\t" \
  351. "3: movb $1, %4 \n\t" \
  352. "jmp 2b \n\t" \
  353. ".popsection \n\t" \
  354. _ASM_EXTABLE(1b, 3b) \
  355. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  356. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  357. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  358. "a" (*rax), "d" (*rdx)); \
  359. } while (0)
  360. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  361. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  362. do { \
  363. switch((ctxt)->src.bytes) { \
  364. case 1: \
  365. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  366. break; \
  367. case 2: \
  368. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  369. break; \
  370. case 4: \
  371. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  372. break; \
  373. case 8: ON64( \
  374. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  375. break; \
  376. } \
  377. } while (0)
  378. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  379. enum x86_intercept intercept,
  380. enum x86_intercept_stage stage)
  381. {
  382. struct x86_instruction_info info = {
  383. .intercept = intercept,
  384. .rep_prefix = ctxt->rep_prefix,
  385. .modrm_mod = ctxt->modrm_mod,
  386. .modrm_reg = ctxt->modrm_reg,
  387. .modrm_rm = ctxt->modrm_rm,
  388. .src_val = ctxt->src.val64,
  389. .src_bytes = ctxt->src.bytes,
  390. .dst_bytes = ctxt->dst.bytes,
  391. .ad_bytes = ctxt->ad_bytes,
  392. .next_rip = ctxt->eip,
  393. };
  394. return ctxt->ops->intercept(ctxt, &info, stage);
  395. }
  396. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  397. {
  398. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  399. }
  400. /* Access/update address held in a register, based on addressing mode. */
  401. static inline unsigned long
  402. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  403. {
  404. if (ctxt->ad_bytes == sizeof(unsigned long))
  405. return reg;
  406. else
  407. return reg & ad_mask(ctxt);
  408. }
  409. static inline unsigned long
  410. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  411. {
  412. return address_mask(ctxt, reg);
  413. }
  414. static inline void
  415. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  416. {
  417. if (ctxt->ad_bytes == sizeof(unsigned long))
  418. *reg += inc;
  419. else
  420. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  421. }
  422. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  423. {
  424. register_address_increment(ctxt, &ctxt->_eip, rel);
  425. }
  426. static u32 desc_limit_scaled(struct desc_struct *desc)
  427. {
  428. u32 limit = get_desc_limit(desc);
  429. return desc->g ? (limit << 12) | 0xfff : limit;
  430. }
  431. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  432. {
  433. ctxt->has_seg_override = true;
  434. ctxt->seg_override = seg;
  435. }
  436. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  437. {
  438. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  439. return 0;
  440. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  441. }
  442. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  443. {
  444. if (!ctxt->has_seg_override)
  445. return 0;
  446. return ctxt->seg_override;
  447. }
  448. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  449. u32 error, bool valid)
  450. {
  451. ctxt->exception.vector = vec;
  452. ctxt->exception.error_code = error;
  453. ctxt->exception.error_code_valid = valid;
  454. return X86EMUL_PROPAGATE_FAULT;
  455. }
  456. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  457. {
  458. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  459. }
  460. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  461. {
  462. return emulate_exception(ctxt, GP_VECTOR, err, true);
  463. }
  464. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  465. {
  466. return emulate_exception(ctxt, SS_VECTOR, err, true);
  467. }
  468. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  469. {
  470. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  471. }
  472. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  473. {
  474. return emulate_exception(ctxt, TS_VECTOR, err, true);
  475. }
  476. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  477. {
  478. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  479. }
  480. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  481. {
  482. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  483. }
  484. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  485. {
  486. u16 selector;
  487. struct desc_struct desc;
  488. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  489. return selector;
  490. }
  491. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  492. unsigned seg)
  493. {
  494. u16 dummy;
  495. u32 base3;
  496. struct desc_struct desc;
  497. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  498. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  499. }
  500. static int __linearize(struct x86_emulate_ctxt *ctxt,
  501. struct segmented_address addr,
  502. unsigned size, bool write, bool fetch,
  503. ulong *linear)
  504. {
  505. struct desc_struct desc;
  506. bool usable;
  507. ulong la;
  508. u32 lim;
  509. u16 sel;
  510. unsigned cpl, rpl;
  511. la = seg_base(ctxt, addr.seg) + addr.ea;
  512. switch (ctxt->mode) {
  513. case X86EMUL_MODE_REAL:
  514. break;
  515. case X86EMUL_MODE_PROT64:
  516. if (((signed long)la << 16) >> 16 != la)
  517. return emulate_gp(ctxt, 0);
  518. break;
  519. default:
  520. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  521. addr.seg);
  522. if (!usable)
  523. goto bad;
  524. /* code segment or read-only data segment */
  525. if (((desc.type & 8) || !(desc.type & 2)) && write)
  526. goto bad;
  527. /* unreadable code segment */
  528. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  529. goto bad;
  530. lim = desc_limit_scaled(&desc);
  531. if ((desc.type & 8) || !(desc.type & 4)) {
  532. /* expand-up segment */
  533. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  534. goto bad;
  535. } else {
  536. /* exapand-down segment */
  537. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  538. goto bad;
  539. lim = desc.d ? 0xffffffff : 0xffff;
  540. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  541. goto bad;
  542. }
  543. cpl = ctxt->ops->cpl(ctxt);
  544. rpl = sel & 3;
  545. cpl = max(cpl, rpl);
  546. if (!(desc.type & 8)) {
  547. /* data segment */
  548. if (cpl > desc.dpl)
  549. goto bad;
  550. } else if ((desc.type & 8) && !(desc.type & 4)) {
  551. /* nonconforming code segment */
  552. if (cpl != desc.dpl)
  553. goto bad;
  554. } else if ((desc.type & 8) && (desc.type & 4)) {
  555. /* conforming code segment */
  556. if (cpl < desc.dpl)
  557. goto bad;
  558. }
  559. break;
  560. }
  561. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  562. la &= (u32)-1;
  563. *linear = la;
  564. return X86EMUL_CONTINUE;
  565. bad:
  566. if (addr.seg == VCPU_SREG_SS)
  567. return emulate_ss(ctxt, addr.seg);
  568. else
  569. return emulate_gp(ctxt, addr.seg);
  570. }
  571. static int linearize(struct x86_emulate_ctxt *ctxt,
  572. struct segmented_address addr,
  573. unsigned size, bool write,
  574. ulong *linear)
  575. {
  576. return __linearize(ctxt, addr, size, write, false, linear);
  577. }
  578. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  579. struct segmented_address addr,
  580. void *data,
  581. unsigned size)
  582. {
  583. int rc;
  584. ulong linear;
  585. rc = linearize(ctxt, addr, size, false, &linear);
  586. if (rc != X86EMUL_CONTINUE)
  587. return rc;
  588. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  589. }
  590. /*
  591. * Fetch the next byte of the instruction being emulated which is pointed to
  592. * by ctxt->_eip, then increment ctxt->_eip.
  593. *
  594. * Also prefetch the remaining bytes of the instruction without crossing page
  595. * boundary if they are not in fetch_cache yet.
  596. */
  597. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  598. {
  599. struct fetch_cache *fc = &ctxt->fetch;
  600. int rc;
  601. int size, cur_size;
  602. if (ctxt->_eip == fc->end) {
  603. unsigned long linear;
  604. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  605. .ea = ctxt->_eip };
  606. cur_size = fc->end - fc->start;
  607. size = min(15UL - cur_size,
  608. PAGE_SIZE - offset_in_page(ctxt->_eip));
  609. rc = __linearize(ctxt, addr, size, false, true, &linear);
  610. if (unlikely(rc != X86EMUL_CONTINUE))
  611. return rc;
  612. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  613. size, &ctxt->exception);
  614. if (unlikely(rc != X86EMUL_CONTINUE))
  615. return rc;
  616. fc->end += size;
  617. }
  618. *dest = fc->data[ctxt->_eip - fc->start];
  619. ctxt->_eip++;
  620. return X86EMUL_CONTINUE;
  621. }
  622. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  623. void *dest, unsigned size)
  624. {
  625. int rc;
  626. /* x86 instructions are limited to 15 bytes. */
  627. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  628. return X86EMUL_UNHANDLEABLE;
  629. while (size--) {
  630. rc = do_insn_fetch_byte(ctxt, dest++);
  631. if (rc != X86EMUL_CONTINUE)
  632. return rc;
  633. }
  634. return X86EMUL_CONTINUE;
  635. }
  636. /* Fetch next part of the instruction being emulated. */
  637. #define insn_fetch(_type, _ctxt) \
  638. ({ unsigned long _x; \
  639. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  640. if (rc != X86EMUL_CONTINUE) \
  641. goto done; \
  642. (_type)_x; \
  643. })
  644. #define insn_fetch_arr(_arr, _size, _ctxt) \
  645. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  646. if (rc != X86EMUL_CONTINUE) \
  647. goto done; \
  648. })
  649. /*
  650. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  651. * pointer into the block that addresses the relevant register.
  652. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  653. */
  654. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  655. int highbyte_regs)
  656. {
  657. void *p;
  658. p = &regs[modrm_reg];
  659. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  660. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  661. return p;
  662. }
  663. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  664. struct segmented_address addr,
  665. u16 *size, unsigned long *address, int op_bytes)
  666. {
  667. int rc;
  668. if (op_bytes == 2)
  669. op_bytes = 3;
  670. *address = 0;
  671. rc = segmented_read_std(ctxt, addr, size, 2);
  672. if (rc != X86EMUL_CONTINUE)
  673. return rc;
  674. addr.ea += 2;
  675. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  676. return rc;
  677. }
  678. static int test_cc(unsigned int condition, unsigned int flags)
  679. {
  680. int rc = 0;
  681. switch ((condition & 15) >> 1) {
  682. case 0: /* o */
  683. rc |= (flags & EFLG_OF);
  684. break;
  685. case 1: /* b/c/nae */
  686. rc |= (flags & EFLG_CF);
  687. break;
  688. case 2: /* z/e */
  689. rc |= (flags & EFLG_ZF);
  690. break;
  691. case 3: /* be/na */
  692. rc |= (flags & (EFLG_CF|EFLG_ZF));
  693. break;
  694. case 4: /* s */
  695. rc |= (flags & EFLG_SF);
  696. break;
  697. case 5: /* p/pe */
  698. rc |= (flags & EFLG_PF);
  699. break;
  700. case 7: /* le/ng */
  701. rc |= (flags & EFLG_ZF);
  702. /* fall through */
  703. case 6: /* l/nge */
  704. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  705. break;
  706. }
  707. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  708. return (!!rc ^ (condition & 1));
  709. }
  710. static void fetch_register_operand(struct operand *op)
  711. {
  712. switch (op->bytes) {
  713. case 1:
  714. op->val = *(u8 *)op->addr.reg;
  715. break;
  716. case 2:
  717. op->val = *(u16 *)op->addr.reg;
  718. break;
  719. case 4:
  720. op->val = *(u32 *)op->addr.reg;
  721. break;
  722. case 8:
  723. op->val = *(u64 *)op->addr.reg;
  724. break;
  725. }
  726. }
  727. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  728. {
  729. ctxt->ops->get_fpu(ctxt);
  730. switch (reg) {
  731. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  732. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  733. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  734. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  735. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  736. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  737. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  738. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  739. #ifdef CONFIG_X86_64
  740. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  741. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  742. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  743. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  744. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  745. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  746. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  747. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  748. #endif
  749. default: BUG();
  750. }
  751. ctxt->ops->put_fpu(ctxt);
  752. }
  753. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  754. int reg)
  755. {
  756. ctxt->ops->get_fpu(ctxt);
  757. switch (reg) {
  758. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  759. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  760. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  761. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  762. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  763. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  764. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  765. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  766. #ifdef CONFIG_X86_64
  767. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  768. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  769. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  770. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  771. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  772. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  773. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  774. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  775. #endif
  776. default: BUG();
  777. }
  778. ctxt->ops->put_fpu(ctxt);
  779. }
  780. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  781. struct operand *op,
  782. int inhibit_bytereg)
  783. {
  784. unsigned reg = ctxt->modrm_reg;
  785. int highbyte_regs = ctxt->rex_prefix == 0;
  786. if (!(ctxt->d & ModRM))
  787. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  788. if (ctxt->d & Sse) {
  789. op->type = OP_XMM;
  790. op->bytes = 16;
  791. op->addr.xmm = reg;
  792. read_sse_reg(ctxt, &op->vec_val, reg);
  793. return;
  794. }
  795. op->type = OP_REG;
  796. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  797. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  798. op->bytes = 1;
  799. } else {
  800. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  801. op->bytes = ctxt->op_bytes;
  802. }
  803. fetch_register_operand(op);
  804. op->orig_val = op->val;
  805. }
  806. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  807. struct operand *op)
  808. {
  809. u8 sib;
  810. int index_reg = 0, base_reg = 0, scale;
  811. int rc = X86EMUL_CONTINUE;
  812. ulong modrm_ea = 0;
  813. if (ctxt->rex_prefix) {
  814. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  815. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  816. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  817. }
  818. ctxt->modrm = insn_fetch(u8, ctxt);
  819. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  820. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  821. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  822. ctxt->modrm_seg = VCPU_SREG_DS;
  823. if (ctxt->modrm_mod == 3) {
  824. op->type = OP_REG;
  825. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  826. op->addr.reg = decode_register(ctxt->modrm_rm,
  827. ctxt->regs, ctxt->d & ByteOp);
  828. if (ctxt->d & Sse) {
  829. op->type = OP_XMM;
  830. op->bytes = 16;
  831. op->addr.xmm = ctxt->modrm_rm;
  832. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  833. return rc;
  834. }
  835. fetch_register_operand(op);
  836. return rc;
  837. }
  838. op->type = OP_MEM;
  839. if (ctxt->ad_bytes == 2) {
  840. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  841. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  842. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  843. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  844. /* 16-bit ModR/M decode. */
  845. switch (ctxt->modrm_mod) {
  846. case 0:
  847. if (ctxt->modrm_rm == 6)
  848. modrm_ea += insn_fetch(u16, ctxt);
  849. break;
  850. case 1:
  851. modrm_ea += insn_fetch(s8, ctxt);
  852. break;
  853. case 2:
  854. modrm_ea += insn_fetch(u16, ctxt);
  855. break;
  856. }
  857. switch (ctxt->modrm_rm) {
  858. case 0:
  859. modrm_ea += bx + si;
  860. break;
  861. case 1:
  862. modrm_ea += bx + di;
  863. break;
  864. case 2:
  865. modrm_ea += bp + si;
  866. break;
  867. case 3:
  868. modrm_ea += bp + di;
  869. break;
  870. case 4:
  871. modrm_ea += si;
  872. break;
  873. case 5:
  874. modrm_ea += di;
  875. break;
  876. case 6:
  877. if (ctxt->modrm_mod != 0)
  878. modrm_ea += bp;
  879. break;
  880. case 7:
  881. modrm_ea += bx;
  882. break;
  883. }
  884. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  885. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  886. ctxt->modrm_seg = VCPU_SREG_SS;
  887. modrm_ea = (u16)modrm_ea;
  888. } else {
  889. /* 32/64-bit ModR/M decode. */
  890. if ((ctxt->modrm_rm & 7) == 4) {
  891. sib = insn_fetch(u8, ctxt);
  892. index_reg |= (sib >> 3) & 7;
  893. base_reg |= sib & 7;
  894. scale = sib >> 6;
  895. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  896. modrm_ea += insn_fetch(s32, ctxt);
  897. else
  898. modrm_ea += ctxt->regs[base_reg];
  899. if (index_reg != 4)
  900. modrm_ea += ctxt->regs[index_reg] << scale;
  901. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  902. if (ctxt->mode == X86EMUL_MODE_PROT64)
  903. ctxt->rip_relative = 1;
  904. } else
  905. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  906. switch (ctxt->modrm_mod) {
  907. case 0:
  908. if (ctxt->modrm_rm == 5)
  909. modrm_ea += insn_fetch(s32, ctxt);
  910. break;
  911. case 1:
  912. modrm_ea += insn_fetch(s8, ctxt);
  913. break;
  914. case 2:
  915. modrm_ea += insn_fetch(s32, ctxt);
  916. break;
  917. }
  918. }
  919. op->addr.mem.ea = modrm_ea;
  920. done:
  921. return rc;
  922. }
  923. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  924. struct operand *op)
  925. {
  926. int rc = X86EMUL_CONTINUE;
  927. op->type = OP_MEM;
  928. switch (ctxt->ad_bytes) {
  929. case 2:
  930. op->addr.mem.ea = insn_fetch(u16, ctxt);
  931. break;
  932. case 4:
  933. op->addr.mem.ea = insn_fetch(u32, ctxt);
  934. break;
  935. case 8:
  936. op->addr.mem.ea = insn_fetch(u64, ctxt);
  937. break;
  938. }
  939. done:
  940. return rc;
  941. }
  942. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  943. {
  944. long sv = 0, mask;
  945. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  946. mask = ~(ctxt->dst.bytes * 8 - 1);
  947. if (ctxt->src.bytes == 2)
  948. sv = (s16)ctxt->src.val & (s16)mask;
  949. else if (ctxt->src.bytes == 4)
  950. sv = (s32)ctxt->src.val & (s32)mask;
  951. ctxt->dst.addr.mem.ea += (sv >> 3);
  952. }
  953. /* only subword offset */
  954. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  955. }
  956. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  957. unsigned long addr, void *dest, unsigned size)
  958. {
  959. int rc;
  960. struct read_cache *mc = &ctxt->mem_read;
  961. while (size) {
  962. int n = min(size, 8u);
  963. size -= n;
  964. if (mc->pos < mc->end)
  965. goto read_cached;
  966. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  967. &ctxt->exception);
  968. if (rc != X86EMUL_CONTINUE)
  969. return rc;
  970. mc->end += n;
  971. read_cached:
  972. memcpy(dest, mc->data + mc->pos, n);
  973. mc->pos += n;
  974. dest += n;
  975. addr += n;
  976. }
  977. return X86EMUL_CONTINUE;
  978. }
  979. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  980. struct segmented_address addr,
  981. void *data,
  982. unsigned size)
  983. {
  984. int rc;
  985. ulong linear;
  986. rc = linearize(ctxt, addr, size, false, &linear);
  987. if (rc != X86EMUL_CONTINUE)
  988. return rc;
  989. return read_emulated(ctxt, linear, data, size);
  990. }
  991. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  992. struct segmented_address addr,
  993. const void *data,
  994. unsigned size)
  995. {
  996. int rc;
  997. ulong linear;
  998. rc = linearize(ctxt, addr, size, true, &linear);
  999. if (rc != X86EMUL_CONTINUE)
  1000. return rc;
  1001. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1002. &ctxt->exception);
  1003. }
  1004. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1005. struct segmented_address addr,
  1006. const void *orig_data, const void *data,
  1007. unsigned size)
  1008. {
  1009. int rc;
  1010. ulong linear;
  1011. rc = linearize(ctxt, addr, size, true, &linear);
  1012. if (rc != X86EMUL_CONTINUE)
  1013. return rc;
  1014. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1015. size, &ctxt->exception);
  1016. }
  1017. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1018. unsigned int size, unsigned short port,
  1019. void *dest)
  1020. {
  1021. struct read_cache *rc = &ctxt->io_read;
  1022. if (rc->pos == rc->end) { /* refill pio read ahead */
  1023. unsigned int in_page, n;
  1024. unsigned int count = ctxt->rep_prefix ?
  1025. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1026. in_page = (ctxt->eflags & EFLG_DF) ?
  1027. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1028. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1029. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1030. count);
  1031. if (n == 0)
  1032. n = 1;
  1033. rc->pos = rc->end = 0;
  1034. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1035. return 0;
  1036. rc->end = n * size;
  1037. }
  1038. memcpy(dest, rc->data + rc->pos, size);
  1039. rc->pos += size;
  1040. return 1;
  1041. }
  1042. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1043. u16 selector, struct desc_ptr *dt)
  1044. {
  1045. struct x86_emulate_ops *ops = ctxt->ops;
  1046. if (selector & 1 << 2) {
  1047. struct desc_struct desc;
  1048. u16 sel;
  1049. memset (dt, 0, sizeof *dt);
  1050. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1051. return;
  1052. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1053. dt->address = get_desc_base(&desc);
  1054. } else
  1055. ops->get_gdt(ctxt, dt);
  1056. }
  1057. /* allowed just for 8 bytes segments */
  1058. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1059. u16 selector, struct desc_struct *desc)
  1060. {
  1061. struct desc_ptr dt;
  1062. u16 index = selector >> 3;
  1063. ulong addr;
  1064. get_descriptor_table_ptr(ctxt, selector, &dt);
  1065. if (dt.size < index * 8 + 7)
  1066. return emulate_gp(ctxt, selector & 0xfffc);
  1067. addr = dt.address + index * 8;
  1068. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1069. &ctxt->exception);
  1070. }
  1071. /* allowed just for 8 bytes segments */
  1072. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1073. u16 selector, struct desc_struct *desc)
  1074. {
  1075. struct desc_ptr dt;
  1076. u16 index = selector >> 3;
  1077. ulong addr;
  1078. get_descriptor_table_ptr(ctxt, selector, &dt);
  1079. if (dt.size < index * 8 + 7)
  1080. return emulate_gp(ctxt, selector & 0xfffc);
  1081. addr = dt.address + index * 8;
  1082. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1083. &ctxt->exception);
  1084. }
  1085. /* Does not support long mode */
  1086. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1087. u16 selector, int seg)
  1088. {
  1089. struct desc_struct seg_desc;
  1090. u8 dpl, rpl, cpl;
  1091. unsigned err_vec = GP_VECTOR;
  1092. u32 err_code = 0;
  1093. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1094. int ret;
  1095. memset(&seg_desc, 0, sizeof seg_desc);
  1096. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1097. || ctxt->mode == X86EMUL_MODE_REAL) {
  1098. /* set real mode segment descriptor */
  1099. set_desc_base(&seg_desc, selector << 4);
  1100. set_desc_limit(&seg_desc, 0xffff);
  1101. seg_desc.type = 3;
  1102. seg_desc.p = 1;
  1103. seg_desc.s = 1;
  1104. goto load;
  1105. }
  1106. /* NULL selector is not valid for TR, CS and SS */
  1107. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1108. && null_selector)
  1109. goto exception;
  1110. /* TR should be in GDT only */
  1111. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1112. goto exception;
  1113. if (null_selector) /* for NULL selector skip all following checks */
  1114. goto load;
  1115. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1116. if (ret != X86EMUL_CONTINUE)
  1117. return ret;
  1118. err_code = selector & 0xfffc;
  1119. err_vec = GP_VECTOR;
  1120. /* can't load system descriptor into segment selecor */
  1121. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1122. goto exception;
  1123. if (!seg_desc.p) {
  1124. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1125. goto exception;
  1126. }
  1127. rpl = selector & 3;
  1128. dpl = seg_desc.dpl;
  1129. cpl = ctxt->ops->cpl(ctxt);
  1130. switch (seg) {
  1131. case VCPU_SREG_SS:
  1132. /*
  1133. * segment is not a writable data segment or segment
  1134. * selector's RPL != CPL or segment selector's RPL != CPL
  1135. */
  1136. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1137. goto exception;
  1138. break;
  1139. case VCPU_SREG_CS:
  1140. if (!(seg_desc.type & 8))
  1141. goto exception;
  1142. if (seg_desc.type & 4) {
  1143. /* conforming */
  1144. if (dpl > cpl)
  1145. goto exception;
  1146. } else {
  1147. /* nonconforming */
  1148. if (rpl > cpl || dpl != cpl)
  1149. goto exception;
  1150. }
  1151. /* CS(RPL) <- CPL */
  1152. selector = (selector & 0xfffc) | cpl;
  1153. break;
  1154. case VCPU_SREG_TR:
  1155. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1156. goto exception;
  1157. break;
  1158. case VCPU_SREG_LDTR:
  1159. if (seg_desc.s || seg_desc.type != 2)
  1160. goto exception;
  1161. break;
  1162. default: /* DS, ES, FS, or GS */
  1163. /*
  1164. * segment is not a data or readable code segment or
  1165. * ((segment is a data or nonconforming code segment)
  1166. * and (both RPL and CPL > DPL))
  1167. */
  1168. if ((seg_desc.type & 0xa) == 0x8 ||
  1169. (((seg_desc.type & 0xc) != 0xc) &&
  1170. (rpl > dpl && cpl > dpl)))
  1171. goto exception;
  1172. break;
  1173. }
  1174. if (seg_desc.s) {
  1175. /* mark segment as accessed */
  1176. seg_desc.type |= 1;
  1177. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1178. if (ret != X86EMUL_CONTINUE)
  1179. return ret;
  1180. }
  1181. load:
  1182. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1183. return X86EMUL_CONTINUE;
  1184. exception:
  1185. emulate_exception(ctxt, err_vec, err_code, true);
  1186. return X86EMUL_PROPAGATE_FAULT;
  1187. }
  1188. static void write_register_operand(struct operand *op)
  1189. {
  1190. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1191. switch (op->bytes) {
  1192. case 1:
  1193. *(u8 *)op->addr.reg = (u8)op->val;
  1194. break;
  1195. case 2:
  1196. *(u16 *)op->addr.reg = (u16)op->val;
  1197. break;
  1198. case 4:
  1199. *op->addr.reg = (u32)op->val;
  1200. break; /* 64b: zero-extend */
  1201. case 8:
  1202. *op->addr.reg = op->val;
  1203. break;
  1204. }
  1205. }
  1206. static int writeback(struct x86_emulate_ctxt *ctxt)
  1207. {
  1208. int rc;
  1209. switch (ctxt->dst.type) {
  1210. case OP_REG:
  1211. write_register_operand(&ctxt->dst);
  1212. break;
  1213. case OP_MEM:
  1214. if (ctxt->lock_prefix)
  1215. rc = segmented_cmpxchg(ctxt,
  1216. ctxt->dst.addr.mem,
  1217. &ctxt->dst.orig_val,
  1218. &ctxt->dst.val,
  1219. ctxt->dst.bytes);
  1220. else
  1221. rc = segmented_write(ctxt,
  1222. ctxt->dst.addr.mem,
  1223. &ctxt->dst.val,
  1224. ctxt->dst.bytes);
  1225. if (rc != X86EMUL_CONTINUE)
  1226. return rc;
  1227. break;
  1228. case OP_XMM:
  1229. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1230. break;
  1231. case OP_NONE:
  1232. /* no writeback */
  1233. break;
  1234. default:
  1235. break;
  1236. }
  1237. return X86EMUL_CONTINUE;
  1238. }
  1239. static int em_push(struct x86_emulate_ctxt *ctxt)
  1240. {
  1241. struct segmented_address addr;
  1242. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1243. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1244. addr.seg = VCPU_SREG_SS;
  1245. /* Disable writeback. */
  1246. ctxt->dst.type = OP_NONE;
  1247. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1248. }
  1249. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1250. void *dest, int len)
  1251. {
  1252. int rc;
  1253. struct segmented_address addr;
  1254. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1255. addr.seg = VCPU_SREG_SS;
  1256. rc = segmented_read(ctxt, addr, dest, len);
  1257. if (rc != X86EMUL_CONTINUE)
  1258. return rc;
  1259. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1260. return rc;
  1261. }
  1262. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1263. {
  1264. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1265. }
  1266. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1267. void *dest, int len)
  1268. {
  1269. int rc;
  1270. unsigned long val, change_mask;
  1271. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1272. int cpl = ctxt->ops->cpl(ctxt);
  1273. rc = emulate_pop(ctxt, &val, len);
  1274. if (rc != X86EMUL_CONTINUE)
  1275. return rc;
  1276. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1277. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1278. switch(ctxt->mode) {
  1279. case X86EMUL_MODE_PROT64:
  1280. case X86EMUL_MODE_PROT32:
  1281. case X86EMUL_MODE_PROT16:
  1282. if (cpl == 0)
  1283. change_mask |= EFLG_IOPL;
  1284. if (cpl <= iopl)
  1285. change_mask |= EFLG_IF;
  1286. break;
  1287. case X86EMUL_MODE_VM86:
  1288. if (iopl < 3)
  1289. return emulate_gp(ctxt, 0);
  1290. change_mask |= EFLG_IF;
  1291. break;
  1292. default: /* real mode */
  1293. change_mask |= (EFLG_IOPL | EFLG_IF);
  1294. break;
  1295. }
  1296. *(unsigned long *)dest =
  1297. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1298. return rc;
  1299. }
  1300. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1301. {
  1302. ctxt->dst.type = OP_REG;
  1303. ctxt->dst.addr.reg = &ctxt->eflags;
  1304. ctxt->dst.bytes = ctxt->op_bytes;
  1305. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1306. }
  1307. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1308. {
  1309. int seg = ctxt->src2.val;
  1310. ctxt->src.val = get_segment_selector(ctxt, seg);
  1311. return em_push(ctxt);
  1312. }
  1313. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1314. {
  1315. int seg = ctxt->src2.val;
  1316. unsigned long selector;
  1317. int rc;
  1318. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1319. if (rc != X86EMUL_CONTINUE)
  1320. return rc;
  1321. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1322. return rc;
  1323. }
  1324. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1325. {
  1326. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1327. int rc = X86EMUL_CONTINUE;
  1328. int reg = VCPU_REGS_RAX;
  1329. while (reg <= VCPU_REGS_RDI) {
  1330. (reg == VCPU_REGS_RSP) ?
  1331. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1332. rc = em_push(ctxt);
  1333. if (rc != X86EMUL_CONTINUE)
  1334. return rc;
  1335. ++reg;
  1336. }
  1337. return rc;
  1338. }
  1339. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1340. {
  1341. ctxt->src.val = (unsigned long)ctxt->eflags;
  1342. return em_push(ctxt);
  1343. }
  1344. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1345. {
  1346. int rc = X86EMUL_CONTINUE;
  1347. int reg = VCPU_REGS_RDI;
  1348. while (reg >= VCPU_REGS_RAX) {
  1349. if (reg == VCPU_REGS_RSP) {
  1350. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1351. ctxt->op_bytes);
  1352. --reg;
  1353. }
  1354. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1355. if (rc != X86EMUL_CONTINUE)
  1356. break;
  1357. --reg;
  1358. }
  1359. return rc;
  1360. }
  1361. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1362. {
  1363. struct x86_emulate_ops *ops = ctxt->ops;
  1364. int rc;
  1365. struct desc_ptr dt;
  1366. gva_t cs_addr;
  1367. gva_t eip_addr;
  1368. u16 cs, eip;
  1369. /* TODO: Add limit checks */
  1370. ctxt->src.val = ctxt->eflags;
  1371. rc = em_push(ctxt);
  1372. if (rc != X86EMUL_CONTINUE)
  1373. return rc;
  1374. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1375. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1376. rc = em_push(ctxt);
  1377. if (rc != X86EMUL_CONTINUE)
  1378. return rc;
  1379. ctxt->src.val = ctxt->_eip;
  1380. rc = em_push(ctxt);
  1381. if (rc != X86EMUL_CONTINUE)
  1382. return rc;
  1383. ops->get_idt(ctxt, &dt);
  1384. eip_addr = dt.address + (irq << 2);
  1385. cs_addr = dt.address + (irq << 2) + 2;
  1386. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1387. if (rc != X86EMUL_CONTINUE)
  1388. return rc;
  1389. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1390. if (rc != X86EMUL_CONTINUE)
  1391. return rc;
  1392. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1393. if (rc != X86EMUL_CONTINUE)
  1394. return rc;
  1395. ctxt->_eip = eip;
  1396. return rc;
  1397. }
  1398. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1399. {
  1400. switch(ctxt->mode) {
  1401. case X86EMUL_MODE_REAL:
  1402. return emulate_int_real(ctxt, irq);
  1403. case X86EMUL_MODE_VM86:
  1404. case X86EMUL_MODE_PROT16:
  1405. case X86EMUL_MODE_PROT32:
  1406. case X86EMUL_MODE_PROT64:
  1407. default:
  1408. /* Protected mode interrupts unimplemented yet */
  1409. return X86EMUL_UNHANDLEABLE;
  1410. }
  1411. }
  1412. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1413. {
  1414. int rc = X86EMUL_CONTINUE;
  1415. unsigned long temp_eip = 0;
  1416. unsigned long temp_eflags = 0;
  1417. unsigned long cs = 0;
  1418. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1419. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1420. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1421. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1422. /* TODO: Add stack limit check */
  1423. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1424. if (rc != X86EMUL_CONTINUE)
  1425. return rc;
  1426. if (temp_eip & ~0xffff)
  1427. return emulate_gp(ctxt, 0);
  1428. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1429. if (rc != X86EMUL_CONTINUE)
  1430. return rc;
  1431. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1432. if (rc != X86EMUL_CONTINUE)
  1433. return rc;
  1434. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1435. if (rc != X86EMUL_CONTINUE)
  1436. return rc;
  1437. ctxt->_eip = temp_eip;
  1438. if (ctxt->op_bytes == 4)
  1439. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1440. else if (ctxt->op_bytes == 2) {
  1441. ctxt->eflags &= ~0xffff;
  1442. ctxt->eflags |= temp_eflags;
  1443. }
  1444. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1445. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1446. return rc;
  1447. }
  1448. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1449. {
  1450. switch(ctxt->mode) {
  1451. case X86EMUL_MODE_REAL:
  1452. return emulate_iret_real(ctxt);
  1453. case X86EMUL_MODE_VM86:
  1454. case X86EMUL_MODE_PROT16:
  1455. case X86EMUL_MODE_PROT32:
  1456. case X86EMUL_MODE_PROT64:
  1457. default:
  1458. /* iret from protected mode unimplemented yet */
  1459. return X86EMUL_UNHANDLEABLE;
  1460. }
  1461. }
  1462. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1463. {
  1464. int rc;
  1465. unsigned short sel;
  1466. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1467. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1468. if (rc != X86EMUL_CONTINUE)
  1469. return rc;
  1470. ctxt->_eip = 0;
  1471. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1472. return X86EMUL_CONTINUE;
  1473. }
  1474. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1475. {
  1476. switch (ctxt->modrm_reg) {
  1477. case 0: /* rol */
  1478. emulate_2op_SrcB(ctxt, "rol");
  1479. break;
  1480. case 1: /* ror */
  1481. emulate_2op_SrcB(ctxt, "ror");
  1482. break;
  1483. case 2: /* rcl */
  1484. emulate_2op_SrcB(ctxt, "rcl");
  1485. break;
  1486. case 3: /* rcr */
  1487. emulate_2op_SrcB(ctxt, "rcr");
  1488. break;
  1489. case 4: /* sal/shl */
  1490. case 6: /* sal/shl */
  1491. emulate_2op_SrcB(ctxt, "sal");
  1492. break;
  1493. case 5: /* shr */
  1494. emulate_2op_SrcB(ctxt, "shr");
  1495. break;
  1496. case 7: /* sar */
  1497. emulate_2op_SrcB(ctxt, "sar");
  1498. break;
  1499. }
  1500. return X86EMUL_CONTINUE;
  1501. }
  1502. static int em_not(struct x86_emulate_ctxt *ctxt)
  1503. {
  1504. ctxt->dst.val = ~ctxt->dst.val;
  1505. return X86EMUL_CONTINUE;
  1506. }
  1507. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1508. {
  1509. emulate_1op(ctxt, "neg");
  1510. return X86EMUL_CONTINUE;
  1511. }
  1512. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1513. {
  1514. u8 ex = 0;
  1515. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1516. return X86EMUL_CONTINUE;
  1517. }
  1518. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1519. {
  1520. u8 ex = 0;
  1521. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1522. return X86EMUL_CONTINUE;
  1523. }
  1524. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1525. {
  1526. u8 de = 0;
  1527. emulate_1op_rax_rdx(ctxt, "div", de);
  1528. if (de)
  1529. return emulate_de(ctxt);
  1530. return X86EMUL_CONTINUE;
  1531. }
  1532. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1533. {
  1534. u8 de = 0;
  1535. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1536. if (de)
  1537. return emulate_de(ctxt);
  1538. return X86EMUL_CONTINUE;
  1539. }
  1540. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1541. {
  1542. int rc = X86EMUL_CONTINUE;
  1543. switch (ctxt->modrm_reg) {
  1544. case 0: /* inc */
  1545. emulate_1op(ctxt, "inc");
  1546. break;
  1547. case 1: /* dec */
  1548. emulate_1op(ctxt, "dec");
  1549. break;
  1550. case 2: /* call near abs */ {
  1551. long int old_eip;
  1552. old_eip = ctxt->_eip;
  1553. ctxt->_eip = ctxt->src.val;
  1554. ctxt->src.val = old_eip;
  1555. rc = em_push(ctxt);
  1556. break;
  1557. }
  1558. case 4: /* jmp abs */
  1559. ctxt->_eip = ctxt->src.val;
  1560. break;
  1561. case 5: /* jmp far */
  1562. rc = em_jmp_far(ctxt);
  1563. break;
  1564. case 6: /* push */
  1565. rc = em_push(ctxt);
  1566. break;
  1567. }
  1568. return rc;
  1569. }
  1570. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1571. {
  1572. u64 old = ctxt->dst.orig_val64;
  1573. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1574. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1575. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1576. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1577. ctxt->eflags &= ~EFLG_ZF;
  1578. } else {
  1579. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1580. (u32) ctxt->regs[VCPU_REGS_RBX];
  1581. ctxt->eflags |= EFLG_ZF;
  1582. }
  1583. return X86EMUL_CONTINUE;
  1584. }
  1585. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1586. {
  1587. ctxt->dst.type = OP_REG;
  1588. ctxt->dst.addr.reg = &ctxt->_eip;
  1589. ctxt->dst.bytes = ctxt->op_bytes;
  1590. return em_pop(ctxt);
  1591. }
  1592. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1593. {
  1594. int rc;
  1595. unsigned long cs;
  1596. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1597. if (rc != X86EMUL_CONTINUE)
  1598. return rc;
  1599. if (ctxt->op_bytes == 4)
  1600. ctxt->_eip = (u32)ctxt->_eip;
  1601. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1602. if (rc != X86EMUL_CONTINUE)
  1603. return rc;
  1604. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1605. return rc;
  1606. }
  1607. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1608. {
  1609. /* Save real source value, then compare EAX against destination. */
  1610. ctxt->src.orig_val = ctxt->src.val;
  1611. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1612. emulate_2op_SrcV(ctxt, "cmp");
  1613. if (ctxt->eflags & EFLG_ZF) {
  1614. /* Success: write back to memory. */
  1615. ctxt->dst.val = ctxt->src.orig_val;
  1616. } else {
  1617. /* Failure: write the value we saw to EAX. */
  1618. ctxt->dst.type = OP_REG;
  1619. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1620. }
  1621. return X86EMUL_CONTINUE;
  1622. }
  1623. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1624. {
  1625. int seg = ctxt->src2.val;
  1626. unsigned short sel;
  1627. int rc;
  1628. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1629. rc = load_segment_descriptor(ctxt, sel, seg);
  1630. if (rc != X86EMUL_CONTINUE)
  1631. return rc;
  1632. ctxt->dst.val = ctxt->src.val;
  1633. return rc;
  1634. }
  1635. static void
  1636. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1637. struct desc_struct *cs, struct desc_struct *ss)
  1638. {
  1639. u16 selector;
  1640. memset(cs, 0, sizeof(struct desc_struct));
  1641. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1642. memset(ss, 0, sizeof(struct desc_struct));
  1643. cs->l = 0; /* will be adjusted later */
  1644. set_desc_base(cs, 0); /* flat segment */
  1645. cs->g = 1; /* 4kb granularity */
  1646. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1647. cs->type = 0x0b; /* Read, Execute, Accessed */
  1648. cs->s = 1;
  1649. cs->dpl = 0; /* will be adjusted later */
  1650. cs->p = 1;
  1651. cs->d = 1;
  1652. set_desc_base(ss, 0); /* flat segment */
  1653. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1654. ss->g = 1; /* 4kb granularity */
  1655. ss->s = 1;
  1656. ss->type = 0x03; /* Read/Write, Accessed */
  1657. ss->d = 1; /* 32bit stack segment */
  1658. ss->dpl = 0;
  1659. ss->p = 1;
  1660. }
  1661. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1662. {
  1663. struct x86_emulate_ops *ops = ctxt->ops;
  1664. struct desc_struct cs, ss;
  1665. u64 msr_data;
  1666. u16 cs_sel, ss_sel;
  1667. u64 efer = 0;
  1668. /* syscall is not available in real mode */
  1669. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1670. ctxt->mode == X86EMUL_MODE_VM86)
  1671. return emulate_ud(ctxt);
  1672. ops->get_msr(ctxt, MSR_EFER, &efer);
  1673. setup_syscalls_segments(ctxt, &cs, &ss);
  1674. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1675. msr_data >>= 32;
  1676. cs_sel = (u16)(msr_data & 0xfffc);
  1677. ss_sel = (u16)(msr_data + 8);
  1678. if (efer & EFER_LMA) {
  1679. cs.d = 0;
  1680. cs.l = 1;
  1681. }
  1682. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1683. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1684. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1685. if (efer & EFER_LMA) {
  1686. #ifdef CONFIG_X86_64
  1687. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1688. ops->get_msr(ctxt,
  1689. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1690. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1691. ctxt->_eip = msr_data;
  1692. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1693. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1694. #endif
  1695. } else {
  1696. /* legacy mode */
  1697. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1698. ctxt->_eip = (u32)msr_data;
  1699. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1700. }
  1701. return X86EMUL_CONTINUE;
  1702. }
  1703. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1704. {
  1705. struct x86_emulate_ops *ops = ctxt->ops;
  1706. struct desc_struct cs, ss;
  1707. u64 msr_data;
  1708. u16 cs_sel, ss_sel;
  1709. u64 efer = 0;
  1710. ops->get_msr(ctxt, MSR_EFER, &efer);
  1711. /* inject #GP if in real mode */
  1712. if (ctxt->mode == X86EMUL_MODE_REAL)
  1713. return emulate_gp(ctxt, 0);
  1714. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1715. * Therefore, we inject an #UD.
  1716. */
  1717. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1718. return emulate_ud(ctxt);
  1719. setup_syscalls_segments(ctxt, &cs, &ss);
  1720. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1721. switch (ctxt->mode) {
  1722. case X86EMUL_MODE_PROT32:
  1723. if ((msr_data & 0xfffc) == 0x0)
  1724. return emulate_gp(ctxt, 0);
  1725. break;
  1726. case X86EMUL_MODE_PROT64:
  1727. if (msr_data == 0x0)
  1728. return emulate_gp(ctxt, 0);
  1729. break;
  1730. }
  1731. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1732. cs_sel = (u16)msr_data;
  1733. cs_sel &= ~SELECTOR_RPL_MASK;
  1734. ss_sel = cs_sel + 8;
  1735. ss_sel &= ~SELECTOR_RPL_MASK;
  1736. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1737. cs.d = 0;
  1738. cs.l = 1;
  1739. }
  1740. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1741. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1742. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1743. ctxt->_eip = msr_data;
  1744. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1745. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1746. return X86EMUL_CONTINUE;
  1747. }
  1748. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1749. {
  1750. struct x86_emulate_ops *ops = ctxt->ops;
  1751. struct desc_struct cs, ss;
  1752. u64 msr_data;
  1753. int usermode;
  1754. u16 cs_sel = 0, ss_sel = 0;
  1755. /* inject #GP if in real mode or Virtual 8086 mode */
  1756. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1757. ctxt->mode == X86EMUL_MODE_VM86)
  1758. return emulate_gp(ctxt, 0);
  1759. setup_syscalls_segments(ctxt, &cs, &ss);
  1760. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1761. usermode = X86EMUL_MODE_PROT64;
  1762. else
  1763. usermode = X86EMUL_MODE_PROT32;
  1764. cs.dpl = 3;
  1765. ss.dpl = 3;
  1766. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1767. switch (usermode) {
  1768. case X86EMUL_MODE_PROT32:
  1769. cs_sel = (u16)(msr_data + 16);
  1770. if ((msr_data & 0xfffc) == 0x0)
  1771. return emulate_gp(ctxt, 0);
  1772. ss_sel = (u16)(msr_data + 24);
  1773. break;
  1774. case X86EMUL_MODE_PROT64:
  1775. cs_sel = (u16)(msr_data + 32);
  1776. if (msr_data == 0x0)
  1777. return emulate_gp(ctxt, 0);
  1778. ss_sel = cs_sel + 8;
  1779. cs.d = 0;
  1780. cs.l = 1;
  1781. break;
  1782. }
  1783. cs_sel |= SELECTOR_RPL_MASK;
  1784. ss_sel |= SELECTOR_RPL_MASK;
  1785. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1786. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1787. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1788. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1789. return X86EMUL_CONTINUE;
  1790. }
  1791. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1792. {
  1793. int iopl;
  1794. if (ctxt->mode == X86EMUL_MODE_REAL)
  1795. return false;
  1796. if (ctxt->mode == X86EMUL_MODE_VM86)
  1797. return true;
  1798. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1799. return ctxt->ops->cpl(ctxt) > iopl;
  1800. }
  1801. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1802. u16 port, u16 len)
  1803. {
  1804. struct x86_emulate_ops *ops = ctxt->ops;
  1805. struct desc_struct tr_seg;
  1806. u32 base3;
  1807. int r;
  1808. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1809. unsigned mask = (1 << len) - 1;
  1810. unsigned long base;
  1811. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1812. if (!tr_seg.p)
  1813. return false;
  1814. if (desc_limit_scaled(&tr_seg) < 103)
  1815. return false;
  1816. base = get_desc_base(&tr_seg);
  1817. #ifdef CONFIG_X86_64
  1818. base |= ((u64)base3) << 32;
  1819. #endif
  1820. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1821. if (r != X86EMUL_CONTINUE)
  1822. return false;
  1823. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1824. return false;
  1825. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1826. if (r != X86EMUL_CONTINUE)
  1827. return false;
  1828. if ((perm >> bit_idx) & mask)
  1829. return false;
  1830. return true;
  1831. }
  1832. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1833. u16 port, u16 len)
  1834. {
  1835. if (ctxt->perm_ok)
  1836. return true;
  1837. if (emulator_bad_iopl(ctxt))
  1838. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1839. return false;
  1840. ctxt->perm_ok = true;
  1841. return true;
  1842. }
  1843. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1844. struct tss_segment_16 *tss)
  1845. {
  1846. tss->ip = ctxt->_eip;
  1847. tss->flag = ctxt->eflags;
  1848. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1849. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1850. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1851. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1852. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1853. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1854. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1855. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1856. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1857. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1858. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1859. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1860. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1861. }
  1862. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1863. struct tss_segment_16 *tss)
  1864. {
  1865. int ret;
  1866. ctxt->_eip = tss->ip;
  1867. ctxt->eflags = tss->flag | 2;
  1868. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1869. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1870. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1871. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1872. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1873. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1874. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1875. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1876. /*
  1877. * SDM says that segment selectors are loaded before segment
  1878. * descriptors
  1879. */
  1880. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1881. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1882. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1883. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1884. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1885. /*
  1886. * Now load segment descriptors. If fault happenes at this stage
  1887. * it is handled in a context of new task
  1888. */
  1889. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1890. if (ret != X86EMUL_CONTINUE)
  1891. return ret;
  1892. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1893. if (ret != X86EMUL_CONTINUE)
  1894. return ret;
  1895. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1896. if (ret != X86EMUL_CONTINUE)
  1897. return ret;
  1898. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1899. if (ret != X86EMUL_CONTINUE)
  1900. return ret;
  1901. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1902. if (ret != X86EMUL_CONTINUE)
  1903. return ret;
  1904. return X86EMUL_CONTINUE;
  1905. }
  1906. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1907. u16 tss_selector, u16 old_tss_sel,
  1908. ulong old_tss_base, struct desc_struct *new_desc)
  1909. {
  1910. struct x86_emulate_ops *ops = ctxt->ops;
  1911. struct tss_segment_16 tss_seg;
  1912. int ret;
  1913. u32 new_tss_base = get_desc_base(new_desc);
  1914. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1915. &ctxt->exception);
  1916. if (ret != X86EMUL_CONTINUE)
  1917. /* FIXME: need to provide precise fault address */
  1918. return ret;
  1919. save_state_to_tss16(ctxt, &tss_seg);
  1920. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1921. &ctxt->exception);
  1922. if (ret != X86EMUL_CONTINUE)
  1923. /* FIXME: need to provide precise fault address */
  1924. return ret;
  1925. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1926. &ctxt->exception);
  1927. if (ret != X86EMUL_CONTINUE)
  1928. /* FIXME: need to provide precise fault address */
  1929. return ret;
  1930. if (old_tss_sel != 0xffff) {
  1931. tss_seg.prev_task_link = old_tss_sel;
  1932. ret = ops->write_std(ctxt, new_tss_base,
  1933. &tss_seg.prev_task_link,
  1934. sizeof tss_seg.prev_task_link,
  1935. &ctxt->exception);
  1936. if (ret != X86EMUL_CONTINUE)
  1937. /* FIXME: need to provide precise fault address */
  1938. return ret;
  1939. }
  1940. return load_state_from_tss16(ctxt, &tss_seg);
  1941. }
  1942. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1943. struct tss_segment_32 *tss)
  1944. {
  1945. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1946. tss->eip = ctxt->_eip;
  1947. tss->eflags = ctxt->eflags;
  1948. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1949. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1950. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1951. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1952. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1953. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1954. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1955. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1956. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1957. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1958. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1959. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1960. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1961. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1962. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1963. }
  1964. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1965. struct tss_segment_32 *tss)
  1966. {
  1967. int ret;
  1968. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1969. return emulate_gp(ctxt, 0);
  1970. ctxt->_eip = tss->eip;
  1971. ctxt->eflags = tss->eflags | 2;
  1972. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1973. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1974. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1975. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1976. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1977. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1978. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1979. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1980. /*
  1981. * SDM says that segment selectors are loaded before segment
  1982. * descriptors
  1983. */
  1984. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1985. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1986. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1987. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1988. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1989. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1990. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1991. /*
  1992. * Now load segment descriptors. If fault happenes at this stage
  1993. * it is handled in a context of new task
  1994. */
  1995. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1996. if (ret != X86EMUL_CONTINUE)
  1997. return ret;
  1998. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1999. if (ret != X86EMUL_CONTINUE)
  2000. return ret;
  2001. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2002. if (ret != X86EMUL_CONTINUE)
  2003. return ret;
  2004. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2005. if (ret != X86EMUL_CONTINUE)
  2006. return ret;
  2007. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2008. if (ret != X86EMUL_CONTINUE)
  2009. return ret;
  2010. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2011. if (ret != X86EMUL_CONTINUE)
  2012. return ret;
  2013. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2014. if (ret != X86EMUL_CONTINUE)
  2015. return ret;
  2016. return X86EMUL_CONTINUE;
  2017. }
  2018. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2019. u16 tss_selector, u16 old_tss_sel,
  2020. ulong old_tss_base, struct desc_struct *new_desc)
  2021. {
  2022. struct x86_emulate_ops *ops = ctxt->ops;
  2023. struct tss_segment_32 tss_seg;
  2024. int ret;
  2025. u32 new_tss_base = get_desc_base(new_desc);
  2026. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2027. &ctxt->exception);
  2028. if (ret != X86EMUL_CONTINUE)
  2029. /* FIXME: need to provide precise fault address */
  2030. return ret;
  2031. save_state_to_tss32(ctxt, &tss_seg);
  2032. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2033. &ctxt->exception);
  2034. if (ret != X86EMUL_CONTINUE)
  2035. /* FIXME: need to provide precise fault address */
  2036. return ret;
  2037. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2038. &ctxt->exception);
  2039. if (ret != X86EMUL_CONTINUE)
  2040. /* FIXME: need to provide precise fault address */
  2041. return ret;
  2042. if (old_tss_sel != 0xffff) {
  2043. tss_seg.prev_task_link = old_tss_sel;
  2044. ret = ops->write_std(ctxt, new_tss_base,
  2045. &tss_seg.prev_task_link,
  2046. sizeof tss_seg.prev_task_link,
  2047. &ctxt->exception);
  2048. if (ret != X86EMUL_CONTINUE)
  2049. /* FIXME: need to provide precise fault address */
  2050. return ret;
  2051. }
  2052. return load_state_from_tss32(ctxt, &tss_seg);
  2053. }
  2054. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2055. u16 tss_selector, int reason,
  2056. bool has_error_code, u32 error_code)
  2057. {
  2058. struct x86_emulate_ops *ops = ctxt->ops;
  2059. struct desc_struct curr_tss_desc, next_tss_desc;
  2060. int ret;
  2061. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2062. ulong old_tss_base =
  2063. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2064. u32 desc_limit;
  2065. /* FIXME: old_tss_base == ~0 ? */
  2066. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2067. if (ret != X86EMUL_CONTINUE)
  2068. return ret;
  2069. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2070. if (ret != X86EMUL_CONTINUE)
  2071. return ret;
  2072. /* FIXME: check that next_tss_desc is tss */
  2073. if (reason != TASK_SWITCH_IRET) {
  2074. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2075. ops->cpl(ctxt) > next_tss_desc.dpl)
  2076. return emulate_gp(ctxt, 0);
  2077. }
  2078. desc_limit = desc_limit_scaled(&next_tss_desc);
  2079. if (!next_tss_desc.p ||
  2080. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2081. desc_limit < 0x2b)) {
  2082. emulate_ts(ctxt, tss_selector & 0xfffc);
  2083. return X86EMUL_PROPAGATE_FAULT;
  2084. }
  2085. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2086. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2087. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2088. }
  2089. if (reason == TASK_SWITCH_IRET)
  2090. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2091. /* set back link to prev task only if NT bit is set in eflags
  2092. note that old_tss_sel is not used afetr this point */
  2093. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2094. old_tss_sel = 0xffff;
  2095. if (next_tss_desc.type & 8)
  2096. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2097. old_tss_base, &next_tss_desc);
  2098. else
  2099. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2100. old_tss_base, &next_tss_desc);
  2101. if (ret != X86EMUL_CONTINUE)
  2102. return ret;
  2103. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2104. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2105. if (reason != TASK_SWITCH_IRET) {
  2106. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2107. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2108. }
  2109. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2110. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2111. if (has_error_code) {
  2112. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2113. ctxt->lock_prefix = 0;
  2114. ctxt->src.val = (unsigned long) error_code;
  2115. ret = em_push(ctxt);
  2116. }
  2117. return ret;
  2118. }
  2119. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2120. u16 tss_selector, int reason,
  2121. bool has_error_code, u32 error_code)
  2122. {
  2123. int rc;
  2124. ctxt->_eip = ctxt->eip;
  2125. ctxt->dst.type = OP_NONE;
  2126. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2127. has_error_code, error_code);
  2128. if (rc == X86EMUL_CONTINUE)
  2129. ctxt->eip = ctxt->_eip;
  2130. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2131. }
  2132. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2133. int reg, struct operand *op)
  2134. {
  2135. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2136. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2137. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2138. op->addr.mem.seg = seg;
  2139. }
  2140. static int em_das(struct x86_emulate_ctxt *ctxt)
  2141. {
  2142. u8 al, old_al;
  2143. bool af, cf, old_cf;
  2144. cf = ctxt->eflags & X86_EFLAGS_CF;
  2145. al = ctxt->dst.val;
  2146. old_al = al;
  2147. old_cf = cf;
  2148. cf = false;
  2149. af = ctxt->eflags & X86_EFLAGS_AF;
  2150. if ((al & 0x0f) > 9 || af) {
  2151. al -= 6;
  2152. cf = old_cf | (al >= 250);
  2153. af = true;
  2154. } else {
  2155. af = false;
  2156. }
  2157. if (old_al > 0x99 || old_cf) {
  2158. al -= 0x60;
  2159. cf = true;
  2160. }
  2161. ctxt->dst.val = al;
  2162. /* Set PF, ZF, SF */
  2163. ctxt->src.type = OP_IMM;
  2164. ctxt->src.val = 0;
  2165. ctxt->src.bytes = 1;
  2166. emulate_2op_SrcV(ctxt, "or");
  2167. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2168. if (cf)
  2169. ctxt->eflags |= X86_EFLAGS_CF;
  2170. if (af)
  2171. ctxt->eflags |= X86_EFLAGS_AF;
  2172. return X86EMUL_CONTINUE;
  2173. }
  2174. static int em_call(struct x86_emulate_ctxt *ctxt)
  2175. {
  2176. long rel = ctxt->src.val;
  2177. ctxt->src.val = (unsigned long)ctxt->_eip;
  2178. jmp_rel(ctxt, rel);
  2179. return em_push(ctxt);
  2180. }
  2181. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2182. {
  2183. u16 sel, old_cs;
  2184. ulong old_eip;
  2185. int rc;
  2186. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2187. old_eip = ctxt->_eip;
  2188. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2189. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2190. return X86EMUL_CONTINUE;
  2191. ctxt->_eip = 0;
  2192. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2193. ctxt->src.val = old_cs;
  2194. rc = em_push(ctxt);
  2195. if (rc != X86EMUL_CONTINUE)
  2196. return rc;
  2197. ctxt->src.val = old_eip;
  2198. return em_push(ctxt);
  2199. }
  2200. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2201. {
  2202. int rc;
  2203. ctxt->dst.type = OP_REG;
  2204. ctxt->dst.addr.reg = &ctxt->_eip;
  2205. ctxt->dst.bytes = ctxt->op_bytes;
  2206. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2207. if (rc != X86EMUL_CONTINUE)
  2208. return rc;
  2209. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2210. return X86EMUL_CONTINUE;
  2211. }
  2212. static int em_add(struct x86_emulate_ctxt *ctxt)
  2213. {
  2214. emulate_2op_SrcV(ctxt, "add");
  2215. return X86EMUL_CONTINUE;
  2216. }
  2217. static int em_or(struct x86_emulate_ctxt *ctxt)
  2218. {
  2219. emulate_2op_SrcV(ctxt, "or");
  2220. return X86EMUL_CONTINUE;
  2221. }
  2222. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2223. {
  2224. emulate_2op_SrcV(ctxt, "adc");
  2225. return X86EMUL_CONTINUE;
  2226. }
  2227. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2228. {
  2229. emulate_2op_SrcV(ctxt, "sbb");
  2230. return X86EMUL_CONTINUE;
  2231. }
  2232. static int em_and(struct x86_emulate_ctxt *ctxt)
  2233. {
  2234. emulate_2op_SrcV(ctxt, "and");
  2235. return X86EMUL_CONTINUE;
  2236. }
  2237. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2238. {
  2239. emulate_2op_SrcV(ctxt, "sub");
  2240. return X86EMUL_CONTINUE;
  2241. }
  2242. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2243. {
  2244. emulate_2op_SrcV(ctxt, "xor");
  2245. return X86EMUL_CONTINUE;
  2246. }
  2247. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2248. {
  2249. emulate_2op_SrcV(ctxt, "cmp");
  2250. /* Disable writeback. */
  2251. ctxt->dst.type = OP_NONE;
  2252. return X86EMUL_CONTINUE;
  2253. }
  2254. static int em_test(struct x86_emulate_ctxt *ctxt)
  2255. {
  2256. emulate_2op_SrcV(ctxt, "test");
  2257. /* Disable writeback. */
  2258. ctxt->dst.type = OP_NONE;
  2259. return X86EMUL_CONTINUE;
  2260. }
  2261. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2262. {
  2263. /* Write back the register source. */
  2264. ctxt->src.val = ctxt->dst.val;
  2265. write_register_operand(&ctxt->src);
  2266. /* Write back the memory destination with implicit LOCK prefix. */
  2267. ctxt->dst.val = ctxt->src.orig_val;
  2268. ctxt->lock_prefix = 1;
  2269. return X86EMUL_CONTINUE;
  2270. }
  2271. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2272. {
  2273. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2274. return X86EMUL_CONTINUE;
  2275. }
  2276. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2277. {
  2278. ctxt->dst.val = ctxt->src2.val;
  2279. return em_imul(ctxt);
  2280. }
  2281. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2282. {
  2283. ctxt->dst.type = OP_REG;
  2284. ctxt->dst.bytes = ctxt->src.bytes;
  2285. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2286. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2287. return X86EMUL_CONTINUE;
  2288. }
  2289. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2290. {
  2291. u64 tsc = 0;
  2292. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2293. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2294. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2295. return X86EMUL_CONTINUE;
  2296. }
  2297. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2298. {
  2299. ctxt->dst.val = ctxt->src.val;
  2300. return X86EMUL_CONTINUE;
  2301. }
  2302. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2303. {
  2304. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2305. return emulate_gp(ctxt, 0);
  2306. /* Disable writeback. */
  2307. ctxt->dst.type = OP_NONE;
  2308. return X86EMUL_CONTINUE;
  2309. }
  2310. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2311. {
  2312. unsigned long val;
  2313. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2314. val = ctxt->src.val & ~0ULL;
  2315. else
  2316. val = ctxt->src.val & ~0U;
  2317. /* #UD condition is already handled. */
  2318. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2319. return emulate_gp(ctxt, 0);
  2320. /* Disable writeback. */
  2321. ctxt->dst.type = OP_NONE;
  2322. return X86EMUL_CONTINUE;
  2323. }
  2324. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2325. {
  2326. u64 msr_data;
  2327. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2328. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2329. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2330. return emulate_gp(ctxt, 0);
  2331. return X86EMUL_CONTINUE;
  2332. }
  2333. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2334. {
  2335. u64 msr_data;
  2336. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2337. return emulate_gp(ctxt, 0);
  2338. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2339. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2340. return X86EMUL_CONTINUE;
  2341. }
  2342. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2343. {
  2344. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2345. return emulate_ud(ctxt);
  2346. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2347. return X86EMUL_CONTINUE;
  2348. }
  2349. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2350. {
  2351. u16 sel = ctxt->src.val;
  2352. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2353. return emulate_ud(ctxt);
  2354. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2355. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2356. /* Disable writeback. */
  2357. ctxt->dst.type = OP_NONE;
  2358. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2359. }
  2360. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2361. {
  2362. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2363. return X86EMUL_CONTINUE;
  2364. }
  2365. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2366. {
  2367. int rc;
  2368. ulong linear;
  2369. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2370. if (rc == X86EMUL_CONTINUE)
  2371. ctxt->ops->invlpg(ctxt, linear);
  2372. /* Disable writeback. */
  2373. ctxt->dst.type = OP_NONE;
  2374. return X86EMUL_CONTINUE;
  2375. }
  2376. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2377. {
  2378. ulong cr0;
  2379. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2380. cr0 &= ~X86_CR0_TS;
  2381. ctxt->ops->set_cr(ctxt, 0, cr0);
  2382. return X86EMUL_CONTINUE;
  2383. }
  2384. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2385. {
  2386. int rc;
  2387. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2388. return X86EMUL_UNHANDLEABLE;
  2389. rc = ctxt->ops->fix_hypercall(ctxt);
  2390. if (rc != X86EMUL_CONTINUE)
  2391. return rc;
  2392. /* Let the processor re-execute the fixed hypercall */
  2393. ctxt->_eip = ctxt->eip;
  2394. /* Disable writeback. */
  2395. ctxt->dst.type = OP_NONE;
  2396. return X86EMUL_CONTINUE;
  2397. }
  2398. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2399. {
  2400. struct desc_ptr desc_ptr;
  2401. int rc;
  2402. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2403. &desc_ptr.size, &desc_ptr.address,
  2404. ctxt->op_bytes);
  2405. if (rc != X86EMUL_CONTINUE)
  2406. return rc;
  2407. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2408. /* Disable writeback. */
  2409. ctxt->dst.type = OP_NONE;
  2410. return X86EMUL_CONTINUE;
  2411. }
  2412. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2413. {
  2414. int rc;
  2415. rc = ctxt->ops->fix_hypercall(ctxt);
  2416. /* Disable writeback. */
  2417. ctxt->dst.type = OP_NONE;
  2418. return rc;
  2419. }
  2420. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2421. {
  2422. struct desc_ptr desc_ptr;
  2423. int rc;
  2424. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2425. &desc_ptr.size, &desc_ptr.address,
  2426. ctxt->op_bytes);
  2427. if (rc != X86EMUL_CONTINUE)
  2428. return rc;
  2429. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2430. /* Disable writeback. */
  2431. ctxt->dst.type = OP_NONE;
  2432. return X86EMUL_CONTINUE;
  2433. }
  2434. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2435. {
  2436. ctxt->dst.bytes = 2;
  2437. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2438. return X86EMUL_CONTINUE;
  2439. }
  2440. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2441. {
  2442. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2443. | (ctxt->src.val & 0x0f));
  2444. ctxt->dst.type = OP_NONE;
  2445. return X86EMUL_CONTINUE;
  2446. }
  2447. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2448. {
  2449. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2450. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2451. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2452. jmp_rel(ctxt, ctxt->src.val);
  2453. return X86EMUL_CONTINUE;
  2454. }
  2455. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2456. {
  2457. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2458. jmp_rel(ctxt, ctxt->src.val);
  2459. return X86EMUL_CONTINUE;
  2460. }
  2461. static int em_in(struct x86_emulate_ctxt *ctxt)
  2462. {
  2463. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2464. &ctxt->dst.val))
  2465. return X86EMUL_IO_NEEDED;
  2466. return X86EMUL_CONTINUE;
  2467. }
  2468. static int em_out(struct x86_emulate_ctxt *ctxt)
  2469. {
  2470. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2471. &ctxt->src.val, 1);
  2472. /* Disable writeback. */
  2473. ctxt->dst.type = OP_NONE;
  2474. return X86EMUL_CONTINUE;
  2475. }
  2476. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2477. {
  2478. if (emulator_bad_iopl(ctxt))
  2479. return emulate_gp(ctxt, 0);
  2480. ctxt->eflags &= ~X86_EFLAGS_IF;
  2481. return X86EMUL_CONTINUE;
  2482. }
  2483. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2484. {
  2485. if (emulator_bad_iopl(ctxt))
  2486. return emulate_gp(ctxt, 0);
  2487. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2488. ctxt->eflags |= X86_EFLAGS_IF;
  2489. return X86EMUL_CONTINUE;
  2490. }
  2491. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2492. {
  2493. /* Disable writeback. */
  2494. ctxt->dst.type = OP_NONE;
  2495. /* only subword offset */
  2496. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2497. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2498. return X86EMUL_CONTINUE;
  2499. }
  2500. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2501. {
  2502. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2503. return X86EMUL_CONTINUE;
  2504. }
  2505. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2506. {
  2507. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2508. return X86EMUL_CONTINUE;
  2509. }
  2510. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2511. {
  2512. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2513. return X86EMUL_CONTINUE;
  2514. }
  2515. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2516. {
  2517. u8 zf;
  2518. __asm__ ("bsf %2, %0; setz %1"
  2519. : "=r"(ctxt->dst.val), "=q"(zf)
  2520. : "r"(ctxt->src.val));
  2521. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2522. if (zf) {
  2523. ctxt->eflags |= X86_EFLAGS_ZF;
  2524. /* Disable writeback. */
  2525. ctxt->dst.type = OP_NONE;
  2526. }
  2527. return X86EMUL_CONTINUE;
  2528. }
  2529. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2530. {
  2531. u8 zf;
  2532. __asm__ ("bsr %2, %0; setz %1"
  2533. : "=r"(ctxt->dst.val), "=q"(zf)
  2534. : "r"(ctxt->src.val));
  2535. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2536. if (zf) {
  2537. ctxt->eflags |= X86_EFLAGS_ZF;
  2538. /* Disable writeback. */
  2539. ctxt->dst.type = OP_NONE;
  2540. }
  2541. return X86EMUL_CONTINUE;
  2542. }
  2543. static bool valid_cr(int nr)
  2544. {
  2545. switch (nr) {
  2546. case 0:
  2547. case 2 ... 4:
  2548. case 8:
  2549. return true;
  2550. default:
  2551. return false;
  2552. }
  2553. }
  2554. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2555. {
  2556. if (!valid_cr(ctxt->modrm_reg))
  2557. return emulate_ud(ctxt);
  2558. return X86EMUL_CONTINUE;
  2559. }
  2560. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2561. {
  2562. u64 new_val = ctxt->src.val64;
  2563. int cr = ctxt->modrm_reg;
  2564. u64 efer = 0;
  2565. static u64 cr_reserved_bits[] = {
  2566. 0xffffffff00000000ULL,
  2567. 0, 0, 0, /* CR3 checked later */
  2568. CR4_RESERVED_BITS,
  2569. 0, 0, 0,
  2570. CR8_RESERVED_BITS,
  2571. };
  2572. if (!valid_cr(cr))
  2573. return emulate_ud(ctxt);
  2574. if (new_val & cr_reserved_bits[cr])
  2575. return emulate_gp(ctxt, 0);
  2576. switch (cr) {
  2577. case 0: {
  2578. u64 cr4;
  2579. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2580. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2581. return emulate_gp(ctxt, 0);
  2582. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2583. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2584. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2585. !(cr4 & X86_CR4_PAE))
  2586. return emulate_gp(ctxt, 0);
  2587. break;
  2588. }
  2589. case 3: {
  2590. u64 rsvd = 0;
  2591. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2592. if (efer & EFER_LMA)
  2593. rsvd = CR3_L_MODE_RESERVED_BITS;
  2594. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2595. rsvd = CR3_PAE_RESERVED_BITS;
  2596. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2597. rsvd = CR3_NONPAE_RESERVED_BITS;
  2598. if (new_val & rsvd)
  2599. return emulate_gp(ctxt, 0);
  2600. break;
  2601. }
  2602. case 4: {
  2603. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2604. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2605. return emulate_gp(ctxt, 0);
  2606. break;
  2607. }
  2608. }
  2609. return X86EMUL_CONTINUE;
  2610. }
  2611. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2612. {
  2613. unsigned long dr7;
  2614. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2615. /* Check if DR7.Global_Enable is set */
  2616. return dr7 & (1 << 13);
  2617. }
  2618. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2619. {
  2620. int dr = ctxt->modrm_reg;
  2621. u64 cr4;
  2622. if (dr > 7)
  2623. return emulate_ud(ctxt);
  2624. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2625. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2626. return emulate_ud(ctxt);
  2627. if (check_dr7_gd(ctxt))
  2628. return emulate_db(ctxt);
  2629. return X86EMUL_CONTINUE;
  2630. }
  2631. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2632. {
  2633. u64 new_val = ctxt->src.val64;
  2634. int dr = ctxt->modrm_reg;
  2635. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2636. return emulate_gp(ctxt, 0);
  2637. return check_dr_read(ctxt);
  2638. }
  2639. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2640. {
  2641. u64 efer;
  2642. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2643. if (!(efer & EFER_SVME))
  2644. return emulate_ud(ctxt);
  2645. return X86EMUL_CONTINUE;
  2646. }
  2647. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2648. {
  2649. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2650. /* Valid physical address? */
  2651. if (rax & 0xffff000000000000ULL)
  2652. return emulate_gp(ctxt, 0);
  2653. return check_svme(ctxt);
  2654. }
  2655. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2656. {
  2657. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2658. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2659. return emulate_ud(ctxt);
  2660. return X86EMUL_CONTINUE;
  2661. }
  2662. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2663. {
  2664. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2665. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2666. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2667. (rcx > 3))
  2668. return emulate_gp(ctxt, 0);
  2669. return X86EMUL_CONTINUE;
  2670. }
  2671. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2672. {
  2673. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2674. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2675. return emulate_gp(ctxt, 0);
  2676. return X86EMUL_CONTINUE;
  2677. }
  2678. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2679. {
  2680. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2681. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2682. return emulate_gp(ctxt, 0);
  2683. return X86EMUL_CONTINUE;
  2684. }
  2685. #define D(_y) { .flags = (_y) }
  2686. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2687. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2688. .check_perm = (_p) }
  2689. #define N D(0)
  2690. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2691. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2692. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2693. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2694. #define II(_f, _e, _i) \
  2695. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2696. #define IIP(_f, _e, _i, _p) \
  2697. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2698. .check_perm = (_p) }
  2699. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2700. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2701. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2702. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2703. #define I2bvIP(_f, _e, _i, _p) \
  2704. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2705. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2706. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2707. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2708. static struct opcode group7_rm1[] = {
  2709. DI(SrcNone | ModRM | Priv, monitor),
  2710. DI(SrcNone | ModRM | Priv, mwait),
  2711. N, N, N, N, N, N,
  2712. };
  2713. static struct opcode group7_rm3[] = {
  2714. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2715. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2716. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2717. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2718. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2719. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2720. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2721. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2722. };
  2723. static struct opcode group7_rm7[] = {
  2724. N,
  2725. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2726. N, N, N, N, N, N,
  2727. };
  2728. static struct opcode group1[] = {
  2729. I(Lock, em_add),
  2730. I(Lock | PageTable, em_or),
  2731. I(Lock, em_adc),
  2732. I(Lock, em_sbb),
  2733. I(Lock | PageTable, em_and),
  2734. I(Lock, em_sub),
  2735. I(Lock, em_xor),
  2736. I(0, em_cmp),
  2737. };
  2738. static struct opcode group1A[] = {
  2739. I(DstMem | SrcNone | ModRM | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  2740. };
  2741. static struct opcode group3[] = {
  2742. I(DstMem | SrcImm | ModRM, em_test),
  2743. I(DstMem | SrcImm | ModRM, em_test),
  2744. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2745. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2746. I(SrcMem | ModRM, em_mul_ex),
  2747. I(SrcMem | ModRM, em_imul_ex),
  2748. I(SrcMem | ModRM, em_div_ex),
  2749. I(SrcMem | ModRM, em_idiv_ex),
  2750. };
  2751. static struct opcode group4[] = {
  2752. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2753. N, N, N, N, N, N,
  2754. };
  2755. static struct opcode group5[] = {
  2756. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2757. D(SrcMem | ModRM | Stack),
  2758. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2759. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2760. D(SrcMem | ModRM | Stack), N,
  2761. };
  2762. static struct opcode group6[] = {
  2763. DI(ModRM | Prot, sldt),
  2764. DI(ModRM | Prot, str),
  2765. DI(ModRM | Prot | Priv, lldt),
  2766. DI(ModRM | Prot | Priv, ltr),
  2767. N, N, N, N,
  2768. };
  2769. static struct group_dual group7 = { {
  2770. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2771. DI(ModRM | Mov | DstMem | Priv, sidt),
  2772. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2773. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2774. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2775. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2776. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2777. }, {
  2778. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2779. EXT(0, group7_rm1),
  2780. N, EXT(0, group7_rm3),
  2781. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2782. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2783. } };
  2784. static struct opcode group8[] = {
  2785. N, N, N, N,
  2786. I(DstMem | SrcImmByte | ModRM, em_bt),
  2787. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_bts),
  2788. I(DstMem | SrcImmByte | ModRM | Lock, em_btr),
  2789. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_btc),
  2790. };
  2791. static struct group_dual group9 = { {
  2792. N, D(DstMem64 | ModRM | Lock | PageTable), N, N, N, N, N, N,
  2793. }, {
  2794. N, N, N, N, N, N, N, N,
  2795. } };
  2796. static struct opcode group11[] = {
  2797. I(DstMem | SrcImm | ModRM | Mov | PageTable, em_mov),
  2798. X7(D(Undefined)),
  2799. };
  2800. static struct gprefix pfx_0f_6f_0f_7f = {
  2801. N, N, N, I(Sse, em_movdqu),
  2802. };
  2803. static struct opcode opcode_table[256] = {
  2804. /* 0x00 - 0x07 */
  2805. I6ALU(Lock, em_add),
  2806. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  2807. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  2808. /* 0x08 - 0x0F */
  2809. I6ALU(Lock | PageTable, em_or),
  2810. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  2811. N,
  2812. /* 0x10 - 0x17 */
  2813. I6ALU(Lock, em_adc),
  2814. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  2815. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  2816. /* 0x18 - 0x1F */
  2817. I6ALU(Lock, em_sbb),
  2818. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  2819. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  2820. /* 0x20 - 0x27 */
  2821. I6ALU(Lock | PageTable, em_and), N, N,
  2822. /* 0x28 - 0x2F */
  2823. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2824. /* 0x30 - 0x37 */
  2825. I6ALU(Lock, em_xor), N, N,
  2826. /* 0x38 - 0x3F */
  2827. I6ALU(0, em_cmp), N, N,
  2828. /* 0x40 - 0x4F */
  2829. X16(D(DstReg)),
  2830. /* 0x50 - 0x57 */
  2831. X8(I(SrcReg | Stack, em_push)),
  2832. /* 0x58 - 0x5F */
  2833. X8(I(DstReg | Stack, em_pop)),
  2834. /* 0x60 - 0x67 */
  2835. I(ImplicitOps | Stack | No64, em_pusha),
  2836. I(ImplicitOps | Stack | No64, em_popa),
  2837. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2838. N, N, N, N,
  2839. /* 0x68 - 0x6F */
  2840. I(SrcImm | Mov | Stack, em_push),
  2841. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2842. I(SrcImmByte | Mov | Stack, em_push),
  2843. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2844. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  2845. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  2846. /* 0x70 - 0x7F */
  2847. X16(D(SrcImmByte)),
  2848. /* 0x80 - 0x87 */
  2849. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2850. G(DstMem | SrcImm | ModRM | Group, group1),
  2851. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2852. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2853. I2bv(DstMem | SrcReg | ModRM, em_test),
  2854. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  2855. /* 0x88 - 0x8F */
  2856. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  2857. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2858. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  2859. D(ModRM | SrcMem | NoAccess | DstReg),
  2860. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2861. G(0, group1A),
  2862. /* 0x90 - 0x97 */
  2863. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2864. /* 0x98 - 0x9F */
  2865. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2866. I(SrcImmFAddr | No64, em_call_far), N,
  2867. II(ImplicitOps | Stack, em_pushf, pushf),
  2868. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2869. /* 0xA0 - 0xA7 */
  2870. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2871. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  2872. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2873. I2bv(SrcSI | DstDI | String, em_cmp),
  2874. /* 0xA8 - 0xAF */
  2875. I2bv(DstAcc | SrcImm, em_test),
  2876. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2877. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2878. I2bv(SrcAcc | DstDI | String, em_cmp),
  2879. /* 0xB0 - 0xB7 */
  2880. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2881. /* 0xB8 - 0xBF */
  2882. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2883. /* 0xC0 - 0xC7 */
  2884. D2bv(DstMem | SrcImmByte | ModRM),
  2885. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2886. I(ImplicitOps | Stack, em_ret),
  2887. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  2888. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  2889. G(ByteOp, group11), G(0, group11),
  2890. /* 0xC8 - 0xCF */
  2891. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2892. D(ImplicitOps), DI(SrcImmByte, intn),
  2893. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2894. /* 0xD0 - 0xD7 */
  2895. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2896. N, N, N, N,
  2897. /* 0xD8 - 0xDF */
  2898. N, N, N, N, N, N, N, N,
  2899. /* 0xE0 - 0xE7 */
  2900. X3(I(SrcImmByte, em_loop)),
  2901. I(SrcImmByte, em_jcxz),
  2902. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  2903. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  2904. /* 0xE8 - 0xEF */
  2905. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  2906. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2907. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  2908. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  2909. /* 0xF0 - 0xF7 */
  2910. N, DI(ImplicitOps, icebp), N, N,
  2911. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2912. G(ByteOp, group3), G(0, group3),
  2913. /* 0xF8 - 0xFF */
  2914. D(ImplicitOps), D(ImplicitOps),
  2915. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2916. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2917. };
  2918. static struct opcode twobyte_table[256] = {
  2919. /* 0x00 - 0x0F */
  2920. G(0, group6), GD(0, &group7), N, N,
  2921. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2922. II(ImplicitOps | Priv, em_clts, clts), N,
  2923. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2924. N, D(ImplicitOps | ModRM), N, N,
  2925. /* 0x10 - 0x1F */
  2926. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2927. /* 0x20 - 0x2F */
  2928. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2929. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2930. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  2931. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  2932. N, N, N, N,
  2933. N, N, N, N, N, N, N, N,
  2934. /* 0x30 - 0x3F */
  2935. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  2936. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2937. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  2938. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2939. I(ImplicitOps | VendorSpecific, em_sysenter),
  2940. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2941. N, N,
  2942. N, N, N, N, N, N, N, N,
  2943. /* 0x40 - 0x4F */
  2944. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2945. /* 0x50 - 0x5F */
  2946. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2947. /* 0x60 - 0x6F */
  2948. N, N, N, N,
  2949. N, N, N, N,
  2950. N, N, N, N,
  2951. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2952. /* 0x70 - 0x7F */
  2953. N, N, N, N,
  2954. N, N, N, N,
  2955. N, N, N, N,
  2956. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2957. /* 0x80 - 0x8F */
  2958. X16(D(SrcImm)),
  2959. /* 0x90 - 0x9F */
  2960. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2961. /* 0xA0 - 0xA7 */
  2962. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  2963. DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  2964. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2965. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2966. /* 0xA8 - 0xAF */
  2967. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  2968. DI(ImplicitOps, rsm),
  2969. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  2970. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2971. D(DstMem | SrcReg | Src2CL | ModRM),
  2972. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2973. /* 0xB0 - 0xB7 */
  2974. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  2975. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  2976. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  2977. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  2978. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  2979. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2980. /* 0xB8 - 0xBF */
  2981. N, N,
  2982. G(BitOp, group8),
  2983. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  2984. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  2985. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2986. /* 0xC0 - 0xCF */
  2987. D2bv(DstMem | SrcReg | ModRM | Lock),
  2988. N, D(DstMem | SrcReg | ModRM | Mov),
  2989. N, N, N, GD(0, &group9),
  2990. N, N, N, N, N, N, N, N,
  2991. /* 0xD0 - 0xDF */
  2992. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2993. /* 0xE0 - 0xEF */
  2994. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2995. /* 0xF0 - 0xFF */
  2996. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2997. };
  2998. #undef D
  2999. #undef N
  3000. #undef G
  3001. #undef GD
  3002. #undef I
  3003. #undef GP
  3004. #undef EXT
  3005. #undef D2bv
  3006. #undef D2bvIP
  3007. #undef I2bv
  3008. #undef I2bvIP
  3009. #undef I6ALU
  3010. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3011. {
  3012. unsigned size;
  3013. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3014. if (size == 8)
  3015. size = 4;
  3016. return size;
  3017. }
  3018. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3019. unsigned size, bool sign_extension)
  3020. {
  3021. int rc = X86EMUL_CONTINUE;
  3022. op->type = OP_IMM;
  3023. op->bytes = size;
  3024. op->addr.mem.ea = ctxt->_eip;
  3025. /* NB. Immediates are sign-extended as necessary. */
  3026. switch (op->bytes) {
  3027. case 1:
  3028. op->val = insn_fetch(s8, ctxt);
  3029. break;
  3030. case 2:
  3031. op->val = insn_fetch(s16, ctxt);
  3032. break;
  3033. case 4:
  3034. op->val = insn_fetch(s32, ctxt);
  3035. break;
  3036. }
  3037. if (!sign_extension) {
  3038. switch (op->bytes) {
  3039. case 1:
  3040. op->val &= 0xff;
  3041. break;
  3042. case 2:
  3043. op->val &= 0xffff;
  3044. break;
  3045. case 4:
  3046. op->val &= 0xffffffff;
  3047. break;
  3048. }
  3049. }
  3050. done:
  3051. return rc;
  3052. }
  3053. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3054. unsigned d)
  3055. {
  3056. int rc = X86EMUL_CONTINUE;
  3057. switch (d) {
  3058. case OpReg:
  3059. decode_register_operand(ctxt, op,
  3060. op == &ctxt->dst &&
  3061. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  3062. break;
  3063. case OpImmUByte:
  3064. rc = decode_imm(ctxt, op, 1, false);
  3065. break;
  3066. case OpMem:
  3067. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3068. mem_common:
  3069. *op = ctxt->memop;
  3070. ctxt->memopp = op;
  3071. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3072. fetch_bit_operand(ctxt);
  3073. op->orig_val = op->val;
  3074. break;
  3075. case OpMem64:
  3076. ctxt->memop.bytes = 8;
  3077. goto mem_common;
  3078. case OpAcc:
  3079. op->type = OP_REG;
  3080. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3081. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3082. fetch_register_operand(op);
  3083. op->orig_val = op->val;
  3084. break;
  3085. case OpDI:
  3086. op->type = OP_MEM;
  3087. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3088. op->addr.mem.ea =
  3089. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3090. op->addr.mem.seg = VCPU_SREG_ES;
  3091. op->val = 0;
  3092. break;
  3093. case OpDX:
  3094. op->type = OP_REG;
  3095. op->bytes = 2;
  3096. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3097. fetch_register_operand(op);
  3098. break;
  3099. case OpCL:
  3100. op->bytes = 1;
  3101. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3102. break;
  3103. case OpImmByte:
  3104. rc = decode_imm(ctxt, op, 1, true);
  3105. break;
  3106. case OpOne:
  3107. op->bytes = 1;
  3108. op->val = 1;
  3109. break;
  3110. case OpImm:
  3111. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3112. break;
  3113. case OpMem16:
  3114. ctxt->memop.bytes = 2;
  3115. goto mem_common;
  3116. case OpMem32:
  3117. ctxt->memop.bytes = 4;
  3118. goto mem_common;
  3119. case OpImmU16:
  3120. rc = decode_imm(ctxt, op, 2, false);
  3121. break;
  3122. case OpImmU:
  3123. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3124. break;
  3125. case OpSI:
  3126. op->type = OP_MEM;
  3127. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3128. op->addr.mem.ea =
  3129. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3130. op->addr.mem.seg = seg_override(ctxt);
  3131. op->val = 0;
  3132. break;
  3133. case OpImmFAddr:
  3134. op->type = OP_IMM;
  3135. op->addr.mem.ea = ctxt->_eip;
  3136. op->bytes = ctxt->op_bytes + 2;
  3137. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3138. break;
  3139. case OpMemFAddr:
  3140. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3141. goto mem_common;
  3142. case OpES:
  3143. op->val = VCPU_SREG_ES;
  3144. break;
  3145. case OpCS:
  3146. op->val = VCPU_SREG_CS;
  3147. break;
  3148. case OpSS:
  3149. op->val = VCPU_SREG_SS;
  3150. break;
  3151. case OpDS:
  3152. op->val = VCPU_SREG_DS;
  3153. break;
  3154. case OpFS:
  3155. op->val = VCPU_SREG_FS;
  3156. break;
  3157. case OpGS:
  3158. op->val = VCPU_SREG_GS;
  3159. break;
  3160. case OpImplicit:
  3161. /* Special instructions do their own operand decoding. */
  3162. default:
  3163. op->type = OP_NONE; /* Disable writeback. */
  3164. break;
  3165. }
  3166. done:
  3167. return rc;
  3168. }
  3169. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3170. {
  3171. int rc = X86EMUL_CONTINUE;
  3172. int mode = ctxt->mode;
  3173. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3174. bool op_prefix = false;
  3175. struct opcode opcode;
  3176. ctxt->memop.type = OP_NONE;
  3177. ctxt->memopp = NULL;
  3178. ctxt->_eip = ctxt->eip;
  3179. ctxt->fetch.start = ctxt->_eip;
  3180. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3181. if (insn_len > 0)
  3182. memcpy(ctxt->fetch.data, insn, insn_len);
  3183. switch (mode) {
  3184. case X86EMUL_MODE_REAL:
  3185. case X86EMUL_MODE_VM86:
  3186. case X86EMUL_MODE_PROT16:
  3187. def_op_bytes = def_ad_bytes = 2;
  3188. break;
  3189. case X86EMUL_MODE_PROT32:
  3190. def_op_bytes = def_ad_bytes = 4;
  3191. break;
  3192. #ifdef CONFIG_X86_64
  3193. case X86EMUL_MODE_PROT64:
  3194. def_op_bytes = 4;
  3195. def_ad_bytes = 8;
  3196. break;
  3197. #endif
  3198. default:
  3199. return EMULATION_FAILED;
  3200. }
  3201. ctxt->op_bytes = def_op_bytes;
  3202. ctxt->ad_bytes = def_ad_bytes;
  3203. /* Legacy prefixes. */
  3204. for (;;) {
  3205. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3206. case 0x66: /* operand-size override */
  3207. op_prefix = true;
  3208. /* switch between 2/4 bytes */
  3209. ctxt->op_bytes = def_op_bytes ^ 6;
  3210. break;
  3211. case 0x67: /* address-size override */
  3212. if (mode == X86EMUL_MODE_PROT64)
  3213. /* switch between 4/8 bytes */
  3214. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3215. else
  3216. /* switch between 2/4 bytes */
  3217. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3218. break;
  3219. case 0x26: /* ES override */
  3220. case 0x2e: /* CS override */
  3221. case 0x36: /* SS override */
  3222. case 0x3e: /* DS override */
  3223. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3224. break;
  3225. case 0x64: /* FS override */
  3226. case 0x65: /* GS override */
  3227. set_seg_override(ctxt, ctxt->b & 7);
  3228. break;
  3229. case 0x40 ... 0x4f: /* REX */
  3230. if (mode != X86EMUL_MODE_PROT64)
  3231. goto done_prefixes;
  3232. ctxt->rex_prefix = ctxt->b;
  3233. continue;
  3234. case 0xf0: /* LOCK */
  3235. ctxt->lock_prefix = 1;
  3236. break;
  3237. case 0xf2: /* REPNE/REPNZ */
  3238. case 0xf3: /* REP/REPE/REPZ */
  3239. ctxt->rep_prefix = ctxt->b;
  3240. break;
  3241. default:
  3242. goto done_prefixes;
  3243. }
  3244. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3245. ctxt->rex_prefix = 0;
  3246. }
  3247. done_prefixes:
  3248. /* REX prefix. */
  3249. if (ctxt->rex_prefix & 8)
  3250. ctxt->op_bytes = 8; /* REX.W */
  3251. /* Opcode byte(s). */
  3252. opcode = opcode_table[ctxt->b];
  3253. /* Two-byte opcode? */
  3254. if (ctxt->b == 0x0f) {
  3255. ctxt->twobyte = 1;
  3256. ctxt->b = insn_fetch(u8, ctxt);
  3257. opcode = twobyte_table[ctxt->b];
  3258. }
  3259. ctxt->d = opcode.flags;
  3260. while (ctxt->d & GroupMask) {
  3261. switch (ctxt->d & GroupMask) {
  3262. case Group:
  3263. ctxt->modrm = insn_fetch(u8, ctxt);
  3264. --ctxt->_eip;
  3265. goffset = (ctxt->modrm >> 3) & 7;
  3266. opcode = opcode.u.group[goffset];
  3267. break;
  3268. case GroupDual:
  3269. ctxt->modrm = insn_fetch(u8, ctxt);
  3270. --ctxt->_eip;
  3271. goffset = (ctxt->modrm >> 3) & 7;
  3272. if ((ctxt->modrm >> 6) == 3)
  3273. opcode = opcode.u.gdual->mod3[goffset];
  3274. else
  3275. opcode = opcode.u.gdual->mod012[goffset];
  3276. break;
  3277. case RMExt:
  3278. goffset = ctxt->modrm & 7;
  3279. opcode = opcode.u.group[goffset];
  3280. break;
  3281. case Prefix:
  3282. if (ctxt->rep_prefix && op_prefix)
  3283. return EMULATION_FAILED;
  3284. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3285. switch (simd_prefix) {
  3286. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3287. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3288. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3289. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3290. }
  3291. break;
  3292. default:
  3293. return EMULATION_FAILED;
  3294. }
  3295. ctxt->d &= ~(u64)GroupMask;
  3296. ctxt->d |= opcode.flags;
  3297. }
  3298. ctxt->execute = opcode.u.execute;
  3299. ctxt->check_perm = opcode.check_perm;
  3300. ctxt->intercept = opcode.intercept;
  3301. /* Unrecognised? */
  3302. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3303. return EMULATION_FAILED;
  3304. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3305. return EMULATION_FAILED;
  3306. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3307. ctxt->op_bytes = 8;
  3308. if (ctxt->d & Op3264) {
  3309. if (mode == X86EMUL_MODE_PROT64)
  3310. ctxt->op_bytes = 8;
  3311. else
  3312. ctxt->op_bytes = 4;
  3313. }
  3314. if (ctxt->d & Sse)
  3315. ctxt->op_bytes = 16;
  3316. /* ModRM and SIB bytes. */
  3317. if (ctxt->d & ModRM) {
  3318. rc = decode_modrm(ctxt, &ctxt->memop);
  3319. if (!ctxt->has_seg_override)
  3320. set_seg_override(ctxt, ctxt->modrm_seg);
  3321. } else if (ctxt->d & MemAbs)
  3322. rc = decode_abs(ctxt, &ctxt->memop);
  3323. if (rc != X86EMUL_CONTINUE)
  3324. goto done;
  3325. if (!ctxt->has_seg_override)
  3326. set_seg_override(ctxt, VCPU_SREG_DS);
  3327. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3328. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3329. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3330. /*
  3331. * Decode and fetch the source operand: register, memory
  3332. * or immediate.
  3333. */
  3334. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3335. if (rc != X86EMUL_CONTINUE)
  3336. goto done;
  3337. /*
  3338. * Decode and fetch the second source operand: register, memory
  3339. * or immediate.
  3340. */
  3341. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3342. if (rc != X86EMUL_CONTINUE)
  3343. goto done;
  3344. /* Decode and fetch the destination operand: register or memory. */
  3345. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3346. done:
  3347. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3348. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3349. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3350. }
  3351. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3352. {
  3353. return ctxt->d & PageTable;
  3354. }
  3355. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3356. {
  3357. /* The second termination condition only applies for REPE
  3358. * and REPNE. Test if the repeat string operation prefix is
  3359. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3360. * corresponding termination condition according to:
  3361. * - if REPE/REPZ and ZF = 0 then done
  3362. * - if REPNE/REPNZ and ZF = 1 then done
  3363. */
  3364. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3365. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3366. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3367. ((ctxt->eflags & EFLG_ZF) == 0))
  3368. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3369. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3370. return true;
  3371. return false;
  3372. }
  3373. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3374. {
  3375. struct x86_emulate_ops *ops = ctxt->ops;
  3376. int rc = X86EMUL_CONTINUE;
  3377. int saved_dst_type = ctxt->dst.type;
  3378. ctxt->mem_read.pos = 0;
  3379. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3380. rc = emulate_ud(ctxt);
  3381. goto done;
  3382. }
  3383. /* LOCK prefix is allowed only with some instructions */
  3384. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3385. rc = emulate_ud(ctxt);
  3386. goto done;
  3387. }
  3388. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3389. rc = emulate_ud(ctxt);
  3390. goto done;
  3391. }
  3392. if ((ctxt->d & Sse)
  3393. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3394. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3395. rc = emulate_ud(ctxt);
  3396. goto done;
  3397. }
  3398. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3399. rc = emulate_nm(ctxt);
  3400. goto done;
  3401. }
  3402. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3403. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3404. X86_ICPT_PRE_EXCEPT);
  3405. if (rc != X86EMUL_CONTINUE)
  3406. goto done;
  3407. }
  3408. /* Privileged instruction can be executed only in CPL=0 */
  3409. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3410. rc = emulate_gp(ctxt, 0);
  3411. goto done;
  3412. }
  3413. /* Instruction can only be executed in protected mode */
  3414. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3415. rc = emulate_ud(ctxt);
  3416. goto done;
  3417. }
  3418. /* Do instruction specific permission checks */
  3419. if (ctxt->check_perm) {
  3420. rc = ctxt->check_perm(ctxt);
  3421. if (rc != X86EMUL_CONTINUE)
  3422. goto done;
  3423. }
  3424. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3425. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3426. X86_ICPT_POST_EXCEPT);
  3427. if (rc != X86EMUL_CONTINUE)
  3428. goto done;
  3429. }
  3430. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3431. /* All REP prefixes have the same first termination condition */
  3432. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3433. ctxt->eip = ctxt->_eip;
  3434. goto done;
  3435. }
  3436. }
  3437. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3438. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3439. ctxt->src.valptr, ctxt->src.bytes);
  3440. if (rc != X86EMUL_CONTINUE)
  3441. goto done;
  3442. ctxt->src.orig_val64 = ctxt->src.val64;
  3443. }
  3444. if (ctxt->src2.type == OP_MEM) {
  3445. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3446. &ctxt->src2.val, ctxt->src2.bytes);
  3447. if (rc != X86EMUL_CONTINUE)
  3448. goto done;
  3449. }
  3450. if ((ctxt->d & DstMask) == ImplicitOps)
  3451. goto special_insn;
  3452. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3453. /* optimisation - avoid slow emulated read if Mov */
  3454. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3455. &ctxt->dst.val, ctxt->dst.bytes);
  3456. if (rc != X86EMUL_CONTINUE)
  3457. goto done;
  3458. }
  3459. ctxt->dst.orig_val = ctxt->dst.val;
  3460. special_insn:
  3461. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3462. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3463. X86_ICPT_POST_MEMACCESS);
  3464. if (rc != X86EMUL_CONTINUE)
  3465. goto done;
  3466. }
  3467. if (ctxt->execute) {
  3468. rc = ctxt->execute(ctxt);
  3469. if (rc != X86EMUL_CONTINUE)
  3470. goto done;
  3471. goto writeback;
  3472. }
  3473. if (ctxt->twobyte)
  3474. goto twobyte_insn;
  3475. switch (ctxt->b) {
  3476. case 0x40 ... 0x47: /* inc r16/r32 */
  3477. emulate_1op(ctxt, "inc");
  3478. break;
  3479. case 0x48 ... 0x4f: /* dec r16/r32 */
  3480. emulate_1op(ctxt, "dec");
  3481. break;
  3482. case 0x63: /* movsxd */
  3483. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3484. goto cannot_emulate;
  3485. ctxt->dst.val = (s32) ctxt->src.val;
  3486. break;
  3487. case 0x70 ... 0x7f: /* jcc (short) */
  3488. if (test_cc(ctxt->b, ctxt->eflags))
  3489. jmp_rel(ctxt, ctxt->src.val);
  3490. break;
  3491. case 0x8d: /* lea r16/r32, m */
  3492. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3493. break;
  3494. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3495. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3496. break;
  3497. rc = em_xchg(ctxt);
  3498. break;
  3499. case 0x98: /* cbw/cwde/cdqe */
  3500. switch (ctxt->op_bytes) {
  3501. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3502. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3503. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3504. }
  3505. break;
  3506. case 0xc0 ... 0xc1:
  3507. rc = em_grp2(ctxt);
  3508. break;
  3509. case 0xcc: /* int3 */
  3510. rc = emulate_int(ctxt, 3);
  3511. break;
  3512. case 0xcd: /* int n */
  3513. rc = emulate_int(ctxt, ctxt->src.val);
  3514. break;
  3515. case 0xce: /* into */
  3516. if (ctxt->eflags & EFLG_OF)
  3517. rc = emulate_int(ctxt, 4);
  3518. break;
  3519. case 0xd0 ... 0xd1: /* Grp2 */
  3520. rc = em_grp2(ctxt);
  3521. break;
  3522. case 0xd2 ... 0xd3: /* Grp2 */
  3523. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3524. rc = em_grp2(ctxt);
  3525. break;
  3526. case 0xe9: /* jmp rel */
  3527. case 0xeb: /* jmp rel short */
  3528. jmp_rel(ctxt, ctxt->src.val);
  3529. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3530. break;
  3531. case 0xf4: /* hlt */
  3532. ctxt->ops->halt(ctxt);
  3533. break;
  3534. case 0xf5: /* cmc */
  3535. /* complement carry flag from eflags reg */
  3536. ctxt->eflags ^= EFLG_CF;
  3537. break;
  3538. case 0xf8: /* clc */
  3539. ctxt->eflags &= ~EFLG_CF;
  3540. break;
  3541. case 0xf9: /* stc */
  3542. ctxt->eflags |= EFLG_CF;
  3543. break;
  3544. case 0xfc: /* cld */
  3545. ctxt->eflags &= ~EFLG_DF;
  3546. break;
  3547. case 0xfd: /* std */
  3548. ctxt->eflags |= EFLG_DF;
  3549. break;
  3550. case 0xfe: /* Grp4 */
  3551. rc = em_grp45(ctxt);
  3552. break;
  3553. case 0xff: /* Grp5 */
  3554. rc = em_grp45(ctxt);
  3555. break;
  3556. default:
  3557. goto cannot_emulate;
  3558. }
  3559. if (rc != X86EMUL_CONTINUE)
  3560. goto done;
  3561. writeback:
  3562. rc = writeback(ctxt);
  3563. if (rc != X86EMUL_CONTINUE)
  3564. goto done;
  3565. /*
  3566. * restore dst type in case the decoding will be reused
  3567. * (happens for string instruction )
  3568. */
  3569. ctxt->dst.type = saved_dst_type;
  3570. if ((ctxt->d & SrcMask) == SrcSI)
  3571. string_addr_inc(ctxt, seg_override(ctxt),
  3572. VCPU_REGS_RSI, &ctxt->src);
  3573. if ((ctxt->d & DstMask) == DstDI)
  3574. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3575. &ctxt->dst);
  3576. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3577. struct read_cache *r = &ctxt->io_read;
  3578. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3579. if (!string_insn_completed(ctxt)) {
  3580. /*
  3581. * Re-enter guest when pio read ahead buffer is empty
  3582. * or, if it is not used, after each 1024 iteration.
  3583. */
  3584. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3585. (r->end == 0 || r->end != r->pos)) {
  3586. /*
  3587. * Reset read cache. Usually happens before
  3588. * decode, but since instruction is restarted
  3589. * we have to do it here.
  3590. */
  3591. ctxt->mem_read.end = 0;
  3592. return EMULATION_RESTART;
  3593. }
  3594. goto done; /* skip rip writeback */
  3595. }
  3596. }
  3597. ctxt->eip = ctxt->_eip;
  3598. done:
  3599. if (rc == X86EMUL_PROPAGATE_FAULT)
  3600. ctxt->have_exception = true;
  3601. if (rc == X86EMUL_INTERCEPTED)
  3602. return EMULATION_INTERCEPTED;
  3603. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3604. twobyte_insn:
  3605. switch (ctxt->b) {
  3606. case 0x09: /* wbinvd */
  3607. (ctxt->ops->wbinvd)(ctxt);
  3608. break;
  3609. case 0x08: /* invd */
  3610. case 0x0d: /* GrpP (prefetch) */
  3611. case 0x18: /* Grp16 (prefetch/nop) */
  3612. break;
  3613. case 0x20: /* mov cr, reg */
  3614. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3615. break;
  3616. case 0x21: /* mov from dr to reg */
  3617. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3618. break;
  3619. case 0x40 ... 0x4f: /* cmov */
  3620. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3621. if (!test_cc(ctxt->b, ctxt->eflags))
  3622. ctxt->dst.type = OP_NONE; /* no writeback */
  3623. break;
  3624. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3625. if (test_cc(ctxt->b, ctxt->eflags))
  3626. jmp_rel(ctxt, ctxt->src.val);
  3627. break;
  3628. case 0x90 ... 0x9f: /* setcc r/m8 */
  3629. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3630. break;
  3631. case 0xa4: /* shld imm8, r, r/m */
  3632. case 0xa5: /* shld cl, r, r/m */
  3633. emulate_2op_cl(ctxt, "shld");
  3634. break;
  3635. case 0xac: /* shrd imm8, r, r/m */
  3636. case 0xad: /* shrd cl, r, r/m */
  3637. emulate_2op_cl(ctxt, "shrd");
  3638. break;
  3639. case 0xae: /* clflush */
  3640. break;
  3641. case 0xb6 ... 0xb7: /* movzx */
  3642. ctxt->dst.bytes = ctxt->op_bytes;
  3643. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3644. : (u16) ctxt->src.val;
  3645. break;
  3646. case 0xbe ... 0xbf: /* movsx */
  3647. ctxt->dst.bytes = ctxt->op_bytes;
  3648. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3649. (s16) ctxt->src.val;
  3650. break;
  3651. case 0xc0 ... 0xc1: /* xadd */
  3652. emulate_2op_SrcV(ctxt, "add");
  3653. /* Write back the register source. */
  3654. ctxt->src.val = ctxt->dst.orig_val;
  3655. write_register_operand(&ctxt->src);
  3656. break;
  3657. case 0xc3: /* movnti */
  3658. ctxt->dst.bytes = ctxt->op_bytes;
  3659. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3660. (u64) ctxt->src.val;
  3661. break;
  3662. case 0xc7: /* Grp9 (cmpxchg8b) */
  3663. rc = em_grp9(ctxt);
  3664. break;
  3665. default:
  3666. goto cannot_emulate;
  3667. }
  3668. if (rc != X86EMUL_CONTINUE)
  3669. goto done;
  3670. goto writeback;
  3671. cannot_emulate:
  3672. return EMULATION_FAILED;
  3673. }