r600_cp.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_drv.h"
  32. #include "r600_microcode.h"
  33. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  34. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  35. #define R600_PTE_VALID (1 << 0)
  36. #define R600_PTE_SYSTEM (1 << 1)
  37. #define R600_PTE_SNOOPED (1 << 2)
  38. #define R600_PTE_READABLE (1 << 5)
  39. #define R600_PTE_WRITEABLE (1 << 6)
  40. /* MAX values used for gfx init */
  41. #define R6XX_MAX_SH_GPRS 256
  42. #define R6XX_MAX_TEMP_GPRS 16
  43. #define R6XX_MAX_SH_THREADS 256
  44. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  45. #define R6XX_MAX_BACKENDS 8
  46. #define R6XX_MAX_BACKENDS_MASK 0xff
  47. #define R6XX_MAX_SIMDS 8
  48. #define R6XX_MAX_SIMDS_MASK 0xff
  49. #define R6XX_MAX_PIPES 8
  50. #define R6XX_MAX_PIPES_MASK 0xff
  51. #define R7XX_MAX_SH_GPRS 256
  52. #define R7XX_MAX_TEMP_GPRS 16
  53. #define R7XX_MAX_SH_THREADS 256
  54. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  55. #define R7XX_MAX_BACKENDS 8
  56. #define R7XX_MAX_BACKENDS_MASK 0xff
  57. #define R7XX_MAX_SIMDS 16
  58. #define R7XX_MAX_SIMDS_MASK 0xffff
  59. #define R7XX_MAX_PIPES 8
  60. #define R7XX_MAX_PIPES_MASK 0xff
  61. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  62. {
  63. int i;
  64. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  65. for (i = 0; i < dev_priv->usec_timeout; i++) {
  66. int slots;
  67. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  68. slots = (RADEON_READ(R600_GRBM_STATUS)
  69. & R700_CMDFIFO_AVAIL_MASK);
  70. else
  71. slots = (RADEON_READ(R600_GRBM_STATUS)
  72. & R600_CMDFIFO_AVAIL_MASK);
  73. if (slots >= entries)
  74. return 0;
  75. DRM_UDELAY(1);
  76. }
  77. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  78. RADEON_READ(R600_GRBM_STATUS),
  79. RADEON_READ(R600_GRBM_STATUS2));
  80. return -EBUSY;
  81. }
  82. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  83. {
  84. int i, ret;
  85. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  86. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  87. ret = r600_do_wait_for_fifo(dev_priv, 8);
  88. else
  89. ret = r600_do_wait_for_fifo(dev_priv, 16);
  90. if (ret)
  91. return ret;
  92. for (i = 0; i < dev_priv->usec_timeout; i++) {
  93. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  94. return 0;
  95. DRM_UDELAY(1);
  96. }
  97. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  98. RADEON_READ(R600_GRBM_STATUS),
  99. RADEON_READ(R600_GRBM_STATUS2));
  100. return -EBUSY;
  101. }
  102. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  103. {
  104. struct drm_sg_mem *entry = dev->sg;
  105. int max_pages;
  106. int pages;
  107. int i;
  108. if (gart_info->bus_addr) {
  109. max_pages = (gart_info->table_size / sizeof(u32));
  110. pages = (entry->pages <= max_pages)
  111. ? entry->pages : max_pages;
  112. for (i = 0; i < pages; i++) {
  113. if (!entry->busaddr[i])
  114. break;
  115. pci_unmap_single(dev->pdev, entry->busaddr[i],
  116. PAGE_SIZE, PCI_DMA_TODEVICE);
  117. }
  118. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  119. gart_info->bus_addr = 0;
  120. }
  121. }
  122. /* R600 has page table setup */
  123. int r600_page_table_init(struct drm_device *dev)
  124. {
  125. drm_radeon_private_t *dev_priv = dev->dev_private;
  126. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  127. struct drm_sg_mem *entry = dev->sg;
  128. int ret = 0;
  129. int i, j;
  130. int max_pages, pages;
  131. u64 *pci_gart, page_base;
  132. dma_addr_t entry_addr;
  133. /* okay page table is available - lets rock */
  134. /* PTEs are 64-bits */
  135. pci_gart = (u64 *)gart_info->addr;
  136. max_pages = (gart_info->table_size / sizeof(u64));
  137. pages = (entry->pages <= max_pages) ? entry->pages : max_pages;
  138. memset(pci_gart, 0, max_pages * sizeof(u64));
  139. for (i = 0; i < pages; i++) {
  140. entry->busaddr[i] = pci_map_single(dev->pdev,
  141. page_address(entry->
  142. pagelist[i]),
  143. PAGE_SIZE, PCI_DMA_TODEVICE);
  144. if (entry->busaddr[i] == 0) {
  145. DRM_ERROR("unable to map PCIGART pages!\n");
  146. r600_page_table_cleanup(dev, gart_info);
  147. ret = -EINVAL;
  148. goto done;
  149. }
  150. entry_addr = entry->busaddr[i];
  151. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  152. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  153. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  154. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  155. *pci_gart = page_base;
  156. if ((i % 128) == 0)
  157. DRM_DEBUG("page entry %d: 0x%016llx\n",
  158. i, (unsigned long long)page_base);
  159. pci_gart++;
  160. entry_addr += ATI_PCIGART_PAGE_SIZE;
  161. }
  162. }
  163. done:
  164. return ret;
  165. }
  166. static void r600_vm_flush_gart_range(struct drm_device *dev)
  167. {
  168. drm_radeon_private_t *dev_priv = dev->dev_private;
  169. u32 resp, countdown = 1000;
  170. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  171. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  172. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  173. do {
  174. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  175. countdown--;
  176. DRM_UDELAY(1);
  177. } while (((resp & 0xf0) == 0) && countdown);
  178. }
  179. static void r600_vm_init(struct drm_device *dev)
  180. {
  181. drm_radeon_private_t *dev_priv = dev->dev_private;
  182. /* initialise the VM to use the page table we constructed up there */
  183. u32 vm_c0, i;
  184. u32 mc_rd_a;
  185. u32 vm_l2_cntl, vm_l2_cntl3;
  186. /* okay set up the PCIE aperture type thingo */
  187. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  188. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  189. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  190. /* setup MC RD a */
  191. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  192. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  193. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  194. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  195. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  196. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  197. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  198. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  199. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  200. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  201. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  202. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  203. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  204. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  205. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  206. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  207. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  208. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  209. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  210. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  211. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  212. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  213. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  214. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  215. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  216. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  217. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  218. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  219. /* disable all other contexts */
  220. for (i = 1; i < 8; i++)
  221. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  222. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  223. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  224. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  225. r600_vm_flush_gart_range(dev);
  226. }
  227. /* load r600 microcode */
  228. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  229. {
  230. int i;
  231. r600_do_cp_stop(dev_priv);
  232. RADEON_WRITE(R600_CP_RB_CNTL,
  233. R600_RB_NO_UPDATE |
  234. R600_RB_BLKSZ(15) |
  235. R600_RB_BUFSZ(3));
  236. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  237. RADEON_READ(R600_GRBM_SOFT_RESET);
  238. DRM_UDELAY(15000);
  239. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  240. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  241. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600)) {
  242. DRM_INFO("Loading R600 CP Microcode\n");
  243. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  244. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  245. R600_cp_microcode[i][0]);
  246. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  247. R600_cp_microcode[i][1]);
  248. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  249. R600_cp_microcode[i][2]);
  250. }
  251. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  252. DRM_INFO("Loading R600 PFP Microcode\n");
  253. for (i = 0; i < PFP_UCODE_SIZE; i++)
  254. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, R600_pfp_microcode[i]);
  255. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610)) {
  256. DRM_INFO("Loading RV610 CP Microcode\n");
  257. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  258. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  259. RV610_cp_microcode[i][0]);
  260. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  261. RV610_cp_microcode[i][1]);
  262. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  263. RV610_cp_microcode[i][2]);
  264. }
  265. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  266. DRM_INFO("Loading RV610 PFP Microcode\n");
  267. for (i = 0; i < PFP_UCODE_SIZE; i++)
  268. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV610_pfp_microcode[i]);
  269. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  270. DRM_INFO("Loading RV630 CP Microcode\n");
  271. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  272. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  273. RV630_cp_microcode[i][0]);
  274. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  275. RV630_cp_microcode[i][1]);
  276. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  277. RV630_cp_microcode[i][2]);
  278. }
  279. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  280. DRM_INFO("Loading RV630 PFP Microcode\n");
  281. for (i = 0; i < PFP_UCODE_SIZE; i++)
  282. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV630_pfp_microcode[i]);
  283. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620)) {
  284. DRM_INFO("Loading RV620 CP Microcode\n");
  285. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  286. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  287. RV620_cp_microcode[i][0]);
  288. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  289. RV620_cp_microcode[i][1]);
  290. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  291. RV620_cp_microcode[i][2]);
  292. }
  293. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  294. DRM_INFO("Loading RV620 PFP Microcode\n");
  295. for (i = 0; i < PFP_UCODE_SIZE; i++)
  296. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV620_pfp_microcode[i]);
  297. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  298. DRM_INFO("Loading RV635 CP Microcode\n");
  299. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  300. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  301. RV635_cp_microcode[i][0]);
  302. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  303. RV635_cp_microcode[i][1]);
  304. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  305. RV635_cp_microcode[i][2]);
  306. }
  307. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  308. DRM_INFO("Loading RV635 PFP Microcode\n");
  309. for (i = 0; i < PFP_UCODE_SIZE; i++)
  310. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV635_pfp_microcode[i]);
  311. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)) {
  312. DRM_INFO("Loading RV670 CP Microcode\n");
  313. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  314. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  315. RV670_cp_microcode[i][0]);
  316. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  317. RV670_cp_microcode[i][1]);
  318. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  319. RV670_cp_microcode[i][2]);
  320. }
  321. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  322. DRM_INFO("Loading RV670 PFP Microcode\n");
  323. for (i = 0; i < PFP_UCODE_SIZE; i++)
  324. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
  325. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  326. DRM_INFO("Loading RS780 CP Microcode\n");
  327. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  328. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  329. RV670_cp_microcode[i][0]);
  330. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  331. RV670_cp_microcode[i][1]);
  332. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  333. RV670_cp_microcode[i][2]);
  334. }
  335. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  336. DRM_INFO("Loading RS780 PFP Microcode\n");
  337. for (i = 0; i < PFP_UCODE_SIZE; i++)
  338. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
  339. }
  340. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  341. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  342. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  343. }
  344. static void r700_vm_init(struct drm_device *dev)
  345. {
  346. drm_radeon_private_t *dev_priv = dev->dev_private;
  347. /* initialise the VM to use the page table we constructed up there */
  348. u32 vm_c0, i;
  349. u32 mc_vm_md_l1;
  350. u32 vm_l2_cntl, vm_l2_cntl3;
  351. /* okay set up the PCIE aperture type thingo */
  352. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  353. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  354. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  355. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  356. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  357. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  358. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  359. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  360. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  361. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  362. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  363. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  364. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  365. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  366. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  367. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  368. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  369. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  370. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  371. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  372. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  373. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  374. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  375. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  376. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  377. /* disable all other contexts */
  378. for (i = 1; i < 8; i++)
  379. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  380. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  381. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  382. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  383. r600_vm_flush_gart_range(dev);
  384. }
  385. /* load r600 microcode */
  386. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  387. {
  388. int i;
  389. r600_do_cp_stop(dev_priv);
  390. RADEON_WRITE(R600_CP_RB_CNTL,
  391. R600_RB_NO_UPDATE |
  392. (15 << 8) |
  393. (3 << 0));
  394. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  395. RADEON_READ(R600_GRBM_SOFT_RESET);
  396. DRM_UDELAY(15000);
  397. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  398. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)) {
  399. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  400. DRM_INFO("Loading RV770 PFP Microcode\n");
  401. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  402. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV770_pfp_microcode[i]);
  403. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  404. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  405. DRM_INFO("Loading RV770 CP Microcode\n");
  406. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  407. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV770_cp_microcode[i]);
  408. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  409. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV730)) {
  410. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  411. DRM_INFO("Loading RV730 PFP Microcode\n");
  412. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  413. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV730_pfp_microcode[i]);
  414. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  415. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  416. DRM_INFO("Loading RV730 CP Microcode\n");
  417. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  418. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV730_cp_microcode[i]);
  419. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  420. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)) {
  421. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  422. DRM_INFO("Loading RV710 PFP Microcode\n");
  423. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  424. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV710_pfp_microcode[i]);
  425. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  426. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  427. DRM_INFO("Loading RV710 CP Microcode\n");
  428. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  429. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV710_cp_microcode[i]);
  430. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  431. }
  432. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  433. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  434. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  435. }
  436. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  437. {
  438. u32 tmp;
  439. /* Start with assuming that writeback doesn't work */
  440. dev_priv->writeback_works = 0;
  441. /* Writeback doesn't seem to work everywhere, test it here and possibly
  442. * enable it if it appears to work
  443. */
  444. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  445. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  446. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  447. u32 val;
  448. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  449. if (val == 0xdeadbeef)
  450. break;
  451. DRM_UDELAY(1);
  452. }
  453. if (tmp < dev_priv->usec_timeout) {
  454. dev_priv->writeback_works = 1;
  455. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  456. } else {
  457. dev_priv->writeback_works = 0;
  458. DRM_INFO("writeback test failed\n");
  459. }
  460. if (radeon_no_wb == 1) {
  461. dev_priv->writeback_works = 0;
  462. DRM_INFO("writeback forced off\n");
  463. }
  464. if (!dev_priv->writeback_works) {
  465. /* Disable writeback to avoid unnecessary bus master transfer */
  466. RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
  467. RADEON_RB_NO_UPDATE);
  468. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  469. }
  470. }
  471. int r600_do_engine_reset(struct drm_device *dev)
  472. {
  473. drm_radeon_private_t *dev_priv = dev->dev_private;
  474. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  475. DRM_INFO("Resetting GPU\n");
  476. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  477. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  478. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  479. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  480. RADEON_READ(R600_GRBM_SOFT_RESET);
  481. DRM_UDELAY(50);
  482. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  483. RADEON_READ(R600_GRBM_SOFT_RESET);
  484. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  485. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  486. RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
  487. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  488. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  489. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  490. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  491. /* Reset the CP ring */
  492. r600_do_cp_reset(dev_priv);
  493. /* The CP is no longer running after an engine reset */
  494. dev_priv->cp_running = 0;
  495. /* Reset any pending vertex, indirect buffers */
  496. radeon_freelist_reset(dev);
  497. return 0;
  498. }
  499. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  500. u32 num_backends,
  501. u32 backend_disable_mask)
  502. {
  503. u32 backend_map = 0;
  504. u32 enabled_backends_mask;
  505. u32 enabled_backends_count;
  506. u32 cur_pipe;
  507. u32 swizzle_pipe[R6XX_MAX_PIPES];
  508. u32 cur_backend;
  509. u32 i;
  510. if (num_tile_pipes > R6XX_MAX_PIPES)
  511. num_tile_pipes = R6XX_MAX_PIPES;
  512. if (num_tile_pipes < 1)
  513. num_tile_pipes = 1;
  514. if (num_backends > R6XX_MAX_BACKENDS)
  515. num_backends = R6XX_MAX_BACKENDS;
  516. if (num_backends < 1)
  517. num_backends = 1;
  518. enabled_backends_mask = 0;
  519. enabled_backends_count = 0;
  520. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  521. if (((backend_disable_mask >> i) & 1) == 0) {
  522. enabled_backends_mask |= (1 << i);
  523. ++enabled_backends_count;
  524. }
  525. if (enabled_backends_count == num_backends)
  526. break;
  527. }
  528. if (enabled_backends_count == 0) {
  529. enabled_backends_mask = 1;
  530. enabled_backends_count = 1;
  531. }
  532. if (enabled_backends_count != num_backends)
  533. num_backends = enabled_backends_count;
  534. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  535. switch (num_tile_pipes) {
  536. case 1:
  537. swizzle_pipe[0] = 0;
  538. break;
  539. case 2:
  540. swizzle_pipe[0] = 0;
  541. swizzle_pipe[1] = 1;
  542. break;
  543. case 3:
  544. swizzle_pipe[0] = 0;
  545. swizzle_pipe[1] = 1;
  546. swizzle_pipe[2] = 2;
  547. break;
  548. case 4:
  549. swizzle_pipe[0] = 0;
  550. swizzle_pipe[1] = 1;
  551. swizzle_pipe[2] = 2;
  552. swizzle_pipe[3] = 3;
  553. break;
  554. case 5:
  555. swizzle_pipe[0] = 0;
  556. swizzle_pipe[1] = 1;
  557. swizzle_pipe[2] = 2;
  558. swizzle_pipe[3] = 3;
  559. swizzle_pipe[4] = 4;
  560. break;
  561. case 6:
  562. swizzle_pipe[0] = 0;
  563. swizzle_pipe[1] = 2;
  564. swizzle_pipe[2] = 4;
  565. swizzle_pipe[3] = 5;
  566. swizzle_pipe[4] = 1;
  567. swizzle_pipe[5] = 3;
  568. break;
  569. case 7:
  570. swizzle_pipe[0] = 0;
  571. swizzle_pipe[1] = 2;
  572. swizzle_pipe[2] = 4;
  573. swizzle_pipe[3] = 6;
  574. swizzle_pipe[4] = 1;
  575. swizzle_pipe[5] = 3;
  576. swizzle_pipe[6] = 5;
  577. break;
  578. case 8:
  579. swizzle_pipe[0] = 0;
  580. swizzle_pipe[1] = 2;
  581. swizzle_pipe[2] = 4;
  582. swizzle_pipe[3] = 6;
  583. swizzle_pipe[4] = 1;
  584. swizzle_pipe[5] = 3;
  585. swizzle_pipe[6] = 5;
  586. swizzle_pipe[7] = 7;
  587. break;
  588. }
  589. cur_backend = 0;
  590. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  591. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  592. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  593. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  594. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  595. }
  596. return backend_map;
  597. }
  598. static int r600_count_pipe_bits(uint32_t val)
  599. {
  600. int i, ret = 0;
  601. for (i = 0; i < 32; i++) {
  602. ret += val & 1;
  603. val >>= 1;
  604. }
  605. return ret;
  606. }
  607. static void r600_gfx_init(struct drm_device *dev,
  608. drm_radeon_private_t *dev_priv)
  609. {
  610. int i, j, num_qd_pipes;
  611. u32 sx_debug_1;
  612. u32 tc_cntl;
  613. u32 arb_pop;
  614. u32 num_gs_verts_per_thread;
  615. u32 vgt_gs_per_es;
  616. u32 gs_prim_buffer_depth = 0;
  617. u32 sq_ms_fifo_sizes;
  618. u32 sq_config;
  619. u32 sq_gpr_resource_mgmt_1 = 0;
  620. u32 sq_gpr_resource_mgmt_2 = 0;
  621. u32 sq_thread_resource_mgmt = 0;
  622. u32 sq_stack_resource_mgmt_1 = 0;
  623. u32 sq_stack_resource_mgmt_2 = 0;
  624. u32 hdp_host_path_cntl;
  625. u32 backend_map;
  626. u32 gb_tiling_config = 0;
  627. u32 cc_rb_backend_disable = 0;
  628. u32 cc_gc_shader_pipe_config = 0;
  629. u32 ramcfg;
  630. /* setup chip specs */
  631. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  632. case CHIP_R600:
  633. dev_priv->r600_max_pipes = 4;
  634. dev_priv->r600_max_tile_pipes = 8;
  635. dev_priv->r600_max_simds = 4;
  636. dev_priv->r600_max_backends = 4;
  637. dev_priv->r600_max_gprs = 256;
  638. dev_priv->r600_max_threads = 192;
  639. dev_priv->r600_max_stack_entries = 256;
  640. dev_priv->r600_max_hw_contexts = 8;
  641. dev_priv->r600_max_gs_threads = 16;
  642. dev_priv->r600_sx_max_export_size = 128;
  643. dev_priv->r600_sx_max_export_pos_size = 16;
  644. dev_priv->r600_sx_max_export_smx_size = 128;
  645. dev_priv->r600_sq_num_cf_insts = 2;
  646. break;
  647. case CHIP_RV630:
  648. case CHIP_RV635:
  649. dev_priv->r600_max_pipes = 2;
  650. dev_priv->r600_max_tile_pipes = 2;
  651. dev_priv->r600_max_simds = 3;
  652. dev_priv->r600_max_backends = 1;
  653. dev_priv->r600_max_gprs = 128;
  654. dev_priv->r600_max_threads = 192;
  655. dev_priv->r600_max_stack_entries = 128;
  656. dev_priv->r600_max_hw_contexts = 8;
  657. dev_priv->r600_max_gs_threads = 4;
  658. dev_priv->r600_sx_max_export_size = 128;
  659. dev_priv->r600_sx_max_export_pos_size = 16;
  660. dev_priv->r600_sx_max_export_smx_size = 128;
  661. dev_priv->r600_sq_num_cf_insts = 2;
  662. break;
  663. case CHIP_RV610:
  664. case CHIP_RS780:
  665. case CHIP_RV620:
  666. dev_priv->r600_max_pipes = 1;
  667. dev_priv->r600_max_tile_pipes = 1;
  668. dev_priv->r600_max_simds = 2;
  669. dev_priv->r600_max_backends = 1;
  670. dev_priv->r600_max_gprs = 128;
  671. dev_priv->r600_max_threads = 192;
  672. dev_priv->r600_max_stack_entries = 128;
  673. dev_priv->r600_max_hw_contexts = 4;
  674. dev_priv->r600_max_gs_threads = 4;
  675. dev_priv->r600_sx_max_export_size = 128;
  676. dev_priv->r600_sx_max_export_pos_size = 16;
  677. dev_priv->r600_sx_max_export_smx_size = 128;
  678. dev_priv->r600_sq_num_cf_insts = 1;
  679. break;
  680. case CHIP_RV670:
  681. dev_priv->r600_max_pipes = 4;
  682. dev_priv->r600_max_tile_pipes = 4;
  683. dev_priv->r600_max_simds = 4;
  684. dev_priv->r600_max_backends = 4;
  685. dev_priv->r600_max_gprs = 192;
  686. dev_priv->r600_max_threads = 192;
  687. dev_priv->r600_max_stack_entries = 256;
  688. dev_priv->r600_max_hw_contexts = 8;
  689. dev_priv->r600_max_gs_threads = 16;
  690. dev_priv->r600_sx_max_export_size = 128;
  691. dev_priv->r600_sx_max_export_pos_size = 16;
  692. dev_priv->r600_sx_max_export_smx_size = 128;
  693. dev_priv->r600_sq_num_cf_insts = 2;
  694. break;
  695. default:
  696. break;
  697. }
  698. /* Initialize HDP */
  699. j = 0;
  700. for (i = 0; i < 32; i++) {
  701. RADEON_WRITE((0x2c14 + j), 0x00000000);
  702. RADEON_WRITE((0x2c18 + j), 0x00000000);
  703. RADEON_WRITE((0x2c1c + j), 0x00000000);
  704. RADEON_WRITE((0x2c20 + j), 0x00000000);
  705. RADEON_WRITE((0x2c24 + j), 0x00000000);
  706. j += 0x18;
  707. }
  708. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  709. /* setup tiling, simd, pipe config */
  710. ramcfg = RADEON_READ(R600_RAMCFG);
  711. switch (dev_priv->r600_max_tile_pipes) {
  712. case 1:
  713. gb_tiling_config |= R600_PIPE_TILING(0);
  714. break;
  715. case 2:
  716. gb_tiling_config |= R600_PIPE_TILING(1);
  717. break;
  718. case 4:
  719. gb_tiling_config |= R600_PIPE_TILING(2);
  720. break;
  721. case 8:
  722. gb_tiling_config |= R600_PIPE_TILING(3);
  723. break;
  724. default:
  725. break;
  726. }
  727. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  728. gb_tiling_config |= R600_GROUP_SIZE(0);
  729. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  730. gb_tiling_config |= R600_ROW_TILING(3);
  731. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  732. } else {
  733. gb_tiling_config |=
  734. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  735. gb_tiling_config |=
  736. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  737. }
  738. gb_tiling_config |= R600_BANK_SWAPS(1);
  739. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  740. dev_priv->r600_max_backends,
  741. (0xff << dev_priv->r600_max_backends) & 0xff);
  742. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  743. cc_gc_shader_pipe_config =
  744. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  745. cc_gc_shader_pipe_config |=
  746. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  747. cc_rb_backend_disable =
  748. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  749. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  750. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  751. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  752. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  753. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  754. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  755. num_qd_pipes =
  756. R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  757. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  758. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  759. /* set HW defaults for 3D engine */
  760. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  761. R600_ROQ_IB2_START(0x2b)));
  762. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  763. R600_ROQ_END(0x40)));
  764. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  765. R600_SYNC_GRADIENT |
  766. R600_SYNC_WALKER |
  767. R600_SYNC_ALIGNER));
  768. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  769. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  770. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  771. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  772. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  773. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  774. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  775. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  776. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  777. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  778. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  779. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
  780. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  781. else
  782. RADEON_WRITE(R600_DB_DEBUG, 0);
  783. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  784. R600_DEPTH_FLUSH(16) |
  785. R600_DEPTH_PENDING_FREE(4) |
  786. R600_DEPTH_CACHELINE_FREE(16)));
  787. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  788. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  789. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  790. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  791. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  792. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  793. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  794. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  795. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  796. R600_FETCH_FIFO_HIWATER(0xa) |
  797. R600_DONE_FIFO_HIWATER(0xe0) |
  798. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  799. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  800. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  801. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  802. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  803. }
  804. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  805. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  806. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  807. */
  808. sq_config = RADEON_READ(R600_SQ_CONFIG);
  809. sq_config &= ~(R600_PS_PRIO(3) |
  810. R600_VS_PRIO(3) |
  811. R600_GS_PRIO(3) |
  812. R600_ES_PRIO(3));
  813. sq_config |= (R600_DX9_CONSTS |
  814. R600_VC_ENABLE |
  815. R600_PS_PRIO(0) |
  816. R600_VS_PRIO(1) |
  817. R600_GS_PRIO(2) |
  818. R600_ES_PRIO(3));
  819. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  820. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  821. R600_NUM_VS_GPRS(124) |
  822. R600_NUM_CLAUSE_TEMP_GPRS(4));
  823. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  824. R600_NUM_ES_GPRS(0));
  825. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  826. R600_NUM_VS_THREADS(48) |
  827. R600_NUM_GS_THREADS(4) |
  828. R600_NUM_ES_THREADS(4));
  829. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  830. R600_NUM_VS_STACK_ENTRIES(128));
  831. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  832. R600_NUM_ES_STACK_ENTRIES(0));
  833. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  834. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  835. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  836. /* no vertex cache */
  837. sq_config &= ~R600_VC_ENABLE;
  838. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  839. R600_NUM_VS_GPRS(44) |
  840. R600_NUM_CLAUSE_TEMP_GPRS(2));
  841. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  842. R600_NUM_ES_GPRS(17));
  843. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  844. R600_NUM_VS_THREADS(78) |
  845. R600_NUM_GS_THREADS(4) |
  846. R600_NUM_ES_THREADS(31));
  847. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  848. R600_NUM_VS_STACK_ENTRIES(40));
  849. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  850. R600_NUM_ES_STACK_ENTRIES(16));
  851. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  852. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  853. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  854. R600_NUM_VS_GPRS(44) |
  855. R600_NUM_CLAUSE_TEMP_GPRS(2));
  856. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  857. R600_NUM_ES_GPRS(18));
  858. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  859. R600_NUM_VS_THREADS(78) |
  860. R600_NUM_GS_THREADS(4) |
  861. R600_NUM_ES_THREADS(31));
  862. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  863. R600_NUM_VS_STACK_ENTRIES(40));
  864. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  865. R600_NUM_ES_STACK_ENTRIES(16));
  866. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  867. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  868. R600_NUM_VS_GPRS(44) |
  869. R600_NUM_CLAUSE_TEMP_GPRS(2));
  870. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  871. R600_NUM_ES_GPRS(17));
  872. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  873. R600_NUM_VS_THREADS(78) |
  874. R600_NUM_GS_THREADS(4) |
  875. R600_NUM_ES_THREADS(31));
  876. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  877. R600_NUM_VS_STACK_ENTRIES(64));
  878. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  879. R600_NUM_ES_STACK_ENTRIES(64));
  880. }
  881. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  882. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  883. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  884. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  885. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  886. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  887. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  888. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  889. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
  890. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  891. else
  892. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  893. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  894. R600_S0_Y(0x4) |
  895. R600_S1_X(0x4) |
  896. R600_S1_Y(0xc)));
  897. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  898. R600_S0_Y(0xe) |
  899. R600_S1_X(0x2) |
  900. R600_S1_Y(0x2) |
  901. R600_S2_X(0xa) |
  902. R600_S2_Y(0x6) |
  903. R600_S3_X(0x6) |
  904. R600_S3_Y(0xa)));
  905. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  906. R600_S0_Y(0xb) |
  907. R600_S1_X(0x4) |
  908. R600_S1_Y(0xc) |
  909. R600_S2_X(0x1) |
  910. R600_S2_Y(0x6) |
  911. R600_S3_X(0xa) |
  912. R600_S3_Y(0xe)));
  913. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  914. R600_S4_Y(0x1) |
  915. R600_S5_X(0x0) |
  916. R600_S5_Y(0x0) |
  917. R600_S6_X(0xb) |
  918. R600_S6_Y(0x4) |
  919. R600_S7_X(0x7) |
  920. R600_S7_Y(0x8)));
  921. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  922. case CHIP_R600:
  923. case CHIP_RV630:
  924. case CHIP_RV635:
  925. gs_prim_buffer_depth = 0;
  926. break;
  927. case CHIP_RV610:
  928. case CHIP_RS780:
  929. case CHIP_RV620:
  930. gs_prim_buffer_depth = 32;
  931. break;
  932. case CHIP_RV670:
  933. gs_prim_buffer_depth = 128;
  934. break;
  935. default:
  936. break;
  937. }
  938. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  939. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  940. /* Max value for this is 256 */
  941. if (vgt_gs_per_es > 256)
  942. vgt_gs_per_es = 256;
  943. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  944. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  945. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  946. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  947. /* more default values. 2D/3D driver should adjust as needed */
  948. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  949. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  950. RADEON_WRITE(R600_SX_MISC, 0);
  951. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  952. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  953. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  954. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  955. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  956. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  957. /* clear render buffer base addresses */
  958. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  959. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  960. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  961. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  962. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  963. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  964. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  965. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  966. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  967. case CHIP_RV610:
  968. case CHIP_RS780:
  969. case CHIP_RV620:
  970. tc_cntl = R600_TC_L2_SIZE(8);
  971. break;
  972. case CHIP_RV630:
  973. case CHIP_RV635:
  974. tc_cntl = R600_TC_L2_SIZE(4);
  975. break;
  976. case CHIP_R600:
  977. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  978. break;
  979. default:
  980. tc_cntl = R600_TC_L2_SIZE(0);
  981. break;
  982. }
  983. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  984. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  985. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  986. arb_pop = RADEON_READ(R600_ARB_POP);
  987. arb_pop |= R600_ENABLE_TC128;
  988. RADEON_WRITE(R600_ARB_POP, arb_pop);
  989. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  990. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  991. R600_NUM_CLIP_SEQ(3)));
  992. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  993. }
  994. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  995. u32 num_backends,
  996. u32 backend_disable_mask)
  997. {
  998. u32 backend_map = 0;
  999. u32 enabled_backends_mask;
  1000. u32 enabled_backends_count;
  1001. u32 cur_pipe;
  1002. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1003. u32 cur_backend;
  1004. u32 i;
  1005. if (num_tile_pipes > R7XX_MAX_PIPES)
  1006. num_tile_pipes = R7XX_MAX_PIPES;
  1007. if (num_tile_pipes < 1)
  1008. num_tile_pipes = 1;
  1009. if (num_backends > R7XX_MAX_BACKENDS)
  1010. num_backends = R7XX_MAX_BACKENDS;
  1011. if (num_backends < 1)
  1012. num_backends = 1;
  1013. enabled_backends_mask = 0;
  1014. enabled_backends_count = 0;
  1015. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1016. if (((backend_disable_mask >> i) & 1) == 0) {
  1017. enabled_backends_mask |= (1 << i);
  1018. ++enabled_backends_count;
  1019. }
  1020. if (enabled_backends_count == num_backends)
  1021. break;
  1022. }
  1023. if (enabled_backends_count == 0) {
  1024. enabled_backends_mask = 1;
  1025. enabled_backends_count = 1;
  1026. }
  1027. if (enabled_backends_count != num_backends)
  1028. num_backends = enabled_backends_count;
  1029. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1030. switch (num_tile_pipes) {
  1031. case 1:
  1032. swizzle_pipe[0] = 0;
  1033. break;
  1034. case 2:
  1035. swizzle_pipe[0] = 0;
  1036. swizzle_pipe[1] = 1;
  1037. break;
  1038. case 3:
  1039. swizzle_pipe[0] = 0;
  1040. swizzle_pipe[1] = 2;
  1041. swizzle_pipe[2] = 1;
  1042. break;
  1043. case 4:
  1044. swizzle_pipe[0] = 0;
  1045. swizzle_pipe[1] = 2;
  1046. swizzle_pipe[2] = 3;
  1047. swizzle_pipe[3] = 1;
  1048. break;
  1049. case 5:
  1050. swizzle_pipe[0] = 0;
  1051. swizzle_pipe[1] = 2;
  1052. swizzle_pipe[2] = 4;
  1053. swizzle_pipe[3] = 1;
  1054. swizzle_pipe[4] = 3;
  1055. break;
  1056. case 6:
  1057. swizzle_pipe[0] = 0;
  1058. swizzle_pipe[1] = 2;
  1059. swizzle_pipe[2] = 4;
  1060. swizzle_pipe[3] = 5;
  1061. swizzle_pipe[4] = 3;
  1062. swizzle_pipe[5] = 1;
  1063. break;
  1064. case 7:
  1065. swizzle_pipe[0] = 0;
  1066. swizzle_pipe[1] = 2;
  1067. swizzle_pipe[2] = 4;
  1068. swizzle_pipe[3] = 6;
  1069. swizzle_pipe[4] = 3;
  1070. swizzle_pipe[5] = 1;
  1071. swizzle_pipe[6] = 5;
  1072. break;
  1073. case 8:
  1074. swizzle_pipe[0] = 0;
  1075. swizzle_pipe[1] = 2;
  1076. swizzle_pipe[2] = 4;
  1077. swizzle_pipe[3] = 6;
  1078. swizzle_pipe[4] = 3;
  1079. swizzle_pipe[5] = 1;
  1080. swizzle_pipe[6] = 7;
  1081. swizzle_pipe[7] = 5;
  1082. break;
  1083. }
  1084. cur_backend = 0;
  1085. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1086. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1087. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1088. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1089. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1090. }
  1091. return backend_map;
  1092. }
  1093. static void r700_gfx_init(struct drm_device *dev,
  1094. drm_radeon_private_t *dev_priv)
  1095. {
  1096. int i, j, num_qd_pipes;
  1097. u32 sx_debug_1;
  1098. u32 smx_dc_ctl0;
  1099. u32 num_gs_verts_per_thread;
  1100. u32 vgt_gs_per_es;
  1101. u32 gs_prim_buffer_depth = 0;
  1102. u32 sq_ms_fifo_sizes;
  1103. u32 sq_config;
  1104. u32 sq_thread_resource_mgmt;
  1105. u32 hdp_host_path_cntl;
  1106. u32 sq_dyn_gpr_size_simd_ab_0;
  1107. u32 backend_map;
  1108. u32 gb_tiling_config = 0;
  1109. u32 cc_rb_backend_disable = 0;
  1110. u32 cc_gc_shader_pipe_config = 0;
  1111. u32 mc_arb_ramcfg;
  1112. u32 db_debug4;
  1113. /* setup chip specs */
  1114. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1115. case CHIP_RV770:
  1116. dev_priv->r600_max_pipes = 4;
  1117. dev_priv->r600_max_tile_pipes = 8;
  1118. dev_priv->r600_max_simds = 10;
  1119. dev_priv->r600_max_backends = 4;
  1120. dev_priv->r600_max_gprs = 256;
  1121. dev_priv->r600_max_threads = 248;
  1122. dev_priv->r600_max_stack_entries = 512;
  1123. dev_priv->r600_max_hw_contexts = 8;
  1124. dev_priv->r600_max_gs_threads = 16 * 2;
  1125. dev_priv->r600_sx_max_export_size = 128;
  1126. dev_priv->r600_sx_max_export_pos_size = 16;
  1127. dev_priv->r600_sx_max_export_smx_size = 112;
  1128. dev_priv->r600_sq_num_cf_insts = 2;
  1129. dev_priv->r700_sx_num_of_sets = 7;
  1130. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1131. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1132. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1133. break;
  1134. case CHIP_RV730:
  1135. dev_priv->r600_max_pipes = 2;
  1136. dev_priv->r600_max_tile_pipes = 4;
  1137. dev_priv->r600_max_simds = 8;
  1138. dev_priv->r600_max_backends = 2;
  1139. dev_priv->r600_max_gprs = 128;
  1140. dev_priv->r600_max_threads = 248;
  1141. dev_priv->r600_max_stack_entries = 256;
  1142. dev_priv->r600_max_hw_contexts = 8;
  1143. dev_priv->r600_max_gs_threads = 16 * 2;
  1144. dev_priv->r600_sx_max_export_size = 256;
  1145. dev_priv->r600_sx_max_export_pos_size = 32;
  1146. dev_priv->r600_sx_max_export_smx_size = 224;
  1147. dev_priv->r600_sq_num_cf_insts = 2;
  1148. dev_priv->r700_sx_num_of_sets = 7;
  1149. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1150. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1151. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1152. break;
  1153. case CHIP_RV710:
  1154. dev_priv->r600_max_pipes = 2;
  1155. dev_priv->r600_max_tile_pipes = 2;
  1156. dev_priv->r600_max_simds = 2;
  1157. dev_priv->r600_max_backends = 1;
  1158. dev_priv->r600_max_gprs = 256;
  1159. dev_priv->r600_max_threads = 192;
  1160. dev_priv->r600_max_stack_entries = 256;
  1161. dev_priv->r600_max_hw_contexts = 4;
  1162. dev_priv->r600_max_gs_threads = 8 * 2;
  1163. dev_priv->r600_sx_max_export_size = 128;
  1164. dev_priv->r600_sx_max_export_pos_size = 16;
  1165. dev_priv->r600_sx_max_export_smx_size = 112;
  1166. dev_priv->r600_sq_num_cf_insts = 1;
  1167. dev_priv->r700_sx_num_of_sets = 7;
  1168. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1169. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1170. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1171. break;
  1172. default:
  1173. break;
  1174. }
  1175. /* Initialize HDP */
  1176. j = 0;
  1177. for (i = 0; i < 32; i++) {
  1178. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1179. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1180. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1181. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1182. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1183. j += 0x18;
  1184. }
  1185. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1186. /* setup tiling, simd, pipe config */
  1187. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1188. switch (dev_priv->r600_max_tile_pipes) {
  1189. case 1:
  1190. gb_tiling_config |= R600_PIPE_TILING(0);
  1191. break;
  1192. case 2:
  1193. gb_tiling_config |= R600_PIPE_TILING(1);
  1194. break;
  1195. case 4:
  1196. gb_tiling_config |= R600_PIPE_TILING(2);
  1197. break;
  1198. case 8:
  1199. gb_tiling_config |= R600_PIPE_TILING(3);
  1200. break;
  1201. default:
  1202. break;
  1203. }
  1204. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1205. gb_tiling_config |= R600_BANK_TILING(1);
  1206. else
  1207. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1208. gb_tiling_config |= R600_GROUP_SIZE(0);
  1209. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1210. gb_tiling_config |= R600_ROW_TILING(3);
  1211. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1212. } else {
  1213. gb_tiling_config |=
  1214. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1215. gb_tiling_config |=
  1216. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1217. }
  1218. gb_tiling_config |= R600_BANK_SWAPS(1);
  1219. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  1220. dev_priv->r600_max_backends,
  1221. (0xff << dev_priv->r600_max_backends) & 0xff);
  1222. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1223. cc_gc_shader_pipe_config =
  1224. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1225. cc_gc_shader_pipe_config |=
  1226. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1227. cc_rb_backend_disable =
  1228. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1229. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1230. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1231. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1232. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1233. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1234. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1235. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1236. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1237. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1238. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1239. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1240. num_qd_pipes =
  1241. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  1242. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1243. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1244. /* set HW defaults for 3D engine */
  1245. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1246. R600_ROQ_IB2_START(0x2b)));
  1247. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1248. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  1249. R600_SYNC_GRADIENT |
  1250. R600_SYNC_WALKER |
  1251. R600_SYNC_ALIGNER));
  1252. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1253. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1254. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1255. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1256. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1257. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1258. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1259. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1260. R700_GS_FLUSH_CTL(4) |
  1261. R700_ACK_FLUSH_CTL(3) |
  1262. R700_SYNC_FLUSH_CTL));
  1263. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1264. RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
  1265. else {
  1266. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1267. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1268. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1269. }
  1270. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1271. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1272. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1273. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1274. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1275. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1276. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1277. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1278. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1279. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1280. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1281. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1282. R600_DONE_FIFO_HIWATER(0xe0) |
  1283. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1284. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1285. case CHIP_RV770:
  1286. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1287. break;
  1288. case CHIP_RV730:
  1289. case CHIP_RV710:
  1290. default:
  1291. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1292. break;
  1293. }
  1294. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1295. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1296. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1297. */
  1298. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1299. sq_config &= ~(R600_PS_PRIO(3) |
  1300. R600_VS_PRIO(3) |
  1301. R600_GS_PRIO(3) |
  1302. R600_ES_PRIO(3));
  1303. sq_config |= (R600_DX9_CONSTS |
  1304. R600_VC_ENABLE |
  1305. R600_EXPORT_SRC_C |
  1306. R600_PS_PRIO(0) |
  1307. R600_VS_PRIO(1) |
  1308. R600_GS_PRIO(2) |
  1309. R600_ES_PRIO(3));
  1310. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1311. /* no vertex cache */
  1312. sq_config &= ~R600_VC_ENABLE;
  1313. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1314. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1315. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1316. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1317. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1318. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1319. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1320. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1321. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1322. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1323. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1324. else
  1325. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1326. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1327. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1328. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1329. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1330. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1331. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1332. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1333. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1334. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1335. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1336. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1337. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1338. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1339. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1340. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1341. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1342. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1343. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1344. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1345. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1346. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1347. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1348. else
  1349. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1350. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1351. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1352. case CHIP_RV770:
  1353. case CHIP_RV730:
  1354. gs_prim_buffer_depth = 384;
  1355. break;
  1356. case CHIP_RV710:
  1357. gs_prim_buffer_depth = 128;
  1358. break;
  1359. default:
  1360. break;
  1361. }
  1362. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1363. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1364. /* Max value for this is 256 */
  1365. if (vgt_gs_per_es > 256)
  1366. vgt_gs_per_es = 256;
  1367. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1368. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1369. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1370. /* more default values. 2D/3D driver should adjust as needed */
  1371. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1372. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1373. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1374. RADEON_WRITE(R600_SX_MISC, 0);
  1375. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1376. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1377. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1378. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1379. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1380. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1381. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1382. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1383. /* clear render buffer base addresses */
  1384. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1385. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1386. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1387. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1388. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1389. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1390. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1391. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1392. RADEON_WRITE(R700_TCP_CNTL, 0);
  1393. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1394. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1395. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1396. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1397. R600_NUM_CLIP_SEQ(3)));
  1398. }
  1399. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1400. drm_radeon_private_t *dev_priv,
  1401. struct drm_file *file_priv)
  1402. {
  1403. struct drm_radeon_master_private *master_priv;
  1404. u32 ring_start;
  1405. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1406. r700_gfx_init(dev, dev_priv);
  1407. else
  1408. r600_gfx_init(dev, dev_priv);
  1409. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1410. RADEON_READ(R600_GRBM_SOFT_RESET);
  1411. DRM_UDELAY(15000);
  1412. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1413. /* Set ring buffer size */
  1414. #ifdef __BIG_ENDIAN
  1415. RADEON_WRITE(R600_CP_RB_CNTL,
  1416. RADEON_BUF_SWAP_32BIT |
  1417. RADEON_RB_NO_UPDATE |
  1418. (dev_priv->ring.rptr_update_l2qw << 8) |
  1419. dev_priv->ring.size_l2qw);
  1420. #else
  1421. RADEON_WRITE(R600_CP_RB_CNTL,
  1422. RADEON_RB_NO_UPDATE |
  1423. (dev_priv->ring.rptr_update_l2qw << 8) |
  1424. dev_priv->ring.size_l2qw);
  1425. #endif
  1426. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
  1427. /* Set the write pointer delay */
  1428. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1429. #ifdef __BIG_ENDIAN
  1430. RADEON_WRITE(R600_CP_RB_CNTL,
  1431. RADEON_BUF_SWAP_32BIT |
  1432. RADEON_RB_NO_UPDATE |
  1433. RADEON_RB_RPTR_WR_ENA |
  1434. (dev_priv->ring.rptr_update_l2qw << 8) |
  1435. dev_priv->ring.size_l2qw);
  1436. #else
  1437. RADEON_WRITE(R600_CP_RB_CNTL,
  1438. RADEON_RB_NO_UPDATE |
  1439. RADEON_RB_RPTR_WR_ENA |
  1440. (dev_priv->ring.rptr_update_l2qw << 8) |
  1441. dev_priv->ring.size_l2qw);
  1442. #endif
  1443. /* Initialize the ring buffer's read and write pointers */
  1444. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1445. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1446. SET_RING_HEAD(dev_priv, 0);
  1447. dev_priv->ring.tail = 0;
  1448. #if __OS_HAS_AGP
  1449. if (dev_priv->flags & RADEON_IS_AGP) {
  1450. /* XXX */
  1451. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1452. (dev_priv->ring_rptr->offset
  1453. - dev->agp->base + dev_priv->gart_vm_start) >> 8);
  1454. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI, 0);
  1455. } else
  1456. #endif
  1457. {
  1458. struct drm_sg_mem *entry = dev->sg;
  1459. unsigned long tmp_ofs, page_ofs;
  1460. tmp_ofs = dev_priv->ring_rptr->offset -
  1461. (unsigned long)dev->sg->virtual;
  1462. page_ofs = tmp_ofs >> PAGE_SHIFT;
  1463. RADEON_WRITE(R600_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs] >> 8);
  1464. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI, 0);
  1465. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  1466. (unsigned long)entry->busaddr[page_ofs],
  1467. entry->handle + tmp_ofs);
  1468. }
  1469. #ifdef __BIG_ENDIAN
  1470. RADEON_WRITE(R600_CP_RB_CNTL,
  1471. RADEON_BUF_SWAP_32BIT |
  1472. (dev_priv->ring.rptr_update_l2qw << 8) |
  1473. dev_priv->ring.size_l2qw);
  1474. #else
  1475. RADEON_WRITE(R600_CP_RB_CNTL,
  1476. (dev_priv->ring.rptr_update_l2qw << 8) |
  1477. dev_priv->ring.size_l2qw);
  1478. #endif
  1479. #if __OS_HAS_AGP
  1480. if (dev_priv->flags & RADEON_IS_AGP) {
  1481. /* XXX */
  1482. radeon_write_agp_base(dev_priv, dev->agp->base);
  1483. /* XXX */
  1484. radeon_write_agp_location(dev_priv,
  1485. (((dev_priv->gart_vm_start - 1 +
  1486. dev_priv->gart_size) & 0xffff0000) |
  1487. (dev_priv->gart_vm_start >> 16)));
  1488. ring_start = (dev_priv->cp_ring->offset
  1489. - dev->agp->base
  1490. + dev_priv->gart_vm_start);
  1491. } else
  1492. #endif
  1493. ring_start = (dev_priv->cp_ring->offset
  1494. - (unsigned long)dev->sg->virtual
  1495. + dev_priv->gart_vm_start);
  1496. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1497. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1498. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1499. /* Start with assuming that writeback doesn't work */
  1500. dev_priv->writeback_works = 0;
  1501. /* Initialize the scratch register pointer. This will cause
  1502. * the scratch register values to be written out to memory
  1503. * whenever they are updated.
  1504. *
  1505. * We simply put this behind the ring read pointer, this works
  1506. * with PCI GART as well as (whatever kind of) AGP GART
  1507. */
  1508. RADEON_WRITE(R600_SCRATCH_ADDR, ((RADEON_READ(R600_CP_RB_RPTR_ADDR) << 8)
  1509. + R600_SCRATCH_REG_OFFSET) >> 8);
  1510. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1511. /* Turn on bus mastering */
  1512. radeon_enable_bm(dev_priv);
  1513. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1514. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1515. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1516. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1517. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1518. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1519. /* reset sarea copies of these */
  1520. master_priv = file_priv->master->driver_priv;
  1521. if (master_priv->sarea_priv) {
  1522. master_priv->sarea_priv->last_frame = 0;
  1523. master_priv->sarea_priv->last_dispatch = 0;
  1524. master_priv->sarea_priv->last_clear = 0;
  1525. }
  1526. r600_do_wait_for_idle(dev_priv);
  1527. }
  1528. int r600_do_cleanup_cp(struct drm_device *dev)
  1529. {
  1530. drm_radeon_private_t *dev_priv = dev->dev_private;
  1531. DRM_DEBUG("\n");
  1532. /* Make sure interrupts are disabled here because the uninstall ioctl
  1533. * may not have been called from userspace and after dev_private
  1534. * is freed, it's too late.
  1535. */
  1536. if (dev->irq_enabled)
  1537. drm_irq_uninstall(dev);
  1538. #if __OS_HAS_AGP
  1539. if (dev_priv->flags & RADEON_IS_AGP) {
  1540. if (dev_priv->cp_ring != NULL) {
  1541. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1542. dev_priv->cp_ring = NULL;
  1543. }
  1544. if (dev_priv->ring_rptr != NULL) {
  1545. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1546. dev_priv->ring_rptr = NULL;
  1547. }
  1548. if (dev->agp_buffer_map != NULL) {
  1549. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1550. dev->agp_buffer_map = NULL;
  1551. }
  1552. } else
  1553. #endif
  1554. {
  1555. if (dev_priv->gart_info.bus_addr)
  1556. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1557. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1558. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1559. dev_priv->gart_info.addr = 0;
  1560. }
  1561. }
  1562. /* only clear to the start of flags */
  1563. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1564. return 0;
  1565. }
  1566. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1567. struct drm_file *file_priv)
  1568. {
  1569. drm_radeon_private_t *dev_priv = dev->dev_private;
  1570. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1571. DRM_DEBUG("\n");
  1572. /* if we require new memory map but we don't have it fail */
  1573. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1574. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1575. r600_do_cleanup_cp(dev);
  1576. return -EINVAL;
  1577. }
  1578. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1579. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1580. dev_priv->flags &= ~RADEON_IS_AGP;
  1581. /* The writeback test succeeds, but when writeback is enabled,
  1582. * the ring buffer read ptr update fails after first 128 bytes.
  1583. */
  1584. radeon_no_wb = 1;
  1585. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1586. && !init->is_pci) {
  1587. DRM_DEBUG("Restoring AGP flag\n");
  1588. dev_priv->flags |= RADEON_IS_AGP;
  1589. }
  1590. dev_priv->usec_timeout = init->usec_timeout;
  1591. if (dev_priv->usec_timeout < 1 ||
  1592. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1593. DRM_DEBUG("TIMEOUT problem!\n");
  1594. r600_do_cleanup_cp(dev);
  1595. return -EINVAL;
  1596. }
  1597. /* Enable vblank on CRTC1 for older X servers
  1598. */
  1599. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1600. dev_priv->cp_mode = init->cp_mode;
  1601. /* We don't support anything other than bus-mastering ring mode,
  1602. * but the ring can be in either AGP or PCI space for the ring
  1603. * read pointer.
  1604. */
  1605. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1606. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1607. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1608. r600_do_cleanup_cp(dev);
  1609. return -EINVAL;
  1610. }
  1611. switch (init->fb_bpp) {
  1612. case 16:
  1613. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1614. break;
  1615. case 32:
  1616. default:
  1617. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1618. break;
  1619. }
  1620. dev_priv->front_offset = init->front_offset;
  1621. dev_priv->front_pitch = init->front_pitch;
  1622. dev_priv->back_offset = init->back_offset;
  1623. dev_priv->back_pitch = init->back_pitch;
  1624. dev_priv->ring_offset = init->ring_offset;
  1625. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1626. dev_priv->buffers_offset = init->buffers_offset;
  1627. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1628. master_priv->sarea = drm_getsarea(dev);
  1629. if (!master_priv->sarea) {
  1630. DRM_ERROR("could not find sarea!\n");
  1631. r600_do_cleanup_cp(dev);
  1632. return -EINVAL;
  1633. }
  1634. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1635. if (!dev_priv->cp_ring) {
  1636. DRM_ERROR("could not find cp ring region!\n");
  1637. r600_do_cleanup_cp(dev);
  1638. return -EINVAL;
  1639. }
  1640. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1641. if (!dev_priv->ring_rptr) {
  1642. DRM_ERROR("could not find ring read pointer!\n");
  1643. r600_do_cleanup_cp(dev);
  1644. return -EINVAL;
  1645. }
  1646. dev->agp_buffer_token = init->buffers_offset;
  1647. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1648. if (!dev->agp_buffer_map) {
  1649. DRM_ERROR("could not find dma buffer region!\n");
  1650. r600_do_cleanup_cp(dev);
  1651. return -EINVAL;
  1652. }
  1653. if (init->gart_textures_offset) {
  1654. dev_priv->gart_textures =
  1655. drm_core_findmap(dev, init->gart_textures_offset);
  1656. if (!dev_priv->gart_textures) {
  1657. DRM_ERROR("could not find GART texture region!\n");
  1658. r600_do_cleanup_cp(dev);
  1659. return -EINVAL;
  1660. }
  1661. }
  1662. #if __OS_HAS_AGP
  1663. /* XXX */
  1664. if (dev_priv->flags & RADEON_IS_AGP) {
  1665. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1666. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1667. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1668. if (!dev_priv->cp_ring->handle ||
  1669. !dev_priv->ring_rptr->handle ||
  1670. !dev->agp_buffer_map->handle) {
  1671. DRM_ERROR("could not find ioremap agp regions!\n");
  1672. r600_do_cleanup_cp(dev);
  1673. return -EINVAL;
  1674. }
  1675. } else
  1676. #endif
  1677. {
  1678. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  1679. dev_priv->ring_rptr->handle =
  1680. (void *)dev_priv->ring_rptr->offset;
  1681. dev->agp_buffer_map->handle =
  1682. (void *)dev->agp_buffer_map->offset;
  1683. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1684. dev_priv->cp_ring->handle);
  1685. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1686. dev_priv->ring_rptr->handle);
  1687. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1688. dev->agp_buffer_map->handle);
  1689. }
  1690. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1691. dev_priv->fb_size =
  1692. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1693. - dev_priv->fb_location;
  1694. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1695. ((dev_priv->front_offset
  1696. + dev_priv->fb_location) >> 10));
  1697. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1698. ((dev_priv->back_offset
  1699. + dev_priv->fb_location) >> 10));
  1700. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1701. ((dev_priv->depth_offset
  1702. + dev_priv->fb_location) >> 10));
  1703. dev_priv->gart_size = init->gart_size;
  1704. /* New let's set the memory map ... */
  1705. if (dev_priv->new_memmap) {
  1706. u32 base = 0;
  1707. DRM_INFO("Setting GART location based on new memory map\n");
  1708. /* If using AGP, try to locate the AGP aperture at the same
  1709. * location in the card and on the bus, though we have to
  1710. * align it down.
  1711. */
  1712. #if __OS_HAS_AGP
  1713. /* XXX */
  1714. if (dev_priv->flags & RADEON_IS_AGP) {
  1715. base = dev->agp->base;
  1716. /* Check if valid */
  1717. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1718. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1719. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1720. dev->agp->base);
  1721. base = 0;
  1722. }
  1723. }
  1724. #endif
  1725. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1726. if (base == 0) {
  1727. base = dev_priv->fb_location + dev_priv->fb_size;
  1728. if (base < dev_priv->fb_location ||
  1729. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1730. base = dev_priv->fb_location
  1731. - dev_priv->gart_size;
  1732. }
  1733. dev_priv->gart_vm_start = base & 0xffc00000u;
  1734. if (dev_priv->gart_vm_start != base)
  1735. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1736. base, dev_priv->gart_vm_start);
  1737. }
  1738. #if __OS_HAS_AGP
  1739. /* XXX */
  1740. if (dev_priv->flags & RADEON_IS_AGP)
  1741. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1742. - dev->agp->base
  1743. + dev_priv->gart_vm_start);
  1744. else
  1745. #endif
  1746. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1747. - (unsigned long)dev->sg->virtual
  1748. + dev_priv->gart_vm_start);
  1749. DRM_DEBUG("fb 0x%08x size %d\n",
  1750. (unsigned int) dev_priv->fb_location,
  1751. (unsigned int) dev_priv->fb_size);
  1752. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1753. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1754. (unsigned int) dev_priv->gart_vm_start);
  1755. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1756. dev_priv->gart_buffers_offset);
  1757. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1758. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1759. + init->ring_size / sizeof(u32));
  1760. dev_priv->ring.size = init->ring_size;
  1761. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1762. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1763. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1764. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1765. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1766. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1767. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1768. #if __OS_HAS_AGP
  1769. if (dev_priv->flags & RADEON_IS_AGP) {
  1770. /* XXX turn off pcie gart */
  1771. } else
  1772. #endif
  1773. {
  1774. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1775. /* if we have an offset set from userspace */
  1776. if (!dev_priv->pcigart_offset_set) {
  1777. DRM_ERROR("Need gart offset from userspace\n");
  1778. r600_do_cleanup_cp(dev);
  1779. return -EINVAL;
  1780. }
  1781. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1782. dev_priv->gart_info.bus_addr =
  1783. dev_priv->pcigart_offset + dev_priv->fb_location;
  1784. dev_priv->gart_info.mapping.offset =
  1785. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1786. dev_priv->gart_info.mapping.size =
  1787. dev_priv->gart_info.table_size;
  1788. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1789. if (!dev_priv->gart_info.mapping.handle) {
  1790. DRM_ERROR("ioremap failed.\n");
  1791. r600_do_cleanup_cp(dev);
  1792. return -EINVAL;
  1793. }
  1794. dev_priv->gart_info.addr =
  1795. dev_priv->gart_info.mapping.handle;
  1796. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1797. dev_priv->gart_info.addr,
  1798. dev_priv->pcigart_offset);
  1799. if (r600_page_table_init(dev)) {
  1800. DRM_ERROR("Failed to init GART table\n");
  1801. r600_do_cleanup_cp(dev);
  1802. return -EINVAL;
  1803. }
  1804. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1805. r700_vm_init(dev);
  1806. else
  1807. r600_vm_init(dev);
  1808. }
  1809. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1810. r700_cp_load_microcode(dev_priv);
  1811. else
  1812. r600_cp_load_microcode(dev_priv);
  1813. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1814. dev_priv->last_buf = 0;
  1815. r600_do_engine_reset(dev);
  1816. r600_test_writeback(dev_priv);
  1817. return 0;
  1818. }
  1819. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1820. {
  1821. drm_radeon_private_t *dev_priv = dev->dev_private;
  1822. DRM_DEBUG("\n");
  1823. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1824. r700_vm_init(dev);
  1825. r700_cp_load_microcode(dev_priv);
  1826. } else {
  1827. r600_vm_init(dev);
  1828. r600_cp_load_microcode(dev_priv);
  1829. }
  1830. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1831. r600_do_engine_reset(dev);
  1832. return 0;
  1833. }
  1834. /* Wait for the CP to go idle.
  1835. */
  1836. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  1837. {
  1838. RING_LOCALS;
  1839. DRM_DEBUG("\n");
  1840. BEGIN_RING(5);
  1841. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  1842. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  1843. /* wait for 3D idle clean */
  1844. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  1845. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  1846. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  1847. ADVANCE_RING();
  1848. COMMIT_RING();
  1849. return r600_do_wait_for_idle(dev_priv);
  1850. }
  1851. /* Start the Command Processor.
  1852. */
  1853. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  1854. {
  1855. u32 cp_me;
  1856. RING_LOCALS;
  1857. DRM_DEBUG("\n");
  1858. BEGIN_RING(7);
  1859. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  1860. OUT_RING(0x00000001);
  1861. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  1862. OUT_RING(0x00000003);
  1863. else
  1864. OUT_RING(0x00000000);
  1865. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  1866. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  1867. OUT_RING(0x00000000);
  1868. OUT_RING(0x00000000);
  1869. ADVANCE_RING();
  1870. COMMIT_RING();
  1871. /* set the mux and reset the halt bit */
  1872. cp_me = 0xff;
  1873. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1874. dev_priv->cp_running = 1;
  1875. }
  1876. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  1877. {
  1878. u32 cur_read_ptr;
  1879. DRM_DEBUG("\n");
  1880. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  1881. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  1882. SET_RING_HEAD(dev_priv, cur_read_ptr);
  1883. dev_priv->ring.tail = cur_read_ptr;
  1884. }
  1885. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  1886. {
  1887. uint32_t cp_me;
  1888. DRM_DEBUG("\n");
  1889. cp_me = 0xff | R600_CP_ME_HALT;
  1890. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1891. dev_priv->cp_running = 0;
  1892. }
  1893. int r600_cp_dispatch_indirect(struct drm_device *dev,
  1894. struct drm_buf *buf, int start, int end)
  1895. {
  1896. drm_radeon_private_t *dev_priv = dev->dev_private;
  1897. RING_LOCALS;
  1898. if (start != end) {
  1899. unsigned long offset = (dev_priv->gart_buffers_offset
  1900. + buf->offset + start);
  1901. int dwords = (end - start + 3) / sizeof(u32);
  1902. DRM_DEBUG("dwords:%d\n", dwords);
  1903. DRM_DEBUG("offset 0x%lx\n", offset);
  1904. /* Indirect buffer data must be a multiple of 16 dwords.
  1905. * pad the data with a Type-2 CP packet.
  1906. */
  1907. while (dwords & 0xf) {
  1908. u32 *data = (u32 *)
  1909. ((char *)dev->agp_buffer_map->handle
  1910. + buf->offset + start);
  1911. data[dwords++] = RADEON_CP_PACKET2;
  1912. }
  1913. /* Fire off the indirect buffer */
  1914. BEGIN_RING(4);
  1915. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  1916. OUT_RING((offset & 0xfffffffc));
  1917. OUT_RING((upper_32_bits(offset) & 0xff));
  1918. OUT_RING(dwords);
  1919. ADVANCE_RING();
  1920. }
  1921. return 0;
  1922. }