atmel_tc.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * Timer/Counter Unit (TC) registers.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #ifndef ATMEL_TC_H
  10. #define ATMEL_TC_H
  11. #include <linux/compiler.h>
  12. #include <linux/list.h>
  13. /*
  14. * Many 32-bit Atmel SOCs include one or more TC blocks, each of which holds
  15. * three general-purpose 16-bit timers. These timers share one register bank.
  16. * Depending on the SOC, each timer may have its own clock and IRQ, or those
  17. * may be shared by the whole TC block.
  18. *
  19. * These TC blocks may have up to nine external pins: TCLK0..2 signals for
  20. * clocks or clock gates, and per-timer TIOA and TIOB signals used for PWM
  21. * or triggering. Those pins need to be set up for use with the TC block,
  22. * else they will be used as GPIOs or for a different controller.
  23. *
  24. * Although we expect each TC block to have a platform_device node, those
  25. * nodes are not what drivers bind to. Instead, they ask for a specific
  26. * TC block, by number ... which is a common approach on systems with many
  27. * timers. Then they use clk_get() and platform_get_irq() to get clock and
  28. * IRQ resources.
  29. */
  30. struct clk;
  31. /**
  32. * struct atmel_tcb_config - SoC data for a Timer/Counter Block
  33. * @counter_width: size in bits of a timer counter register
  34. */
  35. struct atmel_tcb_config {
  36. size_t counter_width;
  37. };
  38. /**
  39. * struct atmel_tc - information about a Timer/Counter Block
  40. * @pdev: physical device
  41. * @iomem: resource associated with the I/O register
  42. * @regs: mapping through which the I/O registers can be accessed
  43. * @tcb_config: configuration data from SoC
  44. * @irq: irq for each of the three channels
  45. * @clk: internal clock source for each of the three channels
  46. * @node: list node, for tclib internal use
  47. *
  48. * On some platforms, each TC channel has its own clocks and IRQs,
  49. * while on others, all TC channels share the same clock and IRQ.
  50. * Drivers should clk_enable() all the clocks they need even though
  51. * all the entries in @clk may point to the same physical clock.
  52. * Likewise, drivers should request irqs independently for each
  53. * channel, but they must use IRQF_SHARED in case some of the entries
  54. * in @irq are actually the same IRQ.
  55. */
  56. struct atmel_tc {
  57. struct platform_device *pdev;
  58. struct resource *iomem;
  59. void __iomem *regs;
  60. const struct atmel_tcb_config *tcb_config;
  61. int irq[3];
  62. struct clk *clk[3];
  63. struct list_head node;
  64. };
  65. extern struct atmel_tc *atmel_tc_alloc(unsigned block, const char *name);
  66. extern void atmel_tc_free(struct atmel_tc *tc);
  67. /* platform-specific ATMEL_TC_TIMER_CLOCKx divisors (0 means 32KiHz) */
  68. extern const u8 atmel_tc_divisors[5];
  69. /*
  70. * Two registers have block-wide controls. These are: configuring the three
  71. * "external" clocks (or event sources) used by the timer channels; and
  72. * synchronizing the timers by resetting them all at once.
  73. *
  74. * "External" can mean "external to chip" using the TCLK0, TCLK1, or TCLK2
  75. * signals. Or, it can mean "external to timer", using the TIOA output from
  76. * one of the other two timers that's being run in waveform mode.
  77. */
  78. #define ATMEL_TC_BCR 0xc0 /* TC Block Control Register */
  79. #define ATMEL_TC_SYNC (1 << 0) /* synchronize timers */
  80. #define ATMEL_TC_BMR 0xc4 /* TC Block Mode Register */
  81. #define ATMEL_TC_TC0XC0S (3 << 0) /* external clock 0 source */
  82. #define ATMEL_TC_TC0XC0S_TCLK0 (0 << 0)
  83. #define ATMEL_TC_TC0XC0S_NONE (1 << 0)
  84. #define ATMEL_TC_TC0XC0S_TIOA1 (2 << 0)
  85. #define ATMEL_TC_TC0XC0S_TIOA2 (3 << 0)
  86. #define ATMEL_TC_TC1XC1S (3 << 2) /* external clock 1 source */
  87. #define ATMEL_TC_TC1XC1S_TCLK1 (0 << 2)
  88. #define ATMEL_TC_TC1XC1S_NONE (1 << 2)
  89. #define ATMEL_TC_TC1XC1S_TIOA0 (2 << 2)
  90. #define ATMEL_TC_TC1XC1S_TIOA2 (3 << 2)
  91. #define ATMEL_TC_TC2XC2S (3 << 4) /* external clock 2 source */
  92. #define ATMEL_TC_TC2XC2S_TCLK2 (0 << 4)
  93. #define ATMEL_TC_TC2XC2S_NONE (1 << 4)
  94. #define ATMEL_TC_TC2XC2S_TIOA0 (2 << 4)
  95. #define ATMEL_TC_TC2XC2S_TIOA1 (3 << 4)
  96. /*
  97. * Each TC block has three "channels", each with one counter and controls.
  98. *
  99. * Note that the semantics of ATMEL_TC_TIMER_CLOCKx (input clock selection
  100. * when it's not "external") is silicon-specific. AT91 platforms use one
  101. * set of definitions; AVR32 platforms use a different set. Don't hard-wire
  102. * such knowledge into your code, use the global "atmel_tc_divisors" ...
  103. * where index N is the divisor for clock N+1, else zero to indicate it uses
  104. * the 32 KiHz clock.
  105. *
  106. * The timers can be chained in various ways, and operated in "waveform"
  107. * generation mode (including PWM) or "capture" mode (to time events). In
  108. * both modes, behavior can be configured in many ways.
  109. *
  110. * Each timer has two I/O pins, TIOA and TIOB. Waveform mode uses TIOA as a
  111. * PWM output, and TIOB as either another PWM or as a trigger. Capture mode
  112. * uses them only as inputs.
  113. */
  114. #define ATMEL_TC_CHAN(idx) ((idx)*0x40)
  115. #define ATMEL_TC_REG(idx, reg) (ATMEL_TC_CHAN(idx) + ATMEL_TC_ ## reg)
  116. #define ATMEL_TC_CCR 0x00 /* Channel Control Register */
  117. #define ATMEL_TC_CLKEN (1 << 0) /* clock enable */
  118. #define ATMEL_TC_CLKDIS (1 << 1) /* clock disable */
  119. #define ATMEL_TC_SWTRG (1 << 2) /* software trigger */
  120. #define ATMEL_TC_CMR 0x04 /* Channel Mode Register */
  121. /* Both modes share some CMR bits */
  122. #define ATMEL_TC_TCCLKS (7 << 0) /* clock source */
  123. #define ATMEL_TC_TIMER_CLOCK1 (0 << 0)
  124. #define ATMEL_TC_TIMER_CLOCK2 (1 << 0)
  125. #define ATMEL_TC_TIMER_CLOCK3 (2 << 0)
  126. #define ATMEL_TC_TIMER_CLOCK4 (3 << 0)
  127. #define ATMEL_TC_TIMER_CLOCK5 (4 << 0)
  128. #define ATMEL_TC_XC0 (5 << 0)
  129. #define ATMEL_TC_XC1 (6 << 0)
  130. #define ATMEL_TC_XC2 (7 << 0)
  131. #define ATMEL_TC_CLKI (1 << 3) /* clock invert */
  132. #define ATMEL_TC_BURST (3 << 4) /* clock gating */
  133. #define ATMEL_TC_GATE_NONE (0 << 4)
  134. #define ATMEL_TC_GATE_XC0 (1 << 4)
  135. #define ATMEL_TC_GATE_XC1 (2 << 4)
  136. #define ATMEL_TC_GATE_XC2 (3 << 4)
  137. #define ATMEL_TC_WAVE (1 << 15) /* true = Waveform mode */
  138. /* CAPTURE mode CMR bits */
  139. #define ATMEL_TC_LDBSTOP (1 << 6) /* counter stops on RB load */
  140. #define ATMEL_TC_LDBDIS (1 << 7) /* counter disable on RB load */
  141. #define ATMEL_TC_ETRGEDG (3 << 8) /* external trigger edge */
  142. #define ATMEL_TC_ETRGEDG_NONE (0 << 8)
  143. #define ATMEL_TC_ETRGEDG_RISING (1 << 8)
  144. #define ATMEL_TC_ETRGEDG_FALLING (2 << 8)
  145. #define ATMEL_TC_ETRGEDG_BOTH (3 << 8)
  146. #define ATMEL_TC_ABETRG (1 << 10) /* external trigger is TIOA? */
  147. #define ATMEL_TC_CPCTRG (1 << 14) /* RC compare trigger enable */
  148. #define ATMEL_TC_LDRA (3 << 16) /* RA loading edge (of TIOA) */
  149. #define ATMEL_TC_LDRA_NONE (0 << 16)
  150. #define ATMEL_TC_LDRA_RISING (1 << 16)
  151. #define ATMEL_TC_LDRA_FALLING (2 << 16)
  152. #define ATMEL_TC_LDRA_BOTH (3 << 16)
  153. #define ATMEL_TC_LDRB (3 << 18) /* RB loading edge (of TIOA) */
  154. #define ATMEL_TC_LDRB_NONE (0 << 18)
  155. #define ATMEL_TC_LDRB_RISING (1 << 18)
  156. #define ATMEL_TC_LDRB_FALLING (2 << 18)
  157. #define ATMEL_TC_LDRB_BOTH (3 << 18)
  158. /* WAVEFORM mode CMR bits */
  159. #define ATMEL_TC_CPCSTOP (1 << 6) /* RC compare stops counter */
  160. #define ATMEL_TC_CPCDIS (1 << 7) /* RC compare disables counter */
  161. #define ATMEL_TC_EEVTEDG (3 << 8) /* external event edge */
  162. #define ATMEL_TC_EEVTEDG_NONE (0 << 8)
  163. #define ATMEL_TC_EEVTEDG_RISING (1 << 8)
  164. #define ATMEL_TC_EEVTEDG_FALLING (2 << 8)
  165. #define ATMEL_TC_EEVTEDG_BOTH (3 << 8)
  166. #define ATMEL_TC_EEVT (3 << 10) /* external event source */
  167. #define ATMEL_TC_EEVT_TIOB (0 << 10)
  168. #define ATMEL_TC_EEVT_XC0 (1 << 10)
  169. #define ATMEL_TC_EEVT_XC1 (2 << 10)
  170. #define ATMEL_TC_EEVT_XC2 (3 << 10)
  171. #define ATMEL_TC_ENETRG (1 << 12) /* external event is trigger */
  172. #define ATMEL_TC_WAVESEL (3 << 13) /* waveform type */
  173. #define ATMEL_TC_WAVESEL_UP (0 << 13)
  174. #define ATMEL_TC_WAVESEL_UPDOWN (1 << 13)
  175. #define ATMEL_TC_WAVESEL_UP_AUTO (2 << 13)
  176. #define ATMEL_TC_WAVESEL_UPDOWN_AUTO (3 << 13)
  177. #define ATMEL_TC_ACPA (3 << 16) /* RA compare changes TIOA */
  178. #define ATMEL_TC_ACPA_NONE (0 << 16)
  179. #define ATMEL_TC_ACPA_SET (1 << 16)
  180. #define ATMEL_TC_ACPA_CLEAR (2 << 16)
  181. #define ATMEL_TC_ACPA_TOGGLE (3 << 16)
  182. #define ATMEL_TC_ACPC (3 << 18) /* RC compare changes TIOA */
  183. #define ATMEL_TC_ACPC_NONE (0 << 18)
  184. #define ATMEL_TC_ACPC_SET (1 << 18)
  185. #define ATMEL_TC_ACPC_CLEAR (2 << 18)
  186. #define ATMEL_TC_ACPC_TOGGLE (3 << 18)
  187. #define ATMEL_TC_AEEVT (3 << 20) /* external event changes TIOA */
  188. #define ATMEL_TC_AEEVT_NONE (0 << 20)
  189. #define ATMEL_TC_AEEVT_SET (1 << 20)
  190. #define ATMEL_TC_AEEVT_CLEAR (2 << 20)
  191. #define ATMEL_TC_AEEVT_TOGGLE (3 << 20)
  192. #define ATMEL_TC_ASWTRG (3 << 22) /* software trigger changes TIOA */
  193. #define ATMEL_TC_ASWTRG_NONE (0 << 22)
  194. #define ATMEL_TC_ASWTRG_SET (1 << 22)
  195. #define ATMEL_TC_ASWTRG_CLEAR (2 << 22)
  196. #define ATMEL_TC_ASWTRG_TOGGLE (3 << 22)
  197. #define ATMEL_TC_BCPB (3 << 24) /* RB compare changes TIOB */
  198. #define ATMEL_TC_BCPB_NONE (0 << 24)
  199. #define ATMEL_TC_BCPB_SET (1 << 24)
  200. #define ATMEL_TC_BCPB_CLEAR (2 << 24)
  201. #define ATMEL_TC_BCPB_TOGGLE (3 << 24)
  202. #define ATMEL_TC_BCPC (3 << 26) /* RC compare changes TIOB */
  203. #define ATMEL_TC_BCPC_NONE (0 << 26)
  204. #define ATMEL_TC_BCPC_SET (1 << 26)
  205. #define ATMEL_TC_BCPC_CLEAR (2 << 26)
  206. #define ATMEL_TC_BCPC_TOGGLE (3 << 26)
  207. #define ATMEL_TC_BEEVT (3 << 28) /* external event changes TIOB */
  208. #define ATMEL_TC_BEEVT_NONE (0 << 28)
  209. #define ATMEL_TC_BEEVT_SET (1 << 28)
  210. #define ATMEL_TC_BEEVT_CLEAR (2 << 28)
  211. #define ATMEL_TC_BEEVT_TOGGLE (3 << 28)
  212. #define ATMEL_TC_BSWTRG (3 << 30) /* software trigger changes TIOB */
  213. #define ATMEL_TC_BSWTRG_NONE (0 << 30)
  214. #define ATMEL_TC_BSWTRG_SET (1 << 30)
  215. #define ATMEL_TC_BSWTRG_CLEAR (2 << 30)
  216. #define ATMEL_TC_BSWTRG_TOGGLE (3 << 30)
  217. #define ATMEL_TC_CV 0x10 /* counter Value */
  218. #define ATMEL_TC_RA 0x14 /* register A */
  219. #define ATMEL_TC_RB 0x18 /* register B */
  220. #define ATMEL_TC_RC 0x1c /* register C */
  221. #define ATMEL_TC_SR 0x20 /* status (read-only) */
  222. /* Status-only flags */
  223. #define ATMEL_TC_CLKSTA (1 << 16) /* clock enabled */
  224. #define ATMEL_TC_MTIOA (1 << 17) /* TIOA mirror */
  225. #define ATMEL_TC_MTIOB (1 << 18) /* TIOB mirror */
  226. #define ATMEL_TC_IER 0x24 /* interrupt enable (write-only) */
  227. #define ATMEL_TC_IDR 0x28 /* interrupt disable (write-only) */
  228. #define ATMEL_TC_IMR 0x2c /* interrupt mask (read-only) */
  229. /* Status and IRQ flags */
  230. #define ATMEL_TC_COVFS (1 << 0) /* counter overflow */
  231. #define ATMEL_TC_LOVRS (1 << 1) /* load overrun */
  232. #define ATMEL_TC_CPAS (1 << 2) /* RA compare */
  233. #define ATMEL_TC_CPBS (1 << 3) /* RB compare */
  234. #define ATMEL_TC_CPCS (1 << 4) /* RC compare */
  235. #define ATMEL_TC_LDRAS (1 << 5) /* RA loading */
  236. #define ATMEL_TC_LDRBS (1 << 6) /* RB loading */
  237. #define ATMEL_TC_ETRGS (1 << 7) /* external trigger */
  238. #endif