sata_promise.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714
  1. /*
  2. * sata_promise.c - Promise SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc.
  9. *
  10. * The contents of this file are subject to the Open
  11. * Software License version 1.1 that can be found at
  12. * http://www.opensource.org/licenses/osl-1.1.txt and is included herein
  13. * by reference.
  14. *
  15. * Alternatively, the contents of this file may be used under the terms
  16. * of the GNU General Public License version 2 (the "GPL") as distributed
  17. * in the kernel source COPYING file, in which case the provisions of
  18. * the GPL are applicable instead of the above. If you wish to allow
  19. * the use of your version of this file only under the terms of the
  20. * GPL and not to allow others to use your version of this file under
  21. * the OSL, indicate your decision by deleting the provisions above and
  22. * replace them with the notice and other provisions required by the GPL.
  23. * If you do not delete the provisions above, a recipient may use your
  24. * version of this file under either the OSL or the GPL.
  25. *
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/init.h>
  31. #include <linux/blkdev.h>
  32. #include <linux/delay.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/sched.h>
  35. #include "scsi.h"
  36. #include <scsi/scsi_host.h>
  37. #include <linux/libata.h>
  38. #include <asm/io.h>
  39. #include "sata_promise.h"
  40. #define DRV_NAME "sata_promise"
  41. #define DRV_VERSION "1.01"
  42. enum {
  43. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  44. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  45. PDC_TBG_MODE = 0x41, /* TBG mode */
  46. PDC_FLASH_CTL = 0x44, /* Flash control register */
  47. PDC_PCI_CTL = 0x48, /* PCI control and status register */
  48. PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
  49. PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
  50. PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
  51. PDC_SLEW_CTL = 0x470, /* slew rate control reg */
  52. PDC_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
  53. (1<<8) | (1<<9) | (1<<10),
  54. board_2037x = 0, /* FastTrak S150 TX2plus */
  55. board_20319 = 1, /* FastTrak S150 TX4 */
  56. board_20619 = 2, /* FastTrak TX4000 */
  57. PDC_HAS_PATA = (1 << 1), /* PDC20375 has PATA */
  58. PDC_RESET = (1 << 11), /* HDMA reset */
  59. };
  60. struct pdc_port_priv {
  61. u8 *pkt;
  62. dma_addr_t pkt_dma;
  63. };
  64. static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg);
  65. static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  66. static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  67. static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  68. static void pdc_eng_timeout(struct ata_port *ap);
  69. static int pdc_port_start(struct ata_port *ap);
  70. static void pdc_port_stop(struct ata_port *ap);
  71. static void pdc_phy_reset(struct ata_port *ap);
  72. static void pdc_qc_prep(struct ata_queued_cmd *qc);
  73. static void pdc_tf_load_mmio(struct ata_port *ap, struct ata_taskfile *tf);
  74. static void pdc_exec_command_mmio(struct ata_port *ap, struct ata_taskfile *tf);
  75. static void pdc_irq_clear(struct ata_port *ap);
  76. static int pdc_qc_issue_prot(struct ata_queued_cmd *qc);
  77. static Scsi_Host_Template pdc_ata_sht = {
  78. .module = THIS_MODULE,
  79. .name = DRV_NAME,
  80. .ioctl = ata_scsi_ioctl,
  81. .queuecommand = ata_scsi_queuecmd,
  82. .eh_strategy_handler = ata_scsi_error,
  83. .can_queue = ATA_DEF_QUEUE,
  84. .this_id = ATA_SHT_THIS_ID,
  85. .sg_tablesize = LIBATA_MAX_PRD,
  86. .max_sectors = ATA_MAX_SECTORS,
  87. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  88. .emulated = ATA_SHT_EMULATED,
  89. .use_clustering = ATA_SHT_USE_CLUSTERING,
  90. .proc_name = DRV_NAME,
  91. .dma_boundary = ATA_DMA_BOUNDARY,
  92. .slave_configure = ata_scsi_slave_config,
  93. .bios_param = ata_std_bios_param,
  94. .ordered_flush = 1,
  95. };
  96. static struct ata_port_operations pdc_ata_ops = {
  97. .port_disable = ata_port_disable,
  98. .tf_load = pdc_tf_load_mmio,
  99. .tf_read = ata_tf_read,
  100. .check_status = ata_check_status,
  101. .exec_command = pdc_exec_command_mmio,
  102. .dev_select = ata_std_dev_select,
  103. .phy_reset = pdc_phy_reset,
  104. .qc_prep = pdc_qc_prep,
  105. .qc_issue = pdc_qc_issue_prot,
  106. .eng_timeout = pdc_eng_timeout,
  107. .irq_handler = pdc_interrupt,
  108. .irq_clear = pdc_irq_clear,
  109. .scr_read = pdc_sata_scr_read,
  110. .scr_write = pdc_sata_scr_write,
  111. .port_start = pdc_port_start,
  112. .port_stop = pdc_port_stop,
  113. .host_stop = ata_host_stop,
  114. };
  115. static struct ata_port_info pdc_port_info[] = {
  116. /* board_2037x */
  117. {
  118. .sht = &pdc_ata_sht,
  119. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  120. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  121. .pio_mask = 0x1f, /* pio0-4 */
  122. .mwdma_mask = 0x07, /* mwdma0-2 */
  123. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  124. .port_ops = &pdc_ata_ops,
  125. },
  126. /* board_20319 */
  127. {
  128. .sht = &pdc_ata_sht,
  129. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  130. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  131. .pio_mask = 0x1f, /* pio0-4 */
  132. .mwdma_mask = 0x07, /* mwdma0-2 */
  133. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  134. .port_ops = &pdc_ata_ops,
  135. },
  136. /* board_20619 */
  137. {
  138. .sht = &pdc_ata_sht,
  139. .host_flags = ATA_FLAG_NO_LEGACY | ATA_FLAG_SRST |
  140. ATA_FLAG_MMIO | ATA_FLAG_SLAVE_POSS,
  141. .pio_mask = 0x1f, /* pio0-4 */
  142. .mwdma_mask = 0x07, /* mwdma0-2 */
  143. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  144. .port_ops = &pdc_ata_ops,
  145. },
  146. };
  147. static struct pci_device_id pdc_ata_pci_tbl[] = {
  148. { PCI_VENDOR_ID_PROMISE, 0x3371, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  149. board_2037x },
  150. { PCI_VENDOR_ID_PROMISE, 0x3571, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  151. board_2037x },
  152. { PCI_VENDOR_ID_PROMISE, 0x3373, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  153. board_2037x },
  154. { PCI_VENDOR_ID_PROMISE, 0x3375, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  155. board_2037x },
  156. { PCI_VENDOR_ID_PROMISE, 0x3376, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  157. board_2037x },
  158. { PCI_VENDOR_ID_PROMISE, 0x3574, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  159. board_2037x },
  160. { PCI_VENDOR_ID_PROMISE, 0x3d75, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  161. board_2037x },
  162. { PCI_VENDOR_ID_PROMISE, 0x3318, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  163. board_20319 },
  164. { PCI_VENDOR_ID_PROMISE, 0x3319, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  165. board_20319 },
  166. { PCI_VENDOR_ID_PROMISE, 0x3519, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  167. board_20319 },
  168. { PCI_VENDOR_ID_PROMISE, 0x3d17, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  169. board_20319 },
  170. { PCI_VENDOR_ID_PROMISE, 0x3d18, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  171. board_20319 },
  172. { PCI_VENDOR_ID_PROMISE, 0x6629, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  173. board_20619 },
  174. { } /* terminate list */
  175. };
  176. static struct pci_driver pdc_ata_pci_driver = {
  177. .name = DRV_NAME,
  178. .id_table = pdc_ata_pci_tbl,
  179. .probe = pdc_ata_init_one,
  180. .remove = ata_pci_remove_one,
  181. };
  182. static int pdc_port_start(struct ata_port *ap)
  183. {
  184. struct device *dev = ap->host_set->dev;
  185. struct pdc_port_priv *pp;
  186. int rc;
  187. rc = ata_port_start(ap);
  188. if (rc)
  189. return rc;
  190. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  191. if (!pp) {
  192. rc = -ENOMEM;
  193. goto err_out;
  194. }
  195. memset(pp, 0, sizeof(*pp));
  196. pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  197. if (!pp->pkt) {
  198. rc = -ENOMEM;
  199. goto err_out_kfree;
  200. }
  201. ap->private_data = pp;
  202. return 0;
  203. err_out_kfree:
  204. kfree(pp);
  205. err_out:
  206. ata_port_stop(ap);
  207. return rc;
  208. }
  209. static void pdc_port_stop(struct ata_port *ap)
  210. {
  211. struct device *dev = ap->host_set->dev;
  212. struct pdc_port_priv *pp = ap->private_data;
  213. ap->private_data = NULL;
  214. dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
  215. kfree(pp);
  216. ata_port_stop(ap);
  217. }
  218. static void pdc_reset_port(struct ata_port *ap)
  219. {
  220. void *mmio = (void *) ap->ioaddr.cmd_addr + PDC_CTLSTAT;
  221. unsigned int i;
  222. u32 tmp;
  223. for (i = 11; i > 0; i--) {
  224. tmp = readl(mmio);
  225. if (tmp & PDC_RESET)
  226. break;
  227. udelay(100);
  228. tmp |= PDC_RESET;
  229. writel(tmp, mmio);
  230. }
  231. tmp &= ~PDC_RESET;
  232. writel(tmp, mmio);
  233. readl(mmio); /* flush */
  234. }
  235. static void pdc_phy_reset(struct ata_port *ap)
  236. {
  237. pdc_reset_port(ap);
  238. sata_phy_reset(ap);
  239. }
  240. static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
  241. {
  242. if (sc_reg > SCR_CONTROL)
  243. return 0xffffffffU;
  244. return readl((void *) ap->ioaddr.scr_addr + (sc_reg * 4));
  245. }
  246. static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
  247. u32 val)
  248. {
  249. if (sc_reg > SCR_CONTROL)
  250. return;
  251. writel(val, (void *) ap->ioaddr.scr_addr + (sc_reg * 4));
  252. }
  253. static void pdc_qc_prep(struct ata_queued_cmd *qc)
  254. {
  255. struct pdc_port_priv *pp = qc->ap->private_data;
  256. unsigned int i;
  257. VPRINTK("ENTER\n");
  258. switch (qc->tf.protocol) {
  259. case ATA_PROT_DMA:
  260. ata_qc_prep(qc);
  261. /* fall through */
  262. case ATA_PROT_NODATA:
  263. i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
  264. qc->dev->devno, pp->pkt);
  265. if (qc->tf.flags & ATA_TFLAG_LBA48)
  266. i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
  267. else
  268. i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
  269. pdc_pkt_footer(&qc->tf, pp->pkt, i);
  270. break;
  271. default:
  272. break;
  273. }
  274. }
  275. static void pdc_eng_timeout(struct ata_port *ap)
  276. {
  277. u8 drv_stat;
  278. struct ata_queued_cmd *qc;
  279. DPRINTK("ENTER\n");
  280. qc = ata_qc_from_tag(ap, ap->active_tag);
  281. if (!qc) {
  282. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  283. ap->id);
  284. goto out;
  285. }
  286. /* hack alert! We cannot use the supplied completion
  287. * function from inside the ->eh_strategy_handler() thread.
  288. * libata is the only user of ->eh_strategy_handler() in
  289. * any kernel, so the default scsi_done() assumes it is
  290. * not being called from the SCSI EH.
  291. */
  292. qc->scsidone = scsi_finish_command;
  293. switch (qc->tf.protocol) {
  294. case ATA_PROT_DMA:
  295. case ATA_PROT_NODATA:
  296. printk(KERN_ERR "ata%u: command timeout\n", ap->id);
  297. ata_qc_complete(qc, ata_wait_idle(ap) | ATA_ERR);
  298. break;
  299. default:
  300. drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  301. printk(KERN_ERR "ata%u: unknown timeout, cmd 0x%x stat 0x%x\n",
  302. ap->id, qc->tf.command, drv_stat);
  303. ata_qc_complete(qc, drv_stat);
  304. break;
  305. }
  306. out:
  307. DPRINTK("EXIT\n");
  308. }
  309. static inline unsigned int pdc_host_intr( struct ata_port *ap,
  310. struct ata_queued_cmd *qc)
  311. {
  312. u8 status;
  313. unsigned int handled = 0, have_err = 0;
  314. u32 tmp;
  315. void *mmio = (void *) ap->ioaddr.cmd_addr + PDC_GLOBAL_CTL;
  316. tmp = readl(mmio);
  317. if (tmp & PDC_ERR_MASK) {
  318. have_err = 1;
  319. pdc_reset_port(ap);
  320. }
  321. switch (qc->tf.protocol) {
  322. case ATA_PROT_DMA:
  323. case ATA_PROT_NODATA:
  324. status = ata_wait_idle(ap);
  325. if (have_err)
  326. status |= ATA_ERR;
  327. ata_qc_complete(qc, status);
  328. handled = 1;
  329. break;
  330. default:
  331. ap->stats.idle_irq++;
  332. break;
  333. }
  334. return handled;
  335. }
  336. static void pdc_irq_clear(struct ata_port *ap)
  337. {
  338. struct ata_host_set *host_set = ap->host_set;
  339. void *mmio = host_set->mmio_base;
  340. readl(mmio + PDC_INT_SEQMASK);
  341. }
  342. static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  343. {
  344. struct ata_host_set *host_set = dev_instance;
  345. struct ata_port *ap;
  346. u32 mask = 0;
  347. unsigned int i, tmp;
  348. unsigned int handled = 0;
  349. void *mmio_base;
  350. VPRINTK("ENTER\n");
  351. if (!host_set || !host_set->mmio_base) {
  352. VPRINTK("QUICK EXIT\n");
  353. return IRQ_NONE;
  354. }
  355. mmio_base = host_set->mmio_base;
  356. /* reading should also clear interrupts */
  357. mask = readl(mmio_base + PDC_INT_SEQMASK);
  358. if (mask == 0xffffffff) {
  359. VPRINTK("QUICK EXIT 2\n");
  360. return IRQ_NONE;
  361. }
  362. mask &= 0xffff; /* only 16 tags possible */
  363. if (!mask) {
  364. VPRINTK("QUICK EXIT 3\n");
  365. return IRQ_NONE;
  366. }
  367. spin_lock(&host_set->lock);
  368. writel(mask, mmio_base + PDC_INT_SEQMASK);
  369. for (i = 0; i < host_set->n_ports; i++) {
  370. VPRINTK("port %u\n", i);
  371. ap = host_set->ports[i];
  372. tmp = mask & (1 << (i + 1));
  373. if (tmp && ap &&
  374. !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
  375. struct ata_queued_cmd *qc;
  376. qc = ata_qc_from_tag(ap, ap->active_tag);
  377. if (qc && (!(qc->tf.ctl & ATA_NIEN)))
  378. handled += pdc_host_intr(ap, qc);
  379. }
  380. }
  381. spin_unlock(&host_set->lock);
  382. VPRINTK("EXIT\n");
  383. return IRQ_RETVAL(handled);
  384. }
  385. static inline void pdc_packet_start(struct ata_queued_cmd *qc)
  386. {
  387. struct ata_port *ap = qc->ap;
  388. struct pdc_port_priv *pp = ap->private_data;
  389. unsigned int port_no = ap->port_no;
  390. u8 seq = (u8) (port_no + 1);
  391. VPRINTK("ENTER, ap %p\n", ap);
  392. writel(0x00000001, ap->host_set->mmio_base + (seq * 4));
  393. readl(ap->host_set->mmio_base + (seq * 4)); /* flush */
  394. pp->pkt[2] = seq;
  395. wmb(); /* flush PRD, pkt writes */
  396. writel(pp->pkt_dma, (void *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  397. readl((void *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); /* flush */
  398. }
  399. static int pdc_qc_issue_prot(struct ata_queued_cmd *qc)
  400. {
  401. switch (qc->tf.protocol) {
  402. case ATA_PROT_DMA:
  403. case ATA_PROT_NODATA:
  404. pdc_packet_start(qc);
  405. return 0;
  406. case ATA_PROT_ATAPI_DMA:
  407. BUG();
  408. break;
  409. default:
  410. break;
  411. }
  412. return ata_qc_issue_prot(qc);
  413. }
  414. static void pdc_tf_load_mmio(struct ata_port *ap, struct ata_taskfile *tf)
  415. {
  416. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  417. tf->protocol == ATA_PROT_NODATA);
  418. ata_tf_load(ap, tf);
  419. }
  420. static void pdc_exec_command_mmio(struct ata_port *ap, struct ata_taskfile *tf)
  421. {
  422. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  423. tf->protocol == ATA_PROT_NODATA);
  424. ata_exec_command(ap, tf);
  425. }
  426. static void pdc_ata_setup_port(struct ata_ioports *port, unsigned long base)
  427. {
  428. port->cmd_addr = base;
  429. port->data_addr = base;
  430. port->feature_addr =
  431. port->error_addr = base + 0x4;
  432. port->nsect_addr = base + 0x8;
  433. port->lbal_addr = base + 0xc;
  434. port->lbam_addr = base + 0x10;
  435. port->lbah_addr = base + 0x14;
  436. port->device_addr = base + 0x18;
  437. port->command_addr =
  438. port->status_addr = base + 0x1c;
  439. port->altstatus_addr =
  440. port->ctl_addr = base + 0x38;
  441. }
  442. static void pdc_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
  443. {
  444. void *mmio = pe->mmio_base;
  445. u32 tmp;
  446. /*
  447. * Except for the hotplug stuff, this is voodoo from the
  448. * Promise driver. Label this entire section
  449. * "TODO: figure out why we do this"
  450. */
  451. /* change FIFO_SHD to 8 dwords, enable BMR_BURST */
  452. tmp = readl(mmio + PDC_FLASH_CTL);
  453. tmp |= 0x12000; /* bit 16 (fifo 8 dw) and 13 (bmr burst?) */
  454. writel(tmp, mmio + PDC_FLASH_CTL);
  455. /* clear plug/unplug flags for all ports */
  456. tmp = readl(mmio + PDC_SATA_PLUG_CSR);
  457. writel(tmp | 0xff, mmio + PDC_SATA_PLUG_CSR);
  458. /* mask plug/unplug ints */
  459. tmp = readl(mmio + PDC_SATA_PLUG_CSR);
  460. writel(tmp | 0xff0000, mmio + PDC_SATA_PLUG_CSR);
  461. /* reduce TBG clock to 133 Mhz. */
  462. tmp = readl(mmio + PDC_TBG_MODE);
  463. tmp &= ~0x30000; /* clear bit 17, 16*/
  464. tmp |= 0x10000; /* set bit 17:16 = 0:1 */
  465. writel(tmp, mmio + PDC_TBG_MODE);
  466. readl(mmio + PDC_TBG_MODE); /* flush */
  467. msleep(10);
  468. /* adjust slew rate control register. */
  469. tmp = readl(mmio + PDC_SLEW_CTL);
  470. tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
  471. tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
  472. writel(tmp, mmio + PDC_SLEW_CTL);
  473. }
  474. static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  475. {
  476. static int printed_version;
  477. struct ata_probe_ent *probe_ent = NULL;
  478. unsigned long base;
  479. void *mmio_base;
  480. unsigned int board_idx = (unsigned int) ent->driver_data;
  481. int pci_dev_busy = 0;
  482. int rc;
  483. if (!printed_version++)
  484. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  485. /*
  486. * If this driver happens to only be useful on Apple's K2, then
  487. * we should check that here as it has a normal Serverworks ID
  488. */
  489. rc = pci_enable_device(pdev);
  490. if (rc)
  491. return rc;
  492. rc = pci_request_regions(pdev, DRV_NAME);
  493. if (rc) {
  494. pci_dev_busy = 1;
  495. goto err_out;
  496. }
  497. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  498. if (rc)
  499. goto err_out_regions;
  500. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  501. if (rc)
  502. goto err_out_regions;
  503. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  504. if (probe_ent == NULL) {
  505. rc = -ENOMEM;
  506. goto err_out_regions;
  507. }
  508. memset(probe_ent, 0, sizeof(*probe_ent));
  509. probe_ent->dev = pci_dev_to_dev(pdev);
  510. INIT_LIST_HEAD(&probe_ent->node);
  511. mmio_base = ioremap(pci_resource_start(pdev, 3),
  512. pci_resource_len(pdev, 3));
  513. if (mmio_base == NULL) {
  514. rc = -ENOMEM;
  515. goto err_out_free_ent;
  516. }
  517. base = (unsigned long) mmio_base;
  518. probe_ent->sht = pdc_port_info[board_idx].sht;
  519. probe_ent->host_flags = pdc_port_info[board_idx].host_flags;
  520. probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
  521. probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
  522. probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
  523. probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
  524. probe_ent->irq = pdev->irq;
  525. probe_ent->irq_flags = SA_SHIRQ;
  526. probe_ent->mmio_base = mmio_base;
  527. pdc_ata_setup_port(&probe_ent->port[0], base + 0x200);
  528. pdc_ata_setup_port(&probe_ent->port[1], base + 0x280);
  529. probe_ent->port[0].scr_addr = base + 0x400;
  530. probe_ent->port[1].scr_addr = base + 0x500;
  531. /* notice 4-port boards */
  532. switch (board_idx) {
  533. case board_20319:
  534. probe_ent->n_ports = 4;
  535. pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
  536. pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
  537. probe_ent->port[2].scr_addr = base + 0x600;
  538. probe_ent->port[3].scr_addr = base + 0x700;
  539. break;
  540. case board_2037x:
  541. probe_ent->n_ports = 2;
  542. break;
  543. case board_20619:
  544. probe_ent->n_ports = 4;
  545. pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
  546. pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
  547. probe_ent->port[2].scr_addr = base + 0x600;
  548. probe_ent->port[3].scr_addr = base + 0x700;
  549. break;
  550. default:
  551. BUG();
  552. break;
  553. }
  554. pci_set_master(pdev);
  555. /* initialize adapter */
  556. pdc_host_init(board_idx, probe_ent);
  557. /* FIXME: check ata_device_add return value */
  558. ata_device_add(probe_ent);
  559. kfree(probe_ent);
  560. return 0;
  561. err_out_free_ent:
  562. kfree(probe_ent);
  563. err_out_regions:
  564. pci_release_regions(pdev);
  565. err_out:
  566. if (!pci_dev_busy)
  567. pci_disable_device(pdev);
  568. return rc;
  569. }
  570. static int __init pdc_ata_init(void)
  571. {
  572. return pci_module_init(&pdc_ata_pci_driver);
  573. }
  574. static void __exit pdc_ata_exit(void)
  575. {
  576. pci_unregister_driver(&pdc_ata_pci_driver);
  577. }
  578. MODULE_AUTHOR("Jeff Garzik");
  579. MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
  580. MODULE_LICENSE("GPL");
  581. MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
  582. MODULE_VERSION(DRV_VERSION);
  583. module_init(pdc_ata_init);
  584. module_exit(pdc_ata_exit);