r600.c 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  95. /* r600,rv610,rv630,rv620,rv635,rv670 */
  96. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  97. static void r600_gpu_init(struct radeon_device *rdev);
  98. void r600_fini(struct radeon_device *rdev);
  99. void r600_irq_disable(struct radeon_device *rdev);
  100. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  101. /* get temperature in millidegrees */
  102. int rv6xx_get_temp(struct radeon_device *rdev)
  103. {
  104. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  105. ASIC_T_SHIFT;
  106. int actual_temp = temp & 0xff;
  107. if (temp & 0x100)
  108. actual_temp -= 256;
  109. return actual_temp * 1000;
  110. }
  111. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  112. {
  113. int i;
  114. rdev->pm.dynpm_can_upclock = true;
  115. rdev->pm.dynpm_can_downclock = true;
  116. /* power state array is low to high, default is first */
  117. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  118. int min_power_state_index = 0;
  119. if (rdev->pm.num_power_states > 2)
  120. min_power_state_index = 1;
  121. switch (rdev->pm.dynpm_planned_action) {
  122. case DYNPM_ACTION_MINIMUM:
  123. rdev->pm.requested_power_state_index = min_power_state_index;
  124. rdev->pm.requested_clock_mode_index = 0;
  125. rdev->pm.dynpm_can_downclock = false;
  126. break;
  127. case DYNPM_ACTION_DOWNCLOCK:
  128. if (rdev->pm.current_power_state_index == min_power_state_index) {
  129. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  130. rdev->pm.dynpm_can_downclock = false;
  131. } else {
  132. if (rdev->pm.active_crtc_count > 1) {
  133. for (i = 0; i < rdev->pm.num_power_states; i++) {
  134. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  135. continue;
  136. else if (i >= rdev->pm.current_power_state_index) {
  137. rdev->pm.requested_power_state_index =
  138. rdev->pm.current_power_state_index;
  139. break;
  140. } else {
  141. rdev->pm.requested_power_state_index = i;
  142. break;
  143. }
  144. }
  145. } else {
  146. if (rdev->pm.current_power_state_index == 0)
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.num_power_states - 1;
  149. else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index - 1;
  152. }
  153. }
  154. rdev->pm.requested_clock_mode_index = 0;
  155. /* don't use the power state if crtcs are active and no display flag is set */
  156. if ((rdev->pm.active_crtc_count > 0) &&
  157. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  158. clock_info[rdev->pm.requested_clock_mode_index].flags &
  159. RADEON_PM_MODE_NO_DISPLAY)) {
  160. rdev->pm.requested_power_state_index++;
  161. }
  162. break;
  163. case DYNPM_ACTION_UPCLOCK:
  164. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  165. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  166. rdev->pm.dynpm_can_upclock = false;
  167. } else {
  168. if (rdev->pm.active_crtc_count > 1) {
  169. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  170. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  171. continue;
  172. else if (i <= rdev->pm.current_power_state_index) {
  173. rdev->pm.requested_power_state_index =
  174. rdev->pm.current_power_state_index;
  175. break;
  176. } else {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. } else
  182. rdev->pm.requested_power_state_index =
  183. rdev->pm.current_power_state_index + 1;
  184. }
  185. rdev->pm.requested_clock_mode_index = 0;
  186. break;
  187. case DYNPM_ACTION_DEFAULT:
  188. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  189. rdev->pm.requested_clock_mode_index = 0;
  190. rdev->pm.dynpm_can_upclock = false;
  191. break;
  192. case DYNPM_ACTION_NONE:
  193. default:
  194. DRM_ERROR("Requested mode for not defined action\n");
  195. return;
  196. }
  197. } else {
  198. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  199. /* for now just select the first power state and switch between clock modes */
  200. /* power state array is low to high, default is first (0) */
  201. if (rdev->pm.active_crtc_count > 1) {
  202. rdev->pm.requested_power_state_index = -1;
  203. /* start at 1 as we don't want the default mode */
  204. for (i = 1; i < rdev->pm.num_power_states; i++) {
  205. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  206. continue;
  207. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  208. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  209. rdev->pm.requested_power_state_index = i;
  210. break;
  211. }
  212. }
  213. /* if nothing selected, grab the default state. */
  214. if (rdev->pm.requested_power_state_index == -1)
  215. rdev->pm.requested_power_state_index = 0;
  216. } else
  217. rdev->pm.requested_power_state_index = 1;
  218. switch (rdev->pm.dynpm_planned_action) {
  219. case DYNPM_ACTION_MINIMUM:
  220. rdev->pm.requested_clock_mode_index = 0;
  221. rdev->pm.dynpm_can_downclock = false;
  222. break;
  223. case DYNPM_ACTION_DOWNCLOCK:
  224. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  225. if (rdev->pm.current_clock_mode_index == 0) {
  226. rdev->pm.requested_clock_mode_index = 0;
  227. rdev->pm.dynpm_can_downclock = false;
  228. } else
  229. rdev->pm.requested_clock_mode_index =
  230. rdev->pm.current_clock_mode_index - 1;
  231. } else {
  232. rdev->pm.requested_clock_mode_index = 0;
  233. rdev->pm.dynpm_can_downclock = false;
  234. }
  235. /* don't use the power state if crtcs are active and no display flag is set */
  236. if ((rdev->pm.active_crtc_count > 0) &&
  237. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  238. clock_info[rdev->pm.requested_clock_mode_index].flags &
  239. RADEON_PM_MODE_NO_DISPLAY)) {
  240. rdev->pm.requested_clock_mode_index++;
  241. }
  242. break;
  243. case DYNPM_ACTION_UPCLOCK:
  244. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  245. if (rdev->pm.current_clock_mode_index ==
  246. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  247. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  248. rdev->pm.dynpm_can_upclock = false;
  249. } else
  250. rdev->pm.requested_clock_mode_index =
  251. rdev->pm.current_clock_mode_index + 1;
  252. } else {
  253. rdev->pm.requested_clock_mode_index =
  254. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  255. rdev->pm.dynpm_can_upclock = false;
  256. }
  257. break;
  258. case DYNPM_ACTION_DEFAULT:
  259. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  260. rdev->pm.requested_clock_mode_index = 0;
  261. rdev->pm.dynpm_can_upclock = false;
  262. break;
  263. case DYNPM_ACTION_NONE:
  264. default:
  265. DRM_ERROR("Requested mode for not defined action\n");
  266. return;
  267. }
  268. }
  269. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  274. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  275. pcie_lanes);
  276. }
  277. void rs780_pm_init_profile(struct radeon_device *rdev)
  278. {
  279. if (rdev->pm.num_power_states == 2) {
  280. /* default */
  281. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  282. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  285. /* low sh */
  286. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  290. /* mid sh */
  291. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  295. /* high sh */
  296. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  300. /* low mh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  305. /* mid mh */
  306. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  310. /* high mh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  315. } else if (rdev->pm.num_power_states == 3) {
  316. /* default */
  317. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  321. /* low sh */
  322. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  326. /* mid sh */
  327. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  331. /* high sh */
  332. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  336. /* low mh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  341. /* mid mh */
  342. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  346. /* high mh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  351. } else {
  352. /* default */
  353. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  357. /* low sh */
  358. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  362. /* mid sh */
  363. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  367. /* high sh */
  368. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  372. /* low mh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  377. /* mid mh */
  378. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  382. /* high mh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  387. }
  388. }
  389. void r600_pm_init_profile(struct radeon_device *rdev)
  390. {
  391. int idx;
  392. if (rdev->family == CHIP_R600) {
  393. /* XXX */
  394. /* default */
  395. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  399. /* low sh */
  400. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  404. /* mid sh */
  405. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  409. /* high sh */
  410. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  414. /* low mh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  419. /* mid mh */
  420. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  424. /* high mh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  429. } else {
  430. if (rdev->pm.num_power_states < 4) {
  431. /* default */
  432. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  436. /* low sh */
  437. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  441. /* mid sh */
  442. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  446. /* high sh */
  447. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  451. /* low mh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  461. /* high mh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  466. } else {
  467. /* default */
  468. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  472. /* low sh */
  473. if (rdev->flags & RADEON_IS_MOBILITY)
  474. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  475. else
  476. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  478. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. /* mid sh */
  482. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  486. /* high sh */
  487. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  488. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  490. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  492. /* low mh */
  493. if (rdev->flags & RADEON_IS_MOBILITY)
  494. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  495. else
  496. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  497. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  501. /* mid mh */
  502. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  506. /* high mh */
  507. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  512. }
  513. }
  514. }
  515. void r600_pm_misc(struct radeon_device *rdev)
  516. {
  517. int req_ps_idx = rdev->pm.requested_power_state_index;
  518. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  519. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  520. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  521. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  522. /* 0xff01 is a flag rather then an actual voltage */
  523. if (voltage->voltage == 0xff01)
  524. return;
  525. if (voltage->voltage != rdev->pm.current_vddc) {
  526. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  527. rdev->pm.current_vddc = voltage->voltage;
  528. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  529. }
  530. }
  531. }
  532. bool r600_gui_idle(struct radeon_device *rdev)
  533. {
  534. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  535. return false;
  536. else
  537. return true;
  538. }
  539. /* hpd for digital panel detect/disconnect */
  540. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  541. {
  542. bool connected = false;
  543. if (ASIC_IS_DCE3(rdev)) {
  544. switch (hpd) {
  545. case RADEON_HPD_1:
  546. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  547. connected = true;
  548. break;
  549. case RADEON_HPD_2:
  550. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  551. connected = true;
  552. break;
  553. case RADEON_HPD_3:
  554. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  555. connected = true;
  556. break;
  557. case RADEON_HPD_4:
  558. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  559. connected = true;
  560. break;
  561. /* DCE 3.2 */
  562. case RADEON_HPD_5:
  563. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. case RADEON_HPD_6:
  567. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  568. connected = true;
  569. break;
  570. default:
  571. break;
  572. }
  573. } else {
  574. switch (hpd) {
  575. case RADEON_HPD_1:
  576. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  577. connected = true;
  578. break;
  579. case RADEON_HPD_2:
  580. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  581. connected = true;
  582. break;
  583. case RADEON_HPD_3:
  584. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  585. connected = true;
  586. break;
  587. default:
  588. break;
  589. }
  590. }
  591. return connected;
  592. }
  593. void r600_hpd_set_polarity(struct radeon_device *rdev,
  594. enum radeon_hpd_id hpd)
  595. {
  596. u32 tmp;
  597. bool connected = r600_hpd_sense(rdev, hpd);
  598. if (ASIC_IS_DCE3(rdev)) {
  599. switch (hpd) {
  600. case RADEON_HPD_1:
  601. tmp = RREG32(DC_HPD1_INT_CONTROL);
  602. if (connected)
  603. tmp &= ~DC_HPDx_INT_POLARITY;
  604. else
  605. tmp |= DC_HPDx_INT_POLARITY;
  606. WREG32(DC_HPD1_INT_CONTROL, tmp);
  607. break;
  608. case RADEON_HPD_2:
  609. tmp = RREG32(DC_HPD2_INT_CONTROL);
  610. if (connected)
  611. tmp &= ~DC_HPDx_INT_POLARITY;
  612. else
  613. tmp |= DC_HPDx_INT_POLARITY;
  614. WREG32(DC_HPD2_INT_CONTROL, tmp);
  615. break;
  616. case RADEON_HPD_3:
  617. tmp = RREG32(DC_HPD3_INT_CONTROL);
  618. if (connected)
  619. tmp &= ~DC_HPDx_INT_POLARITY;
  620. else
  621. tmp |= DC_HPDx_INT_POLARITY;
  622. WREG32(DC_HPD3_INT_CONTROL, tmp);
  623. break;
  624. case RADEON_HPD_4:
  625. tmp = RREG32(DC_HPD4_INT_CONTROL);
  626. if (connected)
  627. tmp &= ~DC_HPDx_INT_POLARITY;
  628. else
  629. tmp |= DC_HPDx_INT_POLARITY;
  630. WREG32(DC_HPD4_INT_CONTROL, tmp);
  631. break;
  632. case RADEON_HPD_5:
  633. tmp = RREG32(DC_HPD5_INT_CONTROL);
  634. if (connected)
  635. tmp &= ~DC_HPDx_INT_POLARITY;
  636. else
  637. tmp |= DC_HPDx_INT_POLARITY;
  638. WREG32(DC_HPD5_INT_CONTROL, tmp);
  639. break;
  640. /* DCE 3.2 */
  641. case RADEON_HPD_6:
  642. tmp = RREG32(DC_HPD6_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD6_INT_CONTROL, tmp);
  648. break;
  649. default:
  650. break;
  651. }
  652. } else {
  653. switch (hpd) {
  654. case RADEON_HPD_1:
  655. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  656. if (connected)
  657. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  658. else
  659. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  660. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  661. break;
  662. case RADEON_HPD_2:
  663. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  664. if (connected)
  665. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  666. else
  667. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  668. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  669. break;
  670. case RADEON_HPD_3:
  671. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  674. else
  675. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  676. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  677. break;
  678. default:
  679. break;
  680. }
  681. }
  682. }
  683. void r600_hpd_init(struct radeon_device *rdev)
  684. {
  685. struct drm_device *dev = rdev->ddev;
  686. struct drm_connector *connector;
  687. unsigned enable = 0;
  688. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  689. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  690. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  691. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  692. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  693. * aux dp channel on imac and help (but not completely fix)
  694. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  695. */
  696. continue;
  697. }
  698. if (ASIC_IS_DCE3(rdev)) {
  699. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  700. if (ASIC_IS_DCE32(rdev))
  701. tmp |= DC_HPDx_EN;
  702. switch (radeon_connector->hpd.hpd) {
  703. case RADEON_HPD_1:
  704. WREG32(DC_HPD1_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_2:
  707. WREG32(DC_HPD2_CONTROL, tmp);
  708. break;
  709. case RADEON_HPD_3:
  710. WREG32(DC_HPD3_CONTROL, tmp);
  711. break;
  712. case RADEON_HPD_4:
  713. WREG32(DC_HPD4_CONTROL, tmp);
  714. break;
  715. /* DCE 3.2 */
  716. case RADEON_HPD_5:
  717. WREG32(DC_HPD5_CONTROL, tmp);
  718. break;
  719. case RADEON_HPD_6:
  720. WREG32(DC_HPD6_CONTROL, tmp);
  721. break;
  722. default:
  723. break;
  724. }
  725. } else {
  726. switch (radeon_connector->hpd.hpd) {
  727. case RADEON_HPD_1:
  728. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  729. break;
  730. case RADEON_HPD_2:
  731. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  732. break;
  733. case RADEON_HPD_3:
  734. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  735. break;
  736. default:
  737. break;
  738. }
  739. }
  740. enable |= 1 << radeon_connector->hpd.hpd;
  741. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  742. }
  743. radeon_irq_kms_enable_hpd(rdev, enable);
  744. }
  745. void r600_hpd_fini(struct radeon_device *rdev)
  746. {
  747. struct drm_device *dev = rdev->ddev;
  748. struct drm_connector *connector;
  749. unsigned disable = 0;
  750. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  751. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  752. if (ASIC_IS_DCE3(rdev)) {
  753. switch (radeon_connector->hpd.hpd) {
  754. case RADEON_HPD_1:
  755. WREG32(DC_HPD1_CONTROL, 0);
  756. break;
  757. case RADEON_HPD_2:
  758. WREG32(DC_HPD2_CONTROL, 0);
  759. break;
  760. case RADEON_HPD_3:
  761. WREG32(DC_HPD3_CONTROL, 0);
  762. break;
  763. case RADEON_HPD_4:
  764. WREG32(DC_HPD4_CONTROL, 0);
  765. break;
  766. /* DCE 3.2 */
  767. case RADEON_HPD_5:
  768. WREG32(DC_HPD5_CONTROL, 0);
  769. break;
  770. case RADEON_HPD_6:
  771. WREG32(DC_HPD6_CONTROL, 0);
  772. break;
  773. default:
  774. break;
  775. }
  776. } else {
  777. switch (radeon_connector->hpd.hpd) {
  778. case RADEON_HPD_1:
  779. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  780. break;
  781. case RADEON_HPD_2:
  782. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  783. break;
  784. case RADEON_HPD_3:
  785. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  786. break;
  787. default:
  788. break;
  789. }
  790. }
  791. disable |= 1 << radeon_connector->hpd.hpd;
  792. }
  793. radeon_irq_kms_disable_hpd(rdev, disable);
  794. }
  795. /*
  796. * R600 PCIE GART
  797. */
  798. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  799. {
  800. unsigned i;
  801. u32 tmp;
  802. /* flush hdp cache so updates hit vram */
  803. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  804. !(rdev->flags & RADEON_IS_AGP)) {
  805. void __iomem *ptr = (void *)rdev->gart.ptr;
  806. u32 tmp;
  807. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  808. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  809. * This seems to cause problems on some AGP cards. Just use the old
  810. * method for them.
  811. */
  812. WREG32(HDP_DEBUG1, 0);
  813. tmp = readl((void __iomem *)ptr);
  814. } else
  815. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  816. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  817. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  818. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  819. for (i = 0; i < rdev->usec_timeout; i++) {
  820. /* read MC_STATUS */
  821. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  822. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  823. if (tmp == 2) {
  824. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  825. return;
  826. }
  827. if (tmp) {
  828. return;
  829. }
  830. udelay(1);
  831. }
  832. }
  833. int r600_pcie_gart_init(struct radeon_device *rdev)
  834. {
  835. int r;
  836. if (rdev->gart.robj) {
  837. WARN(1, "R600 PCIE GART already initialized\n");
  838. return 0;
  839. }
  840. /* Initialize common gart structure */
  841. r = radeon_gart_init(rdev);
  842. if (r)
  843. return r;
  844. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  845. return radeon_gart_table_vram_alloc(rdev);
  846. }
  847. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  848. {
  849. u32 tmp;
  850. int r, i;
  851. if (rdev->gart.robj == NULL) {
  852. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  853. return -EINVAL;
  854. }
  855. r = radeon_gart_table_vram_pin(rdev);
  856. if (r)
  857. return r;
  858. radeon_gart_restore(rdev);
  859. /* Setup L2 cache */
  860. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  861. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  862. EFFECTIVE_L2_QUEUE_SIZE(7));
  863. WREG32(VM_L2_CNTL2, 0);
  864. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  865. /* Setup TLB control */
  866. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  867. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  868. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  869. ENABLE_WAIT_L2_QUERY;
  870. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  871. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  872. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  873. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  874. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  875. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  876. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  877. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  878. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  879. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  880. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  881. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  882. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  883. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  884. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  885. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  886. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  887. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  888. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  889. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  890. (u32)(rdev->dummy_page.addr >> 12));
  891. for (i = 1; i < 7; i++)
  892. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  893. r600_pcie_gart_tlb_flush(rdev);
  894. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  895. (unsigned)(rdev->mc.gtt_size >> 20),
  896. (unsigned long long)rdev->gart.table_addr);
  897. rdev->gart.ready = true;
  898. return 0;
  899. }
  900. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  901. {
  902. u32 tmp;
  903. int i;
  904. /* Disable all tables */
  905. for (i = 0; i < 7; i++)
  906. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  907. /* Disable L2 cache */
  908. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  909. EFFECTIVE_L2_QUEUE_SIZE(7));
  910. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  911. /* Setup L1 TLB control */
  912. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  913. ENABLE_WAIT_L2_QUERY;
  914. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  915. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  916. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  917. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  928. radeon_gart_table_vram_unpin(rdev);
  929. }
  930. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  931. {
  932. radeon_gart_fini(rdev);
  933. r600_pcie_gart_disable(rdev);
  934. radeon_gart_table_vram_free(rdev);
  935. }
  936. static void r600_agp_enable(struct radeon_device *rdev)
  937. {
  938. u32 tmp;
  939. int i;
  940. /* Setup L2 cache */
  941. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  942. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  943. EFFECTIVE_L2_QUEUE_SIZE(7));
  944. WREG32(VM_L2_CNTL2, 0);
  945. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  946. /* Setup TLB control */
  947. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  948. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  949. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  950. ENABLE_WAIT_L2_QUERY;
  951. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  952. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  953. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  954. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  955. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  956. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  964. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  965. for (i = 0; i < 7; i++)
  966. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  967. }
  968. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  969. {
  970. unsigned i;
  971. u32 tmp;
  972. for (i = 0; i < rdev->usec_timeout; i++) {
  973. /* read MC_STATUS */
  974. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  975. if (!tmp)
  976. return 0;
  977. udelay(1);
  978. }
  979. return -1;
  980. }
  981. static void r600_mc_program(struct radeon_device *rdev)
  982. {
  983. struct rv515_mc_save save;
  984. u32 tmp;
  985. int i, j;
  986. /* Initialize HDP */
  987. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  988. WREG32((0x2c14 + j), 0x00000000);
  989. WREG32((0x2c18 + j), 0x00000000);
  990. WREG32((0x2c1c + j), 0x00000000);
  991. WREG32((0x2c20 + j), 0x00000000);
  992. WREG32((0x2c24 + j), 0x00000000);
  993. }
  994. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  995. rv515_mc_stop(rdev, &save);
  996. if (r600_mc_wait_for_idle(rdev)) {
  997. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  998. }
  999. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1000. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1001. /* Update configuration */
  1002. if (rdev->flags & RADEON_IS_AGP) {
  1003. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1004. /* VRAM before AGP */
  1005. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1006. rdev->mc.vram_start >> 12);
  1007. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1008. rdev->mc.gtt_end >> 12);
  1009. } else {
  1010. /* VRAM after AGP */
  1011. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1012. rdev->mc.gtt_start >> 12);
  1013. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1014. rdev->mc.vram_end >> 12);
  1015. }
  1016. } else {
  1017. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1018. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1019. }
  1020. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1021. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1022. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1023. WREG32(MC_VM_FB_LOCATION, tmp);
  1024. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1025. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1026. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1027. if (rdev->flags & RADEON_IS_AGP) {
  1028. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1029. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1030. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1031. } else {
  1032. WREG32(MC_VM_AGP_BASE, 0);
  1033. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1034. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1035. }
  1036. if (r600_mc_wait_for_idle(rdev)) {
  1037. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1038. }
  1039. rv515_mc_resume(rdev, &save);
  1040. /* we need to own VRAM, so turn off the VGA renderer here
  1041. * to stop it overwriting our objects */
  1042. rv515_vga_render_disable(rdev);
  1043. }
  1044. /**
  1045. * r600_vram_gtt_location - try to find VRAM & GTT location
  1046. * @rdev: radeon device structure holding all necessary informations
  1047. * @mc: memory controller structure holding memory informations
  1048. *
  1049. * Function will place try to place VRAM at same place as in CPU (PCI)
  1050. * address space as some GPU seems to have issue when we reprogram at
  1051. * different address space.
  1052. *
  1053. * If there is not enough space to fit the unvisible VRAM after the
  1054. * aperture then we limit the VRAM size to the aperture.
  1055. *
  1056. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1057. * them to be in one from GPU point of view so that we can program GPU to
  1058. * catch access outside them (weird GPU policy see ??).
  1059. *
  1060. * This function will never fails, worst case are limiting VRAM or GTT.
  1061. *
  1062. * Note: GTT start, end, size should be initialized before calling this
  1063. * function on AGP platform.
  1064. */
  1065. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1066. {
  1067. u64 size_bf, size_af;
  1068. if (mc->mc_vram_size > 0xE0000000) {
  1069. /* leave room for at least 512M GTT */
  1070. dev_warn(rdev->dev, "limiting VRAM\n");
  1071. mc->real_vram_size = 0xE0000000;
  1072. mc->mc_vram_size = 0xE0000000;
  1073. }
  1074. if (rdev->flags & RADEON_IS_AGP) {
  1075. size_bf = mc->gtt_start;
  1076. size_af = 0xFFFFFFFF - mc->gtt_end;
  1077. if (size_bf > size_af) {
  1078. if (mc->mc_vram_size > size_bf) {
  1079. dev_warn(rdev->dev, "limiting VRAM\n");
  1080. mc->real_vram_size = size_bf;
  1081. mc->mc_vram_size = size_bf;
  1082. }
  1083. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1084. } else {
  1085. if (mc->mc_vram_size > size_af) {
  1086. dev_warn(rdev->dev, "limiting VRAM\n");
  1087. mc->real_vram_size = size_af;
  1088. mc->mc_vram_size = size_af;
  1089. }
  1090. mc->vram_start = mc->gtt_end + 1;
  1091. }
  1092. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1093. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1094. mc->mc_vram_size >> 20, mc->vram_start,
  1095. mc->vram_end, mc->real_vram_size >> 20);
  1096. } else {
  1097. u64 base = 0;
  1098. if (rdev->flags & RADEON_IS_IGP) {
  1099. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1100. base <<= 24;
  1101. }
  1102. radeon_vram_location(rdev, &rdev->mc, base);
  1103. rdev->mc.gtt_base_align = 0;
  1104. radeon_gtt_location(rdev, mc);
  1105. }
  1106. }
  1107. static int r600_mc_init(struct radeon_device *rdev)
  1108. {
  1109. u32 tmp;
  1110. int chansize, numchan;
  1111. /* Get VRAM informations */
  1112. rdev->mc.vram_is_ddr = true;
  1113. tmp = RREG32(RAMCFG);
  1114. if (tmp & CHANSIZE_OVERRIDE) {
  1115. chansize = 16;
  1116. } else if (tmp & CHANSIZE_MASK) {
  1117. chansize = 64;
  1118. } else {
  1119. chansize = 32;
  1120. }
  1121. tmp = RREG32(CHMAP);
  1122. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1123. case 0:
  1124. default:
  1125. numchan = 1;
  1126. break;
  1127. case 1:
  1128. numchan = 2;
  1129. break;
  1130. case 2:
  1131. numchan = 4;
  1132. break;
  1133. case 3:
  1134. numchan = 8;
  1135. break;
  1136. }
  1137. rdev->mc.vram_width = numchan * chansize;
  1138. /* Could aper size report 0 ? */
  1139. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1140. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1141. /* Setup GPU memory space */
  1142. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1143. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1144. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1145. r600_vram_gtt_location(rdev, &rdev->mc);
  1146. if (rdev->flags & RADEON_IS_IGP) {
  1147. rs690_pm_info(rdev);
  1148. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1149. }
  1150. radeon_update_bandwidth_info(rdev);
  1151. return 0;
  1152. }
  1153. int r600_vram_scratch_init(struct radeon_device *rdev)
  1154. {
  1155. int r;
  1156. if (rdev->vram_scratch.robj == NULL) {
  1157. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1158. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1159. NULL, &rdev->vram_scratch.robj);
  1160. if (r) {
  1161. return r;
  1162. }
  1163. }
  1164. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1165. if (unlikely(r != 0))
  1166. return r;
  1167. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1168. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1169. if (r) {
  1170. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1171. return r;
  1172. }
  1173. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1174. (void **)&rdev->vram_scratch.ptr);
  1175. if (r)
  1176. radeon_bo_unpin(rdev->vram_scratch.robj);
  1177. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1178. return r;
  1179. }
  1180. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1181. {
  1182. int r;
  1183. if (rdev->vram_scratch.robj == NULL) {
  1184. return;
  1185. }
  1186. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1187. if (likely(r == 0)) {
  1188. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1189. radeon_bo_unpin(rdev->vram_scratch.robj);
  1190. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1191. }
  1192. radeon_bo_unref(&rdev->vram_scratch.robj);
  1193. }
  1194. /* We doesn't check that the GPU really needs a reset we simply do the
  1195. * reset, it's up to the caller to determine if the GPU needs one. We
  1196. * might add an helper function to check that.
  1197. */
  1198. static void r600_gpu_soft_reset_gfx(struct radeon_device *rdev)
  1199. {
  1200. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1201. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1202. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1203. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1204. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1205. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1206. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1207. S_008010_GUI_ACTIVE(1);
  1208. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1209. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1210. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1211. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1212. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1213. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1214. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1215. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1216. u32 tmp;
  1217. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1218. return;
  1219. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1220. RREG32(R_008010_GRBM_STATUS));
  1221. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1222. RREG32(R_008014_GRBM_STATUS2));
  1223. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1224. RREG32(R_000E50_SRBM_STATUS));
  1225. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1226. RREG32(CP_STALLED_STAT1));
  1227. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1228. RREG32(CP_STALLED_STAT2));
  1229. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1230. RREG32(CP_BUSY_STAT));
  1231. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1232. RREG32(CP_STAT));
  1233. /* Disable CP parsing/prefetching */
  1234. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1235. /* Check if any of the rendering block is busy and reset it */
  1236. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1237. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1238. tmp = S_008020_SOFT_RESET_CR(1) |
  1239. S_008020_SOFT_RESET_DB(1) |
  1240. S_008020_SOFT_RESET_CB(1) |
  1241. S_008020_SOFT_RESET_PA(1) |
  1242. S_008020_SOFT_RESET_SC(1) |
  1243. S_008020_SOFT_RESET_SMX(1) |
  1244. S_008020_SOFT_RESET_SPI(1) |
  1245. S_008020_SOFT_RESET_SX(1) |
  1246. S_008020_SOFT_RESET_SH(1) |
  1247. S_008020_SOFT_RESET_TC(1) |
  1248. S_008020_SOFT_RESET_TA(1) |
  1249. S_008020_SOFT_RESET_VC(1) |
  1250. S_008020_SOFT_RESET_VGT(1);
  1251. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1252. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1253. RREG32(R_008020_GRBM_SOFT_RESET);
  1254. mdelay(15);
  1255. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1256. }
  1257. /* Reset CP (we always reset CP) */
  1258. tmp = S_008020_SOFT_RESET_CP(1);
  1259. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1260. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1261. RREG32(R_008020_GRBM_SOFT_RESET);
  1262. mdelay(15);
  1263. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1264. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1265. RREG32(R_008010_GRBM_STATUS));
  1266. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1267. RREG32(R_008014_GRBM_STATUS2));
  1268. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1269. RREG32(R_000E50_SRBM_STATUS));
  1270. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1271. RREG32(CP_STALLED_STAT1));
  1272. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1273. RREG32(CP_STALLED_STAT2));
  1274. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1275. RREG32(CP_BUSY_STAT));
  1276. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1277. RREG32(CP_STAT));
  1278. }
  1279. static void r600_gpu_soft_reset_dma(struct radeon_device *rdev)
  1280. {
  1281. u32 tmp;
  1282. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1283. return;
  1284. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1285. RREG32(DMA_STATUS_REG));
  1286. /* Disable DMA */
  1287. tmp = RREG32(DMA_RB_CNTL);
  1288. tmp &= ~DMA_RB_ENABLE;
  1289. WREG32(DMA_RB_CNTL, tmp);
  1290. /* Reset dma */
  1291. if (rdev->family >= CHIP_RV770)
  1292. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  1293. else
  1294. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  1295. RREG32(SRBM_SOFT_RESET);
  1296. udelay(50);
  1297. WREG32(SRBM_SOFT_RESET, 0);
  1298. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1299. RREG32(DMA_STATUS_REG));
  1300. }
  1301. static int r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1302. {
  1303. struct rv515_mc_save save;
  1304. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1305. reset_mask &= ~(RADEON_RESET_GFX | RADEON_RESET_COMPUTE);
  1306. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1307. reset_mask &= ~RADEON_RESET_DMA;
  1308. if (reset_mask == 0)
  1309. return 0;
  1310. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1311. rv515_mc_stop(rdev, &save);
  1312. if (r600_mc_wait_for_idle(rdev)) {
  1313. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1314. }
  1315. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE))
  1316. r600_gpu_soft_reset_gfx(rdev);
  1317. if (reset_mask & RADEON_RESET_DMA)
  1318. r600_gpu_soft_reset_dma(rdev);
  1319. /* Wait a little for things to settle down */
  1320. mdelay(1);
  1321. rv515_mc_resume(rdev, &save);
  1322. return 0;
  1323. }
  1324. bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1325. {
  1326. u32 srbm_status;
  1327. u32 grbm_status;
  1328. u32 grbm_status2;
  1329. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1330. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1331. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1332. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1333. radeon_ring_lockup_update(ring);
  1334. return false;
  1335. }
  1336. /* force CP activities */
  1337. radeon_ring_force_activity(rdev, ring);
  1338. return radeon_ring_test_lockup(rdev, ring);
  1339. }
  1340. /**
  1341. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1342. *
  1343. * @rdev: radeon_device pointer
  1344. * @ring: radeon_ring structure holding ring information
  1345. *
  1346. * Check if the async DMA engine is locked up (r6xx-evergreen).
  1347. * Returns true if the engine appears to be locked up, false if not.
  1348. */
  1349. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1350. {
  1351. u32 dma_status_reg;
  1352. dma_status_reg = RREG32(DMA_STATUS_REG);
  1353. if (dma_status_reg & DMA_IDLE) {
  1354. radeon_ring_lockup_update(ring);
  1355. return false;
  1356. }
  1357. /* force ring activities */
  1358. radeon_ring_force_activity(rdev, ring);
  1359. return radeon_ring_test_lockup(rdev, ring);
  1360. }
  1361. int r600_asic_reset(struct radeon_device *rdev)
  1362. {
  1363. return r600_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
  1364. RADEON_RESET_COMPUTE |
  1365. RADEON_RESET_DMA));
  1366. }
  1367. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1368. u32 tiling_pipe_num,
  1369. u32 max_rb_num,
  1370. u32 total_max_rb_num,
  1371. u32 disabled_rb_mask)
  1372. {
  1373. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1374. u32 pipe_rb_ratio, pipe_rb_remain;
  1375. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1376. unsigned i, j;
  1377. /* mask out the RBs that don't exist on that asic */
  1378. disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
  1379. rendering_pipe_num = 1 << tiling_pipe_num;
  1380. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1381. BUG_ON(rendering_pipe_num < req_rb_num);
  1382. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1383. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1384. if (rdev->family <= CHIP_RV740) {
  1385. /* r6xx/r7xx */
  1386. rb_num_width = 2;
  1387. } else {
  1388. /* eg+ */
  1389. rb_num_width = 4;
  1390. }
  1391. for (i = 0; i < max_rb_num; i++) {
  1392. if (!(mask & disabled_rb_mask)) {
  1393. for (j = 0; j < pipe_rb_ratio; j++) {
  1394. data <<= rb_num_width;
  1395. data |= max_rb_num - i - 1;
  1396. }
  1397. if (pipe_rb_remain) {
  1398. data <<= rb_num_width;
  1399. data |= max_rb_num - i - 1;
  1400. pipe_rb_remain--;
  1401. }
  1402. }
  1403. mask >>= 1;
  1404. }
  1405. return data;
  1406. }
  1407. int r600_count_pipe_bits(uint32_t val)
  1408. {
  1409. return hweight32(val);
  1410. }
  1411. static void r600_gpu_init(struct radeon_device *rdev)
  1412. {
  1413. u32 tiling_config;
  1414. u32 ramcfg;
  1415. u32 cc_rb_backend_disable;
  1416. u32 cc_gc_shader_pipe_config;
  1417. u32 tmp;
  1418. int i, j;
  1419. u32 sq_config;
  1420. u32 sq_gpr_resource_mgmt_1 = 0;
  1421. u32 sq_gpr_resource_mgmt_2 = 0;
  1422. u32 sq_thread_resource_mgmt = 0;
  1423. u32 sq_stack_resource_mgmt_1 = 0;
  1424. u32 sq_stack_resource_mgmt_2 = 0;
  1425. u32 disabled_rb_mask;
  1426. rdev->config.r600.tiling_group_size = 256;
  1427. switch (rdev->family) {
  1428. case CHIP_R600:
  1429. rdev->config.r600.max_pipes = 4;
  1430. rdev->config.r600.max_tile_pipes = 8;
  1431. rdev->config.r600.max_simds = 4;
  1432. rdev->config.r600.max_backends = 4;
  1433. rdev->config.r600.max_gprs = 256;
  1434. rdev->config.r600.max_threads = 192;
  1435. rdev->config.r600.max_stack_entries = 256;
  1436. rdev->config.r600.max_hw_contexts = 8;
  1437. rdev->config.r600.max_gs_threads = 16;
  1438. rdev->config.r600.sx_max_export_size = 128;
  1439. rdev->config.r600.sx_max_export_pos_size = 16;
  1440. rdev->config.r600.sx_max_export_smx_size = 128;
  1441. rdev->config.r600.sq_num_cf_insts = 2;
  1442. break;
  1443. case CHIP_RV630:
  1444. case CHIP_RV635:
  1445. rdev->config.r600.max_pipes = 2;
  1446. rdev->config.r600.max_tile_pipes = 2;
  1447. rdev->config.r600.max_simds = 3;
  1448. rdev->config.r600.max_backends = 1;
  1449. rdev->config.r600.max_gprs = 128;
  1450. rdev->config.r600.max_threads = 192;
  1451. rdev->config.r600.max_stack_entries = 128;
  1452. rdev->config.r600.max_hw_contexts = 8;
  1453. rdev->config.r600.max_gs_threads = 4;
  1454. rdev->config.r600.sx_max_export_size = 128;
  1455. rdev->config.r600.sx_max_export_pos_size = 16;
  1456. rdev->config.r600.sx_max_export_smx_size = 128;
  1457. rdev->config.r600.sq_num_cf_insts = 2;
  1458. break;
  1459. case CHIP_RV610:
  1460. case CHIP_RV620:
  1461. case CHIP_RS780:
  1462. case CHIP_RS880:
  1463. rdev->config.r600.max_pipes = 1;
  1464. rdev->config.r600.max_tile_pipes = 1;
  1465. rdev->config.r600.max_simds = 2;
  1466. rdev->config.r600.max_backends = 1;
  1467. rdev->config.r600.max_gprs = 128;
  1468. rdev->config.r600.max_threads = 192;
  1469. rdev->config.r600.max_stack_entries = 128;
  1470. rdev->config.r600.max_hw_contexts = 4;
  1471. rdev->config.r600.max_gs_threads = 4;
  1472. rdev->config.r600.sx_max_export_size = 128;
  1473. rdev->config.r600.sx_max_export_pos_size = 16;
  1474. rdev->config.r600.sx_max_export_smx_size = 128;
  1475. rdev->config.r600.sq_num_cf_insts = 1;
  1476. break;
  1477. case CHIP_RV670:
  1478. rdev->config.r600.max_pipes = 4;
  1479. rdev->config.r600.max_tile_pipes = 4;
  1480. rdev->config.r600.max_simds = 4;
  1481. rdev->config.r600.max_backends = 4;
  1482. rdev->config.r600.max_gprs = 192;
  1483. rdev->config.r600.max_threads = 192;
  1484. rdev->config.r600.max_stack_entries = 256;
  1485. rdev->config.r600.max_hw_contexts = 8;
  1486. rdev->config.r600.max_gs_threads = 16;
  1487. rdev->config.r600.sx_max_export_size = 128;
  1488. rdev->config.r600.sx_max_export_pos_size = 16;
  1489. rdev->config.r600.sx_max_export_smx_size = 128;
  1490. rdev->config.r600.sq_num_cf_insts = 2;
  1491. break;
  1492. default:
  1493. break;
  1494. }
  1495. /* Initialize HDP */
  1496. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1497. WREG32((0x2c14 + j), 0x00000000);
  1498. WREG32((0x2c18 + j), 0x00000000);
  1499. WREG32((0x2c1c + j), 0x00000000);
  1500. WREG32((0x2c20 + j), 0x00000000);
  1501. WREG32((0x2c24 + j), 0x00000000);
  1502. }
  1503. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1504. /* Setup tiling */
  1505. tiling_config = 0;
  1506. ramcfg = RREG32(RAMCFG);
  1507. switch (rdev->config.r600.max_tile_pipes) {
  1508. case 1:
  1509. tiling_config |= PIPE_TILING(0);
  1510. break;
  1511. case 2:
  1512. tiling_config |= PIPE_TILING(1);
  1513. break;
  1514. case 4:
  1515. tiling_config |= PIPE_TILING(2);
  1516. break;
  1517. case 8:
  1518. tiling_config |= PIPE_TILING(3);
  1519. break;
  1520. default:
  1521. break;
  1522. }
  1523. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1524. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1525. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1526. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1527. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1528. if (tmp > 3) {
  1529. tiling_config |= ROW_TILING(3);
  1530. tiling_config |= SAMPLE_SPLIT(3);
  1531. } else {
  1532. tiling_config |= ROW_TILING(tmp);
  1533. tiling_config |= SAMPLE_SPLIT(tmp);
  1534. }
  1535. tiling_config |= BANK_SWAPS(1);
  1536. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1537. tmp = R6XX_MAX_BACKENDS -
  1538. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1539. if (tmp < rdev->config.r600.max_backends) {
  1540. rdev->config.r600.max_backends = tmp;
  1541. }
  1542. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1543. tmp = R6XX_MAX_PIPES -
  1544. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1545. if (tmp < rdev->config.r600.max_pipes) {
  1546. rdev->config.r600.max_pipes = tmp;
  1547. }
  1548. tmp = R6XX_MAX_SIMDS -
  1549. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1550. if (tmp < rdev->config.r600.max_simds) {
  1551. rdev->config.r600.max_simds = tmp;
  1552. }
  1553. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1554. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1555. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1556. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1557. tiling_config |= tmp << 16;
  1558. rdev->config.r600.backend_map = tmp;
  1559. rdev->config.r600.tile_config = tiling_config;
  1560. WREG32(GB_TILING_CONFIG, tiling_config);
  1561. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1562. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1563. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1564. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1565. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1566. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1567. /* Setup some CP states */
  1568. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1569. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1570. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1571. SYNC_WALKER | SYNC_ALIGNER));
  1572. /* Setup various GPU states */
  1573. if (rdev->family == CHIP_RV670)
  1574. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1575. tmp = RREG32(SX_DEBUG_1);
  1576. tmp |= SMX_EVENT_RELEASE;
  1577. if ((rdev->family > CHIP_R600))
  1578. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1579. WREG32(SX_DEBUG_1, tmp);
  1580. if (((rdev->family) == CHIP_R600) ||
  1581. ((rdev->family) == CHIP_RV630) ||
  1582. ((rdev->family) == CHIP_RV610) ||
  1583. ((rdev->family) == CHIP_RV620) ||
  1584. ((rdev->family) == CHIP_RS780) ||
  1585. ((rdev->family) == CHIP_RS880)) {
  1586. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1587. } else {
  1588. WREG32(DB_DEBUG, 0);
  1589. }
  1590. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1591. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1592. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1593. WREG32(VGT_NUM_INSTANCES, 0);
  1594. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1595. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1596. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1597. if (((rdev->family) == CHIP_RV610) ||
  1598. ((rdev->family) == CHIP_RV620) ||
  1599. ((rdev->family) == CHIP_RS780) ||
  1600. ((rdev->family) == CHIP_RS880)) {
  1601. tmp = (CACHE_FIFO_SIZE(0xa) |
  1602. FETCH_FIFO_HIWATER(0xa) |
  1603. DONE_FIFO_HIWATER(0xe0) |
  1604. ALU_UPDATE_FIFO_HIWATER(0x8));
  1605. } else if (((rdev->family) == CHIP_R600) ||
  1606. ((rdev->family) == CHIP_RV630)) {
  1607. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1608. tmp |= DONE_FIFO_HIWATER(0x4);
  1609. }
  1610. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1611. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1612. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1613. */
  1614. sq_config = RREG32(SQ_CONFIG);
  1615. sq_config &= ~(PS_PRIO(3) |
  1616. VS_PRIO(3) |
  1617. GS_PRIO(3) |
  1618. ES_PRIO(3));
  1619. sq_config |= (DX9_CONSTS |
  1620. VC_ENABLE |
  1621. PS_PRIO(0) |
  1622. VS_PRIO(1) |
  1623. GS_PRIO(2) |
  1624. ES_PRIO(3));
  1625. if ((rdev->family) == CHIP_R600) {
  1626. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1627. NUM_VS_GPRS(124) |
  1628. NUM_CLAUSE_TEMP_GPRS(4));
  1629. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1630. NUM_ES_GPRS(0));
  1631. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1632. NUM_VS_THREADS(48) |
  1633. NUM_GS_THREADS(4) |
  1634. NUM_ES_THREADS(4));
  1635. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1636. NUM_VS_STACK_ENTRIES(128));
  1637. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1638. NUM_ES_STACK_ENTRIES(0));
  1639. } else if (((rdev->family) == CHIP_RV610) ||
  1640. ((rdev->family) == CHIP_RV620) ||
  1641. ((rdev->family) == CHIP_RS780) ||
  1642. ((rdev->family) == CHIP_RS880)) {
  1643. /* no vertex cache */
  1644. sq_config &= ~VC_ENABLE;
  1645. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1646. NUM_VS_GPRS(44) |
  1647. NUM_CLAUSE_TEMP_GPRS(2));
  1648. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1649. NUM_ES_GPRS(17));
  1650. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1651. NUM_VS_THREADS(78) |
  1652. NUM_GS_THREADS(4) |
  1653. NUM_ES_THREADS(31));
  1654. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1655. NUM_VS_STACK_ENTRIES(40));
  1656. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1657. NUM_ES_STACK_ENTRIES(16));
  1658. } else if (((rdev->family) == CHIP_RV630) ||
  1659. ((rdev->family) == CHIP_RV635)) {
  1660. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1661. NUM_VS_GPRS(44) |
  1662. NUM_CLAUSE_TEMP_GPRS(2));
  1663. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1664. NUM_ES_GPRS(18));
  1665. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1666. NUM_VS_THREADS(78) |
  1667. NUM_GS_THREADS(4) |
  1668. NUM_ES_THREADS(31));
  1669. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1670. NUM_VS_STACK_ENTRIES(40));
  1671. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1672. NUM_ES_STACK_ENTRIES(16));
  1673. } else if ((rdev->family) == CHIP_RV670) {
  1674. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1675. NUM_VS_GPRS(44) |
  1676. NUM_CLAUSE_TEMP_GPRS(2));
  1677. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1678. NUM_ES_GPRS(17));
  1679. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1680. NUM_VS_THREADS(78) |
  1681. NUM_GS_THREADS(4) |
  1682. NUM_ES_THREADS(31));
  1683. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1684. NUM_VS_STACK_ENTRIES(64));
  1685. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1686. NUM_ES_STACK_ENTRIES(64));
  1687. }
  1688. WREG32(SQ_CONFIG, sq_config);
  1689. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1690. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1691. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1692. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1693. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1694. if (((rdev->family) == CHIP_RV610) ||
  1695. ((rdev->family) == CHIP_RV620) ||
  1696. ((rdev->family) == CHIP_RS780) ||
  1697. ((rdev->family) == CHIP_RS880)) {
  1698. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1699. } else {
  1700. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1701. }
  1702. /* More default values. 2D/3D driver should adjust as needed */
  1703. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1704. S1_X(0x4) | S1_Y(0xc)));
  1705. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1706. S1_X(0x2) | S1_Y(0x2) |
  1707. S2_X(0xa) | S2_Y(0x6) |
  1708. S3_X(0x6) | S3_Y(0xa)));
  1709. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1710. S1_X(0x4) | S1_Y(0xc) |
  1711. S2_X(0x1) | S2_Y(0x6) |
  1712. S3_X(0xa) | S3_Y(0xe)));
  1713. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1714. S5_X(0x0) | S5_Y(0x0) |
  1715. S6_X(0xb) | S6_Y(0x4) |
  1716. S7_X(0x7) | S7_Y(0x8)));
  1717. WREG32(VGT_STRMOUT_EN, 0);
  1718. tmp = rdev->config.r600.max_pipes * 16;
  1719. switch (rdev->family) {
  1720. case CHIP_RV610:
  1721. case CHIP_RV620:
  1722. case CHIP_RS780:
  1723. case CHIP_RS880:
  1724. tmp += 32;
  1725. break;
  1726. case CHIP_RV670:
  1727. tmp += 128;
  1728. break;
  1729. default:
  1730. break;
  1731. }
  1732. if (tmp > 256) {
  1733. tmp = 256;
  1734. }
  1735. WREG32(VGT_ES_PER_GS, 128);
  1736. WREG32(VGT_GS_PER_ES, tmp);
  1737. WREG32(VGT_GS_PER_VS, 2);
  1738. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1739. /* more default values. 2D/3D driver should adjust as needed */
  1740. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1741. WREG32(VGT_STRMOUT_EN, 0);
  1742. WREG32(SX_MISC, 0);
  1743. WREG32(PA_SC_MODE_CNTL, 0);
  1744. WREG32(PA_SC_AA_CONFIG, 0);
  1745. WREG32(PA_SC_LINE_STIPPLE, 0);
  1746. WREG32(SPI_INPUT_Z, 0);
  1747. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1748. WREG32(CB_COLOR7_FRAG, 0);
  1749. /* Clear render buffer base addresses */
  1750. WREG32(CB_COLOR0_BASE, 0);
  1751. WREG32(CB_COLOR1_BASE, 0);
  1752. WREG32(CB_COLOR2_BASE, 0);
  1753. WREG32(CB_COLOR3_BASE, 0);
  1754. WREG32(CB_COLOR4_BASE, 0);
  1755. WREG32(CB_COLOR5_BASE, 0);
  1756. WREG32(CB_COLOR6_BASE, 0);
  1757. WREG32(CB_COLOR7_BASE, 0);
  1758. WREG32(CB_COLOR7_FRAG, 0);
  1759. switch (rdev->family) {
  1760. case CHIP_RV610:
  1761. case CHIP_RV620:
  1762. case CHIP_RS780:
  1763. case CHIP_RS880:
  1764. tmp = TC_L2_SIZE(8);
  1765. break;
  1766. case CHIP_RV630:
  1767. case CHIP_RV635:
  1768. tmp = TC_L2_SIZE(4);
  1769. break;
  1770. case CHIP_R600:
  1771. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1772. break;
  1773. default:
  1774. tmp = TC_L2_SIZE(0);
  1775. break;
  1776. }
  1777. WREG32(TC_CNTL, tmp);
  1778. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1779. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1780. tmp = RREG32(ARB_POP);
  1781. tmp |= ENABLE_TC128;
  1782. WREG32(ARB_POP, tmp);
  1783. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1784. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1785. NUM_CLIP_SEQ(3)));
  1786. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1787. WREG32(VC_ENHANCE, 0);
  1788. }
  1789. /*
  1790. * Indirect registers accessor
  1791. */
  1792. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1793. {
  1794. u32 r;
  1795. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1796. (void)RREG32(PCIE_PORT_INDEX);
  1797. r = RREG32(PCIE_PORT_DATA);
  1798. return r;
  1799. }
  1800. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1801. {
  1802. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1803. (void)RREG32(PCIE_PORT_INDEX);
  1804. WREG32(PCIE_PORT_DATA, (v));
  1805. (void)RREG32(PCIE_PORT_DATA);
  1806. }
  1807. /*
  1808. * CP & Ring
  1809. */
  1810. void r600_cp_stop(struct radeon_device *rdev)
  1811. {
  1812. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1813. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1814. WREG32(SCRATCH_UMSK, 0);
  1815. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1816. }
  1817. int r600_init_microcode(struct radeon_device *rdev)
  1818. {
  1819. struct platform_device *pdev;
  1820. const char *chip_name;
  1821. const char *rlc_chip_name;
  1822. size_t pfp_req_size, me_req_size, rlc_req_size;
  1823. char fw_name[30];
  1824. int err;
  1825. DRM_DEBUG("\n");
  1826. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1827. err = IS_ERR(pdev);
  1828. if (err) {
  1829. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1830. return -EINVAL;
  1831. }
  1832. switch (rdev->family) {
  1833. case CHIP_R600:
  1834. chip_name = "R600";
  1835. rlc_chip_name = "R600";
  1836. break;
  1837. case CHIP_RV610:
  1838. chip_name = "RV610";
  1839. rlc_chip_name = "R600";
  1840. break;
  1841. case CHIP_RV630:
  1842. chip_name = "RV630";
  1843. rlc_chip_name = "R600";
  1844. break;
  1845. case CHIP_RV620:
  1846. chip_name = "RV620";
  1847. rlc_chip_name = "R600";
  1848. break;
  1849. case CHIP_RV635:
  1850. chip_name = "RV635";
  1851. rlc_chip_name = "R600";
  1852. break;
  1853. case CHIP_RV670:
  1854. chip_name = "RV670";
  1855. rlc_chip_name = "R600";
  1856. break;
  1857. case CHIP_RS780:
  1858. case CHIP_RS880:
  1859. chip_name = "RS780";
  1860. rlc_chip_name = "R600";
  1861. break;
  1862. case CHIP_RV770:
  1863. chip_name = "RV770";
  1864. rlc_chip_name = "R700";
  1865. break;
  1866. case CHIP_RV730:
  1867. case CHIP_RV740:
  1868. chip_name = "RV730";
  1869. rlc_chip_name = "R700";
  1870. break;
  1871. case CHIP_RV710:
  1872. chip_name = "RV710";
  1873. rlc_chip_name = "R700";
  1874. break;
  1875. case CHIP_CEDAR:
  1876. chip_name = "CEDAR";
  1877. rlc_chip_name = "CEDAR";
  1878. break;
  1879. case CHIP_REDWOOD:
  1880. chip_name = "REDWOOD";
  1881. rlc_chip_name = "REDWOOD";
  1882. break;
  1883. case CHIP_JUNIPER:
  1884. chip_name = "JUNIPER";
  1885. rlc_chip_name = "JUNIPER";
  1886. break;
  1887. case CHIP_CYPRESS:
  1888. case CHIP_HEMLOCK:
  1889. chip_name = "CYPRESS";
  1890. rlc_chip_name = "CYPRESS";
  1891. break;
  1892. case CHIP_PALM:
  1893. chip_name = "PALM";
  1894. rlc_chip_name = "SUMO";
  1895. break;
  1896. case CHIP_SUMO:
  1897. chip_name = "SUMO";
  1898. rlc_chip_name = "SUMO";
  1899. break;
  1900. case CHIP_SUMO2:
  1901. chip_name = "SUMO2";
  1902. rlc_chip_name = "SUMO";
  1903. break;
  1904. default: BUG();
  1905. }
  1906. if (rdev->family >= CHIP_CEDAR) {
  1907. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1908. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1909. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1910. } else if (rdev->family >= CHIP_RV770) {
  1911. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1912. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1913. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1914. } else {
  1915. pfp_req_size = PFP_UCODE_SIZE * 4;
  1916. me_req_size = PM4_UCODE_SIZE * 12;
  1917. rlc_req_size = RLC_UCODE_SIZE * 4;
  1918. }
  1919. DRM_INFO("Loading %s Microcode\n", chip_name);
  1920. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1921. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1922. if (err)
  1923. goto out;
  1924. if (rdev->pfp_fw->size != pfp_req_size) {
  1925. printk(KERN_ERR
  1926. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1927. rdev->pfp_fw->size, fw_name);
  1928. err = -EINVAL;
  1929. goto out;
  1930. }
  1931. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1932. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1933. if (err)
  1934. goto out;
  1935. if (rdev->me_fw->size != me_req_size) {
  1936. printk(KERN_ERR
  1937. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1938. rdev->me_fw->size, fw_name);
  1939. err = -EINVAL;
  1940. }
  1941. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1942. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1943. if (err)
  1944. goto out;
  1945. if (rdev->rlc_fw->size != rlc_req_size) {
  1946. printk(KERN_ERR
  1947. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1948. rdev->rlc_fw->size, fw_name);
  1949. err = -EINVAL;
  1950. }
  1951. out:
  1952. platform_device_unregister(pdev);
  1953. if (err) {
  1954. if (err != -EINVAL)
  1955. printk(KERN_ERR
  1956. "r600_cp: Failed to load firmware \"%s\"\n",
  1957. fw_name);
  1958. release_firmware(rdev->pfp_fw);
  1959. rdev->pfp_fw = NULL;
  1960. release_firmware(rdev->me_fw);
  1961. rdev->me_fw = NULL;
  1962. release_firmware(rdev->rlc_fw);
  1963. rdev->rlc_fw = NULL;
  1964. }
  1965. return err;
  1966. }
  1967. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1968. {
  1969. const __be32 *fw_data;
  1970. int i;
  1971. if (!rdev->me_fw || !rdev->pfp_fw)
  1972. return -EINVAL;
  1973. r600_cp_stop(rdev);
  1974. WREG32(CP_RB_CNTL,
  1975. #ifdef __BIG_ENDIAN
  1976. BUF_SWAP_32BIT |
  1977. #endif
  1978. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1979. /* Reset cp */
  1980. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1981. RREG32(GRBM_SOFT_RESET);
  1982. mdelay(15);
  1983. WREG32(GRBM_SOFT_RESET, 0);
  1984. WREG32(CP_ME_RAM_WADDR, 0);
  1985. fw_data = (const __be32 *)rdev->me_fw->data;
  1986. WREG32(CP_ME_RAM_WADDR, 0);
  1987. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1988. WREG32(CP_ME_RAM_DATA,
  1989. be32_to_cpup(fw_data++));
  1990. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1991. WREG32(CP_PFP_UCODE_ADDR, 0);
  1992. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1993. WREG32(CP_PFP_UCODE_DATA,
  1994. be32_to_cpup(fw_data++));
  1995. WREG32(CP_PFP_UCODE_ADDR, 0);
  1996. WREG32(CP_ME_RAM_WADDR, 0);
  1997. WREG32(CP_ME_RAM_RADDR, 0);
  1998. return 0;
  1999. }
  2000. int r600_cp_start(struct radeon_device *rdev)
  2001. {
  2002. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2003. int r;
  2004. uint32_t cp_me;
  2005. r = radeon_ring_lock(rdev, ring, 7);
  2006. if (r) {
  2007. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2008. return r;
  2009. }
  2010. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2011. radeon_ring_write(ring, 0x1);
  2012. if (rdev->family >= CHIP_RV770) {
  2013. radeon_ring_write(ring, 0x0);
  2014. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2015. } else {
  2016. radeon_ring_write(ring, 0x3);
  2017. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2018. }
  2019. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2020. radeon_ring_write(ring, 0);
  2021. radeon_ring_write(ring, 0);
  2022. radeon_ring_unlock_commit(rdev, ring);
  2023. cp_me = 0xff;
  2024. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2025. return 0;
  2026. }
  2027. int r600_cp_resume(struct radeon_device *rdev)
  2028. {
  2029. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2030. u32 tmp;
  2031. u32 rb_bufsz;
  2032. int r;
  2033. /* Reset cp */
  2034. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2035. RREG32(GRBM_SOFT_RESET);
  2036. mdelay(15);
  2037. WREG32(GRBM_SOFT_RESET, 0);
  2038. /* Set ring buffer size */
  2039. rb_bufsz = drm_order(ring->ring_size / 8);
  2040. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2041. #ifdef __BIG_ENDIAN
  2042. tmp |= BUF_SWAP_32BIT;
  2043. #endif
  2044. WREG32(CP_RB_CNTL, tmp);
  2045. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2046. /* Set the write pointer delay */
  2047. WREG32(CP_RB_WPTR_DELAY, 0);
  2048. /* Initialize the ring buffer's read and write pointers */
  2049. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2050. WREG32(CP_RB_RPTR_WR, 0);
  2051. ring->wptr = 0;
  2052. WREG32(CP_RB_WPTR, ring->wptr);
  2053. /* set the wb address whether it's enabled or not */
  2054. WREG32(CP_RB_RPTR_ADDR,
  2055. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2056. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2057. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2058. if (rdev->wb.enabled)
  2059. WREG32(SCRATCH_UMSK, 0xff);
  2060. else {
  2061. tmp |= RB_NO_UPDATE;
  2062. WREG32(SCRATCH_UMSK, 0);
  2063. }
  2064. mdelay(1);
  2065. WREG32(CP_RB_CNTL, tmp);
  2066. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2067. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2068. ring->rptr = RREG32(CP_RB_RPTR);
  2069. r600_cp_start(rdev);
  2070. ring->ready = true;
  2071. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2072. if (r) {
  2073. ring->ready = false;
  2074. return r;
  2075. }
  2076. return 0;
  2077. }
  2078. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2079. {
  2080. u32 rb_bufsz;
  2081. int r;
  2082. /* Align ring size */
  2083. rb_bufsz = drm_order(ring_size / 8);
  2084. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2085. ring->ring_size = ring_size;
  2086. ring->align_mask = 16 - 1;
  2087. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2088. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2089. if (r) {
  2090. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2091. ring->rptr_save_reg = 0;
  2092. }
  2093. }
  2094. }
  2095. void r600_cp_fini(struct radeon_device *rdev)
  2096. {
  2097. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2098. r600_cp_stop(rdev);
  2099. radeon_ring_fini(rdev, ring);
  2100. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2101. }
  2102. /*
  2103. * DMA
  2104. * Starting with R600, the GPU has an asynchronous
  2105. * DMA engine. The programming model is very similar
  2106. * to the 3D engine (ring buffer, IBs, etc.), but the
  2107. * DMA controller has it's own packet format that is
  2108. * different form the PM4 format used by the 3D engine.
  2109. * It supports copying data, writing embedded data,
  2110. * solid fills, and a number of other things. It also
  2111. * has support for tiling/detiling of buffers.
  2112. */
  2113. /**
  2114. * r600_dma_stop - stop the async dma engine
  2115. *
  2116. * @rdev: radeon_device pointer
  2117. *
  2118. * Stop the async dma engine (r6xx-evergreen).
  2119. */
  2120. void r600_dma_stop(struct radeon_device *rdev)
  2121. {
  2122. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2123. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2124. rb_cntl &= ~DMA_RB_ENABLE;
  2125. WREG32(DMA_RB_CNTL, rb_cntl);
  2126. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2127. }
  2128. /**
  2129. * r600_dma_resume - setup and start the async dma engine
  2130. *
  2131. * @rdev: radeon_device pointer
  2132. *
  2133. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2134. * Returns 0 for success, error for failure.
  2135. */
  2136. int r600_dma_resume(struct radeon_device *rdev)
  2137. {
  2138. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2139. u32 rb_cntl, dma_cntl, ib_cntl;
  2140. u32 rb_bufsz;
  2141. int r;
  2142. /* Reset dma */
  2143. if (rdev->family >= CHIP_RV770)
  2144. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2145. else
  2146. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2147. RREG32(SRBM_SOFT_RESET);
  2148. udelay(50);
  2149. WREG32(SRBM_SOFT_RESET, 0);
  2150. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2151. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2152. /* Set ring buffer size in dwords */
  2153. rb_bufsz = drm_order(ring->ring_size / 4);
  2154. rb_cntl = rb_bufsz << 1;
  2155. #ifdef __BIG_ENDIAN
  2156. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2157. #endif
  2158. WREG32(DMA_RB_CNTL, rb_cntl);
  2159. /* Initialize the ring buffer's read and write pointers */
  2160. WREG32(DMA_RB_RPTR, 0);
  2161. WREG32(DMA_RB_WPTR, 0);
  2162. /* set the wb address whether it's enabled or not */
  2163. WREG32(DMA_RB_RPTR_ADDR_HI,
  2164. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2165. WREG32(DMA_RB_RPTR_ADDR_LO,
  2166. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2167. if (rdev->wb.enabled)
  2168. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2169. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2170. /* enable DMA IBs */
  2171. ib_cntl = DMA_IB_ENABLE;
  2172. #ifdef __BIG_ENDIAN
  2173. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2174. #endif
  2175. WREG32(DMA_IB_CNTL, ib_cntl);
  2176. dma_cntl = RREG32(DMA_CNTL);
  2177. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2178. WREG32(DMA_CNTL, dma_cntl);
  2179. if (rdev->family >= CHIP_RV770)
  2180. WREG32(DMA_MODE, 1);
  2181. ring->wptr = 0;
  2182. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2183. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2184. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2185. ring->ready = true;
  2186. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2187. if (r) {
  2188. ring->ready = false;
  2189. return r;
  2190. }
  2191. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2192. return 0;
  2193. }
  2194. /**
  2195. * r600_dma_fini - tear down the async dma engine
  2196. *
  2197. * @rdev: radeon_device pointer
  2198. *
  2199. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2200. */
  2201. void r600_dma_fini(struct radeon_device *rdev)
  2202. {
  2203. r600_dma_stop(rdev);
  2204. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2205. }
  2206. /*
  2207. * GPU scratch registers helpers function.
  2208. */
  2209. void r600_scratch_init(struct radeon_device *rdev)
  2210. {
  2211. int i;
  2212. rdev->scratch.num_reg = 7;
  2213. rdev->scratch.reg_base = SCRATCH_REG0;
  2214. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2215. rdev->scratch.free[i] = true;
  2216. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2217. }
  2218. }
  2219. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2220. {
  2221. uint32_t scratch;
  2222. uint32_t tmp = 0;
  2223. unsigned i;
  2224. int r;
  2225. r = radeon_scratch_get(rdev, &scratch);
  2226. if (r) {
  2227. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2228. return r;
  2229. }
  2230. WREG32(scratch, 0xCAFEDEAD);
  2231. r = radeon_ring_lock(rdev, ring, 3);
  2232. if (r) {
  2233. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2234. radeon_scratch_free(rdev, scratch);
  2235. return r;
  2236. }
  2237. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2238. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2239. radeon_ring_write(ring, 0xDEADBEEF);
  2240. radeon_ring_unlock_commit(rdev, ring);
  2241. for (i = 0; i < rdev->usec_timeout; i++) {
  2242. tmp = RREG32(scratch);
  2243. if (tmp == 0xDEADBEEF)
  2244. break;
  2245. DRM_UDELAY(1);
  2246. }
  2247. if (i < rdev->usec_timeout) {
  2248. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2249. } else {
  2250. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2251. ring->idx, scratch, tmp);
  2252. r = -EINVAL;
  2253. }
  2254. radeon_scratch_free(rdev, scratch);
  2255. return r;
  2256. }
  2257. /**
  2258. * r600_dma_ring_test - simple async dma engine test
  2259. *
  2260. * @rdev: radeon_device pointer
  2261. * @ring: radeon_ring structure holding ring information
  2262. *
  2263. * Test the DMA engine by writing using it to write an
  2264. * value to memory. (r6xx-SI).
  2265. * Returns 0 for success, error for failure.
  2266. */
  2267. int r600_dma_ring_test(struct radeon_device *rdev,
  2268. struct radeon_ring *ring)
  2269. {
  2270. unsigned i;
  2271. int r;
  2272. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2273. u32 tmp;
  2274. if (!ptr) {
  2275. DRM_ERROR("invalid vram scratch pointer\n");
  2276. return -EINVAL;
  2277. }
  2278. tmp = 0xCAFEDEAD;
  2279. writel(tmp, ptr);
  2280. r = radeon_ring_lock(rdev, ring, 4);
  2281. if (r) {
  2282. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2283. return r;
  2284. }
  2285. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2286. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2287. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2288. radeon_ring_write(ring, 0xDEADBEEF);
  2289. radeon_ring_unlock_commit(rdev, ring);
  2290. for (i = 0; i < rdev->usec_timeout; i++) {
  2291. tmp = readl(ptr);
  2292. if (tmp == 0xDEADBEEF)
  2293. break;
  2294. DRM_UDELAY(1);
  2295. }
  2296. if (i < rdev->usec_timeout) {
  2297. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2298. } else {
  2299. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2300. ring->idx, tmp);
  2301. r = -EINVAL;
  2302. }
  2303. return r;
  2304. }
  2305. /*
  2306. * CP fences/semaphores
  2307. */
  2308. void r600_fence_ring_emit(struct radeon_device *rdev,
  2309. struct radeon_fence *fence)
  2310. {
  2311. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2312. if (rdev->wb.use_event) {
  2313. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2314. /* flush read cache over gart */
  2315. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2316. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2317. PACKET3_VC_ACTION_ENA |
  2318. PACKET3_SH_ACTION_ENA);
  2319. radeon_ring_write(ring, 0xFFFFFFFF);
  2320. radeon_ring_write(ring, 0);
  2321. radeon_ring_write(ring, 10); /* poll interval */
  2322. /* EVENT_WRITE_EOP - flush caches, send int */
  2323. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2324. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2325. radeon_ring_write(ring, addr & 0xffffffff);
  2326. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2327. radeon_ring_write(ring, fence->seq);
  2328. radeon_ring_write(ring, 0);
  2329. } else {
  2330. /* flush read cache over gart */
  2331. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2332. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2333. PACKET3_VC_ACTION_ENA |
  2334. PACKET3_SH_ACTION_ENA);
  2335. radeon_ring_write(ring, 0xFFFFFFFF);
  2336. radeon_ring_write(ring, 0);
  2337. radeon_ring_write(ring, 10); /* poll interval */
  2338. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2339. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2340. /* wait for 3D idle clean */
  2341. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2342. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2343. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2344. /* Emit fence sequence & fire IRQ */
  2345. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2346. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2347. radeon_ring_write(ring, fence->seq);
  2348. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2349. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2350. radeon_ring_write(ring, RB_INT_STAT);
  2351. }
  2352. }
  2353. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2354. struct radeon_ring *ring,
  2355. struct radeon_semaphore *semaphore,
  2356. bool emit_wait)
  2357. {
  2358. uint64_t addr = semaphore->gpu_addr;
  2359. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2360. if (rdev->family < CHIP_CAYMAN)
  2361. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2362. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2363. radeon_ring_write(ring, addr & 0xffffffff);
  2364. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2365. }
  2366. /*
  2367. * DMA fences/semaphores
  2368. */
  2369. /**
  2370. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2371. *
  2372. * @rdev: radeon_device pointer
  2373. * @fence: radeon fence object
  2374. *
  2375. * Add a DMA fence packet to the ring to write
  2376. * the fence seq number and DMA trap packet to generate
  2377. * an interrupt if needed (r6xx-r7xx).
  2378. */
  2379. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2380. struct radeon_fence *fence)
  2381. {
  2382. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2383. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2384. /* write the fence */
  2385. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2386. radeon_ring_write(ring, addr & 0xfffffffc);
  2387. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2388. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2389. /* generate an interrupt */
  2390. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2391. }
  2392. /**
  2393. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2394. *
  2395. * @rdev: radeon_device pointer
  2396. * @ring: radeon_ring structure holding ring information
  2397. * @semaphore: radeon semaphore object
  2398. * @emit_wait: wait or signal semaphore
  2399. *
  2400. * Add a DMA semaphore packet to the ring wait on or signal
  2401. * other rings (r6xx-SI).
  2402. */
  2403. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2404. struct radeon_ring *ring,
  2405. struct radeon_semaphore *semaphore,
  2406. bool emit_wait)
  2407. {
  2408. u64 addr = semaphore->gpu_addr;
  2409. u32 s = emit_wait ? 0 : 1;
  2410. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2411. radeon_ring_write(ring, addr & 0xfffffffc);
  2412. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2413. }
  2414. int r600_copy_blit(struct radeon_device *rdev,
  2415. uint64_t src_offset,
  2416. uint64_t dst_offset,
  2417. unsigned num_gpu_pages,
  2418. struct radeon_fence **fence)
  2419. {
  2420. struct radeon_semaphore *sem = NULL;
  2421. struct radeon_sa_bo *vb = NULL;
  2422. int r;
  2423. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2424. if (r) {
  2425. return r;
  2426. }
  2427. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2428. r600_blit_done_copy(rdev, fence, vb, sem);
  2429. return 0;
  2430. }
  2431. /**
  2432. * r600_copy_dma - copy pages using the DMA engine
  2433. *
  2434. * @rdev: radeon_device pointer
  2435. * @src_offset: src GPU address
  2436. * @dst_offset: dst GPU address
  2437. * @num_gpu_pages: number of GPU pages to xfer
  2438. * @fence: radeon fence object
  2439. *
  2440. * Copy GPU paging using the DMA engine (r6xx).
  2441. * Used by the radeon ttm implementation to move pages if
  2442. * registered as the asic copy callback.
  2443. */
  2444. int r600_copy_dma(struct radeon_device *rdev,
  2445. uint64_t src_offset, uint64_t dst_offset,
  2446. unsigned num_gpu_pages,
  2447. struct radeon_fence **fence)
  2448. {
  2449. struct radeon_semaphore *sem = NULL;
  2450. int ring_index = rdev->asic->copy.dma_ring_index;
  2451. struct radeon_ring *ring = &rdev->ring[ring_index];
  2452. u32 size_in_dw, cur_size_in_dw;
  2453. int i, num_loops;
  2454. int r = 0;
  2455. r = radeon_semaphore_create(rdev, &sem);
  2456. if (r) {
  2457. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2458. return r;
  2459. }
  2460. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2461. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2462. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2463. if (r) {
  2464. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2465. radeon_semaphore_free(rdev, &sem, NULL);
  2466. return r;
  2467. }
  2468. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2469. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2470. ring->idx);
  2471. radeon_fence_note_sync(*fence, ring->idx);
  2472. } else {
  2473. radeon_semaphore_free(rdev, &sem, NULL);
  2474. }
  2475. for (i = 0; i < num_loops; i++) {
  2476. cur_size_in_dw = size_in_dw;
  2477. if (cur_size_in_dw > 0xFFFE)
  2478. cur_size_in_dw = 0xFFFE;
  2479. size_in_dw -= cur_size_in_dw;
  2480. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2481. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2482. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2483. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2484. (upper_32_bits(src_offset) & 0xff)));
  2485. src_offset += cur_size_in_dw * 4;
  2486. dst_offset += cur_size_in_dw * 4;
  2487. }
  2488. r = radeon_fence_emit(rdev, fence, ring->idx);
  2489. if (r) {
  2490. radeon_ring_unlock_undo(rdev, ring);
  2491. return r;
  2492. }
  2493. radeon_ring_unlock_commit(rdev, ring);
  2494. radeon_semaphore_free(rdev, &sem, *fence);
  2495. return r;
  2496. }
  2497. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2498. uint32_t tiling_flags, uint32_t pitch,
  2499. uint32_t offset, uint32_t obj_size)
  2500. {
  2501. /* FIXME: implement */
  2502. return 0;
  2503. }
  2504. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2505. {
  2506. /* FIXME: implement */
  2507. }
  2508. static int r600_startup(struct radeon_device *rdev)
  2509. {
  2510. struct radeon_ring *ring;
  2511. int r;
  2512. /* enable pcie gen2 link */
  2513. r600_pcie_gen2_enable(rdev);
  2514. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2515. r = r600_init_microcode(rdev);
  2516. if (r) {
  2517. DRM_ERROR("Failed to load firmware!\n");
  2518. return r;
  2519. }
  2520. }
  2521. r = r600_vram_scratch_init(rdev);
  2522. if (r)
  2523. return r;
  2524. r600_mc_program(rdev);
  2525. if (rdev->flags & RADEON_IS_AGP) {
  2526. r600_agp_enable(rdev);
  2527. } else {
  2528. r = r600_pcie_gart_enable(rdev);
  2529. if (r)
  2530. return r;
  2531. }
  2532. r600_gpu_init(rdev);
  2533. r = r600_blit_init(rdev);
  2534. if (r) {
  2535. r600_blit_fini(rdev);
  2536. rdev->asic->copy.copy = NULL;
  2537. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2538. }
  2539. /* allocate wb buffer */
  2540. r = radeon_wb_init(rdev);
  2541. if (r)
  2542. return r;
  2543. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2544. if (r) {
  2545. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2546. return r;
  2547. }
  2548. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2549. if (r) {
  2550. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2551. return r;
  2552. }
  2553. /* Enable IRQ */
  2554. r = r600_irq_init(rdev);
  2555. if (r) {
  2556. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2557. radeon_irq_kms_fini(rdev);
  2558. return r;
  2559. }
  2560. r600_irq_set(rdev);
  2561. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2562. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2563. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2564. 0, 0xfffff, RADEON_CP_PACKET2);
  2565. if (r)
  2566. return r;
  2567. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2568. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2569. DMA_RB_RPTR, DMA_RB_WPTR,
  2570. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2571. if (r)
  2572. return r;
  2573. r = r600_cp_load_microcode(rdev);
  2574. if (r)
  2575. return r;
  2576. r = r600_cp_resume(rdev);
  2577. if (r)
  2578. return r;
  2579. r = r600_dma_resume(rdev);
  2580. if (r)
  2581. return r;
  2582. r = radeon_ib_pool_init(rdev);
  2583. if (r) {
  2584. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2585. return r;
  2586. }
  2587. r = r600_audio_init(rdev);
  2588. if (r) {
  2589. DRM_ERROR("radeon: audio init failed\n");
  2590. return r;
  2591. }
  2592. return 0;
  2593. }
  2594. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2595. {
  2596. uint32_t temp;
  2597. temp = RREG32(CONFIG_CNTL);
  2598. if (state == false) {
  2599. temp &= ~(1<<0);
  2600. temp |= (1<<1);
  2601. } else {
  2602. temp &= ~(1<<1);
  2603. }
  2604. WREG32(CONFIG_CNTL, temp);
  2605. }
  2606. int r600_resume(struct radeon_device *rdev)
  2607. {
  2608. int r;
  2609. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2610. * posting will perform necessary task to bring back GPU into good
  2611. * shape.
  2612. */
  2613. /* post card */
  2614. atom_asic_init(rdev->mode_info.atom_context);
  2615. rdev->accel_working = true;
  2616. r = r600_startup(rdev);
  2617. if (r) {
  2618. DRM_ERROR("r600 startup failed on resume\n");
  2619. rdev->accel_working = false;
  2620. return r;
  2621. }
  2622. return r;
  2623. }
  2624. int r600_suspend(struct radeon_device *rdev)
  2625. {
  2626. r600_audio_fini(rdev);
  2627. r600_cp_stop(rdev);
  2628. r600_dma_stop(rdev);
  2629. r600_irq_suspend(rdev);
  2630. radeon_wb_disable(rdev);
  2631. r600_pcie_gart_disable(rdev);
  2632. return 0;
  2633. }
  2634. /* Plan is to move initialization in that function and use
  2635. * helper function so that radeon_device_init pretty much
  2636. * do nothing more than calling asic specific function. This
  2637. * should also allow to remove a bunch of callback function
  2638. * like vram_info.
  2639. */
  2640. int r600_init(struct radeon_device *rdev)
  2641. {
  2642. int r;
  2643. if (r600_debugfs_mc_info_init(rdev)) {
  2644. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2645. }
  2646. /* Read BIOS */
  2647. if (!radeon_get_bios(rdev)) {
  2648. if (ASIC_IS_AVIVO(rdev))
  2649. return -EINVAL;
  2650. }
  2651. /* Must be an ATOMBIOS */
  2652. if (!rdev->is_atom_bios) {
  2653. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2654. return -EINVAL;
  2655. }
  2656. r = radeon_atombios_init(rdev);
  2657. if (r)
  2658. return r;
  2659. /* Post card if necessary */
  2660. if (!radeon_card_posted(rdev)) {
  2661. if (!rdev->bios) {
  2662. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2663. return -EINVAL;
  2664. }
  2665. DRM_INFO("GPU not posted. posting now...\n");
  2666. atom_asic_init(rdev->mode_info.atom_context);
  2667. }
  2668. /* Initialize scratch registers */
  2669. r600_scratch_init(rdev);
  2670. /* Initialize surface registers */
  2671. radeon_surface_init(rdev);
  2672. /* Initialize clocks */
  2673. radeon_get_clock_info(rdev->ddev);
  2674. /* Fence driver */
  2675. r = radeon_fence_driver_init(rdev);
  2676. if (r)
  2677. return r;
  2678. if (rdev->flags & RADEON_IS_AGP) {
  2679. r = radeon_agp_init(rdev);
  2680. if (r)
  2681. radeon_agp_disable(rdev);
  2682. }
  2683. r = r600_mc_init(rdev);
  2684. if (r)
  2685. return r;
  2686. /* Memory manager */
  2687. r = radeon_bo_init(rdev);
  2688. if (r)
  2689. return r;
  2690. r = radeon_irq_kms_init(rdev);
  2691. if (r)
  2692. return r;
  2693. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2694. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2695. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2696. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2697. rdev->ih.ring_obj = NULL;
  2698. r600_ih_ring_init(rdev, 64 * 1024);
  2699. r = r600_pcie_gart_init(rdev);
  2700. if (r)
  2701. return r;
  2702. rdev->accel_working = true;
  2703. r = r600_startup(rdev);
  2704. if (r) {
  2705. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2706. r600_cp_fini(rdev);
  2707. r600_dma_fini(rdev);
  2708. r600_irq_fini(rdev);
  2709. radeon_wb_fini(rdev);
  2710. radeon_ib_pool_fini(rdev);
  2711. radeon_irq_kms_fini(rdev);
  2712. r600_pcie_gart_fini(rdev);
  2713. rdev->accel_working = false;
  2714. }
  2715. return 0;
  2716. }
  2717. void r600_fini(struct radeon_device *rdev)
  2718. {
  2719. r600_audio_fini(rdev);
  2720. r600_blit_fini(rdev);
  2721. r600_cp_fini(rdev);
  2722. r600_dma_fini(rdev);
  2723. r600_irq_fini(rdev);
  2724. radeon_wb_fini(rdev);
  2725. radeon_ib_pool_fini(rdev);
  2726. radeon_irq_kms_fini(rdev);
  2727. r600_pcie_gart_fini(rdev);
  2728. r600_vram_scratch_fini(rdev);
  2729. radeon_agp_fini(rdev);
  2730. radeon_gem_fini(rdev);
  2731. radeon_fence_driver_fini(rdev);
  2732. radeon_bo_fini(rdev);
  2733. radeon_atombios_fini(rdev);
  2734. kfree(rdev->bios);
  2735. rdev->bios = NULL;
  2736. }
  2737. /*
  2738. * CS stuff
  2739. */
  2740. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2741. {
  2742. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2743. u32 next_rptr;
  2744. if (ring->rptr_save_reg) {
  2745. next_rptr = ring->wptr + 3 + 4;
  2746. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2747. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2748. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2749. radeon_ring_write(ring, next_rptr);
  2750. } else if (rdev->wb.enabled) {
  2751. next_rptr = ring->wptr + 5 + 4;
  2752. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2753. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2754. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2755. radeon_ring_write(ring, next_rptr);
  2756. radeon_ring_write(ring, 0);
  2757. }
  2758. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2759. radeon_ring_write(ring,
  2760. #ifdef __BIG_ENDIAN
  2761. (2 << 0) |
  2762. #endif
  2763. (ib->gpu_addr & 0xFFFFFFFC));
  2764. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2765. radeon_ring_write(ring, ib->length_dw);
  2766. }
  2767. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2768. {
  2769. struct radeon_ib ib;
  2770. uint32_t scratch;
  2771. uint32_t tmp = 0;
  2772. unsigned i;
  2773. int r;
  2774. r = radeon_scratch_get(rdev, &scratch);
  2775. if (r) {
  2776. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2777. return r;
  2778. }
  2779. WREG32(scratch, 0xCAFEDEAD);
  2780. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2781. if (r) {
  2782. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2783. goto free_scratch;
  2784. }
  2785. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2786. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2787. ib.ptr[2] = 0xDEADBEEF;
  2788. ib.length_dw = 3;
  2789. r = radeon_ib_schedule(rdev, &ib, NULL);
  2790. if (r) {
  2791. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2792. goto free_ib;
  2793. }
  2794. r = radeon_fence_wait(ib.fence, false);
  2795. if (r) {
  2796. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2797. goto free_ib;
  2798. }
  2799. for (i = 0; i < rdev->usec_timeout; i++) {
  2800. tmp = RREG32(scratch);
  2801. if (tmp == 0xDEADBEEF)
  2802. break;
  2803. DRM_UDELAY(1);
  2804. }
  2805. if (i < rdev->usec_timeout) {
  2806. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2807. } else {
  2808. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2809. scratch, tmp);
  2810. r = -EINVAL;
  2811. }
  2812. free_ib:
  2813. radeon_ib_free(rdev, &ib);
  2814. free_scratch:
  2815. radeon_scratch_free(rdev, scratch);
  2816. return r;
  2817. }
  2818. /**
  2819. * r600_dma_ib_test - test an IB on the DMA engine
  2820. *
  2821. * @rdev: radeon_device pointer
  2822. * @ring: radeon_ring structure holding ring information
  2823. *
  2824. * Test a simple IB in the DMA ring (r6xx-SI).
  2825. * Returns 0 on success, error on failure.
  2826. */
  2827. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2828. {
  2829. struct radeon_ib ib;
  2830. unsigned i;
  2831. int r;
  2832. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2833. u32 tmp = 0;
  2834. if (!ptr) {
  2835. DRM_ERROR("invalid vram scratch pointer\n");
  2836. return -EINVAL;
  2837. }
  2838. tmp = 0xCAFEDEAD;
  2839. writel(tmp, ptr);
  2840. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2841. if (r) {
  2842. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2843. return r;
  2844. }
  2845. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  2846. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  2847. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  2848. ib.ptr[3] = 0xDEADBEEF;
  2849. ib.length_dw = 4;
  2850. r = radeon_ib_schedule(rdev, &ib, NULL);
  2851. if (r) {
  2852. radeon_ib_free(rdev, &ib);
  2853. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2854. return r;
  2855. }
  2856. r = radeon_fence_wait(ib.fence, false);
  2857. if (r) {
  2858. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2859. return r;
  2860. }
  2861. for (i = 0; i < rdev->usec_timeout; i++) {
  2862. tmp = readl(ptr);
  2863. if (tmp == 0xDEADBEEF)
  2864. break;
  2865. DRM_UDELAY(1);
  2866. }
  2867. if (i < rdev->usec_timeout) {
  2868. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2869. } else {
  2870. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  2871. r = -EINVAL;
  2872. }
  2873. radeon_ib_free(rdev, &ib);
  2874. return r;
  2875. }
  2876. /**
  2877. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  2878. *
  2879. * @rdev: radeon_device pointer
  2880. * @ib: IB object to schedule
  2881. *
  2882. * Schedule an IB in the DMA ring (r6xx-r7xx).
  2883. */
  2884. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2885. {
  2886. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2887. if (rdev->wb.enabled) {
  2888. u32 next_rptr = ring->wptr + 4;
  2889. while ((next_rptr & 7) != 5)
  2890. next_rptr++;
  2891. next_rptr += 3;
  2892. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2893. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2894. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  2895. radeon_ring_write(ring, next_rptr);
  2896. }
  2897. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  2898. * Pad as necessary with NOPs.
  2899. */
  2900. while ((ring->wptr & 7) != 5)
  2901. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2902. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  2903. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  2904. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  2905. }
  2906. /*
  2907. * Interrupts
  2908. *
  2909. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2910. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2911. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2912. * and host consumes. As the host irq handler processes interrupts, it
  2913. * increments the rptr. When the rptr catches up with the wptr, all the
  2914. * current interrupts have been processed.
  2915. */
  2916. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2917. {
  2918. u32 rb_bufsz;
  2919. /* Align ring size */
  2920. rb_bufsz = drm_order(ring_size / 4);
  2921. ring_size = (1 << rb_bufsz) * 4;
  2922. rdev->ih.ring_size = ring_size;
  2923. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2924. rdev->ih.rptr = 0;
  2925. }
  2926. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2927. {
  2928. int r;
  2929. /* Allocate ring buffer */
  2930. if (rdev->ih.ring_obj == NULL) {
  2931. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2932. PAGE_SIZE, true,
  2933. RADEON_GEM_DOMAIN_GTT,
  2934. NULL, &rdev->ih.ring_obj);
  2935. if (r) {
  2936. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2937. return r;
  2938. }
  2939. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2940. if (unlikely(r != 0))
  2941. return r;
  2942. r = radeon_bo_pin(rdev->ih.ring_obj,
  2943. RADEON_GEM_DOMAIN_GTT,
  2944. &rdev->ih.gpu_addr);
  2945. if (r) {
  2946. radeon_bo_unreserve(rdev->ih.ring_obj);
  2947. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2948. return r;
  2949. }
  2950. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2951. (void **)&rdev->ih.ring);
  2952. radeon_bo_unreserve(rdev->ih.ring_obj);
  2953. if (r) {
  2954. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2955. return r;
  2956. }
  2957. }
  2958. return 0;
  2959. }
  2960. void r600_ih_ring_fini(struct radeon_device *rdev)
  2961. {
  2962. int r;
  2963. if (rdev->ih.ring_obj) {
  2964. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2965. if (likely(r == 0)) {
  2966. radeon_bo_kunmap(rdev->ih.ring_obj);
  2967. radeon_bo_unpin(rdev->ih.ring_obj);
  2968. radeon_bo_unreserve(rdev->ih.ring_obj);
  2969. }
  2970. radeon_bo_unref(&rdev->ih.ring_obj);
  2971. rdev->ih.ring = NULL;
  2972. rdev->ih.ring_obj = NULL;
  2973. }
  2974. }
  2975. void r600_rlc_stop(struct radeon_device *rdev)
  2976. {
  2977. if ((rdev->family >= CHIP_RV770) &&
  2978. (rdev->family <= CHIP_RV740)) {
  2979. /* r7xx asics need to soft reset RLC before halting */
  2980. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2981. RREG32(SRBM_SOFT_RESET);
  2982. mdelay(15);
  2983. WREG32(SRBM_SOFT_RESET, 0);
  2984. RREG32(SRBM_SOFT_RESET);
  2985. }
  2986. WREG32(RLC_CNTL, 0);
  2987. }
  2988. static void r600_rlc_start(struct radeon_device *rdev)
  2989. {
  2990. WREG32(RLC_CNTL, RLC_ENABLE);
  2991. }
  2992. static int r600_rlc_init(struct radeon_device *rdev)
  2993. {
  2994. u32 i;
  2995. const __be32 *fw_data;
  2996. if (!rdev->rlc_fw)
  2997. return -EINVAL;
  2998. r600_rlc_stop(rdev);
  2999. WREG32(RLC_HB_CNTL, 0);
  3000. if (rdev->family == CHIP_ARUBA) {
  3001. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3002. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3003. }
  3004. if (rdev->family <= CHIP_CAYMAN) {
  3005. WREG32(RLC_HB_BASE, 0);
  3006. WREG32(RLC_HB_RPTR, 0);
  3007. WREG32(RLC_HB_WPTR, 0);
  3008. }
  3009. if (rdev->family <= CHIP_CAICOS) {
  3010. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3011. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3012. }
  3013. WREG32(RLC_MC_CNTL, 0);
  3014. WREG32(RLC_UCODE_CNTL, 0);
  3015. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3016. if (rdev->family >= CHIP_ARUBA) {
  3017. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  3018. WREG32(RLC_UCODE_ADDR, i);
  3019. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3020. }
  3021. } else if (rdev->family >= CHIP_CAYMAN) {
  3022. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  3023. WREG32(RLC_UCODE_ADDR, i);
  3024. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3025. }
  3026. } else if (rdev->family >= CHIP_CEDAR) {
  3027. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  3028. WREG32(RLC_UCODE_ADDR, i);
  3029. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3030. }
  3031. } else if (rdev->family >= CHIP_RV770) {
  3032. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3033. WREG32(RLC_UCODE_ADDR, i);
  3034. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3035. }
  3036. } else {
  3037. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  3038. WREG32(RLC_UCODE_ADDR, i);
  3039. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3040. }
  3041. }
  3042. WREG32(RLC_UCODE_ADDR, 0);
  3043. r600_rlc_start(rdev);
  3044. return 0;
  3045. }
  3046. static void r600_enable_interrupts(struct radeon_device *rdev)
  3047. {
  3048. u32 ih_cntl = RREG32(IH_CNTL);
  3049. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3050. ih_cntl |= ENABLE_INTR;
  3051. ih_rb_cntl |= IH_RB_ENABLE;
  3052. WREG32(IH_CNTL, ih_cntl);
  3053. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3054. rdev->ih.enabled = true;
  3055. }
  3056. void r600_disable_interrupts(struct radeon_device *rdev)
  3057. {
  3058. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3059. u32 ih_cntl = RREG32(IH_CNTL);
  3060. ih_rb_cntl &= ~IH_RB_ENABLE;
  3061. ih_cntl &= ~ENABLE_INTR;
  3062. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3063. WREG32(IH_CNTL, ih_cntl);
  3064. /* set rptr, wptr to 0 */
  3065. WREG32(IH_RB_RPTR, 0);
  3066. WREG32(IH_RB_WPTR, 0);
  3067. rdev->ih.enabled = false;
  3068. rdev->ih.rptr = 0;
  3069. }
  3070. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3071. {
  3072. u32 tmp;
  3073. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3074. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3075. WREG32(DMA_CNTL, tmp);
  3076. WREG32(GRBM_INT_CNTL, 0);
  3077. WREG32(DxMODE_INT_MASK, 0);
  3078. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3079. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3080. if (ASIC_IS_DCE3(rdev)) {
  3081. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3082. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3083. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3084. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3085. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3086. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3087. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3088. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3089. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3090. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3091. if (ASIC_IS_DCE32(rdev)) {
  3092. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3093. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3094. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3095. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3096. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3097. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3098. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3099. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3100. } else {
  3101. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3102. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3103. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3104. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3105. }
  3106. } else {
  3107. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3108. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3109. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3110. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3111. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3112. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3113. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3114. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3115. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3116. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3117. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3118. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3119. }
  3120. }
  3121. int r600_irq_init(struct radeon_device *rdev)
  3122. {
  3123. int ret = 0;
  3124. int rb_bufsz;
  3125. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3126. /* allocate ring */
  3127. ret = r600_ih_ring_alloc(rdev);
  3128. if (ret)
  3129. return ret;
  3130. /* disable irqs */
  3131. r600_disable_interrupts(rdev);
  3132. /* init rlc */
  3133. ret = r600_rlc_init(rdev);
  3134. if (ret) {
  3135. r600_ih_ring_fini(rdev);
  3136. return ret;
  3137. }
  3138. /* setup interrupt control */
  3139. /* set dummy read address to ring address */
  3140. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3141. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3142. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3143. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3144. */
  3145. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3146. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3147. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3148. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3149. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3150. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3151. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3152. IH_WPTR_OVERFLOW_CLEAR |
  3153. (rb_bufsz << 1));
  3154. if (rdev->wb.enabled)
  3155. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3156. /* set the writeback address whether it's enabled or not */
  3157. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3158. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3159. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3160. /* set rptr, wptr to 0 */
  3161. WREG32(IH_RB_RPTR, 0);
  3162. WREG32(IH_RB_WPTR, 0);
  3163. /* Default settings for IH_CNTL (disabled at first) */
  3164. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3165. /* RPTR_REARM only works if msi's are enabled */
  3166. if (rdev->msi_enabled)
  3167. ih_cntl |= RPTR_REARM;
  3168. WREG32(IH_CNTL, ih_cntl);
  3169. /* force the active interrupt state to all disabled */
  3170. if (rdev->family >= CHIP_CEDAR)
  3171. evergreen_disable_interrupt_state(rdev);
  3172. else
  3173. r600_disable_interrupt_state(rdev);
  3174. /* at this point everything should be setup correctly to enable master */
  3175. pci_set_master(rdev->pdev);
  3176. /* enable irqs */
  3177. r600_enable_interrupts(rdev);
  3178. return ret;
  3179. }
  3180. void r600_irq_suspend(struct radeon_device *rdev)
  3181. {
  3182. r600_irq_disable(rdev);
  3183. r600_rlc_stop(rdev);
  3184. }
  3185. void r600_irq_fini(struct radeon_device *rdev)
  3186. {
  3187. r600_irq_suspend(rdev);
  3188. r600_ih_ring_fini(rdev);
  3189. }
  3190. int r600_irq_set(struct radeon_device *rdev)
  3191. {
  3192. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3193. u32 mode_int = 0;
  3194. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3195. u32 grbm_int_cntl = 0;
  3196. u32 hdmi0, hdmi1;
  3197. u32 d1grph = 0, d2grph = 0;
  3198. u32 dma_cntl;
  3199. if (!rdev->irq.installed) {
  3200. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3201. return -EINVAL;
  3202. }
  3203. /* don't enable anything if the ih is disabled */
  3204. if (!rdev->ih.enabled) {
  3205. r600_disable_interrupts(rdev);
  3206. /* force the active interrupt state to all disabled */
  3207. r600_disable_interrupt_state(rdev);
  3208. return 0;
  3209. }
  3210. if (ASIC_IS_DCE3(rdev)) {
  3211. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3212. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3213. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3214. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3215. if (ASIC_IS_DCE32(rdev)) {
  3216. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3217. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3218. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3219. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3220. } else {
  3221. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3222. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3223. }
  3224. } else {
  3225. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3226. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3227. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3228. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3229. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3230. }
  3231. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3232. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3233. DRM_DEBUG("r600_irq_set: sw int\n");
  3234. cp_int_cntl |= RB_INT_ENABLE;
  3235. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3236. }
  3237. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3238. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3239. dma_cntl |= TRAP_ENABLE;
  3240. }
  3241. if (rdev->irq.crtc_vblank_int[0] ||
  3242. atomic_read(&rdev->irq.pflip[0])) {
  3243. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3244. mode_int |= D1MODE_VBLANK_INT_MASK;
  3245. }
  3246. if (rdev->irq.crtc_vblank_int[1] ||
  3247. atomic_read(&rdev->irq.pflip[1])) {
  3248. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3249. mode_int |= D2MODE_VBLANK_INT_MASK;
  3250. }
  3251. if (rdev->irq.hpd[0]) {
  3252. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3253. hpd1 |= DC_HPDx_INT_EN;
  3254. }
  3255. if (rdev->irq.hpd[1]) {
  3256. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3257. hpd2 |= DC_HPDx_INT_EN;
  3258. }
  3259. if (rdev->irq.hpd[2]) {
  3260. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3261. hpd3 |= DC_HPDx_INT_EN;
  3262. }
  3263. if (rdev->irq.hpd[3]) {
  3264. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3265. hpd4 |= DC_HPDx_INT_EN;
  3266. }
  3267. if (rdev->irq.hpd[4]) {
  3268. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3269. hpd5 |= DC_HPDx_INT_EN;
  3270. }
  3271. if (rdev->irq.hpd[5]) {
  3272. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3273. hpd6 |= DC_HPDx_INT_EN;
  3274. }
  3275. if (rdev->irq.afmt[0]) {
  3276. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3277. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3278. }
  3279. if (rdev->irq.afmt[1]) {
  3280. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3281. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3282. }
  3283. WREG32(CP_INT_CNTL, cp_int_cntl);
  3284. WREG32(DMA_CNTL, dma_cntl);
  3285. WREG32(DxMODE_INT_MASK, mode_int);
  3286. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3287. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3288. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3289. if (ASIC_IS_DCE3(rdev)) {
  3290. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3291. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3292. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3293. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3294. if (ASIC_IS_DCE32(rdev)) {
  3295. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3296. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3297. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3298. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3299. } else {
  3300. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3301. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3302. }
  3303. } else {
  3304. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3305. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3306. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3307. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3308. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3309. }
  3310. return 0;
  3311. }
  3312. static void r600_irq_ack(struct radeon_device *rdev)
  3313. {
  3314. u32 tmp;
  3315. if (ASIC_IS_DCE3(rdev)) {
  3316. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3317. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3318. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3319. if (ASIC_IS_DCE32(rdev)) {
  3320. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3321. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3322. } else {
  3323. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3324. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3325. }
  3326. } else {
  3327. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3328. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3329. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3330. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3331. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3332. }
  3333. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3334. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3335. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3336. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3337. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3338. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3339. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3340. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3341. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3342. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3343. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3344. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3345. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3346. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3347. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3348. if (ASIC_IS_DCE3(rdev)) {
  3349. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3350. tmp |= DC_HPDx_INT_ACK;
  3351. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3352. } else {
  3353. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3354. tmp |= DC_HPDx_INT_ACK;
  3355. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3356. }
  3357. }
  3358. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3359. if (ASIC_IS_DCE3(rdev)) {
  3360. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3361. tmp |= DC_HPDx_INT_ACK;
  3362. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3363. } else {
  3364. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3365. tmp |= DC_HPDx_INT_ACK;
  3366. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3367. }
  3368. }
  3369. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3370. if (ASIC_IS_DCE3(rdev)) {
  3371. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3372. tmp |= DC_HPDx_INT_ACK;
  3373. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3374. } else {
  3375. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3376. tmp |= DC_HPDx_INT_ACK;
  3377. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3378. }
  3379. }
  3380. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3381. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3382. tmp |= DC_HPDx_INT_ACK;
  3383. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3384. }
  3385. if (ASIC_IS_DCE32(rdev)) {
  3386. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3387. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3388. tmp |= DC_HPDx_INT_ACK;
  3389. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3390. }
  3391. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3392. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3393. tmp |= DC_HPDx_INT_ACK;
  3394. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3395. }
  3396. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3397. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3398. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3399. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3400. }
  3401. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3402. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3403. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3404. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3405. }
  3406. } else {
  3407. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3408. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3409. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3410. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3411. }
  3412. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3413. if (ASIC_IS_DCE3(rdev)) {
  3414. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3415. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3416. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3417. } else {
  3418. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3419. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3420. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3421. }
  3422. }
  3423. }
  3424. }
  3425. void r600_irq_disable(struct radeon_device *rdev)
  3426. {
  3427. r600_disable_interrupts(rdev);
  3428. /* Wait and acknowledge irq */
  3429. mdelay(1);
  3430. r600_irq_ack(rdev);
  3431. r600_disable_interrupt_state(rdev);
  3432. }
  3433. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3434. {
  3435. u32 wptr, tmp;
  3436. if (rdev->wb.enabled)
  3437. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3438. else
  3439. wptr = RREG32(IH_RB_WPTR);
  3440. if (wptr & RB_OVERFLOW) {
  3441. /* When a ring buffer overflow happen start parsing interrupt
  3442. * from the last not overwritten vector (wptr + 16). Hopefully
  3443. * this should allow us to catchup.
  3444. */
  3445. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3446. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3447. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3448. tmp = RREG32(IH_RB_CNTL);
  3449. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3450. WREG32(IH_RB_CNTL, tmp);
  3451. }
  3452. return (wptr & rdev->ih.ptr_mask);
  3453. }
  3454. /* r600 IV Ring
  3455. * Each IV ring entry is 128 bits:
  3456. * [7:0] - interrupt source id
  3457. * [31:8] - reserved
  3458. * [59:32] - interrupt source data
  3459. * [127:60] - reserved
  3460. *
  3461. * The basic interrupt vector entries
  3462. * are decoded as follows:
  3463. * src_id src_data description
  3464. * 1 0 D1 Vblank
  3465. * 1 1 D1 Vline
  3466. * 5 0 D2 Vblank
  3467. * 5 1 D2 Vline
  3468. * 19 0 FP Hot plug detection A
  3469. * 19 1 FP Hot plug detection B
  3470. * 19 2 DAC A auto-detection
  3471. * 19 3 DAC B auto-detection
  3472. * 21 4 HDMI block A
  3473. * 21 5 HDMI block B
  3474. * 176 - CP_INT RB
  3475. * 177 - CP_INT IB1
  3476. * 178 - CP_INT IB2
  3477. * 181 - EOP Interrupt
  3478. * 233 - GUI Idle
  3479. *
  3480. * Note, these are based on r600 and may need to be
  3481. * adjusted or added to on newer asics
  3482. */
  3483. int r600_irq_process(struct radeon_device *rdev)
  3484. {
  3485. u32 wptr;
  3486. u32 rptr;
  3487. u32 src_id, src_data;
  3488. u32 ring_index;
  3489. bool queue_hotplug = false;
  3490. bool queue_hdmi = false;
  3491. if (!rdev->ih.enabled || rdev->shutdown)
  3492. return IRQ_NONE;
  3493. /* No MSIs, need a dummy read to flush PCI DMAs */
  3494. if (!rdev->msi_enabled)
  3495. RREG32(IH_RB_WPTR);
  3496. wptr = r600_get_ih_wptr(rdev);
  3497. restart_ih:
  3498. /* is somebody else already processing irqs? */
  3499. if (atomic_xchg(&rdev->ih.lock, 1))
  3500. return IRQ_NONE;
  3501. rptr = rdev->ih.rptr;
  3502. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3503. /* Order reading of wptr vs. reading of IH ring data */
  3504. rmb();
  3505. /* display interrupts */
  3506. r600_irq_ack(rdev);
  3507. while (rptr != wptr) {
  3508. /* wptr/rptr are in bytes! */
  3509. ring_index = rptr / 4;
  3510. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3511. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3512. switch (src_id) {
  3513. case 1: /* D1 vblank/vline */
  3514. switch (src_data) {
  3515. case 0: /* D1 vblank */
  3516. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3517. if (rdev->irq.crtc_vblank_int[0]) {
  3518. drm_handle_vblank(rdev->ddev, 0);
  3519. rdev->pm.vblank_sync = true;
  3520. wake_up(&rdev->irq.vblank_queue);
  3521. }
  3522. if (atomic_read(&rdev->irq.pflip[0]))
  3523. radeon_crtc_handle_flip(rdev, 0);
  3524. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3525. DRM_DEBUG("IH: D1 vblank\n");
  3526. }
  3527. break;
  3528. case 1: /* D1 vline */
  3529. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3530. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3531. DRM_DEBUG("IH: D1 vline\n");
  3532. }
  3533. break;
  3534. default:
  3535. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3536. break;
  3537. }
  3538. break;
  3539. case 5: /* D2 vblank/vline */
  3540. switch (src_data) {
  3541. case 0: /* D2 vblank */
  3542. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3543. if (rdev->irq.crtc_vblank_int[1]) {
  3544. drm_handle_vblank(rdev->ddev, 1);
  3545. rdev->pm.vblank_sync = true;
  3546. wake_up(&rdev->irq.vblank_queue);
  3547. }
  3548. if (atomic_read(&rdev->irq.pflip[1]))
  3549. radeon_crtc_handle_flip(rdev, 1);
  3550. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3551. DRM_DEBUG("IH: D2 vblank\n");
  3552. }
  3553. break;
  3554. case 1: /* D1 vline */
  3555. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3556. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3557. DRM_DEBUG("IH: D2 vline\n");
  3558. }
  3559. break;
  3560. default:
  3561. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3562. break;
  3563. }
  3564. break;
  3565. case 19: /* HPD/DAC hotplug */
  3566. switch (src_data) {
  3567. case 0:
  3568. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3569. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3570. queue_hotplug = true;
  3571. DRM_DEBUG("IH: HPD1\n");
  3572. }
  3573. break;
  3574. case 1:
  3575. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3576. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3577. queue_hotplug = true;
  3578. DRM_DEBUG("IH: HPD2\n");
  3579. }
  3580. break;
  3581. case 4:
  3582. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3583. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3584. queue_hotplug = true;
  3585. DRM_DEBUG("IH: HPD3\n");
  3586. }
  3587. break;
  3588. case 5:
  3589. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3590. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3591. queue_hotplug = true;
  3592. DRM_DEBUG("IH: HPD4\n");
  3593. }
  3594. break;
  3595. case 10:
  3596. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3597. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3598. queue_hotplug = true;
  3599. DRM_DEBUG("IH: HPD5\n");
  3600. }
  3601. break;
  3602. case 12:
  3603. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3604. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3605. queue_hotplug = true;
  3606. DRM_DEBUG("IH: HPD6\n");
  3607. }
  3608. break;
  3609. default:
  3610. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3611. break;
  3612. }
  3613. break;
  3614. case 21: /* hdmi */
  3615. switch (src_data) {
  3616. case 4:
  3617. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3618. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3619. queue_hdmi = true;
  3620. DRM_DEBUG("IH: HDMI0\n");
  3621. }
  3622. break;
  3623. case 5:
  3624. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3625. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3626. queue_hdmi = true;
  3627. DRM_DEBUG("IH: HDMI1\n");
  3628. }
  3629. break;
  3630. default:
  3631. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3632. break;
  3633. }
  3634. break;
  3635. case 176: /* CP_INT in ring buffer */
  3636. case 177: /* CP_INT in IB1 */
  3637. case 178: /* CP_INT in IB2 */
  3638. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3639. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3640. break;
  3641. case 181: /* CP EOP event */
  3642. DRM_DEBUG("IH: CP EOP\n");
  3643. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3644. break;
  3645. case 224: /* DMA trap event */
  3646. DRM_DEBUG("IH: DMA trap\n");
  3647. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3648. break;
  3649. case 233: /* GUI IDLE */
  3650. DRM_DEBUG("IH: GUI idle\n");
  3651. break;
  3652. default:
  3653. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3654. break;
  3655. }
  3656. /* wptr/rptr are in bytes! */
  3657. rptr += 16;
  3658. rptr &= rdev->ih.ptr_mask;
  3659. }
  3660. if (queue_hotplug)
  3661. schedule_work(&rdev->hotplug_work);
  3662. if (queue_hdmi)
  3663. schedule_work(&rdev->audio_work);
  3664. rdev->ih.rptr = rptr;
  3665. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3666. atomic_set(&rdev->ih.lock, 0);
  3667. /* make sure wptr hasn't changed while processing */
  3668. wptr = r600_get_ih_wptr(rdev);
  3669. if (wptr != rptr)
  3670. goto restart_ih;
  3671. return IRQ_HANDLED;
  3672. }
  3673. /*
  3674. * Debugfs info
  3675. */
  3676. #if defined(CONFIG_DEBUG_FS)
  3677. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3678. {
  3679. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3680. struct drm_device *dev = node->minor->dev;
  3681. struct radeon_device *rdev = dev->dev_private;
  3682. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3683. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3684. return 0;
  3685. }
  3686. static struct drm_info_list r600_mc_info_list[] = {
  3687. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3688. };
  3689. #endif
  3690. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3691. {
  3692. #if defined(CONFIG_DEBUG_FS)
  3693. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3694. #else
  3695. return 0;
  3696. #endif
  3697. }
  3698. /**
  3699. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3700. * rdev: radeon device structure
  3701. * bo: buffer object struct which userspace is waiting for idle
  3702. *
  3703. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3704. * through ring buffer, this leads to corruption in rendering, see
  3705. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3706. * directly perform HDP flush by writing register through MMIO.
  3707. */
  3708. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3709. {
  3710. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3711. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3712. * This seems to cause problems on some AGP cards. Just use the old
  3713. * method for them.
  3714. */
  3715. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3716. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3717. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3718. u32 tmp;
  3719. WREG32(HDP_DEBUG1, 0);
  3720. tmp = readl((void __iomem *)ptr);
  3721. } else
  3722. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3723. }
  3724. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3725. {
  3726. u32 link_width_cntl, mask, target_reg;
  3727. if (rdev->flags & RADEON_IS_IGP)
  3728. return;
  3729. if (!(rdev->flags & RADEON_IS_PCIE))
  3730. return;
  3731. /* x2 cards have a special sequence */
  3732. if (ASIC_IS_X2(rdev))
  3733. return;
  3734. /* FIXME wait for idle */
  3735. switch (lanes) {
  3736. case 0:
  3737. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3738. break;
  3739. case 1:
  3740. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3741. break;
  3742. case 2:
  3743. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3744. break;
  3745. case 4:
  3746. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3747. break;
  3748. case 8:
  3749. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3750. break;
  3751. case 12:
  3752. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3753. break;
  3754. case 16:
  3755. default:
  3756. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3757. break;
  3758. }
  3759. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3760. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3761. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3762. return;
  3763. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3764. return;
  3765. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3766. RADEON_PCIE_LC_RECONFIG_NOW |
  3767. R600_PCIE_LC_RENEGOTIATE_EN |
  3768. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3769. link_width_cntl |= mask;
  3770. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3771. /* some northbridges can renegotiate the link rather than requiring
  3772. * a complete re-config.
  3773. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3774. */
  3775. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3776. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3777. else
  3778. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3779. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3780. RADEON_PCIE_LC_RECONFIG_NOW));
  3781. if (rdev->family >= CHIP_RV770)
  3782. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3783. else
  3784. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3785. /* wait for lane set to complete */
  3786. link_width_cntl = RREG32(target_reg);
  3787. while (link_width_cntl == 0xffffffff)
  3788. link_width_cntl = RREG32(target_reg);
  3789. }
  3790. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3791. {
  3792. u32 link_width_cntl;
  3793. if (rdev->flags & RADEON_IS_IGP)
  3794. return 0;
  3795. if (!(rdev->flags & RADEON_IS_PCIE))
  3796. return 0;
  3797. /* x2 cards have a special sequence */
  3798. if (ASIC_IS_X2(rdev))
  3799. return 0;
  3800. /* FIXME wait for idle */
  3801. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3802. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3803. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3804. return 0;
  3805. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3806. return 1;
  3807. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3808. return 2;
  3809. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3810. return 4;
  3811. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3812. return 8;
  3813. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3814. default:
  3815. return 16;
  3816. }
  3817. }
  3818. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3819. {
  3820. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3821. u16 link_cntl2;
  3822. u32 mask;
  3823. int ret;
  3824. if (radeon_pcie_gen2 == 0)
  3825. return;
  3826. if (rdev->flags & RADEON_IS_IGP)
  3827. return;
  3828. if (!(rdev->flags & RADEON_IS_PCIE))
  3829. return;
  3830. /* x2 cards have a special sequence */
  3831. if (ASIC_IS_X2(rdev))
  3832. return;
  3833. /* only RV6xx+ chips are supported */
  3834. if (rdev->family <= CHIP_R600)
  3835. return;
  3836. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3837. if (ret != 0)
  3838. return;
  3839. if (!(mask & DRM_PCIE_SPEED_50))
  3840. return;
  3841. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3842. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3843. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3844. return;
  3845. }
  3846. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3847. /* 55 nm r6xx asics */
  3848. if ((rdev->family == CHIP_RV670) ||
  3849. (rdev->family == CHIP_RV620) ||
  3850. (rdev->family == CHIP_RV635)) {
  3851. /* advertise upconfig capability */
  3852. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3853. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3854. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3855. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3856. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3857. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3858. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3859. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3860. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3861. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3862. } else {
  3863. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3864. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3865. }
  3866. }
  3867. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3868. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3869. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3870. /* 55 nm r6xx asics */
  3871. if ((rdev->family == CHIP_RV670) ||
  3872. (rdev->family == CHIP_RV620) ||
  3873. (rdev->family == CHIP_RV635)) {
  3874. WREG32(MM_CFGREGS_CNTL, 0x8);
  3875. link_cntl2 = RREG32(0x4088);
  3876. WREG32(MM_CFGREGS_CNTL, 0);
  3877. /* not supported yet */
  3878. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3879. return;
  3880. }
  3881. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3882. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3883. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3884. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3885. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3886. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3887. tmp = RREG32(0x541c);
  3888. WREG32(0x541c, tmp | 0x8);
  3889. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3890. link_cntl2 = RREG16(0x4088);
  3891. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3892. link_cntl2 |= 0x2;
  3893. WREG16(0x4088, link_cntl2);
  3894. WREG32(MM_CFGREGS_CNTL, 0);
  3895. if ((rdev->family == CHIP_RV670) ||
  3896. (rdev->family == CHIP_RV620) ||
  3897. (rdev->family == CHIP_RV635)) {
  3898. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3899. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3900. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3901. } else {
  3902. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3903. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3904. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3905. }
  3906. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3907. speed_cntl |= LC_GEN2_EN_STRAP;
  3908. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3909. } else {
  3910. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3911. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3912. if (1)
  3913. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3914. else
  3915. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3916. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3917. }
  3918. }
  3919. /**
  3920. * r600_get_gpu_clock - return GPU clock counter snapshot
  3921. *
  3922. * @rdev: radeon_device pointer
  3923. *
  3924. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3925. * Returns the 64 bit clock counter snapshot.
  3926. */
  3927. uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
  3928. {
  3929. uint64_t clock;
  3930. mutex_lock(&rdev->gpu_clock_mutex);
  3931. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3932. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3933. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3934. mutex_unlock(&rdev->gpu_clock_mutex);
  3935. return clock;
  3936. }