r600_cs.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 log_nsamples;
  48. u32 nsamples;
  49. u32 cb_color_base_last[8];
  50. struct radeon_bo *cb_color_bo[8];
  51. u64 cb_color_bo_mc[8];
  52. u64 cb_color_bo_offset[8];
  53. struct radeon_bo *cb_color_frag_bo[8];
  54. u64 cb_color_frag_offset[8];
  55. struct radeon_bo *cb_color_tile_bo[8];
  56. u64 cb_color_tile_offset[8];
  57. u32 cb_color_mask[8];
  58. u32 cb_color_info[8];
  59. u32 cb_color_view[8];
  60. u32 cb_color_size_idx[8]; /* unused */
  61. u32 cb_target_mask;
  62. u32 cb_shader_mask; /* unused */
  63. u32 cb_color_size[8];
  64. u32 vgt_strmout_en;
  65. u32 vgt_strmout_buffer_en;
  66. struct radeon_bo *vgt_strmout_bo[4];
  67. u64 vgt_strmout_bo_mc[4]; /* unused */
  68. u32 vgt_strmout_bo_offset[4];
  69. u32 vgt_strmout_size[4];
  70. u32 db_depth_control;
  71. u32 db_depth_info;
  72. u32 db_depth_size_idx;
  73. u32 db_depth_view;
  74. u32 db_depth_size;
  75. u32 db_offset;
  76. struct radeon_bo *db_bo;
  77. u64 db_bo_mc;
  78. bool sx_misc_kill_all_prims;
  79. bool cb_dirty;
  80. bool db_dirty;
  81. bool streamout_dirty;
  82. struct radeon_bo *htile_bo;
  83. u64 htile_offset;
  84. u32 htile_surface;
  85. };
  86. #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
  87. #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
  88. #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 4, 0, CHIP_R600 }
  89. #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
  90. #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 8, 0, CHIP_R600 }
  91. #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
  92. #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
  93. #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
  94. struct gpu_formats {
  95. unsigned blockwidth;
  96. unsigned blockheight;
  97. unsigned blocksize;
  98. unsigned valid_color;
  99. enum radeon_family min_family;
  100. };
  101. static const struct gpu_formats color_formats_table[] = {
  102. /* 8 bit */
  103. FMT_8_BIT(V_038004_COLOR_8, 1),
  104. FMT_8_BIT(V_038004_COLOR_4_4, 1),
  105. FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
  106. FMT_8_BIT(V_038004_FMT_1, 0),
  107. /* 16-bit */
  108. FMT_16_BIT(V_038004_COLOR_16, 1),
  109. FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
  110. FMT_16_BIT(V_038004_COLOR_8_8, 1),
  111. FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
  112. FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
  113. FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
  114. FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
  115. FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
  116. /* 24-bit */
  117. FMT_24_BIT(V_038004_FMT_8_8_8),
  118. /* 32-bit */
  119. FMT_32_BIT(V_038004_COLOR_32, 1),
  120. FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
  121. FMT_32_BIT(V_038004_COLOR_16_16, 1),
  122. FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
  123. FMT_32_BIT(V_038004_COLOR_8_24, 1),
  124. FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
  125. FMT_32_BIT(V_038004_COLOR_24_8, 1),
  126. FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
  127. FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
  128. FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
  129. FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
  130. FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
  131. FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
  132. FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
  133. FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
  134. FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
  135. FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
  136. FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
  137. /* 48-bit */
  138. FMT_48_BIT(V_038004_FMT_16_16_16),
  139. FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
  140. /* 64-bit */
  141. FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
  142. FMT_64_BIT(V_038004_COLOR_32_32, 1),
  143. FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
  144. FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
  145. FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
  146. FMT_96_BIT(V_038004_FMT_32_32_32),
  147. FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
  148. /* 128-bit */
  149. FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
  150. FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
  151. [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
  152. [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
  153. /* block compressed formats */
  154. [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
  155. [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
  156. [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
  157. [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
  158. [V_038004_FMT_BC5] = { 4, 4, 16, 0},
  159. [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  160. [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  161. /* The other Evergreen formats */
  162. [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
  163. };
  164. bool r600_fmt_is_valid_color(u32 format)
  165. {
  166. if (format >= ARRAY_SIZE(color_formats_table))
  167. return false;
  168. if (color_formats_table[format].valid_color)
  169. return true;
  170. return false;
  171. }
  172. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family)
  173. {
  174. if (format >= ARRAY_SIZE(color_formats_table))
  175. return false;
  176. if (family < color_formats_table[format].min_family)
  177. return false;
  178. if (color_formats_table[format].blockwidth > 0)
  179. return true;
  180. return false;
  181. }
  182. int r600_fmt_get_blocksize(u32 format)
  183. {
  184. if (format >= ARRAY_SIZE(color_formats_table))
  185. return 0;
  186. return color_formats_table[format].blocksize;
  187. }
  188. int r600_fmt_get_nblocksx(u32 format, u32 w)
  189. {
  190. unsigned bw;
  191. if (format >= ARRAY_SIZE(color_formats_table))
  192. return 0;
  193. bw = color_formats_table[format].blockwidth;
  194. if (bw == 0)
  195. return 0;
  196. return (w + bw - 1) / bw;
  197. }
  198. int r600_fmt_get_nblocksy(u32 format, u32 h)
  199. {
  200. unsigned bh;
  201. if (format >= ARRAY_SIZE(color_formats_table))
  202. return 0;
  203. bh = color_formats_table[format].blockheight;
  204. if (bh == 0)
  205. return 0;
  206. return (h + bh - 1) / bh;
  207. }
  208. struct array_mode_checker {
  209. int array_mode;
  210. u32 group_size;
  211. u32 nbanks;
  212. u32 npipes;
  213. u32 nsamples;
  214. u32 blocksize;
  215. };
  216. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  217. static int r600_get_array_mode_alignment(struct array_mode_checker *values,
  218. u32 *pitch_align,
  219. u32 *height_align,
  220. u32 *depth_align,
  221. u64 *base_align)
  222. {
  223. u32 tile_width = 8;
  224. u32 tile_height = 8;
  225. u32 macro_tile_width = values->nbanks;
  226. u32 macro_tile_height = values->npipes;
  227. u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
  228. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  229. switch (values->array_mode) {
  230. case ARRAY_LINEAR_GENERAL:
  231. /* technically tile_width/_height for pitch/height */
  232. *pitch_align = 1; /* tile_width */
  233. *height_align = 1; /* tile_height */
  234. *depth_align = 1;
  235. *base_align = 1;
  236. break;
  237. case ARRAY_LINEAR_ALIGNED:
  238. *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
  239. *height_align = 1;
  240. *depth_align = 1;
  241. *base_align = values->group_size;
  242. break;
  243. case ARRAY_1D_TILED_THIN1:
  244. *pitch_align = max((u32)tile_width,
  245. (u32)(values->group_size /
  246. (tile_height * values->blocksize * values->nsamples)));
  247. *height_align = tile_height;
  248. *depth_align = 1;
  249. *base_align = values->group_size;
  250. break;
  251. case ARRAY_2D_TILED_THIN1:
  252. *pitch_align = max((u32)macro_tile_width * tile_width,
  253. (u32)((values->group_size * values->nbanks) /
  254. (values->blocksize * values->nsamples * tile_width)));
  255. *height_align = macro_tile_height * tile_height;
  256. *depth_align = 1;
  257. *base_align = max(macro_tile_bytes,
  258. (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
  259. break;
  260. default:
  261. return -EINVAL;
  262. }
  263. return 0;
  264. }
  265. static void r600_cs_track_init(struct r600_cs_track *track)
  266. {
  267. int i;
  268. /* assume DX9 mode */
  269. track->sq_config = DX9_CONSTS;
  270. for (i = 0; i < 8; i++) {
  271. track->cb_color_base_last[i] = 0;
  272. track->cb_color_size[i] = 0;
  273. track->cb_color_size_idx[i] = 0;
  274. track->cb_color_info[i] = 0;
  275. track->cb_color_view[i] = 0xFFFFFFFF;
  276. track->cb_color_bo[i] = NULL;
  277. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  278. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  279. }
  280. track->cb_target_mask = 0xFFFFFFFF;
  281. track->cb_shader_mask = 0xFFFFFFFF;
  282. track->cb_dirty = true;
  283. track->db_bo = NULL;
  284. track->db_bo_mc = 0xFFFFFFFF;
  285. /* assume the biggest format and that htile is enabled */
  286. track->db_depth_info = 7 | (1 << 25);
  287. track->db_depth_view = 0xFFFFC000;
  288. track->db_depth_size = 0xFFFFFFFF;
  289. track->db_depth_size_idx = 0;
  290. track->db_depth_control = 0xFFFFFFFF;
  291. track->db_dirty = true;
  292. track->htile_bo = NULL;
  293. track->htile_offset = 0xFFFFFFFF;
  294. track->htile_surface = 0;
  295. for (i = 0; i < 4; i++) {
  296. track->vgt_strmout_size[i] = 0;
  297. track->vgt_strmout_bo[i] = NULL;
  298. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  299. track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
  300. }
  301. track->streamout_dirty = true;
  302. track->sx_misc_kill_all_prims = false;
  303. }
  304. static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  305. {
  306. struct r600_cs_track *track = p->track;
  307. u32 slice_tile_max, size, tmp;
  308. u32 height, height_align, pitch, pitch_align, depth_align;
  309. u64 base_offset, base_align;
  310. struct array_mode_checker array_check;
  311. volatile u32 *ib = p->ib.ptr;
  312. unsigned array_mode;
  313. u32 format;
  314. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  315. format = G_0280A0_FORMAT(track->cb_color_info[i]);
  316. if (!r600_fmt_is_valid_color(format)) {
  317. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  318. __func__, __LINE__, format,
  319. i, track->cb_color_info[i]);
  320. return -EINVAL;
  321. }
  322. /* pitch in pixels */
  323. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  324. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  325. slice_tile_max *= 64;
  326. height = slice_tile_max / pitch;
  327. if (height > 8192)
  328. height = 8192;
  329. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  330. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  331. array_check.array_mode = array_mode;
  332. array_check.group_size = track->group_size;
  333. array_check.nbanks = track->nbanks;
  334. array_check.npipes = track->npipes;
  335. array_check.nsamples = track->nsamples;
  336. array_check.blocksize = r600_fmt_get_blocksize(format);
  337. if (r600_get_array_mode_alignment(&array_check,
  338. &pitch_align, &height_align, &depth_align, &base_align)) {
  339. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  340. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  341. track->cb_color_info[i]);
  342. return -EINVAL;
  343. }
  344. switch (array_mode) {
  345. case V_0280A0_ARRAY_LINEAR_GENERAL:
  346. break;
  347. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  348. break;
  349. case V_0280A0_ARRAY_1D_TILED_THIN1:
  350. /* avoid breaking userspace */
  351. if (height > 7)
  352. height &= ~0x7;
  353. break;
  354. case V_0280A0_ARRAY_2D_TILED_THIN1:
  355. break;
  356. default:
  357. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  358. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  359. track->cb_color_info[i]);
  360. return -EINVAL;
  361. }
  362. if (!IS_ALIGNED(pitch, pitch_align)) {
  363. dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
  364. __func__, __LINE__, pitch, pitch_align, array_mode);
  365. return -EINVAL;
  366. }
  367. if (!IS_ALIGNED(height, height_align)) {
  368. dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
  369. __func__, __LINE__, height, height_align, array_mode);
  370. return -EINVAL;
  371. }
  372. if (!IS_ALIGNED(base_offset, base_align)) {
  373. dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
  374. base_offset, base_align, array_mode);
  375. return -EINVAL;
  376. }
  377. /* check offset */
  378. tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) * r600_fmt_get_blocksize(format);
  379. switch (array_mode) {
  380. default:
  381. case V_0280A0_ARRAY_LINEAR_GENERAL:
  382. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  383. tmp += track->cb_color_view[i] & 0xFF;
  384. break;
  385. case V_0280A0_ARRAY_1D_TILED_THIN1:
  386. case V_0280A0_ARRAY_2D_TILED_THIN1:
  387. tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp;
  388. break;
  389. }
  390. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  391. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  392. /* the initial DDX does bad things with the CB size occasionally */
  393. /* it rounds up height too far for slice tile max but the BO is smaller */
  394. /* r600c,g also seem to flush at bad times in some apps resulting in
  395. * bogus values here. So for linear just allow anything to avoid breaking
  396. * broken userspace.
  397. */
  398. } else {
  399. dev_warn(p->dev, "%s offset[%d] %d %llu %d %lu too big (%d %d) (%d %d %d)\n",
  400. __func__, i, array_mode,
  401. track->cb_color_bo_offset[i], tmp,
  402. radeon_bo_size(track->cb_color_bo[i]),
  403. pitch, height, r600_fmt_get_nblocksx(format, pitch),
  404. r600_fmt_get_nblocksy(format, height),
  405. r600_fmt_get_blocksize(format));
  406. return -EINVAL;
  407. }
  408. }
  409. /* limit max tile */
  410. tmp = (height * pitch) >> 6;
  411. if (tmp < slice_tile_max)
  412. slice_tile_max = tmp;
  413. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  414. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  415. ib[track->cb_color_size_idx[i]] = tmp;
  416. /* FMASK/CMASK */
  417. switch (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  418. case V_0280A0_TILE_DISABLE:
  419. break;
  420. case V_0280A0_FRAG_ENABLE:
  421. if (track->nsamples > 1) {
  422. uint32_t tile_max = G_028100_FMASK_TILE_MAX(track->cb_color_mask[i]);
  423. /* the tile size is 8x8, but the size is in units of bits.
  424. * for bytes, do just * 8. */
  425. uint32_t bytes = track->nsamples * track->log_nsamples * 8 * (tile_max + 1);
  426. if (bytes + track->cb_color_frag_offset[i] >
  427. radeon_bo_size(track->cb_color_frag_bo[i])) {
  428. dev_warn(p->dev, "%s FMASK_TILE_MAX too large "
  429. "(tile_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n",
  430. __func__, tile_max, bytes,
  431. track->cb_color_frag_offset[i],
  432. radeon_bo_size(track->cb_color_frag_bo[i]));
  433. return -EINVAL;
  434. }
  435. }
  436. /* fall through */
  437. case V_0280A0_CLEAR_ENABLE:
  438. {
  439. uint32_t block_max = G_028100_CMASK_BLOCK_MAX(track->cb_color_mask[i]);
  440. /* One block = 128x128 pixels, one 8x8 tile has 4 bits..
  441. * (128*128) / (8*8) / 2 = 128 bytes per block. */
  442. uint32_t bytes = (block_max + 1) * 128;
  443. if (bytes + track->cb_color_tile_offset[i] >
  444. radeon_bo_size(track->cb_color_tile_bo[i])) {
  445. dev_warn(p->dev, "%s CMASK_BLOCK_MAX too large "
  446. "(block_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n",
  447. __func__, block_max, bytes,
  448. track->cb_color_tile_offset[i],
  449. radeon_bo_size(track->cb_color_tile_bo[i]));
  450. return -EINVAL;
  451. }
  452. break;
  453. }
  454. default:
  455. dev_warn(p->dev, "%s invalid tile mode\n", __func__);
  456. return -EINVAL;
  457. }
  458. return 0;
  459. }
  460. static int r600_cs_track_validate_db(struct radeon_cs_parser *p)
  461. {
  462. struct r600_cs_track *track = p->track;
  463. u32 nviews, bpe, ntiles, size, slice_tile_max, tmp;
  464. u32 height_align, pitch_align, depth_align;
  465. u32 pitch = 8192;
  466. u32 height = 8192;
  467. u64 base_offset, base_align;
  468. struct array_mode_checker array_check;
  469. int array_mode;
  470. volatile u32 *ib = p->ib.ptr;
  471. if (track->db_bo == NULL) {
  472. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  473. return -EINVAL;
  474. }
  475. switch (G_028010_FORMAT(track->db_depth_info)) {
  476. case V_028010_DEPTH_16:
  477. bpe = 2;
  478. break;
  479. case V_028010_DEPTH_X8_24:
  480. case V_028010_DEPTH_8_24:
  481. case V_028010_DEPTH_X8_24_FLOAT:
  482. case V_028010_DEPTH_8_24_FLOAT:
  483. case V_028010_DEPTH_32_FLOAT:
  484. bpe = 4;
  485. break;
  486. case V_028010_DEPTH_X24_8_32_FLOAT:
  487. bpe = 8;
  488. break;
  489. default:
  490. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  491. return -EINVAL;
  492. }
  493. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  494. if (!track->db_depth_size_idx) {
  495. dev_warn(p->dev, "z/stencil buffer size not set\n");
  496. return -EINVAL;
  497. }
  498. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  499. tmp = (tmp / bpe) >> 6;
  500. if (!tmp) {
  501. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  502. track->db_depth_size, bpe, track->db_offset,
  503. radeon_bo_size(track->db_bo));
  504. return -EINVAL;
  505. }
  506. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  507. } else {
  508. size = radeon_bo_size(track->db_bo);
  509. /* pitch in pixels */
  510. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  511. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  512. slice_tile_max *= 64;
  513. height = slice_tile_max / pitch;
  514. if (height > 8192)
  515. height = 8192;
  516. base_offset = track->db_bo_mc + track->db_offset;
  517. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  518. array_check.array_mode = array_mode;
  519. array_check.group_size = track->group_size;
  520. array_check.nbanks = track->nbanks;
  521. array_check.npipes = track->npipes;
  522. array_check.nsamples = track->nsamples;
  523. array_check.blocksize = bpe;
  524. if (r600_get_array_mode_alignment(&array_check,
  525. &pitch_align, &height_align, &depth_align, &base_align)) {
  526. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  527. G_028010_ARRAY_MODE(track->db_depth_info),
  528. track->db_depth_info);
  529. return -EINVAL;
  530. }
  531. switch (array_mode) {
  532. case V_028010_ARRAY_1D_TILED_THIN1:
  533. /* don't break userspace */
  534. height &= ~0x7;
  535. break;
  536. case V_028010_ARRAY_2D_TILED_THIN1:
  537. break;
  538. default:
  539. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  540. G_028010_ARRAY_MODE(track->db_depth_info),
  541. track->db_depth_info);
  542. return -EINVAL;
  543. }
  544. if (!IS_ALIGNED(pitch, pitch_align)) {
  545. dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
  546. __func__, __LINE__, pitch, pitch_align, array_mode);
  547. return -EINVAL;
  548. }
  549. if (!IS_ALIGNED(height, height_align)) {
  550. dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
  551. __func__, __LINE__, height, height_align, array_mode);
  552. return -EINVAL;
  553. }
  554. if (!IS_ALIGNED(base_offset, base_align)) {
  555. dev_warn(p->dev, "%s offset 0x%llx, 0x%llx, %d not aligned\n", __func__,
  556. base_offset, base_align, array_mode);
  557. return -EINVAL;
  558. }
  559. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  560. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  561. tmp = ntiles * bpe * 64 * nviews;
  562. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  563. dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
  564. array_mode,
  565. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  566. radeon_bo_size(track->db_bo));
  567. return -EINVAL;
  568. }
  569. }
  570. /* hyperz */
  571. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  572. unsigned long size;
  573. unsigned nbx, nby;
  574. if (track->htile_bo == NULL) {
  575. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  576. __func__, __LINE__, track->db_depth_info);
  577. return -EINVAL;
  578. }
  579. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  580. dev_warn(p->dev, "%s:%d htile can't be enabled with bogus db_depth_size 0x%08x\n",
  581. __func__, __LINE__, track->db_depth_size);
  582. return -EINVAL;
  583. }
  584. nbx = pitch;
  585. nby = height;
  586. if (G_028D24_LINEAR(track->htile_surface)) {
  587. /* nbx must be 16 htiles aligned == 16 * 8 pixel aligned */
  588. nbx = round_up(nbx, 16 * 8);
  589. /* nby is npipes htiles aligned == npipes * 8 pixel aligned */
  590. nby = round_up(nby, track->npipes * 8);
  591. } else {
  592. /* htile widht & nby (8 or 4) make 2 bits number */
  593. tmp = track->htile_surface & 3;
  594. /* align is htile align * 8, htile align vary according to
  595. * number of pipe and tile width and nby
  596. */
  597. switch (track->npipes) {
  598. case 8:
  599. switch (tmp) {
  600. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  601. nbx = round_up(nbx, 64 * 8);
  602. nby = round_up(nby, 64 * 8);
  603. break;
  604. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  605. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  606. nbx = round_up(nbx, 64 * 8);
  607. nby = round_up(nby, 32 * 8);
  608. break;
  609. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  610. nbx = round_up(nbx, 32 * 8);
  611. nby = round_up(nby, 32 * 8);
  612. break;
  613. default:
  614. return -EINVAL;
  615. }
  616. break;
  617. case 4:
  618. switch (tmp) {
  619. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  620. nbx = round_up(nbx, 64 * 8);
  621. nby = round_up(nby, 32 * 8);
  622. break;
  623. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  624. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  625. nbx = round_up(nbx, 32 * 8);
  626. nby = round_up(nby, 32 * 8);
  627. break;
  628. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  629. nbx = round_up(nbx, 32 * 8);
  630. nby = round_up(nby, 16 * 8);
  631. break;
  632. default:
  633. return -EINVAL;
  634. }
  635. break;
  636. case 2:
  637. switch (tmp) {
  638. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  639. nbx = round_up(nbx, 32 * 8);
  640. nby = round_up(nby, 32 * 8);
  641. break;
  642. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  643. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  644. nbx = round_up(nbx, 32 * 8);
  645. nby = round_up(nby, 16 * 8);
  646. break;
  647. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  648. nbx = round_up(nbx, 16 * 8);
  649. nby = round_up(nby, 16 * 8);
  650. break;
  651. default:
  652. return -EINVAL;
  653. }
  654. break;
  655. case 1:
  656. switch (tmp) {
  657. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  658. nbx = round_up(nbx, 32 * 8);
  659. nby = round_up(nby, 16 * 8);
  660. break;
  661. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  662. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  663. nbx = round_up(nbx, 16 * 8);
  664. nby = round_up(nby, 16 * 8);
  665. break;
  666. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  667. nbx = round_up(nbx, 16 * 8);
  668. nby = round_up(nby, 8 * 8);
  669. break;
  670. default:
  671. return -EINVAL;
  672. }
  673. break;
  674. default:
  675. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  676. __func__, __LINE__, track->npipes);
  677. return -EINVAL;
  678. }
  679. }
  680. /* compute number of htile */
  681. nbx = G_028D24_HTILE_WIDTH(track->htile_surface) ? nbx / 8 : nbx / 4;
  682. nby = G_028D24_HTILE_HEIGHT(track->htile_surface) ? nby / 8 : nby / 4;
  683. size = nbx * nby * 4;
  684. size += track->htile_offset;
  685. if (size > radeon_bo_size(track->htile_bo)) {
  686. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  687. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  688. size, nbx, nby);
  689. return -EINVAL;
  690. }
  691. }
  692. track->db_dirty = false;
  693. return 0;
  694. }
  695. static int r600_cs_track_check(struct radeon_cs_parser *p)
  696. {
  697. struct r600_cs_track *track = p->track;
  698. u32 tmp;
  699. int r, i;
  700. /* on legacy kernel we don't perform advanced check */
  701. if (p->rdev == NULL)
  702. return 0;
  703. /* check streamout */
  704. if (track->streamout_dirty && track->vgt_strmout_en) {
  705. for (i = 0; i < 4; i++) {
  706. if (track->vgt_strmout_buffer_en & (1 << i)) {
  707. if (track->vgt_strmout_bo[i]) {
  708. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  709. (u64)track->vgt_strmout_size[i];
  710. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  711. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  712. i, offset,
  713. radeon_bo_size(track->vgt_strmout_bo[i]));
  714. return -EINVAL;
  715. }
  716. } else {
  717. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  718. return -EINVAL;
  719. }
  720. }
  721. }
  722. track->streamout_dirty = false;
  723. }
  724. if (track->sx_misc_kill_all_prims)
  725. return 0;
  726. /* check that we have a cb for each enabled target, we don't check
  727. * shader_mask because it seems mesa isn't always setting it :(
  728. */
  729. if (track->cb_dirty) {
  730. tmp = track->cb_target_mask;
  731. for (i = 0; i < 8; i++) {
  732. if ((tmp >> (i * 4)) & 0xF) {
  733. /* at least one component is enabled */
  734. if (track->cb_color_bo[i] == NULL) {
  735. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  736. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  737. return -EINVAL;
  738. }
  739. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  740. r = r600_cs_track_validate_cb(p, i);
  741. if (r)
  742. return r;
  743. }
  744. }
  745. track->cb_dirty = false;
  746. }
  747. /* Check depth buffer */
  748. if (track->db_dirty &&
  749. G_028010_FORMAT(track->db_depth_info) != V_028010_DEPTH_INVALID &&
  750. (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  751. G_028800_Z_ENABLE(track->db_depth_control))) {
  752. r = r600_cs_track_validate_db(p);
  753. if (r)
  754. return r;
  755. }
  756. return 0;
  757. }
  758. /**
  759. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  760. * @parser: parser structure holding parsing context.
  761. * @pkt: where to store packet informations
  762. *
  763. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  764. * if packet is bigger than remaining ib size. or if packets is unknown.
  765. **/
  766. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  767. struct radeon_cs_packet *pkt,
  768. unsigned idx)
  769. {
  770. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  771. uint32_t header;
  772. if (idx >= ib_chunk->length_dw) {
  773. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  774. idx, ib_chunk->length_dw);
  775. return -EINVAL;
  776. }
  777. header = radeon_get_ib_value(p, idx);
  778. pkt->idx = idx;
  779. pkt->type = CP_PACKET_GET_TYPE(header);
  780. pkt->count = CP_PACKET_GET_COUNT(header);
  781. pkt->one_reg_wr = 0;
  782. switch (pkt->type) {
  783. case PACKET_TYPE0:
  784. pkt->reg = CP_PACKET0_GET_REG(header);
  785. break;
  786. case PACKET_TYPE3:
  787. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  788. break;
  789. case PACKET_TYPE2:
  790. pkt->count = -1;
  791. break;
  792. default:
  793. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  794. return -EINVAL;
  795. }
  796. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  797. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  798. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  799. return -EINVAL;
  800. }
  801. return 0;
  802. }
  803. /**
  804. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  805. * @parser: parser structure holding parsing context.
  806. * @data: pointer to relocation data
  807. * @offset_start: starting offset
  808. * @offset_mask: offset mask (to align start offset on)
  809. * @reloc: reloc informations
  810. *
  811. * Check next packet is relocation packet3, do bo validation and compute
  812. * GPU offset using the provided start.
  813. **/
  814. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  815. struct radeon_cs_reloc **cs_reloc)
  816. {
  817. struct radeon_cs_chunk *relocs_chunk;
  818. struct radeon_cs_packet p3reloc;
  819. unsigned idx;
  820. int r;
  821. if (p->chunk_relocs_idx == -1) {
  822. DRM_ERROR("No relocation chunk !\n");
  823. return -EINVAL;
  824. }
  825. *cs_reloc = NULL;
  826. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  827. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  828. if (r) {
  829. return r;
  830. }
  831. p->idx += p3reloc.count + 2;
  832. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  833. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  834. p3reloc.idx);
  835. return -EINVAL;
  836. }
  837. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  838. if (idx >= relocs_chunk->length_dw) {
  839. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  840. idx, relocs_chunk->length_dw);
  841. return -EINVAL;
  842. }
  843. /* FIXME: we assume reloc size is 4 dwords */
  844. *cs_reloc = p->relocs_ptr[(idx / 4)];
  845. return 0;
  846. }
  847. /**
  848. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  849. * @parser: parser structure holding parsing context.
  850. * @data: pointer to relocation data
  851. * @offset_start: starting offset
  852. * @offset_mask: offset mask (to align start offset on)
  853. * @reloc: reloc informations
  854. *
  855. * Check next packet is relocation packet3, do bo validation and compute
  856. * GPU offset using the provided start.
  857. **/
  858. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  859. struct radeon_cs_reloc **cs_reloc)
  860. {
  861. struct radeon_cs_chunk *relocs_chunk;
  862. struct radeon_cs_packet p3reloc;
  863. unsigned idx;
  864. int r;
  865. if (p->chunk_relocs_idx == -1) {
  866. DRM_ERROR("No relocation chunk !\n");
  867. return -EINVAL;
  868. }
  869. *cs_reloc = NULL;
  870. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  871. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  872. if (r) {
  873. return r;
  874. }
  875. p->idx += p3reloc.count + 2;
  876. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  877. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  878. p3reloc.idx);
  879. return -EINVAL;
  880. }
  881. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  882. if (idx >= relocs_chunk->length_dw) {
  883. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  884. idx, relocs_chunk->length_dw);
  885. return -EINVAL;
  886. }
  887. *cs_reloc = p->relocs;
  888. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  889. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  890. return 0;
  891. }
  892. /**
  893. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  894. * @parser: parser structure holding parsing context.
  895. *
  896. * Check next packet is relocation packet3, do bo validation and compute
  897. * GPU offset using the provided start.
  898. **/
  899. static int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  900. {
  901. struct radeon_cs_packet p3reloc;
  902. int r;
  903. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  904. if (r) {
  905. return 0;
  906. }
  907. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  908. return 0;
  909. }
  910. return 1;
  911. }
  912. /**
  913. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  914. * @parser: parser structure holding parsing context.
  915. *
  916. * Userspace sends a special sequence for VLINE waits.
  917. * PACKET0 - VLINE_START_END + value
  918. * PACKET3 - WAIT_REG_MEM poll vline status reg
  919. * RELOC (P3) - crtc_id in reloc.
  920. *
  921. * This function parses this and relocates the VLINE START END
  922. * and WAIT_REG_MEM packets to the correct crtc.
  923. * It also detects a switched off crtc and nulls out the
  924. * wait in that case.
  925. */
  926. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  927. {
  928. struct drm_mode_object *obj;
  929. struct drm_crtc *crtc;
  930. struct radeon_crtc *radeon_crtc;
  931. struct radeon_cs_packet p3reloc, wait_reg_mem;
  932. int crtc_id;
  933. int r;
  934. uint32_t header, h_idx, reg, wait_reg_mem_info;
  935. volatile uint32_t *ib;
  936. ib = p->ib.ptr;
  937. /* parse the WAIT_REG_MEM */
  938. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  939. if (r)
  940. return r;
  941. /* check its a WAIT_REG_MEM */
  942. if (wait_reg_mem.type != PACKET_TYPE3 ||
  943. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  944. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  945. return -EINVAL;
  946. }
  947. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  948. /* bit 4 is reg (0) or mem (1) */
  949. if (wait_reg_mem_info & 0x10) {
  950. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  951. return -EINVAL;
  952. }
  953. /* waiting for value to be equal */
  954. if ((wait_reg_mem_info & 0x7) != 0x3) {
  955. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  956. return -EINVAL;
  957. }
  958. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  959. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  960. return -EINVAL;
  961. }
  962. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  963. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  964. return -EINVAL;
  965. }
  966. /* jump over the NOP */
  967. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  968. if (r)
  969. return r;
  970. h_idx = p->idx - 2;
  971. p->idx += wait_reg_mem.count + 2;
  972. p->idx += p3reloc.count + 2;
  973. header = radeon_get_ib_value(p, h_idx);
  974. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  975. reg = CP_PACKET0_GET_REG(header);
  976. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  977. if (!obj) {
  978. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  979. return -EINVAL;
  980. }
  981. crtc = obj_to_crtc(obj);
  982. radeon_crtc = to_radeon_crtc(crtc);
  983. crtc_id = radeon_crtc->crtc_id;
  984. if (!crtc->enabled) {
  985. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  986. ib[h_idx + 2] = PACKET2(0);
  987. ib[h_idx + 3] = PACKET2(0);
  988. ib[h_idx + 4] = PACKET2(0);
  989. ib[h_idx + 5] = PACKET2(0);
  990. ib[h_idx + 6] = PACKET2(0);
  991. ib[h_idx + 7] = PACKET2(0);
  992. ib[h_idx + 8] = PACKET2(0);
  993. } else if (crtc_id == 1) {
  994. switch (reg) {
  995. case AVIVO_D1MODE_VLINE_START_END:
  996. header &= ~R600_CP_PACKET0_REG_MASK;
  997. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  998. break;
  999. default:
  1000. DRM_ERROR("unknown crtc reloc\n");
  1001. return -EINVAL;
  1002. }
  1003. ib[h_idx] = header;
  1004. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  1005. }
  1006. return 0;
  1007. }
  1008. static int r600_packet0_check(struct radeon_cs_parser *p,
  1009. struct radeon_cs_packet *pkt,
  1010. unsigned idx, unsigned reg)
  1011. {
  1012. int r;
  1013. switch (reg) {
  1014. case AVIVO_D1MODE_VLINE_START_END:
  1015. r = r600_cs_packet_parse_vline(p);
  1016. if (r) {
  1017. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1018. idx, reg);
  1019. return r;
  1020. }
  1021. break;
  1022. default:
  1023. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1024. reg, idx);
  1025. return -EINVAL;
  1026. }
  1027. return 0;
  1028. }
  1029. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  1030. struct radeon_cs_packet *pkt)
  1031. {
  1032. unsigned reg, i;
  1033. unsigned idx;
  1034. int r;
  1035. idx = pkt->idx + 1;
  1036. reg = pkt->reg;
  1037. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  1038. r = r600_packet0_check(p, pkt, idx, reg);
  1039. if (r) {
  1040. return r;
  1041. }
  1042. }
  1043. return 0;
  1044. }
  1045. /**
  1046. * r600_cs_check_reg() - check if register is authorized or not
  1047. * @parser: parser structure holding parsing context
  1048. * @reg: register we are testing
  1049. * @idx: index into the cs buffer
  1050. *
  1051. * This function will test against r600_reg_safe_bm and return 0
  1052. * if register is safe. If register is not flag as safe this function
  1053. * will test it against a list of register needind special handling.
  1054. */
  1055. static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1056. {
  1057. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  1058. struct radeon_cs_reloc *reloc;
  1059. u32 m, i, tmp, *ib;
  1060. int r;
  1061. i = (reg >> 7);
  1062. if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
  1063. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1064. return -EINVAL;
  1065. }
  1066. m = 1 << ((reg >> 2) & 31);
  1067. if (!(r600_reg_safe_bm[i] & m))
  1068. return 0;
  1069. ib = p->ib.ptr;
  1070. switch (reg) {
  1071. /* force following reg to 0 in an attempt to disable out buffer
  1072. * which will need us to better understand how it works to perform
  1073. * security check on it (Jerome)
  1074. */
  1075. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  1076. case R_008C44_SQ_ESGS_RING_SIZE:
  1077. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  1078. case R_008C54_SQ_ESTMP_RING_SIZE:
  1079. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  1080. case R_008C74_SQ_FBUF_RING_SIZE:
  1081. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  1082. case R_008C5C_SQ_GSTMP_RING_SIZE:
  1083. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  1084. case R_008C4C_SQ_GSVS_RING_SIZE:
  1085. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  1086. case R_008C6C_SQ_PSTMP_RING_SIZE:
  1087. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  1088. case R_008C7C_SQ_REDUC_RING_SIZE:
  1089. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  1090. case R_008C64_SQ_VSTMP_RING_SIZE:
  1091. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  1092. /* get value to populate the IB don't remove */
  1093. tmp =radeon_get_ib_value(p, idx);
  1094. ib[idx] = 0;
  1095. break;
  1096. case SQ_CONFIG:
  1097. track->sq_config = radeon_get_ib_value(p, idx);
  1098. break;
  1099. case R_028800_DB_DEPTH_CONTROL:
  1100. track->db_depth_control = radeon_get_ib_value(p, idx);
  1101. track->db_dirty = true;
  1102. break;
  1103. case R_028010_DB_DEPTH_INFO:
  1104. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
  1105. r600_cs_packet_next_is_pkt3_nop(p)) {
  1106. r = r600_cs_packet_next_reloc(p, &reloc);
  1107. if (r) {
  1108. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1109. "0x%04X\n", reg);
  1110. return -EINVAL;
  1111. }
  1112. track->db_depth_info = radeon_get_ib_value(p, idx);
  1113. ib[idx] &= C_028010_ARRAY_MODE;
  1114. track->db_depth_info &= C_028010_ARRAY_MODE;
  1115. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1116. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  1117. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  1118. } else {
  1119. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  1120. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  1121. }
  1122. } else {
  1123. track->db_depth_info = radeon_get_ib_value(p, idx);
  1124. }
  1125. track->db_dirty = true;
  1126. break;
  1127. case R_028004_DB_DEPTH_VIEW:
  1128. track->db_depth_view = radeon_get_ib_value(p, idx);
  1129. track->db_dirty = true;
  1130. break;
  1131. case R_028000_DB_DEPTH_SIZE:
  1132. track->db_depth_size = radeon_get_ib_value(p, idx);
  1133. track->db_depth_size_idx = idx;
  1134. track->db_dirty = true;
  1135. break;
  1136. case R_028AB0_VGT_STRMOUT_EN:
  1137. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  1138. track->streamout_dirty = true;
  1139. break;
  1140. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  1141. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  1142. track->streamout_dirty = true;
  1143. break;
  1144. case VGT_STRMOUT_BUFFER_BASE_0:
  1145. case VGT_STRMOUT_BUFFER_BASE_1:
  1146. case VGT_STRMOUT_BUFFER_BASE_2:
  1147. case VGT_STRMOUT_BUFFER_BASE_3:
  1148. r = r600_cs_packet_next_reloc(p, &reloc);
  1149. if (r) {
  1150. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1151. "0x%04X\n", reg);
  1152. return -EINVAL;
  1153. }
  1154. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1155. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1156. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1157. track->vgt_strmout_bo[tmp] = reloc->robj;
  1158. track->vgt_strmout_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1159. track->streamout_dirty = true;
  1160. break;
  1161. case VGT_STRMOUT_BUFFER_SIZE_0:
  1162. case VGT_STRMOUT_BUFFER_SIZE_1:
  1163. case VGT_STRMOUT_BUFFER_SIZE_2:
  1164. case VGT_STRMOUT_BUFFER_SIZE_3:
  1165. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1166. /* size in register is DWs, convert to bytes */
  1167. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1168. track->streamout_dirty = true;
  1169. break;
  1170. case CP_COHER_BASE:
  1171. r = r600_cs_packet_next_reloc(p, &reloc);
  1172. if (r) {
  1173. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1174. "0x%04X\n", reg);
  1175. return -EINVAL;
  1176. }
  1177. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1178. break;
  1179. case R_028238_CB_TARGET_MASK:
  1180. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1181. track->cb_dirty = true;
  1182. break;
  1183. case R_02823C_CB_SHADER_MASK:
  1184. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1185. break;
  1186. case R_028C04_PA_SC_AA_CONFIG:
  1187. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  1188. track->log_nsamples = tmp;
  1189. track->nsamples = 1 << tmp;
  1190. track->cb_dirty = true;
  1191. break;
  1192. case R_0280A0_CB_COLOR0_INFO:
  1193. case R_0280A4_CB_COLOR1_INFO:
  1194. case R_0280A8_CB_COLOR2_INFO:
  1195. case R_0280AC_CB_COLOR3_INFO:
  1196. case R_0280B0_CB_COLOR4_INFO:
  1197. case R_0280B4_CB_COLOR5_INFO:
  1198. case R_0280B8_CB_COLOR6_INFO:
  1199. case R_0280BC_CB_COLOR7_INFO:
  1200. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
  1201. r600_cs_packet_next_is_pkt3_nop(p)) {
  1202. r = r600_cs_packet_next_reloc(p, &reloc);
  1203. if (r) {
  1204. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1205. return -EINVAL;
  1206. }
  1207. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  1208. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1209. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1210. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  1211. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  1212. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1213. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  1214. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  1215. }
  1216. } else {
  1217. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  1218. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1219. }
  1220. track->cb_dirty = true;
  1221. break;
  1222. case R_028080_CB_COLOR0_VIEW:
  1223. case R_028084_CB_COLOR1_VIEW:
  1224. case R_028088_CB_COLOR2_VIEW:
  1225. case R_02808C_CB_COLOR3_VIEW:
  1226. case R_028090_CB_COLOR4_VIEW:
  1227. case R_028094_CB_COLOR5_VIEW:
  1228. case R_028098_CB_COLOR6_VIEW:
  1229. case R_02809C_CB_COLOR7_VIEW:
  1230. tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4;
  1231. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1232. track->cb_dirty = true;
  1233. break;
  1234. case R_028060_CB_COLOR0_SIZE:
  1235. case R_028064_CB_COLOR1_SIZE:
  1236. case R_028068_CB_COLOR2_SIZE:
  1237. case R_02806C_CB_COLOR3_SIZE:
  1238. case R_028070_CB_COLOR4_SIZE:
  1239. case R_028074_CB_COLOR5_SIZE:
  1240. case R_028078_CB_COLOR6_SIZE:
  1241. case R_02807C_CB_COLOR7_SIZE:
  1242. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  1243. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  1244. track->cb_color_size_idx[tmp] = idx;
  1245. track->cb_dirty = true;
  1246. break;
  1247. /* This register were added late, there is userspace
  1248. * which does provide relocation for those but set
  1249. * 0 offset. In order to avoid breaking old userspace
  1250. * we detect this and set address to point to last
  1251. * CB_COLOR0_BASE, note that if userspace doesn't set
  1252. * CB_COLOR0_BASE before this register we will report
  1253. * error. Old userspace always set CB_COLOR0_BASE
  1254. * before any of this.
  1255. */
  1256. case R_0280E0_CB_COLOR0_FRAG:
  1257. case R_0280E4_CB_COLOR1_FRAG:
  1258. case R_0280E8_CB_COLOR2_FRAG:
  1259. case R_0280EC_CB_COLOR3_FRAG:
  1260. case R_0280F0_CB_COLOR4_FRAG:
  1261. case R_0280F4_CB_COLOR5_FRAG:
  1262. case R_0280F8_CB_COLOR6_FRAG:
  1263. case R_0280FC_CB_COLOR7_FRAG:
  1264. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  1265. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1266. if (!track->cb_color_base_last[tmp]) {
  1267. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1268. return -EINVAL;
  1269. }
  1270. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  1271. track->cb_color_frag_offset[tmp] = track->cb_color_bo_offset[tmp];
  1272. ib[idx] = track->cb_color_base_last[tmp];
  1273. } else {
  1274. r = r600_cs_packet_next_reloc(p, &reloc);
  1275. if (r) {
  1276. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1277. return -EINVAL;
  1278. }
  1279. track->cb_color_frag_bo[tmp] = reloc->robj;
  1280. track->cb_color_frag_offset[tmp] = (u64)ib[idx] << 8;
  1281. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1282. }
  1283. if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
  1284. track->cb_dirty = true;
  1285. }
  1286. break;
  1287. case R_0280C0_CB_COLOR0_TILE:
  1288. case R_0280C4_CB_COLOR1_TILE:
  1289. case R_0280C8_CB_COLOR2_TILE:
  1290. case R_0280CC_CB_COLOR3_TILE:
  1291. case R_0280D0_CB_COLOR4_TILE:
  1292. case R_0280D4_CB_COLOR5_TILE:
  1293. case R_0280D8_CB_COLOR6_TILE:
  1294. case R_0280DC_CB_COLOR7_TILE:
  1295. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  1296. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1297. if (!track->cb_color_base_last[tmp]) {
  1298. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1299. return -EINVAL;
  1300. }
  1301. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  1302. track->cb_color_tile_offset[tmp] = track->cb_color_bo_offset[tmp];
  1303. ib[idx] = track->cb_color_base_last[tmp];
  1304. } else {
  1305. r = r600_cs_packet_next_reloc(p, &reloc);
  1306. if (r) {
  1307. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1308. return -EINVAL;
  1309. }
  1310. track->cb_color_tile_bo[tmp] = reloc->robj;
  1311. track->cb_color_tile_offset[tmp] = (u64)ib[idx] << 8;
  1312. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1313. }
  1314. if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
  1315. track->cb_dirty = true;
  1316. }
  1317. break;
  1318. case R_028100_CB_COLOR0_MASK:
  1319. case R_028104_CB_COLOR1_MASK:
  1320. case R_028108_CB_COLOR2_MASK:
  1321. case R_02810C_CB_COLOR3_MASK:
  1322. case R_028110_CB_COLOR4_MASK:
  1323. case R_028114_CB_COLOR5_MASK:
  1324. case R_028118_CB_COLOR6_MASK:
  1325. case R_02811C_CB_COLOR7_MASK:
  1326. tmp = (reg - R_028100_CB_COLOR0_MASK) / 4;
  1327. track->cb_color_mask[tmp] = ib[idx];
  1328. if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
  1329. track->cb_dirty = true;
  1330. }
  1331. break;
  1332. case CB_COLOR0_BASE:
  1333. case CB_COLOR1_BASE:
  1334. case CB_COLOR2_BASE:
  1335. case CB_COLOR3_BASE:
  1336. case CB_COLOR4_BASE:
  1337. case CB_COLOR5_BASE:
  1338. case CB_COLOR6_BASE:
  1339. case CB_COLOR7_BASE:
  1340. r = r600_cs_packet_next_reloc(p, &reloc);
  1341. if (r) {
  1342. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1343. "0x%04X\n", reg);
  1344. return -EINVAL;
  1345. }
  1346. tmp = (reg - CB_COLOR0_BASE) / 4;
  1347. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1348. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1349. track->cb_color_base_last[tmp] = ib[idx];
  1350. track->cb_color_bo[tmp] = reloc->robj;
  1351. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1352. track->cb_dirty = true;
  1353. break;
  1354. case DB_DEPTH_BASE:
  1355. r = r600_cs_packet_next_reloc(p, &reloc);
  1356. if (r) {
  1357. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1358. "0x%04X\n", reg);
  1359. return -EINVAL;
  1360. }
  1361. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  1362. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1363. track->db_bo = reloc->robj;
  1364. track->db_bo_mc = reloc->lobj.gpu_offset;
  1365. track->db_dirty = true;
  1366. break;
  1367. case DB_HTILE_DATA_BASE:
  1368. r = r600_cs_packet_next_reloc(p, &reloc);
  1369. if (r) {
  1370. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1371. "0x%04X\n", reg);
  1372. return -EINVAL;
  1373. }
  1374. track->htile_offset = radeon_get_ib_value(p, idx) << 8;
  1375. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1376. track->htile_bo = reloc->robj;
  1377. track->db_dirty = true;
  1378. break;
  1379. case DB_HTILE_SURFACE:
  1380. track->htile_surface = radeon_get_ib_value(p, idx);
  1381. track->db_dirty = true;
  1382. break;
  1383. case SQ_PGM_START_FS:
  1384. case SQ_PGM_START_ES:
  1385. case SQ_PGM_START_VS:
  1386. case SQ_PGM_START_GS:
  1387. case SQ_PGM_START_PS:
  1388. case SQ_ALU_CONST_CACHE_GS_0:
  1389. case SQ_ALU_CONST_CACHE_GS_1:
  1390. case SQ_ALU_CONST_CACHE_GS_2:
  1391. case SQ_ALU_CONST_CACHE_GS_3:
  1392. case SQ_ALU_CONST_CACHE_GS_4:
  1393. case SQ_ALU_CONST_CACHE_GS_5:
  1394. case SQ_ALU_CONST_CACHE_GS_6:
  1395. case SQ_ALU_CONST_CACHE_GS_7:
  1396. case SQ_ALU_CONST_CACHE_GS_8:
  1397. case SQ_ALU_CONST_CACHE_GS_9:
  1398. case SQ_ALU_CONST_CACHE_GS_10:
  1399. case SQ_ALU_CONST_CACHE_GS_11:
  1400. case SQ_ALU_CONST_CACHE_GS_12:
  1401. case SQ_ALU_CONST_CACHE_GS_13:
  1402. case SQ_ALU_CONST_CACHE_GS_14:
  1403. case SQ_ALU_CONST_CACHE_GS_15:
  1404. case SQ_ALU_CONST_CACHE_PS_0:
  1405. case SQ_ALU_CONST_CACHE_PS_1:
  1406. case SQ_ALU_CONST_CACHE_PS_2:
  1407. case SQ_ALU_CONST_CACHE_PS_3:
  1408. case SQ_ALU_CONST_CACHE_PS_4:
  1409. case SQ_ALU_CONST_CACHE_PS_5:
  1410. case SQ_ALU_CONST_CACHE_PS_6:
  1411. case SQ_ALU_CONST_CACHE_PS_7:
  1412. case SQ_ALU_CONST_CACHE_PS_8:
  1413. case SQ_ALU_CONST_CACHE_PS_9:
  1414. case SQ_ALU_CONST_CACHE_PS_10:
  1415. case SQ_ALU_CONST_CACHE_PS_11:
  1416. case SQ_ALU_CONST_CACHE_PS_12:
  1417. case SQ_ALU_CONST_CACHE_PS_13:
  1418. case SQ_ALU_CONST_CACHE_PS_14:
  1419. case SQ_ALU_CONST_CACHE_PS_15:
  1420. case SQ_ALU_CONST_CACHE_VS_0:
  1421. case SQ_ALU_CONST_CACHE_VS_1:
  1422. case SQ_ALU_CONST_CACHE_VS_2:
  1423. case SQ_ALU_CONST_CACHE_VS_3:
  1424. case SQ_ALU_CONST_CACHE_VS_4:
  1425. case SQ_ALU_CONST_CACHE_VS_5:
  1426. case SQ_ALU_CONST_CACHE_VS_6:
  1427. case SQ_ALU_CONST_CACHE_VS_7:
  1428. case SQ_ALU_CONST_CACHE_VS_8:
  1429. case SQ_ALU_CONST_CACHE_VS_9:
  1430. case SQ_ALU_CONST_CACHE_VS_10:
  1431. case SQ_ALU_CONST_CACHE_VS_11:
  1432. case SQ_ALU_CONST_CACHE_VS_12:
  1433. case SQ_ALU_CONST_CACHE_VS_13:
  1434. case SQ_ALU_CONST_CACHE_VS_14:
  1435. case SQ_ALU_CONST_CACHE_VS_15:
  1436. r = r600_cs_packet_next_reloc(p, &reloc);
  1437. if (r) {
  1438. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1439. "0x%04X\n", reg);
  1440. return -EINVAL;
  1441. }
  1442. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1443. break;
  1444. case SX_MEMORY_EXPORT_BASE:
  1445. r = r600_cs_packet_next_reloc(p, &reloc);
  1446. if (r) {
  1447. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1448. "0x%04X\n", reg);
  1449. return -EINVAL;
  1450. }
  1451. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1452. break;
  1453. case SX_MISC:
  1454. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1455. break;
  1456. default:
  1457. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1458. return -EINVAL;
  1459. }
  1460. return 0;
  1461. }
  1462. unsigned r600_mip_minify(unsigned size, unsigned level)
  1463. {
  1464. unsigned val;
  1465. val = max(1U, size >> level);
  1466. if (level > 0)
  1467. val = roundup_pow_of_two(val);
  1468. return val;
  1469. }
  1470. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
  1471. unsigned w0, unsigned h0, unsigned d0, unsigned format,
  1472. unsigned block_align, unsigned height_align, unsigned base_align,
  1473. unsigned *l0_size, unsigned *mipmap_size)
  1474. {
  1475. unsigned offset, i, level;
  1476. unsigned width, height, depth, size;
  1477. unsigned blocksize;
  1478. unsigned nbx, nby;
  1479. unsigned nlevels = llevel - blevel + 1;
  1480. *l0_size = -1;
  1481. blocksize = r600_fmt_get_blocksize(format);
  1482. w0 = r600_mip_minify(w0, 0);
  1483. h0 = r600_mip_minify(h0, 0);
  1484. d0 = r600_mip_minify(d0, 0);
  1485. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1486. width = r600_mip_minify(w0, i);
  1487. nbx = r600_fmt_get_nblocksx(format, width);
  1488. nbx = round_up(nbx, block_align);
  1489. height = r600_mip_minify(h0, i);
  1490. nby = r600_fmt_get_nblocksy(format, height);
  1491. nby = round_up(nby, height_align);
  1492. depth = r600_mip_minify(d0, i);
  1493. size = nbx * nby * blocksize;
  1494. if (nfaces)
  1495. size *= nfaces;
  1496. else
  1497. size *= depth;
  1498. if (i == 0)
  1499. *l0_size = size;
  1500. if (i == 0 || i == 1)
  1501. offset = round_up(offset, base_align);
  1502. offset += size;
  1503. }
  1504. *mipmap_size = offset;
  1505. if (llevel == 0)
  1506. *mipmap_size = *l0_size;
  1507. if (!blevel)
  1508. *mipmap_size -= *l0_size;
  1509. }
  1510. /**
  1511. * r600_check_texture_resource() - check if register is authorized or not
  1512. * @p: parser structure holding parsing context
  1513. * @idx: index into the cs buffer
  1514. * @texture: texture's bo structure
  1515. * @mipmap: mipmap's bo structure
  1516. *
  1517. * This function will check that the resource has valid field and that
  1518. * the texture and mipmap bo object are big enough to cover this resource.
  1519. */
  1520. static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1521. struct radeon_bo *texture,
  1522. struct radeon_bo *mipmap,
  1523. u64 base_offset,
  1524. u64 mip_offset,
  1525. u32 tiling_flags)
  1526. {
  1527. struct r600_cs_track *track = p->track;
  1528. u32 dim, nfaces, llevel, blevel, w0, h0, d0;
  1529. u32 word0, word1, l0_size, mipmap_size, word2, word3, word4, word5;
  1530. u32 height_align, pitch, pitch_align, depth_align;
  1531. u32 barray, larray;
  1532. u64 base_align;
  1533. struct array_mode_checker array_check;
  1534. u32 format;
  1535. bool is_array;
  1536. /* on legacy kernel we don't perform advanced check */
  1537. if (p->rdev == NULL)
  1538. return 0;
  1539. /* convert to bytes */
  1540. base_offset <<= 8;
  1541. mip_offset <<= 8;
  1542. word0 = radeon_get_ib_value(p, idx + 0);
  1543. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1544. if (tiling_flags & RADEON_TILING_MACRO)
  1545. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1546. else if (tiling_flags & RADEON_TILING_MICRO)
  1547. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1548. }
  1549. word1 = radeon_get_ib_value(p, idx + 1);
  1550. word2 = radeon_get_ib_value(p, idx + 2) << 8;
  1551. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1552. word4 = radeon_get_ib_value(p, idx + 4);
  1553. word5 = radeon_get_ib_value(p, idx + 5);
  1554. dim = G_038000_DIM(word0);
  1555. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1556. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1557. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1558. d0 = G_038004_TEX_DEPTH(word1);
  1559. format = G_038004_DATA_FORMAT(word1);
  1560. blevel = G_038010_BASE_LEVEL(word4);
  1561. llevel = G_038014_LAST_LEVEL(word5);
  1562. /* pitch in texels */
  1563. array_check.array_mode = G_038000_TILE_MODE(word0);
  1564. array_check.group_size = track->group_size;
  1565. array_check.nbanks = track->nbanks;
  1566. array_check.npipes = track->npipes;
  1567. array_check.nsamples = 1;
  1568. array_check.blocksize = r600_fmt_get_blocksize(format);
  1569. nfaces = 1;
  1570. is_array = false;
  1571. switch (dim) {
  1572. case V_038000_SQ_TEX_DIM_1D:
  1573. case V_038000_SQ_TEX_DIM_2D:
  1574. case V_038000_SQ_TEX_DIM_3D:
  1575. break;
  1576. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1577. if (p->family >= CHIP_RV770)
  1578. nfaces = 8;
  1579. else
  1580. nfaces = 6;
  1581. break;
  1582. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1583. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1584. is_array = true;
  1585. break;
  1586. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1587. is_array = true;
  1588. /* fall through */
  1589. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1590. array_check.nsamples = 1 << llevel;
  1591. llevel = 0;
  1592. break;
  1593. default:
  1594. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1595. return -EINVAL;
  1596. }
  1597. if (!r600_fmt_is_valid_texture(format, p->family)) {
  1598. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1599. __func__, __LINE__, format);
  1600. return -EINVAL;
  1601. }
  1602. if (r600_get_array_mode_alignment(&array_check,
  1603. &pitch_align, &height_align, &depth_align, &base_align)) {
  1604. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1605. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1606. return -EINVAL;
  1607. }
  1608. /* XXX check height as well... */
  1609. if (!IS_ALIGNED(pitch, pitch_align)) {
  1610. dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
  1611. __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
  1612. return -EINVAL;
  1613. }
  1614. if (!IS_ALIGNED(base_offset, base_align)) {
  1615. dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
  1616. __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
  1617. return -EINVAL;
  1618. }
  1619. if (!IS_ALIGNED(mip_offset, base_align)) {
  1620. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
  1621. __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
  1622. return -EINVAL;
  1623. }
  1624. if (blevel > llevel) {
  1625. dev_warn(p->dev, "texture blevel %d > llevel %d\n",
  1626. blevel, llevel);
  1627. }
  1628. if (is_array) {
  1629. barray = G_038014_BASE_ARRAY(word5);
  1630. larray = G_038014_LAST_ARRAY(word5);
  1631. nfaces = larray - barray + 1;
  1632. }
  1633. r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
  1634. pitch_align, height_align, base_align,
  1635. &l0_size, &mipmap_size);
  1636. /* using get ib will give us the offset into the texture bo */
  1637. if ((l0_size + word2) > radeon_bo_size(texture)) {
  1638. dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n",
  1639. w0, h0, pitch_align, height_align,
  1640. array_check.array_mode, format, word2,
  1641. l0_size, radeon_bo_size(texture));
  1642. dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
  1643. return -EINVAL;
  1644. }
  1645. /* using get ib will give us the offset into the mipmap bo */
  1646. if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
  1647. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1648. w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
  1649. }
  1650. return 0;
  1651. }
  1652. static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1653. {
  1654. u32 m, i;
  1655. i = (reg >> 7);
  1656. if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
  1657. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1658. return false;
  1659. }
  1660. m = 1 << ((reg >> 2) & 31);
  1661. if (!(r600_reg_safe_bm[i] & m))
  1662. return true;
  1663. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1664. return false;
  1665. }
  1666. static int r600_packet3_check(struct radeon_cs_parser *p,
  1667. struct radeon_cs_packet *pkt)
  1668. {
  1669. struct radeon_cs_reloc *reloc;
  1670. struct r600_cs_track *track;
  1671. volatile u32 *ib;
  1672. unsigned idx;
  1673. unsigned i;
  1674. unsigned start_reg, end_reg, reg;
  1675. int r;
  1676. u32 idx_value;
  1677. track = (struct r600_cs_track *)p->track;
  1678. ib = p->ib.ptr;
  1679. idx = pkt->idx + 1;
  1680. idx_value = radeon_get_ib_value(p, idx);
  1681. switch (pkt->opcode) {
  1682. case PACKET3_SET_PREDICATION:
  1683. {
  1684. int pred_op;
  1685. int tmp;
  1686. uint64_t offset;
  1687. if (pkt->count != 1) {
  1688. DRM_ERROR("bad SET PREDICATION\n");
  1689. return -EINVAL;
  1690. }
  1691. tmp = radeon_get_ib_value(p, idx + 1);
  1692. pred_op = (tmp >> 16) & 0x7;
  1693. /* for the clear predicate operation */
  1694. if (pred_op == 0)
  1695. return 0;
  1696. if (pred_op > 2) {
  1697. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1698. return -EINVAL;
  1699. }
  1700. r = r600_cs_packet_next_reloc(p, &reloc);
  1701. if (r) {
  1702. DRM_ERROR("bad SET PREDICATION\n");
  1703. return -EINVAL;
  1704. }
  1705. offset = reloc->lobj.gpu_offset +
  1706. (idx_value & 0xfffffff0) +
  1707. ((u64)(tmp & 0xff) << 32);
  1708. ib[idx + 0] = offset;
  1709. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1710. }
  1711. break;
  1712. case PACKET3_START_3D_CMDBUF:
  1713. if (p->family >= CHIP_RV770 || pkt->count) {
  1714. DRM_ERROR("bad START_3D\n");
  1715. return -EINVAL;
  1716. }
  1717. break;
  1718. case PACKET3_CONTEXT_CONTROL:
  1719. if (pkt->count != 1) {
  1720. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1721. return -EINVAL;
  1722. }
  1723. break;
  1724. case PACKET3_INDEX_TYPE:
  1725. case PACKET3_NUM_INSTANCES:
  1726. if (pkt->count) {
  1727. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1728. return -EINVAL;
  1729. }
  1730. break;
  1731. case PACKET3_DRAW_INDEX:
  1732. {
  1733. uint64_t offset;
  1734. if (pkt->count != 3) {
  1735. DRM_ERROR("bad DRAW_INDEX\n");
  1736. return -EINVAL;
  1737. }
  1738. r = r600_cs_packet_next_reloc(p, &reloc);
  1739. if (r) {
  1740. DRM_ERROR("bad DRAW_INDEX\n");
  1741. return -EINVAL;
  1742. }
  1743. offset = reloc->lobj.gpu_offset +
  1744. idx_value +
  1745. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1746. ib[idx+0] = offset;
  1747. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1748. r = r600_cs_track_check(p);
  1749. if (r) {
  1750. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1751. return r;
  1752. }
  1753. break;
  1754. }
  1755. case PACKET3_DRAW_INDEX_AUTO:
  1756. if (pkt->count != 1) {
  1757. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1758. return -EINVAL;
  1759. }
  1760. r = r600_cs_track_check(p);
  1761. if (r) {
  1762. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1763. return r;
  1764. }
  1765. break;
  1766. case PACKET3_DRAW_INDEX_IMMD_BE:
  1767. case PACKET3_DRAW_INDEX_IMMD:
  1768. if (pkt->count < 2) {
  1769. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1770. return -EINVAL;
  1771. }
  1772. r = r600_cs_track_check(p);
  1773. if (r) {
  1774. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1775. return r;
  1776. }
  1777. break;
  1778. case PACKET3_WAIT_REG_MEM:
  1779. if (pkt->count != 5) {
  1780. DRM_ERROR("bad WAIT_REG_MEM\n");
  1781. return -EINVAL;
  1782. }
  1783. /* bit 4 is reg (0) or mem (1) */
  1784. if (idx_value & 0x10) {
  1785. uint64_t offset;
  1786. r = r600_cs_packet_next_reloc(p, &reloc);
  1787. if (r) {
  1788. DRM_ERROR("bad WAIT_REG_MEM\n");
  1789. return -EINVAL;
  1790. }
  1791. offset = reloc->lobj.gpu_offset +
  1792. (radeon_get_ib_value(p, idx+1) & 0xfffffff0) +
  1793. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1794. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0);
  1795. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1796. }
  1797. break;
  1798. case PACKET3_SURFACE_SYNC:
  1799. if (pkt->count != 3) {
  1800. DRM_ERROR("bad SURFACE_SYNC\n");
  1801. return -EINVAL;
  1802. }
  1803. /* 0xffffffff/0x0 is flush all cache flag */
  1804. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1805. radeon_get_ib_value(p, idx + 2) != 0) {
  1806. r = r600_cs_packet_next_reloc(p, &reloc);
  1807. if (r) {
  1808. DRM_ERROR("bad SURFACE_SYNC\n");
  1809. return -EINVAL;
  1810. }
  1811. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1812. }
  1813. break;
  1814. case PACKET3_EVENT_WRITE:
  1815. if (pkt->count != 2 && pkt->count != 0) {
  1816. DRM_ERROR("bad EVENT_WRITE\n");
  1817. return -EINVAL;
  1818. }
  1819. if (pkt->count) {
  1820. uint64_t offset;
  1821. r = r600_cs_packet_next_reloc(p, &reloc);
  1822. if (r) {
  1823. DRM_ERROR("bad EVENT_WRITE\n");
  1824. return -EINVAL;
  1825. }
  1826. offset = reloc->lobj.gpu_offset +
  1827. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  1828. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1829. ib[idx+1] = offset & 0xfffffff8;
  1830. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1831. }
  1832. break;
  1833. case PACKET3_EVENT_WRITE_EOP:
  1834. {
  1835. uint64_t offset;
  1836. if (pkt->count != 4) {
  1837. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1838. return -EINVAL;
  1839. }
  1840. r = r600_cs_packet_next_reloc(p, &reloc);
  1841. if (r) {
  1842. DRM_ERROR("bad EVENT_WRITE\n");
  1843. return -EINVAL;
  1844. }
  1845. offset = reloc->lobj.gpu_offset +
  1846. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  1847. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1848. ib[idx+1] = offset & 0xfffffffc;
  1849. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1850. break;
  1851. }
  1852. case PACKET3_SET_CONFIG_REG:
  1853. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1854. end_reg = 4 * pkt->count + start_reg - 4;
  1855. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1856. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1857. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1858. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1859. return -EINVAL;
  1860. }
  1861. for (i = 0; i < pkt->count; i++) {
  1862. reg = start_reg + (4 * i);
  1863. r = r600_cs_check_reg(p, reg, idx+1+i);
  1864. if (r)
  1865. return r;
  1866. }
  1867. break;
  1868. case PACKET3_SET_CONTEXT_REG:
  1869. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1870. end_reg = 4 * pkt->count + start_reg - 4;
  1871. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1872. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1873. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1874. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1875. return -EINVAL;
  1876. }
  1877. for (i = 0; i < pkt->count; i++) {
  1878. reg = start_reg + (4 * i);
  1879. r = r600_cs_check_reg(p, reg, idx+1+i);
  1880. if (r)
  1881. return r;
  1882. }
  1883. break;
  1884. case PACKET3_SET_RESOURCE:
  1885. if (pkt->count % 7) {
  1886. DRM_ERROR("bad SET_RESOURCE\n");
  1887. return -EINVAL;
  1888. }
  1889. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1890. end_reg = 4 * pkt->count + start_reg - 4;
  1891. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1892. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1893. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1894. DRM_ERROR("bad SET_RESOURCE\n");
  1895. return -EINVAL;
  1896. }
  1897. for (i = 0; i < (pkt->count / 7); i++) {
  1898. struct radeon_bo *texture, *mipmap;
  1899. u32 size, offset, base_offset, mip_offset;
  1900. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1901. case SQ_TEX_VTX_VALID_TEXTURE:
  1902. /* tex base */
  1903. r = r600_cs_packet_next_reloc(p, &reloc);
  1904. if (r) {
  1905. DRM_ERROR("bad SET_RESOURCE\n");
  1906. return -EINVAL;
  1907. }
  1908. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1909. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1910. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1911. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1912. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1913. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1914. }
  1915. texture = reloc->robj;
  1916. /* tex mip base */
  1917. r = r600_cs_packet_next_reloc(p, &reloc);
  1918. if (r) {
  1919. DRM_ERROR("bad SET_RESOURCE\n");
  1920. return -EINVAL;
  1921. }
  1922. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1923. mipmap = reloc->robj;
  1924. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1925. texture, mipmap,
  1926. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1927. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1928. reloc->lobj.tiling_flags);
  1929. if (r)
  1930. return r;
  1931. ib[idx+1+(i*7)+2] += base_offset;
  1932. ib[idx+1+(i*7)+3] += mip_offset;
  1933. break;
  1934. case SQ_TEX_VTX_VALID_BUFFER:
  1935. {
  1936. uint64_t offset64;
  1937. /* vtx base */
  1938. r = r600_cs_packet_next_reloc(p, &reloc);
  1939. if (r) {
  1940. DRM_ERROR("bad SET_RESOURCE\n");
  1941. return -EINVAL;
  1942. }
  1943. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1944. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1945. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1946. /* force size to size of the buffer */
  1947. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1948. size + offset, radeon_bo_size(reloc->robj));
  1949. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset;
  1950. }
  1951. offset64 = reloc->lobj.gpu_offset + offset;
  1952. ib[idx+1+(i*8)+0] = offset64;
  1953. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  1954. (upper_32_bits(offset64) & 0xff);
  1955. break;
  1956. }
  1957. case SQ_TEX_VTX_INVALID_TEXTURE:
  1958. case SQ_TEX_VTX_INVALID_BUFFER:
  1959. default:
  1960. DRM_ERROR("bad SET_RESOURCE\n");
  1961. return -EINVAL;
  1962. }
  1963. }
  1964. break;
  1965. case PACKET3_SET_ALU_CONST:
  1966. if (track->sq_config & DX9_CONSTS) {
  1967. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1968. end_reg = 4 * pkt->count + start_reg - 4;
  1969. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1970. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1971. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1972. DRM_ERROR("bad SET_ALU_CONST\n");
  1973. return -EINVAL;
  1974. }
  1975. }
  1976. break;
  1977. case PACKET3_SET_BOOL_CONST:
  1978. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1979. end_reg = 4 * pkt->count + start_reg - 4;
  1980. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1981. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1982. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1983. DRM_ERROR("bad SET_BOOL_CONST\n");
  1984. return -EINVAL;
  1985. }
  1986. break;
  1987. case PACKET3_SET_LOOP_CONST:
  1988. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1989. end_reg = 4 * pkt->count + start_reg - 4;
  1990. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1991. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1992. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1993. DRM_ERROR("bad SET_LOOP_CONST\n");
  1994. return -EINVAL;
  1995. }
  1996. break;
  1997. case PACKET3_SET_CTL_CONST:
  1998. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1999. end_reg = 4 * pkt->count + start_reg - 4;
  2000. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  2001. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2002. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2003. DRM_ERROR("bad SET_CTL_CONST\n");
  2004. return -EINVAL;
  2005. }
  2006. break;
  2007. case PACKET3_SET_SAMPLER:
  2008. if (pkt->count % 3) {
  2009. DRM_ERROR("bad SET_SAMPLER\n");
  2010. return -EINVAL;
  2011. }
  2012. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  2013. end_reg = 4 * pkt->count + start_reg - 4;
  2014. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  2015. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2016. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2017. DRM_ERROR("bad SET_SAMPLER\n");
  2018. return -EINVAL;
  2019. }
  2020. break;
  2021. case PACKET3_STRMOUT_BASE_UPDATE:
  2022. if (p->family < CHIP_RV770) {
  2023. DRM_ERROR("STRMOUT_BASE_UPDATE only supported on 7xx\n");
  2024. return -EINVAL;
  2025. }
  2026. if (pkt->count != 1) {
  2027. DRM_ERROR("bad STRMOUT_BASE_UPDATE packet count\n");
  2028. return -EINVAL;
  2029. }
  2030. if (idx_value > 3) {
  2031. DRM_ERROR("bad STRMOUT_BASE_UPDATE index\n");
  2032. return -EINVAL;
  2033. }
  2034. {
  2035. u64 offset;
  2036. r = r600_cs_packet_next_reloc(p, &reloc);
  2037. if (r) {
  2038. DRM_ERROR("bad STRMOUT_BASE_UPDATE reloc\n");
  2039. return -EINVAL;
  2040. }
  2041. if (reloc->robj != track->vgt_strmout_bo[idx_value]) {
  2042. DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo does not match\n");
  2043. return -EINVAL;
  2044. }
  2045. offset = radeon_get_ib_value(p, idx+1) << 8;
  2046. if (offset != track->vgt_strmout_bo_offset[idx_value]) {
  2047. DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo offset does not match: 0x%llx, 0x%x\n",
  2048. offset, track->vgt_strmout_bo_offset[idx_value]);
  2049. return -EINVAL;
  2050. }
  2051. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2052. DRM_ERROR("bad STRMOUT_BASE_UPDATE bo too small: 0x%llx, 0x%lx\n",
  2053. offset + 4, radeon_bo_size(reloc->robj));
  2054. return -EINVAL;
  2055. }
  2056. ib[idx+1] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2057. }
  2058. break;
  2059. case PACKET3_SURFACE_BASE_UPDATE:
  2060. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  2061. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  2062. return -EINVAL;
  2063. }
  2064. if (pkt->count) {
  2065. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  2066. return -EINVAL;
  2067. }
  2068. break;
  2069. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2070. if (pkt->count != 4) {
  2071. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2072. return -EINVAL;
  2073. }
  2074. /* Updating memory at DST_ADDRESS. */
  2075. if (idx_value & 0x1) {
  2076. u64 offset;
  2077. r = r600_cs_packet_next_reloc(p, &reloc);
  2078. if (r) {
  2079. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2080. return -EINVAL;
  2081. }
  2082. offset = radeon_get_ib_value(p, idx+1);
  2083. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2084. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2085. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2086. offset + 4, radeon_bo_size(reloc->robj));
  2087. return -EINVAL;
  2088. }
  2089. offset += reloc->lobj.gpu_offset;
  2090. ib[idx+1] = offset;
  2091. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2092. }
  2093. /* Reading data from SRC_ADDRESS. */
  2094. if (((idx_value >> 1) & 0x3) == 2) {
  2095. u64 offset;
  2096. r = r600_cs_packet_next_reloc(p, &reloc);
  2097. if (r) {
  2098. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2099. return -EINVAL;
  2100. }
  2101. offset = radeon_get_ib_value(p, idx+3);
  2102. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2103. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2104. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2105. offset + 4, radeon_bo_size(reloc->robj));
  2106. return -EINVAL;
  2107. }
  2108. offset += reloc->lobj.gpu_offset;
  2109. ib[idx+3] = offset;
  2110. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2111. }
  2112. break;
  2113. case PACKET3_COPY_DW:
  2114. if (pkt->count != 4) {
  2115. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2116. return -EINVAL;
  2117. }
  2118. if (idx_value & 0x1) {
  2119. u64 offset;
  2120. /* SRC is memory. */
  2121. r = r600_cs_packet_next_reloc(p, &reloc);
  2122. if (r) {
  2123. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2124. return -EINVAL;
  2125. }
  2126. offset = radeon_get_ib_value(p, idx+1);
  2127. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2128. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2129. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2130. offset + 4, radeon_bo_size(reloc->robj));
  2131. return -EINVAL;
  2132. }
  2133. offset += reloc->lobj.gpu_offset;
  2134. ib[idx+1] = offset;
  2135. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2136. } else {
  2137. /* SRC is a reg. */
  2138. reg = radeon_get_ib_value(p, idx+1) << 2;
  2139. if (!r600_is_safe_reg(p, reg, idx+1))
  2140. return -EINVAL;
  2141. }
  2142. if (idx_value & 0x2) {
  2143. u64 offset;
  2144. /* DST is memory. */
  2145. r = r600_cs_packet_next_reloc(p, &reloc);
  2146. if (r) {
  2147. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2148. return -EINVAL;
  2149. }
  2150. offset = radeon_get_ib_value(p, idx+3);
  2151. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2152. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2153. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2154. offset + 4, radeon_bo_size(reloc->robj));
  2155. return -EINVAL;
  2156. }
  2157. offset += reloc->lobj.gpu_offset;
  2158. ib[idx+3] = offset;
  2159. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2160. } else {
  2161. /* DST is a reg. */
  2162. reg = radeon_get_ib_value(p, idx+3) << 2;
  2163. if (!r600_is_safe_reg(p, reg, idx+3))
  2164. return -EINVAL;
  2165. }
  2166. break;
  2167. case PACKET3_NOP:
  2168. break;
  2169. default:
  2170. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2171. return -EINVAL;
  2172. }
  2173. return 0;
  2174. }
  2175. int r600_cs_parse(struct radeon_cs_parser *p)
  2176. {
  2177. struct radeon_cs_packet pkt;
  2178. struct r600_cs_track *track;
  2179. int r;
  2180. if (p->track == NULL) {
  2181. /* initialize tracker, we are in kms */
  2182. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2183. if (track == NULL)
  2184. return -ENOMEM;
  2185. r600_cs_track_init(track);
  2186. if (p->rdev->family < CHIP_RV770) {
  2187. track->npipes = p->rdev->config.r600.tiling_npipes;
  2188. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  2189. track->group_size = p->rdev->config.r600.tiling_group_size;
  2190. } else if (p->rdev->family <= CHIP_RV740) {
  2191. track->npipes = p->rdev->config.rv770.tiling_npipes;
  2192. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  2193. track->group_size = p->rdev->config.rv770.tiling_group_size;
  2194. }
  2195. p->track = track;
  2196. }
  2197. do {
  2198. r = r600_cs_packet_parse(p, &pkt, p->idx);
  2199. if (r) {
  2200. kfree(p->track);
  2201. p->track = NULL;
  2202. return r;
  2203. }
  2204. p->idx += pkt.count + 2;
  2205. switch (pkt.type) {
  2206. case PACKET_TYPE0:
  2207. r = r600_cs_parse_packet0(p, &pkt);
  2208. break;
  2209. case PACKET_TYPE2:
  2210. break;
  2211. case PACKET_TYPE3:
  2212. r = r600_packet3_check(p, &pkt);
  2213. break;
  2214. default:
  2215. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2216. kfree(p->track);
  2217. p->track = NULL;
  2218. return -EINVAL;
  2219. }
  2220. if (r) {
  2221. kfree(p->track);
  2222. p->track = NULL;
  2223. return r;
  2224. }
  2225. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2226. #if 0
  2227. for (r = 0; r < p->ib.length_dw; r++) {
  2228. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  2229. mdelay(1);
  2230. }
  2231. #endif
  2232. kfree(p->track);
  2233. p->track = NULL;
  2234. return 0;
  2235. }
  2236. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  2237. {
  2238. if (p->chunk_relocs_idx == -1) {
  2239. return 0;
  2240. }
  2241. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  2242. if (p->relocs == NULL) {
  2243. return -ENOMEM;
  2244. }
  2245. return 0;
  2246. }
  2247. /**
  2248. * cs_parser_fini() - clean parser states
  2249. * @parser: parser structure holding parsing context.
  2250. * @error: error number
  2251. *
  2252. * If error is set than unvalidate buffer, otherwise just free memory
  2253. * used by parsing context.
  2254. **/
  2255. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  2256. {
  2257. unsigned i;
  2258. kfree(parser->relocs);
  2259. for (i = 0; i < parser->nchunks; i++) {
  2260. kfree(parser->chunks[i].kdata);
  2261. kfree(parser->chunks[i].kpage[0]);
  2262. kfree(parser->chunks[i].kpage[1]);
  2263. }
  2264. kfree(parser->chunks);
  2265. kfree(parser->chunks_array);
  2266. }
  2267. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  2268. unsigned family, u32 *ib, int *l)
  2269. {
  2270. struct radeon_cs_parser parser;
  2271. struct radeon_cs_chunk *ib_chunk;
  2272. struct r600_cs_track *track;
  2273. int r;
  2274. /* initialize tracker */
  2275. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2276. if (track == NULL)
  2277. return -ENOMEM;
  2278. r600_cs_track_init(track);
  2279. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  2280. /* initialize parser */
  2281. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  2282. parser.filp = filp;
  2283. parser.dev = &dev->pdev->dev;
  2284. parser.rdev = NULL;
  2285. parser.family = family;
  2286. parser.track = track;
  2287. parser.ib.ptr = ib;
  2288. r = radeon_cs_parser_init(&parser, data);
  2289. if (r) {
  2290. DRM_ERROR("Failed to initialize parser !\n");
  2291. r600_cs_parser_fini(&parser, r);
  2292. return r;
  2293. }
  2294. r = r600_cs_parser_relocs_legacy(&parser);
  2295. if (r) {
  2296. DRM_ERROR("Failed to parse relocation !\n");
  2297. r600_cs_parser_fini(&parser, r);
  2298. return r;
  2299. }
  2300. /* Copy the packet into the IB, the parser will read from the
  2301. * input memory (cached) and write to the IB (which can be
  2302. * uncached). */
  2303. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  2304. parser.ib.length_dw = ib_chunk->length_dw;
  2305. *l = parser.ib.length_dw;
  2306. r = r600_cs_parse(&parser);
  2307. if (r) {
  2308. DRM_ERROR("Invalid command stream !\n");
  2309. r600_cs_parser_fini(&parser, r);
  2310. return r;
  2311. }
  2312. r = radeon_cs_finish_pages(&parser);
  2313. if (r) {
  2314. DRM_ERROR("Invalid command stream !\n");
  2315. r600_cs_parser_fini(&parser, r);
  2316. return r;
  2317. }
  2318. r600_cs_parser_fini(&parser, r);
  2319. return r;
  2320. }
  2321. void r600_cs_legacy_init(void)
  2322. {
  2323. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  2324. }