i915_debugfs.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define DEV_INFO_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define DEV_INFO_SEP ;
  58. DEV_INFO_FLAGS;
  59. #undef DEV_INFO_FLAG
  60. #undef DEV_INFO_SEP
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static const char *cache_level_str(int type)
  82. {
  83. switch (type) {
  84. case I915_CACHE_NONE: return " uncached";
  85. case I915_CACHE_LLC: return " snooped (LLC)";
  86. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  87. default: return "";
  88. }
  89. }
  90. static void
  91. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  92. {
  93. seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d %d%s%s%s",
  94. &obj->base,
  95. get_pin_flag(obj),
  96. get_tiling_flag(obj),
  97. obj->base.size / 1024,
  98. obj->base.read_domains,
  99. obj->base.write_domain,
  100. obj->last_read_seqno,
  101. obj->last_write_seqno,
  102. obj->last_fenced_seqno,
  103. cache_level_str(obj->cache_level),
  104. obj->dirty ? " dirty" : "",
  105. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  106. if (obj->base.name)
  107. seq_printf(m, " (name: %d)", obj->base.name);
  108. if (obj->pin_count)
  109. seq_printf(m, " (pinned x %d)", obj->pin_count);
  110. if (obj->fence_reg != I915_FENCE_REG_NONE)
  111. seq_printf(m, " (fence: %d)", obj->fence_reg);
  112. if (obj->gtt_space != NULL)
  113. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  114. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  115. if (obj->pin_mappable || obj->fault_mappable) {
  116. char s[3], *t = s;
  117. if (obj->pin_mappable)
  118. *t++ = 'p';
  119. if (obj->fault_mappable)
  120. *t++ = 'f';
  121. *t = '\0';
  122. seq_printf(m, " (%s mappable)", s);
  123. }
  124. if (obj->ring != NULL)
  125. seq_printf(m, " (%s)", obj->ring->name);
  126. }
  127. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  128. {
  129. struct drm_info_node *node = (struct drm_info_node *) m->private;
  130. uintptr_t list = (uintptr_t) node->info_ent->data;
  131. struct list_head *head;
  132. struct drm_device *dev = node->minor->dev;
  133. drm_i915_private_t *dev_priv = dev->dev_private;
  134. struct drm_i915_gem_object *obj;
  135. size_t total_obj_size, total_gtt_size;
  136. int count, ret;
  137. ret = mutex_lock_interruptible(&dev->struct_mutex);
  138. if (ret)
  139. return ret;
  140. switch (list) {
  141. case ACTIVE_LIST:
  142. seq_printf(m, "Active:\n");
  143. head = &dev_priv->mm.active_list;
  144. break;
  145. case INACTIVE_LIST:
  146. seq_printf(m, "Inactive:\n");
  147. head = &dev_priv->mm.inactive_list;
  148. break;
  149. default:
  150. mutex_unlock(&dev->struct_mutex);
  151. return -EINVAL;
  152. }
  153. total_obj_size = total_gtt_size = count = 0;
  154. list_for_each_entry(obj, head, mm_list) {
  155. seq_printf(m, " ");
  156. describe_obj(m, obj);
  157. seq_printf(m, "\n");
  158. total_obj_size += obj->base.size;
  159. total_gtt_size += obj->gtt_space->size;
  160. count++;
  161. }
  162. mutex_unlock(&dev->struct_mutex);
  163. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  164. count, total_obj_size, total_gtt_size);
  165. return 0;
  166. }
  167. #define count_objects(list, member) do { \
  168. list_for_each_entry(obj, list, member) { \
  169. size += obj->gtt_space->size; \
  170. ++count; \
  171. if (obj->map_and_fenceable) { \
  172. mappable_size += obj->gtt_space->size; \
  173. ++mappable_count; \
  174. } \
  175. } \
  176. } while (0)
  177. static int i915_gem_object_info(struct seq_file *m, void* data)
  178. {
  179. struct drm_info_node *node = (struct drm_info_node *) m->private;
  180. struct drm_device *dev = node->minor->dev;
  181. struct drm_i915_private *dev_priv = dev->dev_private;
  182. u32 count, mappable_count, purgeable_count;
  183. size_t size, mappable_size, purgeable_size;
  184. struct drm_i915_gem_object *obj;
  185. int ret;
  186. ret = mutex_lock_interruptible(&dev->struct_mutex);
  187. if (ret)
  188. return ret;
  189. seq_printf(m, "%u objects, %zu bytes\n",
  190. dev_priv->mm.object_count,
  191. dev_priv->mm.object_memory);
  192. size = count = mappable_size = mappable_count = 0;
  193. count_objects(&dev_priv->mm.bound_list, gtt_list);
  194. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  195. count, mappable_count, size, mappable_size);
  196. size = count = mappable_size = mappable_count = 0;
  197. count_objects(&dev_priv->mm.active_list, mm_list);
  198. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  199. count, mappable_count, size, mappable_size);
  200. size = count = mappable_size = mappable_count = 0;
  201. count_objects(&dev_priv->mm.inactive_list, mm_list);
  202. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  203. count, mappable_count, size, mappable_size);
  204. size = count = purgeable_size = purgeable_count = 0;
  205. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
  206. size += obj->base.size, ++count;
  207. if (obj->madv == I915_MADV_DONTNEED)
  208. purgeable_size += obj->base.size, ++purgeable_count;
  209. }
  210. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  211. size = count = mappable_size = mappable_count = 0;
  212. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  213. if (obj->fault_mappable) {
  214. size += obj->gtt_space->size;
  215. ++count;
  216. }
  217. if (obj->pin_mappable) {
  218. mappable_size += obj->gtt_space->size;
  219. ++mappable_count;
  220. }
  221. if (obj->madv == I915_MADV_DONTNEED) {
  222. purgeable_size += obj->base.size;
  223. ++purgeable_count;
  224. }
  225. }
  226. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  227. purgeable_count, purgeable_size);
  228. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  229. mappable_count, mappable_size);
  230. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  231. count, size);
  232. seq_printf(m, "%zu [%zu] gtt total\n",
  233. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  234. mutex_unlock(&dev->struct_mutex);
  235. return 0;
  236. }
  237. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  238. {
  239. struct drm_info_node *node = (struct drm_info_node *) m->private;
  240. struct drm_device *dev = node->minor->dev;
  241. uintptr_t list = (uintptr_t) node->info_ent->data;
  242. struct drm_i915_private *dev_priv = dev->dev_private;
  243. struct drm_i915_gem_object *obj;
  244. size_t total_obj_size, total_gtt_size;
  245. int count, ret;
  246. ret = mutex_lock_interruptible(&dev->struct_mutex);
  247. if (ret)
  248. return ret;
  249. total_obj_size = total_gtt_size = count = 0;
  250. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  251. if (list == PINNED_LIST && obj->pin_count == 0)
  252. continue;
  253. seq_printf(m, " ");
  254. describe_obj(m, obj);
  255. seq_printf(m, "\n");
  256. total_obj_size += obj->base.size;
  257. total_gtt_size += obj->gtt_space->size;
  258. count++;
  259. }
  260. mutex_unlock(&dev->struct_mutex);
  261. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  262. count, total_obj_size, total_gtt_size);
  263. return 0;
  264. }
  265. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  266. {
  267. struct drm_info_node *node = (struct drm_info_node *) m->private;
  268. struct drm_device *dev = node->minor->dev;
  269. unsigned long flags;
  270. struct intel_crtc *crtc;
  271. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  272. const char pipe = pipe_name(crtc->pipe);
  273. const char plane = plane_name(crtc->plane);
  274. struct intel_unpin_work *work;
  275. spin_lock_irqsave(&dev->event_lock, flags);
  276. work = crtc->unpin_work;
  277. if (work == NULL) {
  278. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  279. pipe, plane);
  280. } else {
  281. if (!work->pending) {
  282. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  283. pipe, plane);
  284. } else {
  285. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  286. pipe, plane);
  287. }
  288. if (work->enable_stall_check)
  289. seq_printf(m, "Stall check enabled, ");
  290. else
  291. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  292. seq_printf(m, "%d prepares\n", work->pending);
  293. if (work->old_fb_obj) {
  294. struct drm_i915_gem_object *obj = work->old_fb_obj;
  295. if (obj)
  296. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  297. }
  298. if (work->pending_flip_obj) {
  299. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  300. if (obj)
  301. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  302. }
  303. }
  304. spin_unlock_irqrestore(&dev->event_lock, flags);
  305. }
  306. return 0;
  307. }
  308. static int i915_gem_request_info(struct seq_file *m, void *data)
  309. {
  310. struct drm_info_node *node = (struct drm_info_node *) m->private;
  311. struct drm_device *dev = node->minor->dev;
  312. drm_i915_private_t *dev_priv = dev->dev_private;
  313. struct drm_i915_gem_request *gem_request;
  314. int ret, count;
  315. ret = mutex_lock_interruptible(&dev->struct_mutex);
  316. if (ret)
  317. return ret;
  318. count = 0;
  319. if (!list_empty(&dev_priv->ring[RCS].request_list)) {
  320. seq_printf(m, "Render requests:\n");
  321. list_for_each_entry(gem_request,
  322. &dev_priv->ring[RCS].request_list,
  323. list) {
  324. seq_printf(m, " %d @ %d\n",
  325. gem_request->seqno,
  326. (int) (jiffies - gem_request->emitted_jiffies));
  327. }
  328. count++;
  329. }
  330. if (!list_empty(&dev_priv->ring[VCS].request_list)) {
  331. seq_printf(m, "BSD requests:\n");
  332. list_for_each_entry(gem_request,
  333. &dev_priv->ring[VCS].request_list,
  334. list) {
  335. seq_printf(m, " %d @ %d\n",
  336. gem_request->seqno,
  337. (int) (jiffies - gem_request->emitted_jiffies));
  338. }
  339. count++;
  340. }
  341. if (!list_empty(&dev_priv->ring[BCS].request_list)) {
  342. seq_printf(m, "BLT requests:\n");
  343. list_for_each_entry(gem_request,
  344. &dev_priv->ring[BCS].request_list,
  345. list) {
  346. seq_printf(m, " %d @ %d\n",
  347. gem_request->seqno,
  348. (int) (jiffies - gem_request->emitted_jiffies));
  349. }
  350. count++;
  351. }
  352. mutex_unlock(&dev->struct_mutex);
  353. if (count == 0)
  354. seq_printf(m, "No requests\n");
  355. return 0;
  356. }
  357. static void i915_ring_seqno_info(struct seq_file *m,
  358. struct intel_ring_buffer *ring)
  359. {
  360. if (ring->get_seqno) {
  361. seq_printf(m, "Current sequence (%s): %d\n",
  362. ring->name, ring->get_seqno(ring, false));
  363. }
  364. }
  365. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  366. {
  367. struct drm_info_node *node = (struct drm_info_node *) m->private;
  368. struct drm_device *dev = node->minor->dev;
  369. drm_i915_private_t *dev_priv = dev->dev_private;
  370. int ret, i;
  371. ret = mutex_lock_interruptible(&dev->struct_mutex);
  372. if (ret)
  373. return ret;
  374. for (i = 0; i < I915_NUM_RINGS; i++)
  375. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  376. mutex_unlock(&dev->struct_mutex);
  377. return 0;
  378. }
  379. static int i915_interrupt_info(struct seq_file *m, void *data)
  380. {
  381. struct drm_info_node *node = (struct drm_info_node *) m->private;
  382. struct drm_device *dev = node->minor->dev;
  383. drm_i915_private_t *dev_priv = dev->dev_private;
  384. int ret, i, pipe;
  385. ret = mutex_lock_interruptible(&dev->struct_mutex);
  386. if (ret)
  387. return ret;
  388. if (IS_VALLEYVIEW(dev)) {
  389. seq_printf(m, "Display IER:\t%08x\n",
  390. I915_READ(VLV_IER));
  391. seq_printf(m, "Display IIR:\t%08x\n",
  392. I915_READ(VLV_IIR));
  393. seq_printf(m, "Display IIR_RW:\t%08x\n",
  394. I915_READ(VLV_IIR_RW));
  395. seq_printf(m, "Display IMR:\t%08x\n",
  396. I915_READ(VLV_IMR));
  397. for_each_pipe(pipe)
  398. seq_printf(m, "Pipe %c stat:\t%08x\n",
  399. pipe_name(pipe),
  400. I915_READ(PIPESTAT(pipe)));
  401. seq_printf(m, "Master IER:\t%08x\n",
  402. I915_READ(VLV_MASTER_IER));
  403. seq_printf(m, "Render IER:\t%08x\n",
  404. I915_READ(GTIER));
  405. seq_printf(m, "Render IIR:\t%08x\n",
  406. I915_READ(GTIIR));
  407. seq_printf(m, "Render IMR:\t%08x\n",
  408. I915_READ(GTIMR));
  409. seq_printf(m, "PM IER:\t\t%08x\n",
  410. I915_READ(GEN6_PMIER));
  411. seq_printf(m, "PM IIR:\t\t%08x\n",
  412. I915_READ(GEN6_PMIIR));
  413. seq_printf(m, "PM IMR:\t\t%08x\n",
  414. I915_READ(GEN6_PMIMR));
  415. seq_printf(m, "Port hotplug:\t%08x\n",
  416. I915_READ(PORT_HOTPLUG_EN));
  417. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  418. I915_READ(VLV_DPFLIPSTAT));
  419. seq_printf(m, "DPINVGTT:\t%08x\n",
  420. I915_READ(DPINVGTT));
  421. } else if (!HAS_PCH_SPLIT(dev)) {
  422. seq_printf(m, "Interrupt enable: %08x\n",
  423. I915_READ(IER));
  424. seq_printf(m, "Interrupt identity: %08x\n",
  425. I915_READ(IIR));
  426. seq_printf(m, "Interrupt mask: %08x\n",
  427. I915_READ(IMR));
  428. for_each_pipe(pipe)
  429. seq_printf(m, "Pipe %c stat: %08x\n",
  430. pipe_name(pipe),
  431. I915_READ(PIPESTAT(pipe)));
  432. } else {
  433. seq_printf(m, "North Display Interrupt enable: %08x\n",
  434. I915_READ(DEIER));
  435. seq_printf(m, "North Display Interrupt identity: %08x\n",
  436. I915_READ(DEIIR));
  437. seq_printf(m, "North Display Interrupt mask: %08x\n",
  438. I915_READ(DEIMR));
  439. seq_printf(m, "South Display Interrupt enable: %08x\n",
  440. I915_READ(SDEIER));
  441. seq_printf(m, "South Display Interrupt identity: %08x\n",
  442. I915_READ(SDEIIR));
  443. seq_printf(m, "South Display Interrupt mask: %08x\n",
  444. I915_READ(SDEIMR));
  445. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  446. I915_READ(GTIER));
  447. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  448. I915_READ(GTIIR));
  449. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  450. I915_READ(GTIMR));
  451. }
  452. seq_printf(m, "Interrupts received: %d\n",
  453. atomic_read(&dev_priv->irq_received));
  454. for (i = 0; i < I915_NUM_RINGS; i++) {
  455. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  456. seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
  457. dev_priv->ring[i].name,
  458. I915_READ_IMR(&dev_priv->ring[i]));
  459. }
  460. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  461. }
  462. mutex_unlock(&dev->struct_mutex);
  463. return 0;
  464. }
  465. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  466. {
  467. struct drm_info_node *node = (struct drm_info_node *) m->private;
  468. struct drm_device *dev = node->minor->dev;
  469. drm_i915_private_t *dev_priv = dev->dev_private;
  470. int i, ret;
  471. ret = mutex_lock_interruptible(&dev->struct_mutex);
  472. if (ret)
  473. return ret;
  474. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  475. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  476. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  477. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  478. seq_printf(m, "Fence %d, pin count = %d, object = ",
  479. i, dev_priv->fence_regs[i].pin_count);
  480. if (obj == NULL)
  481. seq_printf(m, "unused");
  482. else
  483. describe_obj(m, obj);
  484. seq_printf(m, "\n");
  485. }
  486. mutex_unlock(&dev->struct_mutex);
  487. return 0;
  488. }
  489. static int i915_hws_info(struct seq_file *m, void *data)
  490. {
  491. struct drm_info_node *node = (struct drm_info_node *) m->private;
  492. struct drm_device *dev = node->minor->dev;
  493. drm_i915_private_t *dev_priv = dev->dev_private;
  494. struct intel_ring_buffer *ring;
  495. const volatile u32 __iomem *hws;
  496. int i;
  497. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  498. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  499. if (hws == NULL)
  500. return 0;
  501. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  502. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  503. i * 4,
  504. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  505. }
  506. return 0;
  507. }
  508. static const char *ring_str(int ring)
  509. {
  510. switch (ring) {
  511. case RCS: return "render";
  512. case VCS: return "bsd";
  513. case BCS: return "blt";
  514. default: return "";
  515. }
  516. }
  517. static const char *pin_flag(int pinned)
  518. {
  519. if (pinned > 0)
  520. return " P";
  521. else if (pinned < 0)
  522. return " p";
  523. else
  524. return "";
  525. }
  526. static const char *tiling_flag(int tiling)
  527. {
  528. switch (tiling) {
  529. default:
  530. case I915_TILING_NONE: return "";
  531. case I915_TILING_X: return " X";
  532. case I915_TILING_Y: return " Y";
  533. }
  534. }
  535. static const char *dirty_flag(int dirty)
  536. {
  537. return dirty ? " dirty" : "";
  538. }
  539. static const char *purgeable_flag(int purgeable)
  540. {
  541. return purgeable ? " purgeable" : "";
  542. }
  543. static void print_error_buffers(struct seq_file *m,
  544. const char *name,
  545. struct drm_i915_error_buffer *err,
  546. int count)
  547. {
  548. seq_printf(m, "%s [%d]:\n", name, count);
  549. while (count--) {
  550. seq_printf(m, " %08x %8u %04x %04x %x %x%s%s%s%s%s%s%s",
  551. err->gtt_offset,
  552. err->size,
  553. err->read_domains,
  554. err->write_domain,
  555. err->rseqno, err->wseqno,
  556. pin_flag(err->pinned),
  557. tiling_flag(err->tiling),
  558. dirty_flag(err->dirty),
  559. purgeable_flag(err->purgeable),
  560. err->ring != -1 ? " " : "",
  561. ring_str(err->ring),
  562. cache_level_str(err->cache_level));
  563. if (err->name)
  564. seq_printf(m, " (name: %d)", err->name);
  565. if (err->fence_reg != I915_FENCE_REG_NONE)
  566. seq_printf(m, " (fence: %d)", err->fence_reg);
  567. seq_printf(m, "\n");
  568. err++;
  569. }
  570. }
  571. static void i915_ring_error_state(struct seq_file *m,
  572. struct drm_device *dev,
  573. struct drm_i915_error_state *error,
  574. unsigned ring)
  575. {
  576. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  577. seq_printf(m, "%s command stream:\n", ring_str(ring));
  578. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  579. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  580. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  581. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  582. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  583. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  584. if (ring == RCS && INTEL_INFO(dev)->gen >= 4) {
  585. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  586. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  587. }
  588. if (INTEL_INFO(dev)->gen >= 4)
  589. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  590. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  591. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  592. if (INTEL_INFO(dev)->gen >= 6) {
  593. seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  594. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  595. seq_printf(m, " SYNC_0: 0x%08x\n",
  596. error->semaphore_mboxes[ring][0]);
  597. seq_printf(m, " SYNC_1: 0x%08x\n",
  598. error->semaphore_mboxes[ring][1]);
  599. }
  600. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  601. seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  602. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  603. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  604. }
  605. struct i915_error_state_file_priv {
  606. struct drm_device *dev;
  607. struct drm_i915_error_state *error;
  608. };
  609. static int i915_error_state(struct seq_file *m, void *unused)
  610. {
  611. struct i915_error_state_file_priv *error_priv = m->private;
  612. struct drm_device *dev = error_priv->dev;
  613. drm_i915_private_t *dev_priv = dev->dev_private;
  614. struct drm_i915_error_state *error = error_priv->error;
  615. struct intel_ring_buffer *ring;
  616. int i, j, page, offset, elt;
  617. if (!error) {
  618. seq_printf(m, "no error state collected\n");
  619. return 0;
  620. }
  621. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  622. error->time.tv_usec);
  623. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  624. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  625. seq_printf(m, "IER: 0x%08x\n", error->ier);
  626. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  627. seq_printf(m, "CCID: 0x%08x\n", error->ccid);
  628. for (i = 0; i < dev_priv->num_fence_regs; i++)
  629. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  630. if (INTEL_INFO(dev)->gen >= 6) {
  631. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  632. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  633. }
  634. for_each_ring(ring, dev_priv, i)
  635. i915_ring_error_state(m, dev, error, i);
  636. if (error->active_bo)
  637. print_error_buffers(m, "Active",
  638. error->active_bo,
  639. error->active_bo_count);
  640. if (error->pinned_bo)
  641. print_error_buffers(m, "Pinned",
  642. error->pinned_bo,
  643. error->pinned_bo_count);
  644. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  645. struct drm_i915_error_object *obj;
  646. if ((obj = error->ring[i].batchbuffer)) {
  647. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  648. dev_priv->ring[i].name,
  649. obj->gtt_offset);
  650. offset = 0;
  651. for (page = 0; page < obj->page_count; page++) {
  652. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  653. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  654. offset += 4;
  655. }
  656. }
  657. }
  658. if (error->ring[i].num_requests) {
  659. seq_printf(m, "%s --- %d requests\n",
  660. dev_priv->ring[i].name,
  661. error->ring[i].num_requests);
  662. for (j = 0; j < error->ring[i].num_requests; j++) {
  663. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  664. error->ring[i].requests[j].seqno,
  665. error->ring[i].requests[j].jiffies,
  666. error->ring[i].requests[j].tail);
  667. }
  668. }
  669. if ((obj = error->ring[i].ringbuffer)) {
  670. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  671. dev_priv->ring[i].name,
  672. obj->gtt_offset);
  673. offset = 0;
  674. for (page = 0; page < obj->page_count; page++) {
  675. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  676. seq_printf(m, "%08x : %08x\n",
  677. offset,
  678. obj->pages[page][elt]);
  679. offset += 4;
  680. }
  681. }
  682. }
  683. }
  684. if (error->overlay)
  685. intel_overlay_print_error_state(m, error->overlay);
  686. if (error->display)
  687. intel_display_print_error_state(m, dev, error->display);
  688. return 0;
  689. }
  690. static ssize_t
  691. i915_error_state_write(struct file *filp,
  692. const char __user *ubuf,
  693. size_t cnt,
  694. loff_t *ppos)
  695. {
  696. struct seq_file *m = filp->private_data;
  697. struct i915_error_state_file_priv *error_priv = m->private;
  698. struct drm_device *dev = error_priv->dev;
  699. int ret;
  700. DRM_DEBUG_DRIVER("Resetting error state\n");
  701. ret = mutex_lock_interruptible(&dev->struct_mutex);
  702. if (ret)
  703. return ret;
  704. i915_destroy_error_state(dev);
  705. mutex_unlock(&dev->struct_mutex);
  706. return cnt;
  707. }
  708. static int i915_error_state_open(struct inode *inode, struct file *file)
  709. {
  710. struct drm_device *dev = inode->i_private;
  711. drm_i915_private_t *dev_priv = dev->dev_private;
  712. struct i915_error_state_file_priv *error_priv;
  713. unsigned long flags;
  714. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  715. if (!error_priv)
  716. return -ENOMEM;
  717. error_priv->dev = dev;
  718. spin_lock_irqsave(&dev_priv->error_lock, flags);
  719. error_priv->error = dev_priv->first_error;
  720. if (error_priv->error)
  721. kref_get(&error_priv->error->ref);
  722. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  723. return single_open(file, i915_error_state, error_priv);
  724. }
  725. static int i915_error_state_release(struct inode *inode, struct file *file)
  726. {
  727. struct seq_file *m = file->private_data;
  728. struct i915_error_state_file_priv *error_priv = m->private;
  729. if (error_priv->error)
  730. kref_put(&error_priv->error->ref, i915_error_state_free);
  731. kfree(error_priv);
  732. return single_release(inode, file);
  733. }
  734. static const struct file_operations i915_error_state_fops = {
  735. .owner = THIS_MODULE,
  736. .open = i915_error_state_open,
  737. .read = seq_read,
  738. .write = i915_error_state_write,
  739. .llseek = default_llseek,
  740. .release = i915_error_state_release,
  741. };
  742. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  743. {
  744. struct drm_info_node *node = (struct drm_info_node *) m->private;
  745. struct drm_device *dev = node->minor->dev;
  746. drm_i915_private_t *dev_priv = dev->dev_private;
  747. u16 crstanddelay;
  748. int ret;
  749. ret = mutex_lock_interruptible(&dev->struct_mutex);
  750. if (ret)
  751. return ret;
  752. crstanddelay = I915_READ16(CRSTANDVID);
  753. mutex_unlock(&dev->struct_mutex);
  754. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  755. return 0;
  756. }
  757. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  758. {
  759. struct drm_info_node *node = (struct drm_info_node *) m->private;
  760. struct drm_device *dev = node->minor->dev;
  761. drm_i915_private_t *dev_priv = dev->dev_private;
  762. int ret;
  763. if (IS_GEN5(dev)) {
  764. u16 rgvswctl = I915_READ16(MEMSWCTL);
  765. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  766. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  767. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  768. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  769. MEMSTAT_VID_SHIFT);
  770. seq_printf(m, "Current P-state: %d\n",
  771. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  772. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  773. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  774. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  775. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  776. u32 rpstat;
  777. u32 rpupei, rpcurup, rpprevup;
  778. u32 rpdownei, rpcurdown, rpprevdown;
  779. int max_freq;
  780. /* RPSTAT1 is in the GT power well */
  781. ret = mutex_lock_interruptible(&dev->struct_mutex);
  782. if (ret)
  783. return ret;
  784. gen6_gt_force_wake_get(dev_priv);
  785. rpstat = I915_READ(GEN6_RPSTAT1);
  786. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  787. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  788. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  789. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  790. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  791. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  792. gen6_gt_force_wake_put(dev_priv);
  793. mutex_unlock(&dev->struct_mutex);
  794. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  795. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  796. seq_printf(m, "Render p-state ratio: %d\n",
  797. (gt_perf_status & 0xff00) >> 8);
  798. seq_printf(m, "Render p-state VID: %d\n",
  799. gt_perf_status & 0xff);
  800. seq_printf(m, "Render p-state limit: %d\n",
  801. rp_state_limits & 0xff);
  802. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  803. GEN6_CAGF_SHIFT) * 50);
  804. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  805. GEN6_CURICONT_MASK);
  806. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  807. GEN6_CURBSYTAVG_MASK);
  808. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  809. GEN6_CURBSYTAVG_MASK);
  810. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  811. GEN6_CURIAVG_MASK);
  812. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  813. GEN6_CURBSYTAVG_MASK);
  814. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  815. GEN6_CURBSYTAVG_MASK);
  816. max_freq = (rp_state_cap & 0xff0000) >> 16;
  817. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  818. max_freq * 50);
  819. max_freq = (rp_state_cap & 0xff00) >> 8;
  820. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  821. max_freq * 50);
  822. max_freq = rp_state_cap & 0xff;
  823. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  824. max_freq * 50);
  825. } else {
  826. seq_printf(m, "no P-state info available\n");
  827. }
  828. return 0;
  829. }
  830. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  831. {
  832. struct drm_info_node *node = (struct drm_info_node *) m->private;
  833. struct drm_device *dev = node->minor->dev;
  834. drm_i915_private_t *dev_priv = dev->dev_private;
  835. u32 delayfreq;
  836. int ret, i;
  837. ret = mutex_lock_interruptible(&dev->struct_mutex);
  838. if (ret)
  839. return ret;
  840. for (i = 0; i < 16; i++) {
  841. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  842. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  843. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  844. }
  845. mutex_unlock(&dev->struct_mutex);
  846. return 0;
  847. }
  848. static inline int MAP_TO_MV(int map)
  849. {
  850. return 1250 - (map * 25);
  851. }
  852. static int i915_inttoext_table(struct seq_file *m, void *unused)
  853. {
  854. struct drm_info_node *node = (struct drm_info_node *) m->private;
  855. struct drm_device *dev = node->minor->dev;
  856. drm_i915_private_t *dev_priv = dev->dev_private;
  857. u32 inttoext;
  858. int ret, i;
  859. ret = mutex_lock_interruptible(&dev->struct_mutex);
  860. if (ret)
  861. return ret;
  862. for (i = 1; i <= 32; i++) {
  863. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  864. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  865. }
  866. mutex_unlock(&dev->struct_mutex);
  867. return 0;
  868. }
  869. static int ironlake_drpc_info(struct seq_file *m)
  870. {
  871. struct drm_info_node *node = (struct drm_info_node *) m->private;
  872. struct drm_device *dev = node->minor->dev;
  873. drm_i915_private_t *dev_priv = dev->dev_private;
  874. u32 rgvmodectl, rstdbyctl;
  875. u16 crstandvid;
  876. int ret;
  877. ret = mutex_lock_interruptible(&dev->struct_mutex);
  878. if (ret)
  879. return ret;
  880. rgvmodectl = I915_READ(MEMMODECTL);
  881. rstdbyctl = I915_READ(RSTDBYCTL);
  882. crstandvid = I915_READ16(CRSTANDVID);
  883. mutex_unlock(&dev->struct_mutex);
  884. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  885. "yes" : "no");
  886. seq_printf(m, "Boost freq: %d\n",
  887. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  888. MEMMODE_BOOST_FREQ_SHIFT);
  889. seq_printf(m, "HW control enabled: %s\n",
  890. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  891. seq_printf(m, "SW control enabled: %s\n",
  892. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  893. seq_printf(m, "Gated voltage change: %s\n",
  894. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  895. seq_printf(m, "Starting frequency: P%d\n",
  896. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  897. seq_printf(m, "Max P-state: P%d\n",
  898. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  899. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  900. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  901. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  902. seq_printf(m, "Render standby enabled: %s\n",
  903. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  904. seq_printf(m, "Current RS state: ");
  905. switch (rstdbyctl & RSX_STATUS_MASK) {
  906. case RSX_STATUS_ON:
  907. seq_printf(m, "on\n");
  908. break;
  909. case RSX_STATUS_RC1:
  910. seq_printf(m, "RC1\n");
  911. break;
  912. case RSX_STATUS_RC1E:
  913. seq_printf(m, "RC1E\n");
  914. break;
  915. case RSX_STATUS_RS1:
  916. seq_printf(m, "RS1\n");
  917. break;
  918. case RSX_STATUS_RS2:
  919. seq_printf(m, "RS2 (RC6)\n");
  920. break;
  921. case RSX_STATUS_RS3:
  922. seq_printf(m, "RC3 (RC6+)\n");
  923. break;
  924. default:
  925. seq_printf(m, "unknown\n");
  926. break;
  927. }
  928. return 0;
  929. }
  930. static int gen6_drpc_info(struct seq_file *m)
  931. {
  932. struct drm_info_node *node = (struct drm_info_node *) m->private;
  933. struct drm_device *dev = node->minor->dev;
  934. struct drm_i915_private *dev_priv = dev->dev_private;
  935. u32 rpmodectl1, gt_core_status, rcctl1;
  936. unsigned forcewake_count;
  937. int count=0, ret;
  938. ret = mutex_lock_interruptible(&dev->struct_mutex);
  939. if (ret)
  940. return ret;
  941. spin_lock_irq(&dev_priv->gt_lock);
  942. forcewake_count = dev_priv->forcewake_count;
  943. spin_unlock_irq(&dev_priv->gt_lock);
  944. if (forcewake_count) {
  945. seq_printf(m, "RC information inaccurate because somebody "
  946. "holds a forcewake reference \n");
  947. } else {
  948. /* NB: we cannot use forcewake, else we read the wrong values */
  949. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  950. udelay(10);
  951. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  952. }
  953. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  954. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  955. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  956. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  957. mutex_unlock(&dev->struct_mutex);
  958. seq_printf(m, "Video Turbo Mode: %s\n",
  959. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  960. seq_printf(m, "HW control enabled: %s\n",
  961. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  962. seq_printf(m, "SW control enabled: %s\n",
  963. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  964. GEN6_RP_MEDIA_SW_MODE));
  965. seq_printf(m, "RC1e Enabled: %s\n",
  966. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  967. seq_printf(m, "RC6 Enabled: %s\n",
  968. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  969. seq_printf(m, "Deep RC6 Enabled: %s\n",
  970. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  971. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  972. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  973. seq_printf(m, "Current RC state: ");
  974. switch (gt_core_status & GEN6_RCn_MASK) {
  975. case GEN6_RC0:
  976. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  977. seq_printf(m, "Core Power Down\n");
  978. else
  979. seq_printf(m, "on\n");
  980. break;
  981. case GEN6_RC3:
  982. seq_printf(m, "RC3\n");
  983. break;
  984. case GEN6_RC6:
  985. seq_printf(m, "RC6\n");
  986. break;
  987. case GEN6_RC7:
  988. seq_printf(m, "RC7\n");
  989. break;
  990. default:
  991. seq_printf(m, "Unknown\n");
  992. break;
  993. }
  994. seq_printf(m, "Core Power Down: %s\n",
  995. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  996. /* Not exactly sure what this is */
  997. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  998. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  999. seq_printf(m, "RC6 residency since boot: %u\n",
  1000. I915_READ(GEN6_GT_GFX_RC6));
  1001. seq_printf(m, "RC6+ residency since boot: %u\n",
  1002. I915_READ(GEN6_GT_GFX_RC6p));
  1003. seq_printf(m, "RC6++ residency since boot: %u\n",
  1004. I915_READ(GEN6_GT_GFX_RC6pp));
  1005. return 0;
  1006. }
  1007. static int i915_drpc_info(struct seq_file *m, void *unused)
  1008. {
  1009. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1010. struct drm_device *dev = node->minor->dev;
  1011. if (IS_GEN6(dev) || IS_GEN7(dev))
  1012. return gen6_drpc_info(m);
  1013. else
  1014. return ironlake_drpc_info(m);
  1015. }
  1016. static int i915_fbc_status(struct seq_file *m, void *unused)
  1017. {
  1018. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1019. struct drm_device *dev = node->minor->dev;
  1020. drm_i915_private_t *dev_priv = dev->dev_private;
  1021. if (!I915_HAS_FBC(dev)) {
  1022. seq_printf(m, "FBC unsupported on this chipset\n");
  1023. return 0;
  1024. }
  1025. if (intel_fbc_enabled(dev)) {
  1026. seq_printf(m, "FBC enabled\n");
  1027. } else {
  1028. seq_printf(m, "FBC disabled: ");
  1029. switch (dev_priv->no_fbc_reason) {
  1030. case FBC_NO_OUTPUT:
  1031. seq_printf(m, "no outputs");
  1032. break;
  1033. case FBC_STOLEN_TOO_SMALL:
  1034. seq_printf(m, "not enough stolen memory");
  1035. break;
  1036. case FBC_UNSUPPORTED_MODE:
  1037. seq_printf(m, "mode not supported");
  1038. break;
  1039. case FBC_MODE_TOO_LARGE:
  1040. seq_printf(m, "mode too large");
  1041. break;
  1042. case FBC_BAD_PLANE:
  1043. seq_printf(m, "FBC unsupported on plane");
  1044. break;
  1045. case FBC_NOT_TILED:
  1046. seq_printf(m, "scanout buffer not tiled");
  1047. break;
  1048. case FBC_MULTIPLE_PIPES:
  1049. seq_printf(m, "multiple pipes are enabled");
  1050. break;
  1051. case FBC_MODULE_PARAM:
  1052. seq_printf(m, "disabled per module param (default off)");
  1053. break;
  1054. default:
  1055. seq_printf(m, "unknown reason");
  1056. }
  1057. seq_printf(m, "\n");
  1058. }
  1059. return 0;
  1060. }
  1061. static int i915_sr_status(struct seq_file *m, void *unused)
  1062. {
  1063. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1064. struct drm_device *dev = node->minor->dev;
  1065. drm_i915_private_t *dev_priv = dev->dev_private;
  1066. bool sr_enabled = false;
  1067. if (HAS_PCH_SPLIT(dev))
  1068. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1069. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1070. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1071. else if (IS_I915GM(dev))
  1072. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1073. else if (IS_PINEVIEW(dev))
  1074. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1075. seq_printf(m, "self-refresh: %s\n",
  1076. sr_enabled ? "enabled" : "disabled");
  1077. return 0;
  1078. }
  1079. static int i915_emon_status(struct seq_file *m, void *unused)
  1080. {
  1081. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1082. struct drm_device *dev = node->minor->dev;
  1083. drm_i915_private_t *dev_priv = dev->dev_private;
  1084. unsigned long temp, chipset, gfx;
  1085. int ret;
  1086. if (!IS_GEN5(dev))
  1087. return -ENODEV;
  1088. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1089. if (ret)
  1090. return ret;
  1091. temp = i915_mch_val(dev_priv);
  1092. chipset = i915_chipset_val(dev_priv);
  1093. gfx = i915_gfx_val(dev_priv);
  1094. mutex_unlock(&dev->struct_mutex);
  1095. seq_printf(m, "GMCH temp: %ld\n", temp);
  1096. seq_printf(m, "Chipset power: %ld\n", chipset);
  1097. seq_printf(m, "GFX power: %ld\n", gfx);
  1098. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1099. return 0;
  1100. }
  1101. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1102. {
  1103. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1104. struct drm_device *dev = node->minor->dev;
  1105. drm_i915_private_t *dev_priv = dev->dev_private;
  1106. int ret;
  1107. int gpu_freq, ia_freq;
  1108. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1109. seq_printf(m, "unsupported on this chipset\n");
  1110. return 0;
  1111. }
  1112. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1113. if (ret)
  1114. return ret;
  1115. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1116. for (gpu_freq = dev_priv->rps.min_delay;
  1117. gpu_freq <= dev_priv->rps.max_delay;
  1118. gpu_freq++) {
  1119. I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
  1120. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
  1121. GEN6_PCODE_READ_MIN_FREQ_TABLE);
  1122. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
  1123. GEN6_PCODE_READY) == 0, 10)) {
  1124. DRM_ERROR("pcode read of freq table timed out\n");
  1125. continue;
  1126. }
  1127. ia_freq = I915_READ(GEN6_PCODE_DATA);
  1128. seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
  1129. }
  1130. mutex_unlock(&dev->struct_mutex);
  1131. return 0;
  1132. }
  1133. static int i915_gfxec(struct seq_file *m, void *unused)
  1134. {
  1135. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1136. struct drm_device *dev = node->minor->dev;
  1137. drm_i915_private_t *dev_priv = dev->dev_private;
  1138. int ret;
  1139. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1140. if (ret)
  1141. return ret;
  1142. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1143. mutex_unlock(&dev->struct_mutex);
  1144. return 0;
  1145. }
  1146. static int i915_opregion(struct seq_file *m, void *unused)
  1147. {
  1148. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1149. struct drm_device *dev = node->minor->dev;
  1150. drm_i915_private_t *dev_priv = dev->dev_private;
  1151. struct intel_opregion *opregion = &dev_priv->opregion;
  1152. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1153. int ret;
  1154. if (data == NULL)
  1155. return -ENOMEM;
  1156. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1157. if (ret)
  1158. goto out;
  1159. if (opregion->header) {
  1160. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1161. seq_write(m, data, OPREGION_SIZE);
  1162. }
  1163. mutex_unlock(&dev->struct_mutex);
  1164. out:
  1165. kfree(data);
  1166. return 0;
  1167. }
  1168. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1169. {
  1170. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1171. struct drm_device *dev = node->minor->dev;
  1172. drm_i915_private_t *dev_priv = dev->dev_private;
  1173. struct intel_fbdev *ifbdev;
  1174. struct intel_framebuffer *fb;
  1175. int ret;
  1176. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1177. if (ret)
  1178. return ret;
  1179. ifbdev = dev_priv->fbdev;
  1180. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1181. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1182. fb->base.width,
  1183. fb->base.height,
  1184. fb->base.depth,
  1185. fb->base.bits_per_pixel);
  1186. describe_obj(m, fb->obj);
  1187. seq_printf(m, "\n");
  1188. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1189. if (&fb->base == ifbdev->helper.fb)
  1190. continue;
  1191. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1192. fb->base.width,
  1193. fb->base.height,
  1194. fb->base.depth,
  1195. fb->base.bits_per_pixel);
  1196. describe_obj(m, fb->obj);
  1197. seq_printf(m, "\n");
  1198. }
  1199. mutex_unlock(&dev->mode_config.mutex);
  1200. return 0;
  1201. }
  1202. static int i915_context_status(struct seq_file *m, void *unused)
  1203. {
  1204. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1205. struct drm_device *dev = node->minor->dev;
  1206. drm_i915_private_t *dev_priv = dev->dev_private;
  1207. int ret;
  1208. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1209. if (ret)
  1210. return ret;
  1211. if (dev_priv->pwrctx) {
  1212. seq_printf(m, "power context ");
  1213. describe_obj(m, dev_priv->pwrctx);
  1214. seq_printf(m, "\n");
  1215. }
  1216. if (dev_priv->renderctx) {
  1217. seq_printf(m, "render context ");
  1218. describe_obj(m, dev_priv->renderctx);
  1219. seq_printf(m, "\n");
  1220. }
  1221. mutex_unlock(&dev->mode_config.mutex);
  1222. return 0;
  1223. }
  1224. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1225. {
  1226. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1227. struct drm_device *dev = node->minor->dev;
  1228. struct drm_i915_private *dev_priv = dev->dev_private;
  1229. unsigned forcewake_count;
  1230. spin_lock_irq(&dev_priv->gt_lock);
  1231. forcewake_count = dev_priv->forcewake_count;
  1232. spin_unlock_irq(&dev_priv->gt_lock);
  1233. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1234. return 0;
  1235. }
  1236. static const char *swizzle_string(unsigned swizzle)
  1237. {
  1238. switch(swizzle) {
  1239. case I915_BIT_6_SWIZZLE_NONE:
  1240. return "none";
  1241. case I915_BIT_6_SWIZZLE_9:
  1242. return "bit9";
  1243. case I915_BIT_6_SWIZZLE_9_10:
  1244. return "bit9/bit10";
  1245. case I915_BIT_6_SWIZZLE_9_11:
  1246. return "bit9/bit11";
  1247. case I915_BIT_6_SWIZZLE_9_10_11:
  1248. return "bit9/bit10/bit11";
  1249. case I915_BIT_6_SWIZZLE_9_17:
  1250. return "bit9/bit17";
  1251. case I915_BIT_6_SWIZZLE_9_10_17:
  1252. return "bit9/bit10/bit17";
  1253. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1254. return "unkown";
  1255. }
  1256. return "bug";
  1257. }
  1258. static int i915_swizzle_info(struct seq_file *m, void *data)
  1259. {
  1260. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1261. struct drm_device *dev = node->minor->dev;
  1262. struct drm_i915_private *dev_priv = dev->dev_private;
  1263. int ret;
  1264. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1265. if (ret)
  1266. return ret;
  1267. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1268. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1269. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1270. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1271. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1272. seq_printf(m, "DDC = 0x%08x\n",
  1273. I915_READ(DCC));
  1274. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1275. I915_READ16(C0DRB3));
  1276. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1277. I915_READ16(C1DRB3));
  1278. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1279. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1280. I915_READ(MAD_DIMM_C0));
  1281. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1282. I915_READ(MAD_DIMM_C1));
  1283. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1284. I915_READ(MAD_DIMM_C2));
  1285. seq_printf(m, "TILECTL = 0x%08x\n",
  1286. I915_READ(TILECTL));
  1287. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1288. I915_READ(ARB_MODE));
  1289. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1290. I915_READ(DISP_ARB_CTL));
  1291. }
  1292. mutex_unlock(&dev->struct_mutex);
  1293. return 0;
  1294. }
  1295. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1296. {
  1297. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1298. struct drm_device *dev = node->minor->dev;
  1299. struct drm_i915_private *dev_priv = dev->dev_private;
  1300. struct intel_ring_buffer *ring;
  1301. int i, ret;
  1302. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1303. if (ret)
  1304. return ret;
  1305. if (INTEL_INFO(dev)->gen == 6)
  1306. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1307. for (i = 0; i < I915_NUM_RINGS; i++) {
  1308. ring = &dev_priv->ring[i];
  1309. seq_printf(m, "%s\n", ring->name);
  1310. if (INTEL_INFO(dev)->gen == 7)
  1311. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1312. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1313. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1314. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1315. }
  1316. if (dev_priv->mm.aliasing_ppgtt) {
  1317. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1318. seq_printf(m, "aliasing PPGTT:\n");
  1319. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1320. }
  1321. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1322. mutex_unlock(&dev->struct_mutex);
  1323. return 0;
  1324. }
  1325. static int i915_dpio_info(struct seq_file *m, void *data)
  1326. {
  1327. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1328. struct drm_device *dev = node->minor->dev;
  1329. struct drm_i915_private *dev_priv = dev->dev_private;
  1330. int ret;
  1331. if (!IS_VALLEYVIEW(dev)) {
  1332. seq_printf(m, "unsupported\n");
  1333. return 0;
  1334. }
  1335. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1336. if (ret)
  1337. return ret;
  1338. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1339. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1340. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1341. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1342. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1343. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1344. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1345. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1346. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1347. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1348. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1349. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1350. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1351. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1352. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1353. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1354. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1355. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1356. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1357. mutex_unlock(&dev->mode_config.mutex);
  1358. return 0;
  1359. }
  1360. static ssize_t
  1361. i915_wedged_read(struct file *filp,
  1362. char __user *ubuf,
  1363. size_t max,
  1364. loff_t *ppos)
  1365. {
  1366. struct drm_device *dev = filp->private_data;
  1367. drm_i915_private_t *dev_priv = dev->dev_private;
  1368. char buf[80];
  1369. int len;
  1370. len = snprintf(buf, sizeof(buf),
  1371. "wedged : %d\n",
  1372. atomic_read(&dev_priv->mm.wedged));
  1373. if (len > sizeof(buf))
  1374. len = sizeof(buf);
  1375. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1376. }
  1377. static ssize_t
  1378. i915_wedged_write(struct file *filp,
  1379. const char __user *ubuf,
  1380. size_t cnt,
  1381. loff_t *ppos)
  1382. {
  1383. struct drm_device *dev = filp->private_data;
  1384. char buf[20];
  1385. int val = 1;
  1386. if (cnt > 0) {
  1387. if (cnt > sizeof(buf) - 1)
  1388. return -EINVAL;
  1389. if (copy_from_user(buf, ubuf, cnt))
  1390. return -EFAULT;
  1391. buf[cnt] = 0;
  1392. val = simple_strtoul(buf, NULL, 0);
  1393. }
  1394. DRM_INFO("Manually setting wedged to %d\n", val);
  1395. i915_handle_error(dev, val);
  1396. return cnt;
  1397. }
  1398. static const struct file_operations i915_wedged_fops = {
  1399. .owner = THIS_MODULE,
  1400. .open = simple_open,
  1401. .read = i915_wedged_read,
  1402. .write = i915_wedged_write,
  1403. .llseek = default_llseek,
  1404. };
  1405. static ssize_t
  1406. i915_ring_stop_read(struct file *filp,
  1407. char __user *ubuf,
  1408. size_t max,
  1409. loff_t *ppos)
  1410. {
  1411. struct drm_device *dev = filp->private_data;
  1412. drm_i915_private_t *dev_priv = dev->dev_private;
  1413. char buf[20];
  1414. int len;
  1415. len = snprintf(buf, sizeof(buf),
  1416. "0x%08x\n", dev_priv->stop_rings);
  1417. if (len > sizeof(buf))
  1418. len = sizeof(buf);
  1419. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1420. }
  1421. static ssize_t
  1422. i915_ring_stop_write(struct file *filp,
  1423. const char __user *ubuf,
  1424. size_t cnt,
  1425. loff_t *ppos)
  1426. {
  1427. struct drm_device *dev = filp->private_data;
  1428. struct drm_i915_private *dev_priv = dev->dev_private;
  1429. char buf[20];
  1430. int val = 0, ret;
  1431. if (cnt > 0) {
  1432. if (cnt > sizeof(buf) - 1)
  1433. return -EINVAL;
  1434. if (copy_from_user(buf, ubuf, cnt))
  1435. return -EFAULT;
  1436. buf[cnt] = 0;
  1437. val = simple_strtoul(buf, NULL, 0);
  1438. }
  1439. DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
  1440. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1441. if (ret)
  1442. return ret;
  1443. dev_priv->stop_rings = val;
  1444. mutex_unlock(&dev->struct_mutex);
  1445. return cnt;
  1446. }
  1447. static const struct file_operations i915_ring_stop_fops = {
  1448. .owner = THIS_MODULE,
  1449. .open = simple_open,
  1450. .read = i915_ring_stop_read,
  1451. .write = i915_ring_stop_write,
  1452. .llseek = default_llseek,
  1453. };
  1454. static ssize_t
  1455. i915_max_freq_read(struct file *filp,
  1456. char __user *ubuf,
  1457. size_t max,
  1458. loff_t *ppos)
  1459. {
  1460. struct drm_device *dev = filp->private_data;
  1461. drm_i915_private_t *dev_priv = dev->dev_private;
  1462. char buf[80];
  1463. int len, ret;
  1464. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1465. return -ENODEV;
  1466. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1467. if (ret)
  1468. return ret;
  1469. len = snprintf(buf, sizeof(buf),
  1470. "max freq: %d\n", dev_priv->rps.max_delay * 50);
  1471. mutex_unlock(&dev->struct_mutex);
  1472. if (len > sizeof(buf))
  1473. len = sizeof(buf);
  1474. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1475. }
  1476. static ssize_t
  1477. i915_max_freq_write(struct file *filp,
  1478. const char __user *ubuf,
  1479. size_t cnt,
  1480. loff_t *ppos)
  1481. {
  1482. struct drm_device *dev = filp->private_data;
  1483. struct drm_i915_private *dev_priv = dev->dev_private;
  1484. char buf[20];
  1485. int val = 1, ret;
  1486. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1487. return -ENODEV;
  1488. if (cnt > 0) {
  1489. if (cnt > sizeof(buf) - 1)
  1490. return -EINVAL;
  1491. if (copy_from_user(buf, ubuf, cnt))
  1492. return -EFAULT;
  1493. buf[cnt] = 0;
  1494. val = simple_strtoul(buf, NULL, 0);
  1495. }
  1496. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1497. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1498. if (ret)
  1499. return ret;
  1500. /*
  1501. * Turbo will still be enabled, but won't go above the set value.
  1502. */
  1503. dev_priv->rps.max_delay = val / 50;
  1504. gen6_set_rps(dev, val / 50);
  1505. mutex_unlock(&dev->struct_mutex);
  1506. return cnt;
  1507. }
  1508. static const struct file_operations i915_max_freq_fops = {
  1509. .owner = THIS_MODULE,
  1510. .open = simple_open,
  1511. .read = i915_max_freq_read,
  1512. .write = i915_max_freq_write,
  1513. .llseek = default_llseek,
  1514. };
  1515. static ssize_t
  1516. i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
  1517. loff_t *ppos)
  1518. {
  1519. struct drm_device *dev = filp->private_data;
  1520. drm_i915_private_t *dev_priv = dev->dev_private;
  1521. char buf[80];
  1522. int len, ret;
  1523. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1524. return -ENODEV;
  1525. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1526. if (ret)
  1527. return ret;
  1528. len = snprintf(buf, sizeof(buf),
  1529. "min freq: %d\n", dev_priv->rps.min_delay * 50);
  1530. mutex_unlock(&dev->struct_mutex);
  1531. if (len > sizeof(buf))
  1532. len = sizeof(buf);
  1533. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1534. }
  1535. static ssize_t
  1536. i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
  1537. loff_t *ppos)
  1538. {
  1539. struct drm_device *dev = filp->private_data;
  1540. struct drm_i915_private *dev_priv = dev->dev_private;
  1541. char buf[20];
  1542. int val = 1, ret;
  1543. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1544. return -ENODEV;
  1545. if (cnt > 0) {
  1546. if (cnt > sizeof(buf) - 1)
  1547. return -EINVAL;
  1548. if (copy_from_user(buf, ubuf, cnt))
  1549. return -EFAULT;
  1550. buf[cnt] = 0;
  1551. val = simple_strtoul(buf, NULL, 0);
  1552. }
  1553. DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);
  1554. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1555. if (ret)
  1556. return ret;
  1557. /*
  1558. * Turbo will still be enabled, but won't go below the set value.
  1559. */
  1560. dev_priv->rps.min_delay = val / 50;
  1561. gen6_set_rps(dev, val / 50);
  1562. mutex_unlock(&dev->struct_mutex);
  1563. return cnt;
  1564. }
  1565. static const struct file_operations i915_min_freq_fops = {
  1566. .owner = THIS_MODULE,
  1567. .open = simple_open,
  1568. .read = i915_min_freq_read,
  1569. .write = i915_min_freq_write,
  1570. .llseek = default_llseek,
  1571. };
  1572. static ssize_t
  1573. i915_cache_sharing_read(struct file *filp,
  1574. char __user *ubuf,
  1575. size_t max,
  1576. loff_t *ppos)
  1577. {
  1578. struct drm_device *dev = filp->private_data;
  1579. drm_i915_private_t *dev_priv = dev->dev_private;
  1580. char buf[80];
  1581. u32 snpcr;
  1582. int len, ret;
  1583. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1584. return -ENODEV;
  1585. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1586. if (ret)
  1587. return ret;
  1588. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1589. mutex_unlock(&dev_priv->dev->struct_mutex);
  1590. len = snprintf(buf, sizeof(buf),
  1591. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1592. GEN6_MBC_SNPCR_SHIFT);
  1593. if (len > sizeof(buf))
  1594. len = sizeof(buf);
  1595. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1596. }
  1597. static ssize_t
  1598. i915_cache_sharing_write(struct file *filp,
  1599. const char __user *ubuf,
  1600. size_t cnt,
  1601. loff_t *ppos)
  1602. {
  1603. struct drm_device *dev = filp->private_data;
  1604. struct drm_i915_private *dev_priv = dev->dev_private;
  1605. char buf[20];
  1606. u32 snpcr;
  1607. int val = 1;
  1608. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1609. return -ENODEV;
  1610. if (cnt > 0) {
  1611. if (cnt > sizeof(buf) - 1)
  1612. return -EINVAL;
  1613. if (copy_from_user(buf, ubuf, cnt))
  1614. return -EFAULT;
  1615. buf[cnt] = 0;
  1616. val = simple_strtoul(buf, NULL, 0);
  1617. }
  1618. if (val < 0 || val > 3)
  1619. return -EINVAL;
  1620. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1621. /* Update the cache sharing policy here as well */
  1622. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1623. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1624. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1625. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1626. return cnt;
  1627. }
  1628. static const struct file_operations i915_cache_sharing_fops = {
  1629. .owner = THIS_MODULE,
  1630. .open = simple_open,
  1631. .read = i915_cache_sharing_read,
  1632. .write = i915_cache_sharing_write,
  1633. .llseek = default_llseek,
  1634. };
  1635. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1636. * allocated we need to hook into the minor for release. */
  1637. static int
  1638. drm_add_fake_info_node(struct drm_minor *minor,
  1639. struct dentry *ent,
  1640. const void *key)
  1641. {
  1642. struct drm_info_node *node;
  1643. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1644. if (node == NULL) {
  1645. debugfs_remove(ent);
  1646. return -ENOMEM;
  1647. }
  1648. node->minor = minor;
  1649. node->dent = ent;
  1650. node->info_ent = (void *) key;
  1651. mutex_lock(&minor->debugfs_lock);
  1652. list_add(&node->list, &minor->debugfs_list);
  1653. mutex_unlock(&minor->debugfs_lock);
  1654. return 0;
  1655. }
  1656. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1657. {
  1658. struct drm_device *dev = inode->i_private;
  1659. struct drm_i915_private *dev_priv = dev->dev_private;
  1660. if (INTEL_INFO(dev)->gen < 6)
  1661. return 0;
  1662. gen6_gt_force_wake_get(dev_priv);
  1663. return 0;
  1664. }
  1665. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1666. {
  1667. struct drm_device *dev = inode->i_private;
  1668. struct drm_i915_private *dev_priv = dev->dev_private;
  1669. if (INTEL_INFO(dev)->gen < 6)
  1670. return 0;
  1671. gen6_gt_force_wake_put(dev_priv);
  1672. return 0;
  1673. }
  1674. static const struct file_operations i915_forcewake_fops = {
  1675. .owner = THIS_MODULE,
  1676. .open = i915_forcewake_open,
  1677. .release = i915_forcewake_release,
  1678. };
  1679. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1680. {
  1681. struct drm_device *dev = minor->dev;
  1682. struct dentry *ent;
  1683. ent = debugfs_create_file("i915_forcewake_user",
  1684. S_IRUSR,
  1685. root, dev,
  1686. &i915_forcewake_fops);
  1687. if (IS_ERR(ent))
  1688. return PTR_ERR(ent);
  1689. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1690. }
  1691. static int i915_debugfs_create(struct dentry *root,
  1692. struct drm_minor *minor,
  1693. const char *name,
  1694. const struct file_operations *fops)
  1695. {
  1696. struct drm_device *dev = minor->dev;
  1697. struct dentry *ent;
  1698. ent = debugfs_create_file(name,
  1699. S_IRUGO | S_IWUSR,
  1700. root, dev,
  1701. fops);
  1702. if (IS_ERR(ent))
  1703. return PTR_ERR(ent);
  1704. return drm_add_fake_info_node(minor, ent, fops);
  1705. }
  1706. static struct drm_info_list i915_debugfs_list[] = {
  1707. {"i915_capabilities", i915_capabilities, 0},
  1708. {"i915_gem_objects", i915_gem_object_info, 0},
  1709. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1710. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1711. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1712. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1713. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1714. {"i915_gem_request", i915_gem_request_info, 0},
  1715. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1716. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1717. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1718. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1719. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1720. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1721. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1722. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1723. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1724. {"i915_inttoext_table", i915_inttoext_table, 0},
  1725. {"i915_drpc_info", i915_drpc_info, 0},
  1726. {"i915_emon_status", i915_emon_status, 0},
  1727. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1728. {"i915_gfxec", i915_gfxec, 0},
  1729. {"i915_fbc_status", i915_fbc_status, 0},
  1730. {"i915_sr_status", i915_sr_status, 0},
  1731. {"i915_opregion", i915_opregion, 0},
  1732. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1733. {"i915_context_status", i915_context_status, 0},
  1734. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1735. {"i915_swizzle_info", i915_swizzle_info, 0},
  1736. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1737. {"i915_dpio", i915_dpio_info, 0},
  1738. };
  1739. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1740. int i915_debugfs_init(struct drm_minor *minor)
  1741. {
  1742. int ret;
  1743. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1744. "i915_wedged",
  1745. &i915_wedged_fops);
  1746. if (ret)
  1747. return ret;
  1748. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1749. if (ret)
  1750. return ret;
  1751. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1752. "i915_max_freq",
  1753. &i915_max_freq_fops);
  1754. if (ret)
  1755. return ret;
  1756. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1757. "i915_min_freq",
  1758. &i915_min_freq_fops);
  1759. if (ret)
  1760. return ret;
  1761. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1762. "i915_cache_sharing",
  1763. &i915_cache_sharing_fops);
  1764. if (ret)
  1765. return ret;
  1766. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1767. "i915_ring_stop",
  1768. &i915_ring_stop_fops);
  1769. if (ret)
  1770. return ret;
  1771. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1772. "i915_error_state",
  1773. &i915_error_state_fops);
  1774. if (ret)
  1775. return ret;
  1776. return drm_debugfs_create_files(i915_debugfs_list,
  1777. I915_DEBUGFS_ENTRIES,
  1778. minor->debugfs_root, minor);
  1779. }
  1780. void i915_debugfs_cleanup(struct drm_minor *minor)
  1781. {
  1782. drm_debugfs_remove_files(i915_debugfs_list,
  1783. I915_DEBUGFS_ENTRIES, minor);
  1784. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1785. 1, minor);
  1786. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1787. 1, minor);
  1788. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1789. 1, minor);
  1790. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1791. 1, minor);
  1792. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1793. 1, minor);
  1794. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1795. 1, minor);
  1796. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  1797. 1, minor);
  1798. }
  1799. #endif /* CONFIG_DEBUG_FS */