be_cmds.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (adapter->eeh_err) {
  30. dev_info(&adapter->pdev->dev,
  31. "Error in Card Detected! Cannot issue commands\n");
  32. return;
  33. }
  34. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  35. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  36. wmb();
  37. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  38. }
  39. /* To check if valid bit is set, check the entire word as we don't know
  40. * the endianness of the data (old entry is host endian while a new entry is
  41. * little endian) */
  42. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  43. {
  44. if (compl->flags != 0) {
  45. compl->flags = le32_to_cpu(compl->flags);
  46. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  47. return true;
  48. } else {
  49. return false;
  50. }
  51. }
  52. /* Need to reset the entire word that houses the valid bit */
  53. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  54. {
  55. compl->flags = 0;
  56. }
  57. static int be_mcc_compl_process(struct be_adapter *adapter,
  58. struct be_mcc_compl *compl)
  59. {
  60. u16 compl_status, extd_status;
  61. /* Just swap the status to host endian; mcc tag is opaquely copied
  62. * from mcc_wrb */
  63. be_dws_le_to_cpu(compl, 4);
  64. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  65. CQE_STATUS_COMPL_MASK;
  66. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  67. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  68. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  69. adapter->flash_status = compl_status;
  70. complete(&adapter->flash_compl);
  71. }
  72. if (compl_status == MCC_STATUS_SUCCESS) {
  73. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  74. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  75. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  76. be_parse_stats(adapter);
  77. adapter->stats_cmd_sent = false;
  78. }
  79. if (compl->tag0 ==
  80. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  81. struct be_mcc_wrb *mcc_wrb =
  82. queue_index_node(&adapter->mcc_obj.q,
  83. compl->tag1);
  84. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  85. embedded_payload(mcc_wrb);
  86. adapter->drv_stats.be_on_die_temperature =
  87. resp->on_die_temperature;
  88. }
  89. } else {
  90. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  91. be_get_temp_freq = 0;
  92. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  93. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  94. goto done;
  95. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  96. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  97. "permitted to execute this cmd (opcode %d)\n",
  98. compl->tag0);
  99. } else {
  100. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  101. CQE_STATUS_EXTD_MASK;
  102. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  103. "status %d, extd-status %d\n",
  104. compl->tag0, compl_status, extd_status);
  105. }
  106. }
  107. done:
  108. return compl_status;
  109. }
  110. /* Link state evt is a string of bytes; no need for endian swapping */
  111. static void be_async_link_state_process(struct be_adapter *adapter,
  112. struct be_async_event_link_state *evt)
  113. {
  114. be_link_status_update(adapter, evt->port_link_status);
  115. }
  116. /* Grp5 CoS Priority evt */
  117. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  118. struct be_async_event_grp5_cos_priority *evt)
  119. {
  120. if (evt->valid) {
  121. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  122. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  123. adapter->recommended_prio =
  124. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  125. }
  126. }
  127. /* Grp5 QOS Speed evt */
  128. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  129. struct be_async_event_grp5_qos_link_speed *evt)
  130. {
  131. if (evt->physical_port == adapter->port_num) {
  132. /* qos_link_speed is in units of 10 Mbps */
  133. adapter->link_speed = evt->qos_link_speed * 10;
  134. }
  135. }
  136. /*Grp5 PVID evt*/
  137. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  138. struct be_async_event_grp5_pvid_state *evt)
  139. {
  140. if (evt->enabled)
  141. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  142. else
  143. adapter->pvid = 0;
  144. }
  145. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  146. u32 trailer, struct be_mcc_compl *evt)
  147. {
  148. u8 event_type = 0;
  149. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  150. ASYNC_TRAILER_EVENT_TYPE_MASK;
  151. switch (event_type) {
  152. case ASYNC_EVENT_COS_PRIORITY:
  153. be_async_grp5_cos_priority_process(adapter,
  154. (struct be_async_event_grp5_cos_priority *)evt);
  155. break;
  156. case ASYNC_EVENT_QOS_SPEED:
  157. be_async_grp5_qos_speed_process(adapter,
  158. (struct be_async_event_grp5_qos_link_speed *)evt);
  159. break;
  160. case ASYNC_EVENT_PVID_STATE:
  161. be_async_grp5_pvid_state_process(adapter,
  162. (struct be_async_event_grp5_pvid_state *)evt);
  163. break;
  164. default:
  165. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  166. break;
  167. }
  168. }
  169. static inline bool is_link_state_evt(u32 trailer)
  170. {
  171. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  172. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  173. ASYNC_EVENT_CODE_LINK_STATE;
  174. }
  175. static inline bool is_grp5_evt(u32 trailer)
  176. {
  177. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  178. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  179. ASYNC_EVENT_CODE_GRP_5);
  180. }
  181. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  182. {
  183. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  184. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  185. if (be_mcc_compl_is_new(compl)) {
  186. queue_tail_inc(mcc_cq);
  187. return compl;
  188. }
  189. return NULL;
  190. }
  191. void be_async_mcc_enable(struct be_adapter *adapter)
  192. {
  193. spin_lock_bh(&adapter->mcc_cq_lock);
  194. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  195. adapter->mcc_obj.rearm_cq = true;
  196. spin_unlock_bh(&adapter->mcc_cq_lock);
  197. }
  198. void be_async_mcc_disable(struct be_adapter *adapter)
  199. {
  200. adapter->mcc_obj.rearm_cq = false;
  201. }
  202. int be_process_mcc(struct be_adapter *adapter, int *status)
  203. {
  204. struct be_mcc_compl *compl;
  205. int num = 0;
  206. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  207. spin_lock_bh(&adapter->mcc_cq_lock);
  208. while ((compl = be_mcc_compl_get(adapter))) {
  209. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  210. /* Interpret flags as an async trailer */
  211. if (is_link_state_evt(compl->flags))
  212. be_async_link_state_process(adapter,
  213. (struct be_async_event_link_state *) compl);
  214. else if (is_grp5_evt(compl->flags))
  215. be_async_grp5_evt_process(adapter,
  216. compl->flags, compl);
  217. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  218. *status = be_mcc_compl_process(adapter, compl);
  219. atomic_dec(&mcc_obj->q.used);
  220. }
  221. be_mcc_compl_use(compl);
  222. num++;
  223. }
  224. spin_unlock_bh(&adapter->mcc_cq_lock);
  225. return num;
  226. }
  227. /* Wait till no more pending mcc requests are present */
  228. static int be_mcc_wait_compl(struct be_adapter *adapter)
  229. {
  230. #define mcc_timeout 120000 /* 12s timeout */
  231. int i, num, status = 0;
  232. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  233. if (adapter->eeh_err)
  234. return -EIO;
  235. for (i = 0; i < mcc_timeout; i++) {
  236. num = be_process_mcc(adapter, &status);
  237. if (num)
  238. be_cq_notify(adapter, mcc_obj->cq.id,
  239. mcc_obj->rearm_cq, num);
  240. if (atomic_read(&mcc_obj->q.used) == 0)
  241. break;
  242. udelay(100);
  243. }
  244. if (i == mcc_timeout) {
  245. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  246. return -1;
  247. }
  248. return status;
  249. }
  250. /* Notify MCC requests and wait for completion */
  251. static int be_mcc_notify_wait(struct be_adapter *adapter)
  252. {
  253. be_mcc_notify(adapter);
  254. return be_mcc_wait_compl(adapter);
  255. }
  256. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  257. {
  258. int msecs = 0;
  259. u32 ready;
  260. if (adapter->eeh_err) {
  261. dev_err(&adapter->pdev->dev,
  262. "Error detected in card.Cannot issue commands\n");
  263. return -EIO;
  264. }
  265. do {
  266. ready = ioread32(db);
  267. if (ready == 0xffffffff) {
  268. dev_err(&adapter->pdev->dev,
  269. "pci slot disconnected\n");
  270. return -1;
  271. }
  272. ready &= MPU_MAILBOX_DB_RDY_MASK;
  273. if (ready)
  274. break;
  275. if (msecs > 4000) {
  276. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  277. be_detect_dump_ue(adapter);
  278. return -1;
  279. }
  280. msleep(1);
  281. msecs++;
  282. } while (true);
  283. return 0;
  284. }
  285. /*
  286. * Insert the mailbox address into the doorbell in two steps
  287. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  288. */
  289. static int be_mbox_notify_wait(struct be_adapter *adapter)
  290. {
  291. int status;
  292. u32 val = 0;
  293. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  294. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  295. struct be_mcc_mailbox *mbox = mbox_mem->va;
  296. struct be_mcc_compl *compl = &mbox->compl;
  297. /* wait for ready to be set */
  298. status = be_mbox_db_ready_wait(adapter, db);
  299. if (status != 0)
  300. return status;
  301. val |= MPU_MAILBOX_DB_HI_MASK;
  302. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  303. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  304. iowrite32(val, db);
  305. /* wait for ready to be set */
  306. status = be_mbox_db_ready_wait(adapter, db);
  307. if (status != 0)
  308. return status;
  309. val = 0;
  310. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  311. val |= (u32)(mbox_mem->dma >> 4) << 2;
  312. iowrite32(val, db);
  313. status = be_mbox_db_ready_wait(adapter, db);
  314. if (status != 0)
  315. return status;
  316. /* A cq entry has been made now */
  317. if (be_mcc_compl_is_new(compl)) {
  318. status = be_mcc_compl_process(adapter, &mbox->compl);
  319. be_mcc_compl_use(compl);
  320. if (status)
  321. return status;
  322. } else {
  323. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  324. return -1;
  325. }
  326. return 0;
  327. }
  328. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  329. {
  330. u32 sem;
  331. if (lancer_chip(adapter))
  332. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  333. else
  334. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  335. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  336. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  337. return -1;
  338. else
  339. return 0;
  340. }
  341. int be_cmd_POST(struct be_adapter *adapter)
  342. {
  343. u16 stage;
  344. int status, timeout = 0;
  345. struct device *dev = &adapter->pdev->dev;
  346. do {
  347. status = be_POST_stage_get(adapter, &stage);
  348. if (status) {
  349. dev_err(dev, "POST error; stage=0x%x\n", stage);
  350. return -1;
  351. } else if (stage != POST_STAGE_ARMFW_RDY) {
  352. if (msleep_interruptible(2000)) {
  353. dev_err(dev, "Waiting for POST aborted\n");
  354. return -EINTR;
  355. }
  356. timeout += 2;
  357. } else {
  358. return 0;
  359. }
  360. } while (timeout < 60);
  361. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  362. return -1;
  363. }
  364. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  365. {
  366. return &wrb->payload.sgl[0];
  367. }
  368. /* Don't touch the hdr after it's prepared */
  369. /* mem will be NULL for embedded commands */
  370. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  371. u8 subsystem, u8 opcode, int cmd_len,
  372. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  373. {
  374. struct be_sge *sge;
  375. req_hdr->opcode = opcode;
  376. req_hdr->subsystem = subsystem;
  377. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  378. req_hdr->version = 0;
  379. wrb->tag0 = opcode;
  380. wrb->tag1 = subsystem;
  381. wrb->payload_length = cmd_len;
  382. if (mem) {
  383. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  384. MCC_WRB_SGE_CNT_SHIFT;
  385. sge = nonembedded_sgl(wrb);
  386. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  387. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  388. sge->len = cpu_to_le32(mem->size);
  389. } else
  390. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  391. be_dws_cpu_to_le(wrb, 8);
  392. }
  393. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  394. struct be_dma_mem *mem)
  395. {
  396. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  397. u64 dma = (u64)mem->dma;
  398. for (i = 0; i < buf_pages; i++) {
  399. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  400. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  401. dma += PAGE_SIZE_4K;
  402. }
  403. }
  404. /* Converts interrupt delay in microseconds to multiplier value */
  405. static u32 eq_delay_to_mult(u32 usec_delay)
  406. {
  407. #define MAX_INTR_RATE 651042
  408. const u32 round = 10;
  409. u32 multiplier;
  410. if (usec_delay == 0)
  411. multiplier = 0;
  412. else {
  413. u32 interrupt_rate = 1000000 / usec_delay;
  414. /* Max delay, corresponding to the lowest interrupt rate */
  415. if (interrupt_rate == 0)
  416. multiplier = 1023;
  417. else {
  418. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  419. multiplier /= interrupt_rate;
  420. /* Round the multiplier to the closest value.*/
  421. multiplier = (multiplier + round/2) / round;
  422. multiplier = min(multiplier, (u32)1023);
  423. }
  424. }
  425. return multiplier;
  426. }
  427. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  428. {
  429. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  430. struct be_mcc_wrb *wrb
  431. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  432. memset(wrb, 0, sizeof(*wrb));
  433. return wrb;
  434. }
  435. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  436. {
  437. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  438. struct be_mcc_wrb *wrb;
  439. if (atomic_read(&mccq->used) >= mccq->len) {
  440. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  441. return NULL;
  442. }
  443. wrb = queue_head_node(mccq);
  444. queue_head_inc(mccq);
  445. atomic_inc(&mccq->used);
  446. memset(wrb, 0, sizeof(*wrb));
  447. return wrb;
  448. }
  449. /* Tell fw we're about to start firing cmds by writing a
  450. * special pattern across the wrb hdr; uses mbox
  451. */
  452. int be_cmd_fw_init(struct be_adapter *adapter)
  453. {
  454. u8 *wrb;
  455. int status;
  456. if (mutex_lock_interruptible(&adapter->mbox_lock))
  457. return -1;
  458. wrb = (u8 *)wrb_from_mbox(adapter);
  459. *wrb++ = 0xFF;
  460. *wrb++ = 0x12;
  461. *wrb++ = 0x34;
  462. *wrb++ = 0xFF;
  463. *wrb++ = 0xFF;
  464. *wrb++ = 0x56;
  465. *wrb++ = 0x78;
  466. *wrb = 0xFF;
  467. status = be_mbox_notify_wait(adapter);
  468. mutex_unlock(&adapter->mbox_lock);
  469. return status;
  470. }
  471. /* Tell fw we're done with firing cmds by writing a
  472. * special pattern across the wrb hdr; uses mbox
  473. */
  474. int be_cmd_fw_clean(struct be_adapter *adapter)
  475. {
  476. u8 *wrb;
  477. int status;
  478. if (adapter->eeh_err)
  479. return -EIO;
  480. if (mutex_lock_interruptible(&adapter->mbox_lock))
  481. return -1;
  482. wrb = (u8 *)wrb_from_mbox(adapter);
  483. *wrb++ = 0xFF;
  484. *wrb++ = 0xAA;
  485. *wrb++ = 0xBB;
  486. *wrb++ = 0xFF;
  487. *wrb++ = 0xFF;
  488. *wrb++ = 0xCC;
  489. *wrb++ = 0xDD;
  490. *wrb = 0xFF;
  491. status = be_mbox_notify_wait(adapter);
  492. mutex_unlock(&adapter->mbox_lock);
  493. return status;
  494. }
  495. int be_cmd_eq_create(struct be_adapter *adapter,
  496. struct be_queue_info *eq, int eq_delay)
  497. {
  498. struct be_mcc_wrb *wrb;
  499. struct be_cmd_req_eq_create *req;
  500. struct be_dma_mem *q_mem = &eq->dma_mem;
  501. int status;
  502. if (mutex_lock_interruptible(&adapter->mbox_lock))
  503. return -1;
  504. wrb = wrb_from_mbox(adapter);
  505. req = embedded_payload(wrb);
  506. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  507. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  508. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  509. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  510. /* 4byte eqe*/
  511. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  512. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  513. __ilog2_u32(eq->len/256));
  514. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  515. eq_delay_to_mult(eq_delay));
  516. be_dws_cpu_to_le(req->context, sizeof(req->context));
  517. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  518. status = be_mbox_notify_wait(adapter);
  519. if (!status) {
  520. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  521. eq->id = le16_to_cpu(resp->eq_id);
  522. eq->created = true;
  523. }
  524. mutex_unlock(&adapter->mbox_lock);
  525. return status;
  526. }
  527. /* Use MCC */
  528. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  529. u8 type, bool permanent, u32 if_handle)
  530. {
  531. struct be_mcc_wrb *wrb;
  532. struct be_cmd_req_mac_query *req;
  533. int status;
  534. spin_lock_bh(&adapter->mcc_lock);
  535. wrb = wrb_from_mccq(adapter);
  536. if (!wrb) {
  537. status = -EBUSY;
  538. goto err;
  539. }
  540. req = embedded_payload(wrb);
  541. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  542. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  543. req->type = type;
  544. if (permanent) {
  545. req->permanent = 1;
  546. } else {
  547. req->if_id = cpu_to_le16((u16) if_handle);
  548. req->permanent = 0;
  549. }
  550. status = be_mcc_notify_wait(adapter);
  551. if (!status) {
  552. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  553. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  554. }
  555. err:
  556. spin_unlock_bh(&adapter->mcc_lock);
  557. return status;
  558. }
  559. /* Uses synchronous MCCQ */
  560. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  561. u32 if_id, u32 *pmac_id, u32 domain)
  562. {
  563. struct be_mcc_wrb *wrb;
  564. struct be_cmd_req_pmac_add *req;
  565. int status;
  566. spin_lock_bh(&adapter->mcc_lock);
  567. wrb = wrb_from_mccq(adapter);
  568. if (!wrb) {
  569. status = -EBUSY;
  570. goto err;
  571. }
  572. req = embedded_payload(wrb);
  573. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  574. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  575. req->hdr.domain = domain;
  576. req->if_id = cpu_to_le32(if_id);
  577. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  578. status = be_mcc_notify_wait(adapter);
  579. if (!status) {
  580. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  581. *pmac_id = le32_to_cpu(resp->pmac_id);
  582. }
  583. err:
  584. spin_unlock_bh(&adapter->mcc_lock);
  585. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  586. status = -EPERM;
  587. return status;
  588. }
  589. /* Uses synchronous MCCQ */
  590. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  591. {
  592. struct be_mcc_wrb *wrb;
  593. struct be_cmd_req_pmac_del *req;
  594. int status;
  595. spin_lock_bh(&adapter->mcc_lock);
  596. wrb = wrb_from_mccq(adapter);
  597. if (!wrb) {
  598. status = -EBUSY;
  599. goto err;
  600. }
  601. req = embedded_payload(wrb);
  602. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  603. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  604. req->hdr.domain = dom;
  605. req->if_id = cpu_to_le32(if_id);
  606. req->pmac_id = cpu_to_le32(pmac_id);
  607. status = be_mcc_notify_wait(adapter);
  608. err:
  609. spin_unlock_bh(&adapter->mcc_lock);
  610. return status;
  611. }
  612. /* Uses Mbox */
  613. int be_cmd_cq_create(struct be_adapter *adapter,
  614. struct be_queue_info *cq, struct be_queue_info *eq,
  615. bool sol_evts, bool no_delay, int coalesce_wm)
  616. {
  617. struct be_mcc_wrb *wrb;
  618. struct be_cmd_req_cq_create *req;
  619. struct be_dma_mem *q_mem = &cq->dma_mem;
  620. void *ctxt;
  621. int status;
  622. if (mutex_lock_interruptible(&adapter->mbox_lock))
  623. return -1;
  624. wrb = wrb_from_mbox(adapter);
  625. req = embedded_payload(wrb);
  626. ctxt = &req->context;
  627. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  628. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  629. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  630. if (lancer_chip(adapter)) {
  631. req->hdr.version = 2;
  632. req->page_size = 1; /* 1 for 4K */
  633. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  634. no_delay);
  635. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  636. __ilog2_u32(cq->len/256));
  637. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  638. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  639. ctxt, 1);
  640. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  641. ctxt, eq->id);
  642. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  643. } else {
  644. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  645. coalesce_wm);
  646. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  647. ctxt, no_delay);
  648. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  649. __ilog2_u32(cq->len/256));
  650. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  651. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  652. ctxt, sol_evts);
  653. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  654. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  655. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  656. }
  657. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  658. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  659. status = be_mbox_notify_wait(adapter);
  660. if (!status) {
  661. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  662. cq->id = le16_to_cpu(resp->cq_id);
  663. cq->created = true;
  664. }
  665. mutex_unlock(&adapter->mbox_lock);
  666. return status;
  667. }
  668. static u32 be_encoded_q_len(int q_len)
  669. {
  670. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  671. if (len_encoded == 16)
  672. len_encoded = 0;
  673. return len_encoded;
  674. }
  675. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  676. struct be_queue_info *mccq,
  677. struct be_queue_info *cq)
  678. {
  679. struct be_mcc_wrb *wrb;
  680. struct be_cmd_req_mcc_ext_create *req;
  681. struct be_dma_mem *q_mem = &mccq->dma_mem;
  682. void *ctxt;
  683. int status;
  684. if (mutex_lock_interruptible(&adapter->mbox_lock))
  685. return -1;
  686. wrb = wrb_from_mbox(adapter);
  687. req = embedded_payload(wrb);
  688. ctxt = &req->context;
  689. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  690. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  691. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  692. if (lancer_chip(adapter)) {
  693. req->hdr.version = 1;
  694. req->cq_id = cpu_to_le16(cq->id);
  695. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  696. be_encoded_q_len(mccq->len));
  697. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  698. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  699. ctxt, cq->id);
  700. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  701. ctxt, 1);
  702. } else {
  703. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  704. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  705. be_encoded_q_len(mccq->len));
  706. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  707. }
  708. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  709. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  710. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  711. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  712. status = be_mbox_notify_wait(adapter);
  713. if (!status) {
  714. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  715. mccq->id = le16_to_cpu(resp->id);
  716. mccq->created = true;
  717. }
  718. mutex_unlock(&adapter->mbox_lock);
  719. return status;
  720. }
  721. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  722. struct be_queue_info *mccq,
  723. struct be_queue_info *cq)
  724. {
  725. struct be_mcc_wrb *wrb;
  726. struct be_cmd_req_mcc_create *req;
  727. struct be_dma_mem *q_mem = &mccq->dma_mem;
  728. void *ctxt;
  729. int status;
  730. if (mutex_lock_interruptible(&adapter->mbox_lock))
  731. return -1;
  732. wrb = wrb_from_mbox(adapter);
  733. req = embedded_payload(wrb);
  734. ctxt = &req->context;
  735. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  736. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  737. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  738. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  739. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  740. be_encoded_q_len(mccq->len));
  741. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  742. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  743. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  744. status = be_mbox_notify_wait(adapter);
  745. if (!status) {
  746. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  747. mccq->id = le16_to_cpu(resp->id);
  748. mccq->created = true;
  749. }
  750. mutex_unlock(&adapter->mbox_lock);
  751. return status;
  752. }
  753. int be_cmd_mccq_create(struct be_adapter *adapter,
  754. struct be_queue_info *mccq,
  755. struct be_queue_info *cq)
  756. {
  757. int status;
  758. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  759. if (status && !lancer_chip(adapter)) {
  760. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  761. "or newer to avoid conflicting priorities between NIC "
  762. "and FCoE traffic");
  763. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  764. }
  765. return status;
  766. }
  767. int be_cmd_txq_create(struct be_adapter *adapter,
  768. struct be_queue_info *txq,
  769. struct be_queue_info *cq)
  770. {
  771. struct be_mcc_wrb *wrb;
  772. struct be_cmd_req_eth_tx_create *req;
  773. struct be_dma_mem *q_mem = &txq->dma_mem;
  774. void *ctxt;
  775. int status;
  776. if (mutex_lock_interruptible(&adapter->mbox_lock))
  777. return -1;
  778. wrb = wrb_from_mbox(adapter);
  779. req = embedded_payload(wrb);
  780. ctxt = &req->context;
  781. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  782. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  783. if (lancer_chip(adapter)) {
  784. req->hdr.version = 1;
  785. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  786. adapter->if_handle);
  787. }
  788. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  789. req->ulp_num = BE_ULP1_NUM;
  790. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  791. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  792. be_encoded_q_len(txq->len));
  793. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  794. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  795. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  796. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  797. status = be_mbox_notify_wait(adapter);
  798. if (!status) {
  799. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  800. txq->id = le16_to_cpu(resp->cid);
  801. txq->created = true;
  802. }
  803. mutex_unlock(&adapter->mbox_lock);
  804. return status;
  805. }
  806. /* Uses MCC */
  807. int be_cmd_rxq_create(struct be_adapter *adapter,
  808. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  809. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  810. {
  811. struct be_mcc_wrb *wrb;
  812. struct be_cmd_req_eth_rx_create *req;
  813. struct be_dma_mem *q_mem = &rxq->dma_mem;
  814. int status;
  815. spin_lock_bh(&adapter->mcc_lock);
  816. wrb = wrb_from_mccq(adapter);
  817. if (!wrb) {
  818. status = -EBUSY;
  819. goto err;
  820. }
  821. req = embedded_payload(wrb);
  822. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  823. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  824. req->cq_id = cpu_to_le16(cq_id);
  825. req->frag_size = fls(frag_size) - 1;
  826. req->num_pages = 2;
  827. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  828. req->interface_id = cpu_to_le32(if_id);
  829. req->max_frame_size = cpu_to_le16(max_frame_size);
  830. req->rss_queue = cpu_to_le32(rss);
  831. status = be_mcc_notify_wait(adapter);
  832. if (!status) {
  833. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  834. rxq->id = le16_to_cpu(resp->id);
  835. rxq->created = true;
  836. *rss_id = resp->rss_id;
  837. }
  838. err:
  839. spin_unlock_bh(&adapter->mcc_lock);
  840. return status;
  841. }
  842. /* Generic destroyer function for all types of queues
  843. * Uses Mbox
  844. */
  845. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  846. int queue_type)
  847. {
  848. struct be_mcc_wrb *wrb;
  849. struct be_cmd_req_q_destroy *req;
  850. u8 subsys = 0, opcode = 0;
  851. int status;
  852. if (adapter->eeh_err)
  853. return -EIO;
  854. if (mutex_lock_interruptible(&adapter->mbox_lock))
  855. return -1;
  856. wrb = wrb_from_mbox(adapter);
  857. req = embedded_payload(wrb);
  858. switch (queue_type) {
  859. case QTYPE_EQ:
  860. subsys = CMD_SUBSYSTEM_COMMON;
  861. opcode = OPCODE_COMMON_EQ_DESTROY;
  862. break;
  863. case QTYPE_CQ:
  864. subsys = CMD_SUBSYSTEM_COMMON;
  865. opcode = OPCODE_COMMON_CQ_DESTROY;
  866. break;
  867. case QTYPE_TXQ:
  868. subsys = CMD_SUBSYSTEM_ETH;
  869. opcode = OPCODE_ETH_TX_DESTROY;
  870. break;
  871. case QTYPE_RXQ:
  872. subsys = CMD_SUBSYSTEM_ETH;
  873. opcode = OPCODE_ETH_RX_DESTROY;
  874. break;
  875. case QTYPE_MCCQ:
  876. subsys = CMD_SUBSYSTEM_COMMON;
  877. opcode = OPCODE_COMMON_MCC_DESTROY;
  878. break;
  879. default:
  880. BUG();
  881. }
  882. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  883. NULL);
  884. req->id = cpu_to_le16(q->id);
  885. status = be_mbox_notify_wait(adapter);
  886. if (!status)
  887. q->created = false;
  888. mutex_unlock(&adapter->mbox_lock);
  889. return status;
  890. }
  891. /* Uses MCC */
  892. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  893. {
  894. struct be_mcc_wrb *wrb;
  895. struct be_cmd_req_q_destroy *req;
  896. int status;
  897. spin_lock_bh(&adapter->mcc_lock);
  898. wrb = wrb_from_mccq(adapter);
  899. if (!wrb) {
  900. status = -EBUSY;
  901. goto err;
  902. }
  903. req = embedded_payload(wrb);
  904. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  905. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  906. req->id = cpu_to_le16(q->id);
  907. status = be_mcc_notify_wait(adapter);
  908. if (!status)
  909. q->created = false;
  910. err:
  911. spin_unlock_bh(&adapter->mcc_lock);
  912. return status;
  913. }
  914. /* Create an rx filtering policy configuration on an i/f
  915. * Uses MCCQ
  916. */
  917. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  918. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  919. {
  920. struct be_mcc_wrb *wrb;
  921. struct be_cmd_req_if_create *req;
  922. int status;
  923. spin_lock_bh(&adapter->mcc_lock);
  924. wrb = wrb_from_mccq(adapter);
  925. if (!wrb) {
  926. status = -EBUSY;
  927. goto err;
  928. }
  929. req = embedded_payload(wrb);
  930. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  931. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  932. req->hdr.domain = domain;
  933. req->capability_flags = cpu_to_le32(cap_flags);
  934. req->enable_flags = cpu_to_le32(en_flags);
  935. if (mac)
  936. memcpy(req->mac_addr, mac, ETH_ALEN);
  937. else
  938. req->pmac_invalid = true;
  939. status = be_mcc_notify_wait(adapter);
  940. if (!status) {
  941. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  942. *if_handle = le32_to_cpu(resp->interface_id);
  943. if (mac)
  944. *pmac_id = le32_to_cpu(resp->pmac_id);
  945. }
  946. err:
  947. spin_unlock_bh(&adapter->mcc_lock);
  948. return status;
  949. }
  950. /* Uses MCCQ */
  951. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  952. {
  953. struct be_mcc_wrb *wrb;
  954. struct be_cmd_req_if_destroy *req;
  955. int status;
  956. if (adapter->eeh_err)
  957. return -EIO;
  958. if (!interface_id)
  959. return 0;
  960. spin_lock_bh(&adapter->mcc_lock);
  961. wrb = wrb_from_mccq(adapter);
  962. if (!wrb) {
  963. status = -EBUSY;
  964. goto err;
  965. }
  966. req = embedded_payload(wrb);
  967. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  968. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  969. req->hdr.domain = domain;
  970. req->interface_id = cpu_to_le32(interface_id);
  971. status = be_mcc_notify_wait(adapter);
  972. err:
  973. spin_unlock_bh(&adapter->mcc_lock);
  974. return status;
  975. }
  976. /* Get stats is a non embedded command: the request is not embedded inside
  977. * WRB but is a separate dma memory block
  978. * Uses asynchronous MCC
  979. */
  980. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  981. {
  982. struct be_mcc_wrb *wrb;
  983. struct be_cmd_req_hdr *hdr;
  984. int status = 0;
  985. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  986. be_cmd_get_die_temperature(adapter);
  987. spin_lock_bh(&adapter->mcc_lock);
  988. wrb = wrb_from_mccq(adapter);
  989. if (!wrb) {
  990. status = -EBUSY;
  991. goto err;
  992. }
  993. hdr = nonemb_cmd->va;
  994. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  995. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  996. if (adapter->generation == BE_GEN3)
  997. hdr->version = 1;
  998. be_mcc_notify(adapter);
  999. adapter->stats_cmd_sent = true;
  1000. err:
  1001. spin_unlock_bh(&adapter->mcc_lock);
  1002. return status;
  1003. }
  1004. /* Lancer Stats */
  1005. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1006. struct be_dma_mem *nonemb_cmd)
  1007. {
  1008. struct be_mcc_wrb *wrb;
  1009. struct lancer_cmd_req_pport_stats *req;
  1010. int status = 0;
  1011. spin_lock_bh(&adapter->mcc_lock);
  1012. wrb = wrb_from_mccq(adapter);
  1013. if (!wrb) {
  1014. status = -EBUSY;
  1015. goto err;
  1016. }
  1017. req = nonemb_cmd->va;
  1018. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1019. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1020. nonemb_cmd);
  1021. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1022. req->cmd_params.params.reset_stats = 0;
  1023. be_mcc_notify(adapter);
  1024. adapter->stats_cmd_sent = true;
  1025. err:
  1026. spin_unlock_bh(&adapter->mcc_lock);
  1027. return status;
  1028. }
  1029. /* Uses synchronous mcc */
  1030. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1031. u16 *link_speed, u32 dom)
  1032. {
  1033. struct be_mcc_wrb *wrb;
  1034. struct be_cmd_req_link_status *req;
  1035. int status;
  1036. spin_lock_bh(&adapter->mcc_lock);
  1037. wrb = wrb_from_mccq(adapter);
  1038. if (!wrb) {
  1039. status = -EBUSY;
  1040. goto err;
  1041. }
  1042. req = embedded_payload(wrb);
  1043. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1044. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1045. status = be_mcc_notify_wait(adapter);
  1046. if (!status) {
  1047. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1048. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1049. *link_speed = le16_to_cpu(resp->link_speed);
  1050. if (mac_speed)
  1051. *mac_speed = resp->mac_speed;
  1052. }
  1053. }
  1054. err:
  1055. spin_unlock_bh(&adapter->mcc_lock);
  1056. return status;
  1057. }
  1058. /* Uses synchronous mcc */
  1059. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1060. {
  1061. struct be_mcc_wrb *wrb;
  1062. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1063. u16 mccq_index;
  1064. int status;
  1065. spin_lock_bh(&adapter->mcc_lock);
  1066. mccq_index = adapter->mcc_obj.q.head;
  1067. wrb = wrb_from_mccq(adapter);
  1068. if (!wrb) {
  1069. status = -EBUSY;
  1070. goto err;
  1071. }
  1072. req = embedded_payload(wrb);
  1073. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1074. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1075. wrb, NULL);
  1076. wrb->tag1 = mccq_index;
  1077. be_mcc_notify(adapter);
  1078. err:
  1079. spin_unlock_bh(&adapter->mcc_lock);
  1080. return status;
  1081. }
  1082. /* Uses synchronous mcc */
  1083. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1084. {
  1085. struct be_mcc_wrb *wrb;
  1086. struct be_cmd_req_get_fat *req;
  1087. int status;
  1088. spin_lock_bh(&adapter->mcc_lock);
  1089. wrb = wrb_from_mccq(adapter);
  1090. if (!wrb) {
  1091. status = -EBUSY;
  1092. goto err;
  1093. }
  1094. req = embedded_payload(wrb);
  1095. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1096. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1097. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1098. status = be_mcc_notify_wait(adapter);
  1099. if (!status) {
  1100. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1101. if (log_size && resp->log_size)
  1102. *log_size = le32_to_cpu(resp->log_size) -
  1103. sizeof(u32);
  1104. }
  1105. err:
  1106. spin_unlock_bh(&adapter->mcc_lock);
  1107. return status;
  1108. }
  1109. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1110. {
  1111. struct be_dma_mem get_fat_cmd;
  1112. struct be_mcc_wrb *wrb;
  1113. struct be_cmd_req_get_fat *req;
  1114. u32 offset = 0, total_size, buf_size,
  1115. log_offset = sizeof(u32), payload_len;
  1116. int status;
  1117. if (buf_len == 0)
  1118. return;
  1119. total_size = buf_len;
  1120. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1121. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1122. get_fat_cmd.size,
  1123. &get_fat_cmd.dma);
  1124. if (!get_fat_cmd.va) {
  1125. status = -ENOMEM;
  1126. dev_err(&adapter->pdev->dev,
  1127. "Memory allocation failure while retrieving FAT data\n");
  1128. return;
  1129. }
  1130. spin_lock_bh(&adapter->mcc_lock);
  1131. while (total_size) {
  1132. buf_size = min(total_size, (u32)60*1024);
  1133. total_size -= buf_size;
  1134. wrb = wrb_from_mccq(adapter);
  1135. if (!wrb) {
  1136. status = -EBUSY;
  1137. goto err;
  1138. }
  1139. req = get_fat_cmd.va;
  1140. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1141. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1142. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1143. &get_fat_cmd);
  1144. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1145. req->read_log_offset = cpu_to_le32(log_offset);
  1146. req->read_log_length = cpu_to_le32(buf_size);
  1147. req->data_buffer_size = cpu_to_le32(buf_size);
  1148. status = be_mcc_notify_wait(adapter);
  1149. if (!status) {
  1150. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1151. memcpy(buf + offset,
  1152. resp->data_buffer,
  1153. le32_to_cpu(resp->read_log_length));
  1154. } else {
  1155. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1156. goto err;
  1157. }
  1158. offset += buf_size;
  1159. log_offset += buf_size;
  1160. }
  1161. err:
  1162. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1163. get_fat_cmd.va,
  1164. get_fat_cmd.dma);
  1165. spin_unlock_bh(&adapter->mcc_lock);
  1166. }
  1167. /* Uses synchronous mcc */
  1168. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1169. char *fw_on_flash)
  1170. {
  1171. struct be_mcc_wrb *wrb;
  1172. struct be_cmd_req_get_fw_version *req;
  1173. int status;
  1174. spin_lock_bh(&adapter->mcc_lock);
  1175. wrb = wrb_from_mccq(adapter);
  1176. if (!wrb) {
  1177. status = -EBUSY;
  1178. goto err;
  1179. }
  1180. req = embedded_payload(wrb);
  1181. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1182. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1183. status = be_mcc_notify_wait(adapter);
  1184. if (!status) {
  1185. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1186. strcpy(fw_ver, resp->firmware_version_string);
  1187. if (fw_on_flash)
  1188. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1189. }
  1190. err:
  1191. spin_unlock_bh(&adapter->mcc_lock);
  1192. return status;
  1193. }
  1194. /* set the EQ delay interval of an EQ to specified value
  1195. * Uses async mcc
  1196. */
  1197. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1198. {
  1199. struct be_mcc_wrb *wrb;
  1200. struct be_cmd_req_modify_eq_delay *req;
  1201. int status = 0;
  1202. spin_lock_bh(&adapter->mcc_lock);
  1203. wrb = wrb_from_mccq(adapter);
  1204. if (!wrb) {
  1205. status = -EBUSY;
  1206. goto err;
  1207. }
  1208. req = embedded_payload(wrb);
  1209. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1210. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1211. req->num_eq = cpu_to_le32(1);
  1212. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1213. req->delay[0].phase = 0;
  1214. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1215. be_mcc_notify(adapter);
  1216. err:
  1217. spin_unlock_bh(&adapter->mcc_lock);
  1218. return status;
  1219. }
  1220. /* Uses sycnhronous mcc */
  1221. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1222. u32 num, bool untagged, bool promiscuous)
  1223. {
  1224. struct be_mcc_wrb *wrb;
  1225. struct be_cmd_req_vlan_config *req;
  1226. int status;
  1227. spin_lock_bh(&adapter->mcc_lock);
  1228. wrb = wrb_from_mccq(adapter);
  1229. if (!wrb) {
  1230. status = -EBUSY;
  1231. goto err;
  1232. }
  1233. req = embedded_payload(wrb);
  1234. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1235. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1236. req->interface_id = if_id;
  1237. req->promiscuous = promiscuous;
  1238. req->untagged = untagged;
  1239. req->num_vlan = num;
  1240. if (!promiscuous) {
  1241. memcpy(req->normal_vlan, vtag_array,
  1242. req->num_vlan * sizeof(vtag_array[0]));
  1243. }
  1244. status = be_mcc_notify_wait(adapter);
  1245. err:
  1246. spin_unlock_bh(&adapter->mcc_lock);
  1247. return status;
  1248. }
  1249. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1250. {
  1251. struct be_mcc_wrb *wrb;
  1252. struct be_dma_mem *mem = &adapter->rx_filter;
  1253. struct be_cmd_req_rx_filter *req = mem->va;
  1254. int status;
  1255. spin_lock_bh(&adapter->mcc_lock);
  1256. wrb = wrb_from_mccq(adapter);
  1257. if (!wrb) {
  1258. status = -EBUSY;
  1259. goto err;
  1260. }
  1261. memset(req, 0, sizeof(*req));
  1262. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1263. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1264. wrb, mem);
  1265. req->if_id = cpu_to_le32(adapter->if_handle);
  1266. if (flags & IFF_PROMISC) {
  1267. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1268. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1269. if (value == ON)
  1270. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1271. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1272. } else if (flags & IFF_ALLMULTI) {
  1273. req->if_flags_mask = req->if_flags =
  1274. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1275. } else {
  1276. struct netdev_hw_addr *ha;
  1277. int i = 0;
  1278. req->if_flags_mask = req->if_flags =
  1279. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1280. /* Reset mcast promisc mode if already set by setting mask
  1281. * and not setting flags field
  1282. */
  1283. req->if_flags_mask |=
  1284. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1285. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1286. netdev_for_each_mc_addr(ha, adapter->netdev)
  1287. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1288. }
  1289. status = be_mcc_notify_wait(adapter);
  1290. err:
  1291. spin_unlock_bh(&adapter->mcc_lock);
  1292. return status;
  1293. }
  1294. /* Uses synchrounous mcc */
  1295. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1296. {
  1297. struct be_mcc_wrb *wrb;
  1298. struct be_cmd_req_set_flow_control *req;
  1299. int status;
  1300. spin_lock_bh(&adapter->mcc_lock);
  1301. wrb = wrb_from_mccq(adapter);
  1302. if (!wrb) {
  1303. status = -EBUSY;
  1304. goto err;
  1305. }
  1306. req = embedded_payload(wrb);
  1307. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1308. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1309. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1310. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1311. status = be_mcc_notify_wait(adapter);
  1312. err:
  1313. spin_unlock_bh(&adapter->mcc_lock);
  1314. return status;
  1315. }
  1316. /* Uses sycn mcc */
  1317. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1318. {
  1319. struct be_mcc_wrb *wrb;
  1320. struct be_cmd_req_get_flow_control *req;
  1321. int status;
  1322. spin_lock_bh(&adapter->mcc_lock);
  1323. wrb = wrb_from_mccq(adapter);
  1324. if (!wrb) {
  1325. status = -EBUSY;
  1326. goto err;
  1327. }
  1328. req = embedded_payload(wrb);
  1329. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1330. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1331. status = be_mcc_notify_wait(adapter);
  1332. if (!status) {
  1333. struct be_cmd_resp_get_flow_control *resp =
  1334. embedded_payload(wrb);
  1335. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1336. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1337. }
  1338. err:
  1339. spin_unlock_bh(&adapter->mcc_lock);
  1340. return status;
  1341. }
  1342. /* Uses mbox */
  1343. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1344. u32 *mode, u32 *caps)
  1345. {
  1346. struct be_mcc_wrb *wrb;
  1347. struct be_cmd_req_query_fw_cfg *req;
  1348. int status;
  1349. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1350. return -1;
  1351. wrb = wrb_from_mbox(adapter);
  1352. req = embedded_payload(wrb);
  1353. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1354. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1355. status = be_mbox_notify_wait(adapter);
  1356. if (!status) {
  1357. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1358. *port_num = le32_to_cpu(resp->phys_port);
  1359. *mode = le32_to_cpu(resp->function_mode);
  1360. *caps = le32_to_cpu(resp->function_caps);
  1361. }
  1362. mutex_unlock(&adapter->mbox_lock);
  1363. return status;
  1364. }
  1365. /* Uses mbox */
  1366. int be_cmd_reset_function(struct be_adapter *adapter)
  1367. {
  1368. struct be_mcc_wrb *wrb;
  1369. struct be_cmd_req_hdr *req;
  1370. int status;
  1371. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1372. return -1;
  1373. wrb = wrb_from_mbox(adapter);
  1374. req = embedded_payload(wrb);
  1375. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1376. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1377. status = be_mbox_notify_wait(adapter);
  1378. mutex_unlock(&adapter->mbox_lock);
  1379. return status;
  1380. }
  1381. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1382. {
  1383. struct be_mcc_wrb *wrb;
  1384. struct be_cmd_req_rss_config *req;
  1385. u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
  1386. 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
  1387. int status;
  1388. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1389. return -1;
  1390. wrb = wrb_from_mbox(adapter);
  1391. req = embedded_payload(wrb);
  1392. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1393. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1394. req->if_id = cpu_to_le32(adapter->if_handle);
  1395. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1396. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1397. memcpy(req->cpu_table, rsstable, table_size);
  1398. memcpy(req->hash, myhash, sizeof(myhash));
  1399. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1400. status = be_mbox_notify_wait(adapter);
  1401. mutex_unlock(&adapter->mbox_lock);
  1402. return status;
  1403. }
  1404. /* Uses sync mcc */
  1405. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1406. u8 bcn, u8 sts, u8 state)
  1407. {
  1408. struct be_mcc_wrb *wrb;
  1409. struct be_cmd_req_enable_disable_beacon *req;
  1410. int status;
  1411. spin_lock_bh(&adapter->mcc_lock);
  1412. wrb = wrb_from_mccq(adapter);
  1413. if (!wrb) {
  1414. status = -EBUSY;
  1415. goto err;
  1416. }
  1417. req = embedded_payload(wrb);
  1418. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1419. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1420. req->port_num = port_num;
  1421. req->beacon_state = state;
  1422. req->beacon_duration = bcn;
  1423. req->status_duration = sts;
  1424. status = be_mcc_notify_wait(adapter);
  1425. err:
  1426. spin_unlock_bh(&adapter->mcc_lock);
  1427. return status;
  1428. }
  1429. /* Uses sync mcc */
  1430. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1431. {
  1432. struct be_mcc_wrb *wrb;
  1433. struct be_cmd_req_get_beacon_state *req;
  1434. int status;
  1435. spin_lock_bh(&adapter->mcc_lock);
  1436. wrb = wrb_from_mccq(adapter);
  1437. if (!wrb) {
  1438. status = -EBUSY;
  1439. goto err;
  1440. }
  1441. req = embedded_payload(wrb);
  1442. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1443. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1444. req->port_num = port_num;
  1445. status = be_mcc_notify_wait(adapter);
  1446. if (!status) {
  1447. struct be_cmd_resp_get_beacon_state *resp =
  1448. embedded_payload(wrb);
  1449. *state = resp->beacon_state;
  1450. }
  1451. err:
  1452. spin_unlock_bh(&adapter->mcc_lock);
  1453. return status;
  1454. }
  1455. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1456. u32 data_size, u32 data_offset, const char *obj_name,
  1457. u32 *data_written, u8 *addn_status)
  1458. {
  1459. struct be_mcc_wrb *wrb;
  1460. struct lancer_cmd_req_write_object *req;
  1461. struct lancer_cmd_resp_write_object *resp;
  1462. void *ctxt = NULL;
  1463. int status;
  1464. spin_lock_bh(&adapter->mcc_lock);
  1465. adapter->flash_status = 0;
  1466. wrb = wrb_from_mccq(adapter);
  1467. if (!wrb) {
  1468. status = -EBUSY;
  1469. goto err_unlock;
  1470. }
  1471. req = embedded_payload(wrb);
  1472. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1473. OPCODE_COMMON_WRITE_OBJECT,
  1474. sizeof(struct lancer_cmd_req_write_object), wrb,
  1475. NULL);
  1476. ctxt = &req->context;
  1477. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1478. write_length, ctxt, data_size);
  1479. if (data_size == 0)
  1480. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1481. eof, ctxt, 1);
  1482. else
  1483. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1484. eof, ctxt, 0);
  1485. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1486. req->write_offset = cpu_to_le32(data_offset);
  1487. strcpy(req->object_name, obj_name);
  1488. req->descriptor_count = cpu_to_le32(1);
  1489. req->buf_len = cpu_to_le32(data_size);
  1490. req->addr_low = cpu_to_le32((cmd->dma +
  1491. sizeof(struct lancer_cmd_req_write_object))
  1492. & 0xFFFFFFFF);
  1493. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1494. sizeof(struct lancer_cmd_req_write_object)));
  1495. be_mcc_notify(adapter);
  1496. spin_unlock_bh(&adapter->mcc_lock);
  1497. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1498. msecs_to_jiffies(12000)))
  1499. status = -1;
  1500. else
  1501. status = adapter->flash_status;
  1502. resp = embedded_payload(wrb);
  1503. if (!status) {
  1504. *data_written = le32_to_cpu(resp->actual_write_len);
  1505. } else {
  1506. *addn_status = resp->additional_status;
  1507. status = resp->status;
  1508. }
  1509. return status;
  1510. err_unlock:
  1511. spin_unlock_bh(&adapter->mcc_lock);
  1512. return status;
  1513. }
  1514. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1515. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1516. {
  1517. struct be_mcc_wrb *wrb;
  1518. struct be_cmd_write_flashrom *req;
  1519. int status;
  1520. spin_lock_bh(&adapter->mcc_lock);
  1521. adapter->flash_status = 0;
  1522. wrb = wrb_from_mccq(adapter);
  1523. if (!wrb) {
  1524. status = -EBUSY;
  1525. goto err_unlock;
  1526. }
  1527. req = cmd->va;
  1528. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1529. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1530. req->params.op_type = cpu_to_le32(flash_type);
  1531. req->params.op_code = cpu_to_le32(flash_opcode);
  1532. req->params.data_buf_size = cpu_to_le32(buf_size);
  1533. be_mcc_notify(adapter);
  1534. spin_unlock_bh(&adapter->mcc_lock);
  1535. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1536. msecs_to_jiffies(40000)))
  1537. status = -1;
  1538. else
  1539. status = adapter->flash_status;
  1540. return status;
  1541. err_unlock:
  1542. spin_unlock_bh(&adapter->mcc_lock);
  1543. return status;
  1544. }
  1545. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1546. int offset)
  1547. {
  1548. struct be_mcc_wrb *wrb;
  1549. struct be_cmd_write_flashrom *req;
  1550. int status;
  1551. spin_lock_bh(&adapter->mcc_lock);
  1552. wrb = wrb_from_mccq(adapter);
  1553. if (!wrb) {
  1554. status = -EBUSY;
  1555. goto err;
  1556. }
  1557. req = embedded_payload(wrb);
  1558. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1559. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1560. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1561. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1562. req->params.offset = cpu_to_le32(offset);
  1563. req->params.data_buf_size = cpu_to_le32(0x4);
  1564. status = be_mcc_notify_wait(adapter);
  1565. if (!status)
  1566. memcpy(flashed_crc, req->params.data_buf, 4);
  1567. err:
  1568. spin_unlock_bh(&adapter->mcc_lock);
  1569. return status;
  1570. }
  1571. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1572. struct be_dma_mem *nonemb_cmd)
  1573. {
  1574. struct be_mcc_wrb *wrb;
  1575. struct be_cmd_req_acpi_wol_magic_config *req;
  1576. int status;
  1577. spin_lock_bh(&adapter->mcc_lock);
  1578. wrb = wrb_from_mccq(adapter);
  1579. if (!wrb) {
  1580. status = -EBUSY;
  1581. goto err;
  1582. }
  1583. req = nonemb_cmd->va;
  1584. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1585. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1586. nonemb_cmd);
  1587. memcpy(req->magic_mac, mac, ETH_ALEN);
  1588. status = be_mcc_notify_wait(adapter);
  1589. err:
  1590. spin_unlock_bh(&adapter->mcc_lock);
  1591. return status;
  1592. }
  1593. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1594. u8 loopback_type, u8 enable)
  1595. {
  1596. struct be_mcc_wrb *wrb;
  1597. struct be_cmd_req_set_lmode *req;
  1598. int status;
  1599. spin_lock_bh(&adapter->mcc_lock);
  1600. wrb = wrb_from_mccq(adapter);
  1601. if (!wrb) {
  1602. status = -EBUSY;
  1603. goto err;
  1604. }
  1605. req = embedded_payload(wrb);
  1606. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1607. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1608. NULL);
  1609. req->src_port = port_num;
  1610. req->dest_port = port_num;
  1611. req->loopback_type = loopback_type;
  1612. req->loopback_state = enable;
  1613. status = be_mcc_notify_wait(adapter);
  1614. err:
  1615. spin_unlock_bh(&adapter->mcc_lock);
  1616. return status;
  1617. }
  1618. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1619. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1620. {
  1621. struct be_mcc_wrb *wrb;
  1622. struct be_cmd_req_loopback_test *req;
  1623. int status;
  1624. spin_lock_bh(&adapter->mcc_lock);
  1625. wrb = wrb_from_mccq(adapter);
  1626. if (!wrb) {
  1627. status = -EBUSY;
  1628. goto err;
  1629. }
  1630. req = embedded_payload(wrb);
  1631. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1632. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1633. req->hdr.timeout = cpu_to_le32(4);
  1634. req->pattern = cpu_to_le64(pattern);
  1635. req->src_port = cpu_to_le32(port_num);
  1636. req->dest_port = cpu_to_le32(port_num);
  1637. req->pkt_size = cpu_to_le32(pkt_size);
  1638. req->num_pkts = cpu_to_le32(num_pkts);
  1639. req->loopback_type = cpu_to_le32(loopback_type);
  1640. status = be_mcc_notify_wait(adapter);
  1641. if (!status) {
  1642. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1643. status = le32_to_cpu(resp->status);
  1644. }
  1645. err:
  1646. spin_unlock_bh(&adapter->mcc_lock);
  1647. return status;
  1648. }
  1649. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1650. u32 byte_cnt, struct be_dma_mem *cmd)
  1651. {
  1652. struct be_mcc_wrb *wrb;
  1653. struct be_cmd_req_ddrdma_test *req;
  1654. int status;
  1655. int i, j = 0;
  1656. spin_lock_bh(&adapter->mcc_lock);
  1657. wrb = wrb_from_mccq(adapter);
  1658. if (!wrb) {
  1659. status = -EBUSY;
  1660. goto err;
  1661. }
  1662. req = cmd->va;
  1663. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1664. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1665. req->pattern = cpu_to_le64(pattern);
  1666. req->byte_count = cpu_to_le32(byte_cnt);
  1667. for (i = 0; i < byte_cnt; i++) {
  1668. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1669. j++;
  1670. if (j > 7)
  1671. j = 0;
  1672. }
  1673. status = be_mcc_notify_wait(adapter);
  1674. if (!status) {
  1675. struct be_cmd_resp_ddrdma_test *resp;
  1676. resp = cmd->va;
  1677. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1678. resp->snd_err) {
  1679. status = -1;
  1680. }
  1681. }
  1682. err:
  1683. spin_unlock_bh(&adapter->mcc_lock);
  1684. return status;
  1685. }
  1686. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1687. struct be_dma_mem *nonemb_cmd)
  1688. {
  1689. struct be_mcc_wrb *wrb;
  1690. struct be_cmd_req_seeprom_read *req;
  1691. struct be_sge *sge;
  1692. int status;
  1693. spin_lock_bh(&adapter->mcc_lock);
  1694. wrb = wrb_from_mccq(adapter);
  1695. if (!wrb) {
  1696. status = -EBUSY;
  1697. goto err;
  1698. }
  1699. req = nonemb_cmd->va;
  1700. sge = nonembedded_sgl(wrb);
  1701. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1702. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1703. nonemb_cmd);
  1704. status = be_mcc_notify_wait(adapter);
  1705. err:
  1706. spin_unlock_bh(&adapter->mcc_lock);
  1707. return status;
  1708. }
  1709. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1710. struct be_phy_info *phy_info)
  1711. {
  1712. struct be_mcc_wrb *wrb;
  1713. struct be_cmd_req_get_phy_info *req;
  1714. struct be_dma_mem cmd;
  1715. int status;
  1716. spin_lock_bh(&adapter->mcc_lock);
  1717. wrb = wrb_from_mccq(adapter);
  1718. if (!wrb) {
  1719. status = -EBUSY;
  1720. goto err;
  1721. }
  1722. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1723. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1724. &cmd.dma);
  1725. if (!cmd.va) {
  1726. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1727. status = -ENOMEM;
  1728. goto err;
  1729. }
  1730. req = cmd.va;
  1731. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1732. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1733. wrb, &cmd);
  1734. status = be_mcc_notify_wait(adapter);
  1735. if (!status) {
  1736. struct be_phy_info *resp_phy_info =
  1737. cmd.va + sizeof(struct be_cmd_req_hdr);
  1738. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1739. phy_info->interface_type =
  1740. le16_to_cpu(resp_phy_info->interface_type);
  1741. }
  1742. pci_free_consistent(adapter->pdev, cmd.size,
  1743. cmd.va, cmd.dma);
  1744. err:
  1745. spin_unlock_bh(&adapter->mcc_lock);
  1746. return status;
  1747. }
  1748. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1749. {
  1750. struct be_mcc_wrb *wrb;
  1751. struct be_cmd_req_set_qos *req;
  1752. int status;
  1753. spin_lock_bh(&adapter->mcc_lock);
  1754. wrb = wrb_from_mccq(adapter);
  1755. if (!wrb) {
  1756. status = -EBUSY;
  1757. goto err;
  1758. }
  1759. req = embedded_payload(wrb);
  1760. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1761. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1762. req->hdr.domain = domain;
  1763. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1764. req->max_bps_nic = cpu_to_le32(bps);
  1765. status = be_mcc_notify_wait(adapter);
  1766. err:
  1767. spin_unlock_bh(&adapter->mcc_lock);
  1768. return status;
  1769. }
  1770. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1771. {
  1772. struct be_mcc_wrb *wrb;
  1773. struct be_cmd_req_cntl_attribs *req;
  1774. struct be_cmd_resp_cntl_attribs *resp;
  1775. int status;
  1776. int payload_len = max(sizeof(*req), sizeof(*resp));
  1777. struct mgmt_controller_attrib *attribs;
  1778. struct be_dma_mem attribs_cmd;
  1779. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1780. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1781. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1782. &attribs_cmd.dma);
  1783. if (!attribs_cmd.va) {
  1784. dev_err(&adapter->pdev->dev,
  1785. "Memory allocation failure\n");
  1786. return -ENOMEM;
  1787. }
  1788. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1789. return -1;
  1790. wrb = wrb_from_mbox(adapter);
  1791. if (!wrb) {
  1792. status = -EBUSY;
  1793. goto err;
  1794. }
  1795. req = attribs_cmd.va;
  1796. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1797. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1798. &attribs_cmd);
  1799. status = be_mbox_notify_wait(adapter);
  1800. if (!status) {
  1801. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1802. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1803. }
  1804. err:
  1805. mutex_unlock(&adapter->mbox_lock);
  1806. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1807. attribs_cmd.dma);
  1808. return status;
  1809. }
  1810. /* Uses mbox */
  1811. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1812. {
  1813. struct be_mcc_wrb *wrb;
  1814. struct be_cmd_req_set_func_cap *req;
  1815. int status;
  1816. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1817. return -1;
  1818. wrb = wrb_from_mbox(adapter);
  1819. if (!wrb) {
  1820. status = -EBUSY;
  1821. goto err;
  1822. }
  1823. req = embedded_payload(wrb);
  1824. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1825. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1826. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1827. CAPABILITY_BE3_NATIVE_ERX_API);
  1828. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1829. status = be_mbox_notify_wait(adapter);
  1830. if (!status) {
  1831. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1832. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1833. CAPABILITY_BE3_NATIVE_ERX_API;
  1834. }
  1835. err:
  1836. mutex_unlock(&adapter->mbox_lock);
  1837. return status;
  1838. }