mpc8568mds.dts 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * MPC8568E MDS Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /*
  12. /memreserve/ 00000000 1000000;
  13. */
  14. / {
  15. model = "MPC8568EMDS";
  16. compatible = "MPC8568EMDS", "MPC85xxMDS";
  17. #address-cells = <1>;
  18. #size-cells = <1>;
  19. cpus {
  20. #address-cells = <1>;
  21. #size-cells = <0>;
  22. PowerPC,8568@0 {
  23. device_type = "cpu";
  24. reg = <0>;
  25. d-cache-line-size = <20>; // 32 bytes
  26. i-cache-line-size = <20>; // 32 bytes
  27. d-cache-size = <8000>; // L1, 32K
  28. i-cache-size = <8000>; // L1, 32K
  29. timebase-frequency = <0>;
  30. bus-frequency = <0>;
  31. clock-frequency = <0>;
  32. };
  33. };
  34. memory {
  35. device_type = "memory";
  36. reg = <00000000 10000000>;
  37. };
  38. bcsr@f8000000 {
  39. device_type = "board-control";
  40. reg = <f8000000 8000>;
  41. };
  42. soc8568@e0000000 {
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. device_type = "soc";
  46. ranges = <0 e0000000 00100000>;
  47. reg = <e0000000 00100000>;
  48. bus-frequency = <0>;
  49. memory-controller@2000 {
  50. compatible = "fsl,8568-memory-controller";
  51. reg = <2000 1000>;
  52. interrupt-parent = <&mpic>;
  53. interrupts = <12 2>;
  54. };
  55. l2-cache-controller@20000 {
  56. compatible = "fsl,8568-l2-cache-controller";
  57. reg = <20000 1000>;
  58. cache-line-size = <20>; // 32 bytes
  59. cache-size = <80000>; // L2, 512K
  60. interrupt-parent = <&mpic>;
  61. interrupts = <10 2>;
  62. };
  63. i2c@3000 {
  64. #address-cells = <1>;
  65. #size-cells = <0>;
  66. device_type = "i2c";
  67. compatible = "fsl-i2c";
  68. reg = <3000 100>;
  69. interrupts = <2b 2>;
  70. interrupt-parent = <&mpic>;
  71. dfsrr;
  72. rtc@68 {
  73. compatible = "dallas,ds1374";
  74. reg = <68>;
  75. };
  76. };
  77. i2c@3100 {
  78. #address-cells = <1>;
  79. #size-cells = <0>;
  80. device_type = "i2c";
  81. compatible = "fsl-i2c";
  82. reg = <3100 100>;
  83. interrupts = <2b 2>;
  84. interrupt-parent = <&mpic>;
  85. dfsrr;
  86. };
  87. mdio@24520 {
  88. #address-cells = <1>;
  89. #size-cells = <0>;
  90. device_type = "mdio";
  91. compatible = "gianfar";
  92. reg = <24520 20>;
  93. phy0: ethernet-phy@0 {
  94. interrupt-parent = <&mpic>;
  95. interrupts = <1 1>;
  96. reg = <0>;
  97. device_type = "ethernet-phy";
  98. };
  99. phy1: ethernet-phy@1 {
  100. interrupt-parent = <&mpic>;
  101. interrupts = <2 1>;
  102. reg = <1>;
  103. device_type = "ethernet-phy";
  104. };
  105. phy2: ethernet-phy@2 {
  106. interrupt-parent = <&mpic>;
  107. interrupts = <1 1>;
  108. reg = <2>;
  109. device_type = "ethernet-phy";
  110. };
  111. phy3: ethernet-phy@3 {
  112. interrupt-parent = <&mpic>;
  113. interrupts = <2 1>;
  114. reg = <3>;
  115. device_type = "ethernet-phy";
  116. };
  117. };
  118. ethernet@24000 {
  119. #address-cells = <1>;
  120. #size-cells = <0>;
  121. device_type = "network";
  122. model = "eTSEC";
  123. compatible = "gianfar";
  124. reg = <24000 1000>;
  125. /*
  126. * mac-address is deprecated and will be removed
  127. * in 2.6.25. Only recent versions of
  128. * U-Boot support local-mac-address, however.
  129. */
  130. mac-address = [ 00 00 00 00 00 00 ];
  131. local-mac-address = [ 00 00 00 00 00 00 ];
  132. interrupts = <1d 2 1e 2 22 2>;
  133. interrupt-parent = <&mpic>;
  134. phy-handle = <&phy2>;
  135. };
  136. ethernet@25000 {
  137. #address-cells = <1>;
  138. #size-cells = <0>;
  139. device_type = "network";
  140. model = "eTSEC";
  141. compatible = "gianfar";
  142. reg = <25000 1000>;
  143. /*
  144. * mac-address is deprecated and will be removed
  145. * in 2.6.25. Only recent versions of
  146. * U-Boot support local-mac-address, however.
  147. */
  148. mac-address = [ 00 00 00 00 00 00 ];
  149. local-mac-address = [ 00 00 00 00 00 00 ];
  150. interrupts = <23 2 24 2 28 2>;
  151. interrupt-parent = <&mpic>;
  152. phy-handle = <&phy3>;
  153. };
  154. serial@4500 {
  155. device_type = "serial";
  156. compatible = "ns16550";
  157. reg = <4500 100>;
  158. clock-frequency = <0>;
  159. interrupts = <2a 2>;
  160. interrupt-parent = <&mpic>;
  161. };
  162. global-utilities@e0000 { //global utilities block
  163. compatible = "fsl,mpc8548-guts";
  164. reg = <e0000 1000>;
  165. fsl,has-rstcr;
  166. };
  167. pci@8000 {
  168. interrupt-map-mask = <f800 0 0 7>;
  169. interrupt-map = <
  170. /* IDSEL 0x12 AD18 */
  171. 9000 0 0 1 &mpic 5 1
  172. 9000 0 0 2 &mpic 6 1
  173. 9000 0 0 3 &mpic 7 1
  174. 9000 0 0 4 &mpic 4 1
  175. /* IDSEL 0x13 AD19 */
  176. 9800 0 0 1 &mpic 6 1
  177. 9800 0 0 2 &mpic 7 1
  178. 9800 0 0 3 &mpic 4 1
  179. 9800 0 0 4 &mpic 5 1>;
  180. interrupt-parent = <&mpic>;
  181. interrupts = <18 2>;
  182. bus-range = <0 ff>;
  183. ranges = <02000000 0 80000000 80000000 0 20000000
  184. 01000000 0 00000000 e2000000 0 00800000>;
  185. clock-frequency = <3f940aa>;
  186. #interrupt-cells = <1>;
  187. #size-cells = <2>;
  188. #address-cells = <3>;
  189. reg = <8000 1000>;
  190. compatible = "fsl,mpc8540-pci";
  191. device_type = "pci";
  192. };
  193. /* PCI Express */
  194. pcie@a000 {
  195. interrupt-map-mask = <f800 0 0 7>;
  196. interrupt-map = <
  197. /* IDSEL 0x0 (PEX) */
  198. 00000 0 0 1 &mpic 0 1
  199. 00000 0 0 2 &mpic 1 1
  200. 00000 0 0 3 &mpic 2 1
  201. 00000 0 0 4 &mpic 3 1>;
  202. interrupt-parent = <&mpic>;
  203. interrupts = <1a 2>;
  204. bus-range = <0 ff>;
  205. ranges = <02000000 0 a0000000 a0000000 0 20000000
  206. 01000000 0 00000000 e3000000 0 08000000>;
  207. clock-frequency = <1fca055>;
  208. #interrupt-cells = <1>;
  209. #size-cells = <2>;
  210. #address-cells = <3>;
  211. reg = <a000 1000>;
  212. compatible = "fsl,mpc8548-pcie";
  213. device_type = "pci";
  214. };
  215. serial@4600 {
  216. device_type = "serial";
  217. compatible = "ns16550";
  218. reg = <4600 100>;
  219. clock-frequency = <0>;
  220. interrupts = <2a 2>;
  221. interrupt-parent = <&mpic>;
  222. };
  223. crypto@30000 {
  224. device_type = "crypto";
  225. model = "SEC2";
  226. compatible = "talitos";
  227. reg = <30000 f000>;
  228. interrupts = <2d 2>;
  229. interrupt-parent = <&mpic>;
  230. num-channels = <4>;
  231. channel-fifo-len = <18>;
  232. exec-units-mask = <000000fe>;
  233. descriptor-types-mask = <012b0ebf>;
  234. };
  235. mpic: pic@40000 {
  236. clock-frequency = <0>;
  237. interrupt-controller;
  238. #address-cells = <0>;
  239. #interrupt-cells = <2>;
  240. reg = <40000 40000>;
  241. compatible = "chrp,open-pic";
  242. device_type = "open-pic";
  243. big-endian;
  244. };
  245. par_io@e0100 {
  246. reg = <e0100 100>;
  247. device_type = "par_io";
  248. num-ports = <7>;
  249. pio1: ucc_pin@01 {
  250. pio-map = <
  251. /* port pin dir open_drain assignment has_irq */
  252. 4 0a 1 0 2 0 /* TxD0 */
  253. 4 09 1 0 2 0 /* TxD1 */
  254. 4 08 1 0 2 0 /* TxD2 */
  255. 4 07 1 0 2 0 /* TxD3 */
  256. 4 17 1 0 2 0 /* TxD4 */
  257. 4 16 1 0 2 0 /* TxD5 */
  258. 4 15 1 0 2 0 /* TxD6 */
  259. 4 14 1 0 2 0 /* TxD7 */
  260. 4 0f 2 0 2 0 /* RxD0 */
  261. 4 0e 2 0 2 0 /* RxD1 */
  262. 4 0d 2 0 2 0 /* RxD2 */
  263. 4 0c 2 0 2 0 /* RxD3 */
  264. 4 1d 2 0 2 0 /* RxD4 */
  265. 4 1c 2 0 2 0 /* RxD5 */
  266. 4 1b 2 0 2 0 /* RxD6 */
  267. 4 1a 2 0 2 0 /* RxD7 */
  268. 4 0b 1 0 2 0 /* TX_EN */
  269. 4 18 1 0 2 0 /* TX_ER */
  270. 4 0f 2 0 2 0 /* RX_DV */
  271. 4 1e 2 0 2 0 /* RX_ER */
  272. 4 11 2 0 2 0 /* RX_CLK */
  273. 4 13 1 0 2 0 /* GTX_CLK */
  274. 1 1f 2 0 3 0>; /* GTX125 */
  275. };
  276. pio2: ucc_pin@02 {
  277. pio-map = <
  278. /* port pin dir open_drain assignment has_irq */
  279. 5 0a 1 0 2 0 /* TxD0 */
  280. 5 09 1 0 2 0 /* TxD1 */
  281. 5 08 1 0 2 0 /* TxD2 */
  282. 5 07 1 0 2 0 /* TxD3 */
  283. 5 17 1 0 2 0 /* TxD4 */
  284. 5 16 1 0 2 0 /* TxD5 */
  285. 5 15 1 0 2 0 /* TxD6 */
  286. 5 14 1 0 2 0 /* TxD7 */
  287. 5 0f 2 0 2 0 /* RxD0 */
  288. 5 0e 2 0 2 0 /* RxD1 */
  289. 5 0d 2 0 2 0 /* RxD2 */
  290. 5 0c 2 0 2 0 /* RxD3 */
  291. 5 1d 2 0 2 0 /* RxD4 */
  292. 5 1c 2 0 2 0 /* RxD5 */
  293. 5 1b 2 0 2 0 /* RxD6 */
  294. 5 1a 2 0 2 0 /* RxD7 */
  295. 5 0b 1 0 2 0 /* TX_EN */
  296. 5 18 1 0 2 0 /* TX_ER */
  297. 5 10 2 0 2 0 /* RX_DV */
  298. 5 1e 2 0 2 0 /* RX_ER */
  299. 5 11 2 0 2 0 /* RX_CLK */
  300. 5 13 1 0 2 0 /* GTX_CLK */
  301. 1 1f 2 0 3 0 /* GTX125 */
  302. 4 06 3 0 2 0 /* MDIO */
  303. 4 05 1 0 2 0>; /* MDC */
  304. };
  305. };
  306. };
  307. qe@e0080000 {
  308. #address-cells = <1>;
  309. #size-cells = <1>;
  310. device_type = "qe";
  311. model = "QE";
  312. ranges = <0 e0080000 00040000>;
  313. reg = <e0080000 480>;
  314. brg-frequency = <0>;
  315. bus-frequency = <179A7B00>;
  316. muram@10000 {
  317. device_type = "muram";
  318. ranges = <0 00010000 0000c000>;
  319. data-only@0{
  320. reg = <0 c000>;
  321. };
  322. };
  323. spi@4c0 {
  324. device_type = "spi";
  325. compatible = "fsl_spi";
  326. reg = <4c0 40>;
  327. interrupts = <2>;
  328. interrupt-parent = <&qeic>;
  329. mode = "cpu";
  330. };
  331. spi@500 {
  332. device_type = "spi";
  333. compatible = "fsl_spi";
  334. reg = <500 40>;
  335. interrupts = <1>;
  336. interrupt-parent = <&qeic>;
  337. mode = "cpu";
  338. };
  339. ucc@2000 {
  340. device_type = "network";
  341. compatible = "ucc_geth";
  342. model = "UCC";
  343. device-id = <1>;
  344. reg = <2000 200>;
  345. interrupts = <20>;
  346. interrupt-parent = <&qeic>;
  347. /*
  348. * mac-address is deprecated and will be removed
  349. * in 2.6.25. Only recent versions of
  350. * U-Boot support local-mac-address, however.
  351. */
  352. mac-address = [ 00 00 00 00 00 00 ];
  353. local-mac-address = [ 00 00 00 00 00 00 ];
  354. rx-clock = <0>;
  355. tx-clock = <19>;
  356. phy-handle = <&qe_phy0>;
  357. phy-connection-type = "gmii";
  358. pio-handle = <&pio1>;
  359. };
  360. ucc@3000 {
  361. device_type = "network";
  362. compatible = "ucc_geth";
  363. model = "UCC";
  364. device-id = <2>;
  365. reg = <3000 200>;
  366. interrupts = <21>;
  367. interrupt-parent = <&qeic>;
  368. /*
  369. * mac-address is deprecated and will be removed
  370. * in 2.6.25. Only recent versions of
  371. * U-Boot support local-mac-address, however.
  372. */
  373. mac-address = [ 00 00 00 00 00 00 ];
  374. local-mac-address = [ 00 00 00 00 00 00 ];
  375. rx-clock = <0>;
  376. tx-clock = <14>;
  377. phy-handle = <&qe_phy1>;
  378. phy-connection-type = "gmii";
  379. pio-handle = <&pio2>;
  380. };
  381. mdio@2120 {
  382. #address-cells = <1>;
  383. #size-cells = <0>;
  384. reg = <2120 18>;
  385. device_type = "mdio";
  386. compatible = "ucc_geth_phy";
  387. /* These are the same PHYs as on
  388. * gianfar's MDIO bus */
  389. qe_phy0: ethernet-phy@00 {
  390. interrupt-parent = <&mpic>;
  391. interrupts = <1 1>;
  392. reg = <0>;
  393. device_type = "ethernet-phy";
  394. };
  395. qe_phy1: ethernet-phy@01 {
  396. interrupt-parent = <&mpic>;
  397. interrupts = <2 1>;
  398. reg = <1>;
  399. device_type = "ethernet-phy";
  400. };
  401. qe_phy2: ethernet-phy@02 {
  402. interrupt-parent = <&mpic>;
  403. interrupts = <1 1>;
  404. reg = <2>;
  405. device_type = "ethernet-phy";
  406. };
  407. qe_phy3: ethernet-phy@03 {
  408. interrupt-parent = <&mpic>;
  409. interrupts = <2 1>;
  410. reg = <3>;
  411. device_type = "ethernet-phy";
  412. };
  413. };
  414. qeic: qeic@80 {
  415. interrupt-controller;
  416. device_type = "qeic";
  417. #address-cells = <0>;
  418. #interrupt-cells = <1>;
  419. reg = <80 80>;
  420. big-endian;
  421. interrupts = <2e 2 2e 2>; //high:30 low:30
  422. interrupt-parent = <&mpic>;
  423. };
  424. };
  425. };