e7xxx_edac.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * Intel e7xxx Memory Controller kernel module
  3. * (C) 2003 Linux Networx (http://lnxi.com)
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * See "enum e7xxx_chips" below for supported chipsets
  8. *
  9. * Written by Thayne Harbaugh
  10. * Based on work by Dan Hollis <goemon at anime dot net> and others.
  11. * http://www.anime.net/~goemon/linux-ecc/
  12. *
  13. * Contributors:
  14. * Eric Biederman (Linux Networx)
  15. * Tom Zimmerman (Linux Networx)
  16. * Jim Garlick (Lawrence Livermore National Labs)
  17. * Dave Peterson (Lawrence Livermore National Labs)
  18. * That One Guy (Some other place)
  19. * Wang Zhenyu (intel.com)
  20. *
  21. * $Id: edac_e7xxx.c,v 1.5.2.9 2005/10/05 00:43:44 dsp_llnl Exp $
  22. *
  23. */
  24. #include <linux/module.h>
  25. #include <linux/init.h>
  26. #include <linux/pci.h>
  27. #include <linux/pci_ids.h>
  28. #include <linux/slab.h>
  29. #include <linux/edac.h>
  30. #include "edac_mc.h"
  31. #define E7XXX_REVISION " Ver: 2.0.1 " __DATE__
  32. #define EDAC_MOD_STR "e7xxx_edac"
  33. #define e7xxx_printk(level, fmt, arg...) \
  34. edac_printk(level, "e7xxx", fmt, ##arg)
  35. #define e7xxx_mc_printk(mci, level, fmt, arg...) \
  36. edac_mc_chipset_printk(mci, level, "e7xxx", fmt, ##arg)
  37. #ifndef PCI_DEVICE_ID_INTEL_7205_0
  38. #define PCI_DEVICE_ID_INTEL_7205_0 0x255d
  39. #endif /* PCI_DEVICE_ID_INTEL_7205_0 */
  40. #ifndef PCI_DEVICE_ID_INTEL_7205_1_ERR
  41. #define PCI_DEVICE_ID_INTEL_7205_1_ERR 0x2551
  42. #endif /* PCI_DEVICE_ID_INTEL_7205_1_ERR */
  43. #ifndef PCI_DEVICE_ID_INTEL_7500_0
  44. #define PCI_DEVICE_ID_INTEL_7500_0 0x2540
  45. #endif /* PCI_DEVICE_ID_INTEL_7500_0 */
  46. #ifndef PCI_DEVICE_ID_INTEL_7500_1_ERR
  47. #define PCI_DEVICE_ID_INTEL_7500_1_ERR 0x2541
  48. #endif /* PCI_DEVICE_ID_INTEL_7500_1_ERR */
  49. #ifndef PCI_DEVICE_ID_INTEL_7501_0
  50. #define PCI_DEVICE_ID_INTEL_7501_0 0x254c
  51. #endif /* PCI_DEVICE_ID_INTEL_7501_0 */
  52. #ifndef PCI_DEVICE_ID_INTEL_7501_1_ERR
  53. #define PCI_DEVICE_ID_INTEL_7501_1_ERR 0x2541
  54. #endif /* PCI_DEVICE_ID_INTEL_7501_1_ERR */
  55. #ifndef PCI_DEVICE_ID_INTEL_7505_0
  56. #define PCI_DEVICE_ID_INTEL_7505_0 0x2550
  57. #endif /* PCI_DEVICE_ID_INTEL_7505_0 */
  58. #ifndef PCI_DEVICE_ID_INTEL_7505_1_ERR
  59. #define PCI_DEVICE_ID_INTEL_7505_1_ERR 0x2551
  60. #endif /* PCI_DEVICE_ID_INTEL_7505_1_ERR */
  61. #define E7XXX_NR_CSROWS 8 /* number of csrows */
  62. #define E7XXX_NR_DIMMS 8 /* FIXME - is this correct? */
  63. /* E7XXX register addresses - device 0 function 0 */
  64. #define E7XXX_DRB 0x60 /* DRAM row boundary register (8b) */
  65. #define E7XXX_DRA 0x70 /* DRAM row attribute register (8b) */
  66. /*
  67. * 31 Device width row 7 0=x8 1=x4
  68. * 27 Device width row 6
  69. * 23 Device width row 5
  70. * 19 Device width row 4
  71. * 15 Device width row 3
  72. * 11 Device width row 2
  73. * 7 Device width row 1
  74. * 3 Device width row 0
  75. */
  76. #define E7XXX_DRC 0x7C /* DRAM controller mode reg (32b) */
  77. /*
  78. * 22 Number channels 0=1,1=2
  79. * 19:18 DRB Granularity 32/64MB
  80. */
  81. #define E7XXX_TOLM 0xC4 /* DRAM top of low memory reg (16b) */
  82. #define E7XXX_REMAPBASE 0xC6 /* DRAM remap base address reg (16b) */
  83. #define E7XXX_REMAPLIMIT 0xC8 /* DRAM remap limit address reg (16b) */
  84. /* E7XXX register addresses - device 0 function 1 */
  85. #define E7XXX_DRAM_FERR 0x80 /* DRAM first error register (8b) */
  86. #define E7XXX_DRAM_NERR 0x82 /* DRAM next error register (8b) */
  87. #define E7XXX_DRAM_CELOG_ADD 0xA0 /* DRAM first correctable memory */
  88. /* error address register (32b) */
  89. /*
  90. * 31:28 Reserved
  91. * 27:6 CE address (4k block 33:12)
  92. * 5:0 Reserved
  93. */
  94. #define E7XXX_DRAM_UELOG_ADD 0xB0 /* DRAM first uncorrectable memory */
  95. /* error address register (32b) */
  96. /*
  97. * 31:28 Reserved
  98. * 27:6 CE address (4k block 33:12)
  99. * 5:0 Reserved
  100. */
  101. #define E7XXX_DRAM_CELOG_SYNDROME 0xD0 /* DRAM first correctable memory */
  102. /* error syndrome register (16b) */
  103. enum e7xxx_chips {
  104. E7500 = 0,
  105. E7501,
  106. E7505,
  107. E7205,
  108. };
  109. struct e7xxx_pvt {
  110. struct pci_dev *bridge_ck;
  111. u32 tolm;
  112. u32 remapbase;
  113. u32 remaplimit;
  114. const struct e7xxx_dev_info *dev_info;
  115. };
  116. struct e7xxx_dev_info {
  117. u16 err_dev;
  118. const char *ctl_name;
  119. };
  120. struct e7xxx_error_info {
  121. u8 dram_ferr;
  122. u8 dram_nerr;
  123. u32 dram_celog_add;
  124. u16 dram_celog_syndrome;
  125. u32 dram_uelog_add;
  126. };
  127. static const struct e7xxx_dev_info e7xxx_devs[] = {
  128. [E7500] = {
  129. .err_dev = PCI_DEVICE_ID_INTEL_7500_1_ERR,
  130. .ctl_name = "E7500"
  131. },
  132. [E7501] = {
  133. .err_dev = PCI_DEVICE_ID_INTEL_7501_1_ERR,
  134. .ctl_name = "E7501"
  135. },
  136. [E7505] = {
  137. .err_dev = PCI_DEVICE_ID_INTEL_7505_1_ERR,
  138. .ctl_name = "E7505"
  139. },
  140. [E7205] = {
  141. .err_dev = PCI_DEVICE_ID_INTEL_7205_1_ERR,
  142. .ctl_name = "E7205"
  143. },
  144. };
  145. /* FIXME - is this valid for both SECDED and S4ECD4ED? */
  146. static inline int e7xxx_find_channel(u16 syndrome)
  147. {
  148. debugf3("%s()\n", __func__);
  149. if ((syndrome & 0xff00) == 0)
  150. return 0;
  151. if ((syndrome & 0x00ff) == 0)
  152. return 1;
  153. if ((syndrome & 0xf000) == 0 || (syndrome & 0x0f00) == 0)
  154. return 0;
  155. return 1;
  156. }
  157. static unsigned long ctl_page_to_phys(struct mem_ctl_info *mci,
  158. unsigned long page)
  159. {
  160. u32 remap;
  161. struct e7xxx_pvt *pvt = (struct e7xxx_pvt *) mci->pvt_info;
  162. debugf3("%s()\n", __func__);
  163. if ((page < pvt->tolm) ||
  164. ((page >= 0x100000) && (page < pvt->remapbase)))
  165. return page;
  166. remap = (page - pvt->tolm) + pvt->remapbase;
  167. if (remap < pvt->remaplimit)
  168. return remap;
  169. e7xxx_printk(KERN_ERR, "Invalid page %lx - out of range\n", page);
  170. return pvt->tolm - 1;
  171. }
  172. static void process_ce(struct mem_ctl_info *mci,
  173. struct e7xxx_error_info *info)
  174. {
  175. u32 error_1b, page;
  176. u16 syndrome;
  177. int row;
  178. int channel;
  179. debugf3("%s()\n", __func__);
  180. /* read the error address */
  181. error_1b = info->dram_celog_add;
  182. /* FIXME - should use PAGE_SHIFT */
  183. page = error_1b >> 6; /* convert the address to 4k page */
  184. /* read the syndrome */
  185. syndrome = info->dram_celog_syndrome;
  186. /* FIXME - check for -1 */
  187. row = edac_mc_find_csrow_by_page(mci, page);
  188. /* convert syndrome to channel */
  189. channel = e7xxx_find_channel(syndrome);
  190. edac_mc_handle_ce(mci, page, 0, syndrome, row, channel, "e7xxx CE");
  191. }
  192. static void process_ce_no_info(struct mem_ctl_info *mci)
  193. {
  194. debugf3("%s()\n", __func__);
  195. edac_mc_handle_ce_no_info(mci, "e7xxx CE log register overflow");
  196. }
  197. static void process_ue(struct mem_ctl_info *mci,
  198. struct e7xxx_error_info *info)
  199. {
  200. u32 error_2b, block_page;
  201. int row;
  202. debugf3("%s()\n", __func__);
  203. /* read the error address */
  204. error_2b = info->dram_uelog_add;
  205. /* FIXME - should use PAGE_SHIFT */
  206. block_page = error_2b >> 6; /* convert to 4k address */
  207. row = edac_mc_find_csrow_by_page(mci, block_page);
  208. edac_mc_handle_ue(mci, block_page, 0, row, "e7xxx UE");
  209. }
  210. static void process_ue_no_info(struct mem_ctl_info *mci)
  211. {
  212. debugf3("%s()\n", __func__);
  213. edac_mc_handle_ue_no_info(mci, "e7xxx UE log register overflow");
  214. }
  215. static void e7xxx_get_error_info (struct mem_ctl_info *mci,
  216. struct e7xxx_error_info *info)
  217. {
  218. struct e7xxx_pvt *pvt;
  219. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  220. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_FERR,
  221. &info->dram_ferr);
  222. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_NERR,
  223. &info->dram_nerr);
  224. if ((info->dram_ferr & 1) || (info->dram_nerr & 1)) {
  225. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_CELOG_ADD,
  226. &info->dram_celog_add);
  227. pci_read_config_word(pvt->bridge_ck,
  228. E7XXX_DRAM_CELOG_SYNDROME,
  229. &info->dram_celog_syndrome);
  230. }
  231. if ((info->dram_ferr & 2) || (info->dram_nerr & 2))
  232. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_UELOG_ADD,
  233. &info->dram_uelog_add);
  234. if (info->dram_ferr & 3)
  235. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_FERR, 0x03, 0x03);
  236. if (info->dram_nerr & 3)
  237. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_NERR, 0x03, 0x03);
  238. }
  239. static int e7xxx_process_error_info (struct mem_ctl_info *mci,
  240. struct e7xxx_error_info *info, int handle_errors)
  241. {
  242. int error_found;
  243. error_found = 0;
  244. /* decode and report errors */
  245. if (info->dram_ferr & 1) { /* check first error correctable */
  246. error_found = 1;
  247. if (handle_errors)
  248. process_ce(mci, info);
  249. }
  250. if (info->dram_ferr & 2) { /* check first error uncorrectable */
  251. error_found = 1;
  252. if (handle_errors)
  253. process_ue(mci, info);
  254. }
  255. if (info->dram_nerr & 1) { /* check next error correctable */
  256. error_found = 1;
  257. if (handle_errors) {
  258. if (info->dram_ferr & 1)
  259. process_ce_no_info(mci);
  260. else
  261. process_ce(mci, info);
  262. }
  263. }
  264. if (info->dram_nerr & 2) { /* check next error uncorrectable */
  265. error_found = 1;
  266. if (handle_errors) {
  267. if (info->dram_ferr & 2)
  268. process_ue_no_info(mci);
  269. else
  270. process_ue(mci, info);
  271. }
  272. }
  273. return error_found;
  274. }
  275. static void e7xxx_check(struct mem_ctl_info *mci)
  276. {
  277. struct e7xxx_error_info info;
  278. debugf3("%s()\n", __func__);
  279. e7xxx_get_error_info(mci, &info);
  280. e7xxx_process_error_info(mci, &info, 1);
  281. }
  282. /* Return 1 if dual channel mode is active. Else return 0. */
  283. static inline int dual_channel_active(u32 drc, int dev_idx)
  284. {
  285. return (dev_idx == E7501) ? ((drc >> 22) & 0x1) : 1;
  286. }
  287. /* Return DRB granularity (0=32mb, 1=64mb). */
  288. static inline int drb_granularity(u32 drc, int dev_idx)
  289. {
  290. /* only e7501 can be single channel */
  291. return (dev_idx == E7501) ? ((drc >> 18) & 0x3) : 1;
  292. }
  293. static void e7xxx_init_csrows(struct mem_ctl_info *mci, struct pci_dev *pdev,
  294. int dev_idx, u32 drc)
  295. {
  296. unsigned long last_cumul_size;
  297. int index;
  298. u8 value;
  299. u32 dra, cumul_size;
  300. int drc_chan, drc_drbg, drc_ddim, mem_dev;
  301. struct csrow_info *csrow;
  302. pci_read_config_dword(pdev, E7XXX_DRA, &dra);
  303. drc_chan = dual_channel_active(drc, dev_idx);
  304. drc_drbg = drb_granularity(drc, dev_idx);
  305. drc_ddim = (drc >> 20) & 0x3;
  306. last_cumul_size = 0;
  307. /* The dram row boundary (DRB) reg values are boundary address
  308. * for each DRAM row with a granularity of 32 or 64MB (single/dual
  309. * channel operation). DRB regs are cumulative; therefore DRB7 will
  310. * contain the total memory contained in all eight rows.
  311. */
  312. for (index = 0; index < mci->nr_csrows; index++) {
  313. /* mem_dev 0=x8, 1=x4 */
  314. mem_dev = (dra >> (index * 4 + 3)) & 0x1;
  315. csrow = &mci->csrows[index];
  316. pci_read_config_byte(pdev, E7XXX_DRB + index, &value);
  317. /* convert a 64 or 32 MiB DRB to a page size. */
  318. cumul_size = value << (25 + drc_drbg - PAGE_SHIFT);
  319. debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
  320. cumul_size);
  321. if (cumul_size == last_cumul_size)
  322. continue; /* not populated */
  323. csrow->first_page = last_cumul_size;
  324. csrow->last_page = cumul_size - 1;
  325. csrow->nr_pages = cumul_size - last_cumul_size;
  326. last_cumul_size = cumul_size;
  327. csrow->grain = 1 << 12; /* 4KiB - resolution of CELOG */
  328. csrow->mtype = MEM_RDDR; /* only one type supported */
  329. csrow->dtype = mem_dev ? DEV_X4 : DEV_X8;
  330. /*
  331. * if single channel or x8 devices then SECDED
  332. * if dual channel and x4 then S4ECD4ED
  333. */
  334. if (drc_ddim) {
  335. if (drc_chan && mem_dev) {
  336. csrow->edac_mode = EDAC_S4ECD4ED;
  337. mci->edac_cap |= EDAC_FLAG_S4ECD4ED;
  338. } else {
  339. csrow->edac_mode = EDAC_SECDED;
  340. mci->edac_cap |= EDAC_FLAG_SECDED;
  341. }
  342. } else
  343. csrow->edac_mode = EDAC_NONE;
  344. }
  345. }
  346. static int e7xxx_probe1(struct pci_dev *pdev, int dev_idx)
  347. {
  348. u16 pci_data;
  349. struct mem_ctl_info *mci = NULL;
  350. struct e7xxx_pvt *pvt = NULL;
  351. u32 drc;
  352. int drc_chan;
  353. struct e7xxx_error_info discard;
  354. debugf0("%s(): mci\n", __func__);
  355. /* make sure error reporting method is sane */
  356. switch(edac_op_state) {
  357. case EDAC_OPSTATE_POLL:
  358. case EDAC_OPSTATE_NMI:
  359. break;
  360. default:
  361. edac_op_state = EDAC_OPSTATE_POLL;
  362. break;
  363. }
  364. pci_read_config_dword(pdev, E7XXX_DRC, &drc);
  365. drc_chan = dual_channel_active(drc, dev_idx);
  366. mci = edac_mc_alloc(sizeof(*pvt), E7XXX_NR_CSROWS, drc_chan + 1);
  367. if (mci == NULL)
  368. return -ENOMEM;
  369. debugf3("%s(): init mci\n", __func__);
  370. mci->mtype_cap = MEM_FLAG_RDDR;
  371. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED |
  372. EDAC_FLAG_S4ECD4ED;
  373. /* FIXME - what if different memory types are in different csrows? */
  374. mci->mod_name = EDAC_MOD_STR;
  375. mci->mod_ver = E7XXX_REVISION;
  376. mci->dev = &pdev->dev;
  377. debugf3("%s(): init pvt\n", __func__);
  378. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  379. pvt->dev_info = &e7xxx_devs[dev_idx];
  380. pvt->bridge_ck = pci_get_device(PCI_VENDOR_ID_INTEL,
  381. pvt->dev_info->err_dev,
  382. pvt->bridge_ck);
  383. if (!pvt->bridge_ck) {
  384. e7xxx_printk(KERN_ERR, "error reporting device not found:"
  385. "vendor %x device 0x%x (broken BIOS?)\n",
  386. PCI_VENDOR_ID_INTEL, e7xxx_devs[dev_idx].err_dev);
  387. goto fail0;
  388. }
  389. debugf3("%s(): more mci init\n", __func__);
  390. mci->ctl_name = pvt->dev_info->ctl_name;
  391. mci->edac_check = e7xxx_check;
  392. mci->ctl_page_to_phys = ctl_page_to_phys;
  393. e7xxx_init_csrows(mci, pdev, dev_idx, drc);
  394. mci->edac_cap |= EDAC_FLAG_NONE;
  395. debugf3("%s(): tolm, remapbase, remaplimit\n", __func__);
  396. /* load the top of low memory, remap base, and remap limit vars */
  397. pci_read_config_word(pdev, E7XXX_TOLM, &pci_data);
  398. pvt->tolm = ((u32) pci_data) << 4;
  399. pci_read_config_word(pdev, E7XXX_REMAPBASE, &pci_data);
  400. pvt->remapbase = ((u32) pci_data) << 14;
  401. pci_read_config_word(pdev, E7XXX_REMAPLIMIT, &pci_data);
  402. pvt->remaplimit = ((u32) pci_data) << 14;
  403. e7xxx_printk(KERN_INFO,
  404. "tolm = %x, remapbase = %x, remaplimit = %x\n", pvt->tolm,
  405. pvt->remapbase, pvt->remaplimit);
  406. /* clear any pending errors, or initial state bits */
  407. e7xxx_get_error_info(mci, &discard);
  408. /* Here we assume that we will never see multiple instances of this
  409. * type of memory controller. The ID is therefore hardcoded to 0.
  410. */
  411. if (edac_mc_add_mc(mci,0)) {
  412. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  413. goto fail1;
  414. }
  415. /* get this far and it's successful */
  416. debugf3("%s(): success\n", __func__);
  417. return 0;
  418. fail1:
  419. pci_dev_put(pvt->bridge_ck);
  420. fail0:
  421. edac_mc_free(mci);
  422. return -ENODEV;
  423. }
  424. /* returns count (>= 0), or negative on error */
  425. static int __devinit e7xxx_init_one(struct pci_dev *pdev,
  426. const struct pci_device_id *ent)
  427. {
  428. debugf0("%s()\n", __func__);
  429. /* wake up and enable device */
  430. return pci_enable_device(pdev) ?
  431. -EIO : e7xxx_probe1(pdev, ent->driver_data);
  432. }
  433. static void __devexit e7xxx_remove_one(struct pci_dev *pdev)
  434. {
  435. struct mem_ctl_info *mci;
  436. struct e7xxx_pvt *pvt;
  437. debugf0("%s()\n", __func__);
  438. if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
  439. return;
  440. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  441. pci_dev_put(pvt->bridge_ck);
  442. edac_mc_free(mci);
  443. }
  444. static const struct pci_device_id e7xxx_pci_tbl[] __devinitdata = {
  445. {
  446. PCI_VEND_DEV(INTEL, 7205_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  447. E7205
  448. },
  449. {
  450. PCI_VEND_DEV(INTEL, 7500_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  451. E7500
  452. },
  453. {
  454. PCI_VEND_DEV(INTEL, 7501_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  455. E7501
  456. },
  457. {
  458. PCI_VEND_DEV(INTEL, 7505_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  459. E7505
  460. },
  461. {
  462. 0,
  463. } /* 0 terminated list. */
  464. };
  465. MODULE_DEVICE_TABLE(pci, e7xxx_pci_tbl);
  466. static struct pci_driver e7xxx_driver = {
  467. .name = EDAC_MOD_STR,
  468. .probe = e7xxx_init_one,
  469. .remove = __devexit_p(e7xxx_remove_one),
  470. .id_table = e7xxx_pci_tbl,
  471. };
  472. static int __init e7xxx_init(void)
  473. {
  474. return pci_register_driver(&e7xxx_driver);
  475. }
  476. static void __exit e7xxx_exit(void)
  477. {
  478. pci_unregister_driver(&e7xxx_driver);
  479. }
  480. module_init(e7xxx_init);
  481. module_exit(e7xxx_exit);
  482. MODULE_LICENSE("GPL");
  483. MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh et al\n"
  484. "Based on.work by Dan Hollis et al");
  485. MODULE_DESCRIPTION("MC support for Intel e7xxx memory controllers");
  486. module_param(edac_op_state, int, 0444);
  487. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");