mv643xx_eth.c 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * Copyright (C) 2003 PMC-Sierra, Inc.,
  9. * written by Manish Lachwani
  10. *
  11. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  12. *
  13. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  14. * Dale Farnsworth <dale@farnsworth.org>
  15. *
  16. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  17. * <sjhill@realitydiluted.com>
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version 2
  22. * of the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/udp.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/bitops.h>
  41. #include <linux/delay.h>
  42. #include <linux/ethtool.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/module.h>
  45. #include <linux/kernel.h>
  46. #include <linux/spinlock.h>
  47. #include <linux/workqueue.h>
  48. #include <linux/mii.h>
  49. #include <linux/mv643xx_eth.h>
  50. #include <asm/io.h>
  51. #include <asm/types.h>
  52. #include <asm/pgtable.h>
  53. #include <asm/system.h>
  54. #include <asm/delay.h>
  55. #include <asm/dma-mapping.h>
  56. #define MV643XX_CHECKSUM_OFFLOAD_TX
  57. #define MV643XX_NAPI
  58. #define MV643XX_TX_FAST_REFILL
  59. #undef MV643XX_COAL
  60. #define MV643XX_TX_COAL 100
  61. #ifdef MV643XX_COAL
  62. #define MV643XX_RX_COAL 100
  63. #endif
  64. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  65. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  66. #else
  67. #define MAX_DESCS_PER_SKB 1
  68. #endif
  69. #define ETH_VLAN_HLEN 4
  70. #define ETH_FCS_LEN 4
  71. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  72. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  73. ETH_VLAN_HLEN + ETH_FCS_LEN)
  74. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + \
  75. dma_get_cache_alignment())
  76. /*
  77. * Registers shared between all ports.
  78. */
  79. #define PHY_ADDR_REG 0x0000
  80. #define SMI_REG 0x0004
  81. /*
  82. * Per-port registers.
  83. */
  84. #define PORT_CONFIG_REG(p) (0x0400 + ((p) << 10))
  85. #define PORT_CONFIG_EXTEND_REG(p) (0x0404 + ((p) << 10))
  86. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  87. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  88. #define SDMA_CONFIG_REG(p) (0x041c + ((p) << 10))
  89. #define PORT_SERIAL_CONTROL_REG(p) (0x043c + ((p) << 10))
  90. #define PORT_STATUS_REG(p) (0x0444 + ((p) << 10))
  91. #define TRANSMIT_QUEUE_COMMAND_REG(p) (0x0448 + ((p) << 10))
  92. #define MAXIMUM_TRANSMIT_UNIT(p) (0x0458 + ((p) << 10))
  93. #define INTERRUPT_CAUSE_REG(p) (0x0460 + ((p) << 10))
  94. #define INTERRUPT_CAUSE_EXTEND_REG(p) (0x0464 + ((p) << 10))
  95. #define INTERRUPT_MASK_REG(p) (0x0468 + ((p) << 10))
  96. #define INTERRUPT_EXTEND_MASK_REG(p) (0x046c + ((p) << 10))
  97. #define TX_FIFO_URGENT_THRESHOLD_REG(p) (0x0474 + ((p) << 10))
  98. #define RX_CURRENT_QUEUE_DESC_PTR_0(p) (0x060c + ((p) << 10))
  99. #define RECEIVE_QUEUE_COMMAND_REG(p) (0x0680 + ((p) << 10))
  100. #define TX_CURRENT_QUEUE_DESC_PTR_0(p) (0x06c0 + ((p) << 10))
  101. #define MIB_COUNTERS_BASE(p) (0x1000 + ((p) << 7))
  102. #define DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(p) (0x1400 + ((p) << 10))
  103. #define DA_FILTER_OTHER_MULTICAST_TABLE_BASE(p) (0x1500 + ((p) << 10))
  104. #define DA_FILTER_UNICAST_TABLE_BASE(p) (0x1600 + ((p) << 10))
  105. /* These macros describe Ethernet Port configuration reg (Px_cR) bits */
  106. #define UNICAST_NORMAL_MODE (0 << 0)
  107. #define UNICAST_PROMISCUOUS_MODE (1 << 0)
  108. #define DEFAULT_RX_QUEUE(queue) ((queue) << 1)
  109. #define DEFAULT_RX_ARP_QUEUE(queue) ((queue) << 4)
  110. #define RECEIVE_BC_IF_NOT_IP_OR_ARP (0 << 7)
  111. #define REJECT_BC_IF_NOT_IP_OR_ARP (1 << 7)
  112. #define RECEIVE_BC_IF_IP (0 << 8)
  113. #define REJECT_BC_IF_IP (1 << 8)
  114. #define RECEIVE_BC_IF_ARP (0 << 9)
  115. #define REJECT_BC_IF_ARP (1 << 9)
  116. #define TX_AM_NO_UPDATE_ERROR_SUMMARY (1 << 12)
  117. #define CAPTURE_TCP_FRAMES_DIS (0 << 14)
  118. #define CAPTURE_TCP_FRAMES_EN (1 << 14)
  119. #define CAPTURE_UDP_FRAMES_DIS (0 << 15)
  120. #define CAPTURE_UDP_FRAMES_EN (1 << 15)
  121. #define DEFAULT_RX_TCP_QUEUE(queue) ((queue) << 16)
  122. #define DEFAULT_RX_UDP_QUEUE(queue) ((queue) << 19)
  123. #define DEFAULT_RX_BPDU_QUEUE(queue) ((queue) << 22)
  124. #define PORT_CONFIG_DEFAULT_VALUE \
  125. UNICAST_NORMAL_MODE | \
  126. DEFAULT_RX_QUEUE(0) | \
  127. DEFAULT_RX_ARP_QUEUE(0) | \
  128. RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  129. RECEIVE_BC_IF_IP | \
  130. RECEIVE_BC_IF_ARP | \
  131. CAPTURE_TCP_FRAMES_DIS | \
  132. CAPTURE_UDP_FRAMES_DIS | \
  133. DEFAULT_RX_TCP_QUEUE(0) | \
  134. DEFAULT_RX_UDP_QUEUE(0) | \
  135. DEFAULT_RX_BPDU_QUEUE(0)
  136. /* These macros describe Ethernet Port configuration extend reg (Px_cXR) bits*/
  137. #define CLASSIFY_EN (1 << 0)
  138. #define SPAN_BPDU_PACKETS_AS_NORMAL (0 << 1)
  139. #define SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 (1 << 1)
  140. #define PARTITION_DISABLE (0 << 2)
  141. #define PARTITION_ENABLE (1 << 2)
  142. #define PORT_CONFIG_EXTEND_DEFAULT_VALUE \
  143. SPAN_BPDU_PACKETS_AS_NORMAL | \
  144. PARTITION_DISABLE
  145. /* These macros describe Ethernet Port Sdma configuration reg (SDCR) bits */
  146. #define RIFB (1 << 0)
  147. #define RX_BURST_SIZE_1_64BIT (0 << 1)
  148. #define RX_BURST_SIZE_2_64BIT (1 << 1)
  149. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  150. #define RX_BURST_SIZE_8_64BIT (3 << 1)
  151. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  152. #define BLM_RX_NO_SWAP (1 << 4)
  153. #define BLM_RX_BYTE_SWAP (0 << 4)
  154. #define BLM_TX_NO_SWAP (1 << 5)
  155. #define BLM_TX_BYTE_SWAP (0 << 5)
  156. #define DESCRIPTORS_BYTE_SWAP (1 << 6)
  157. #define DESCRIPTORS_NO_SWAP (0 << 6)
  158. #define IPG_INT_RX(value) (((value) & 0x3fff) << 8)
  159. #define TX_BURST_SIZE_1_64BIT (0 << 22)
  160. #define TX_BURST_SIZE_2_64BIT (1 << 22)
  161. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  162. #define TX_BURST_SIZE_8_64BIT (3 << 22)
  163. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  164. #if defined(__BIG_ENDIAN)
  165. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  166. RX_BURST_SIZE_4_64BIT | \
  167. IPG_INT_RX(0) | \
  168. TX_BURST_SIZE_4_64BIT
  169. #elif defined(__LITTLE_ENDIAN)
  170. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  171. RX_BURST_SIZE_4_64BIT | \
  172. BLM_RX_NO_SWAP | \
  173. BLM_TX_NO_SWAP | \
  174. IPG_INT_RX(0) | \
  175. TX_BURST_SIZE_4_64BIT
  176. #else
  177. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  178. #endif
  179. /* These macros describe Ethernet Port serial control reg (PSCR) bits */
  180. #define SERIAL_PORT_DISABLE (0 << 0)
  181. #define SERIAL_PORT_ENABLE (1 << 0)
  182. #define DO_NOT_FORCE_LINK_PASS (0 << 1)
  183. #define FORCE_LINK_PASS (1 << 1)
  184. #define ENABLE_AUTO_NEG_FOR_DUPLX (0 << 2)
  185. #define DISABLE_AUTO_NEG_FOR_DUPLX (1 << 2)
  186. #define ENABLE_AUTO_NEG_FOR_FLOW_CTRL (0 << 3)
  187. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  188. #define ADV_NO_FLOW_CTRL (0 << 4)
  189. #define ADV_SYMMETRIC_FLOW_CTRL (1 << 4)
  190. #define FORCE_FC_MODE_NO_PAUSE_DIS_TX (0 << 5)
  191. #define FORCE_FC_MODE_TX_PAUSE_DIS (1 << 5)
  192. #define FORCE_BP_MODE_NO_JAM (0 << 7)
  193. #define FORCE_BP_MODE_JAM_TX (1 << 7)
  194. #define FORCE_BP_MODE_JAM_TX_ON_RX_ERR (2 << 7)
  195. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  196. #define FORCE_LINK_FAIL (0 << 10)
  197. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  198. #define RETRANSMIT_16_ATTEMPTS (0 << 11)
  199. #define RETRANSMIT_FOREVER (1 << 11)
  200. #define ENABLE_AUTO_NEG_SPEED_GMII (0 << 13)
  201. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  202. #define DTE_ADV_0 (0 << 14)
  203. #define DTE_ADV_1 (1 << 14)
  204. #define DISABLE_AUTO_NEG_BYPASS (0 << 15)
  205. #define ENABLE_AUTO_NEG_BYPASS (1 << 15)
  206. #define AUTO_NEG_NO_CHANGE (0 << 16)
  207. #define RESTART_AUTO_NEG (1 << 16)
  208. #define MAX_RX_PACKET_1518BYTE (0 << 17)
  209. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  210. #define MAX_RX_PACKET_1552BYTE (2 << 17)
  211. #define MAX_RX_PACKET_9022BYTE (3 << 17)
  212. #define MAX_RX_PACKET_9192BYTE (4 << 17)
  213. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  214. #define MAX_RX_PACKET_MASK (7 << 17)
  215. #define CLR_EXT_LOOPBACK (0 << 20)
  216. #define SET_EXT_LOOPBACK (1 << 20)
  217. #define SET_HALF_DUPLEX_MODE (0 << 21)
  218. #define SET_FULL_DUPLEX_MODE (1 << 21)
  219. #define DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (0 << 22)
  220. #define ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (1 << 22)
  221. #define SET_GMII_SPEED_TO_10_100 (0 << 23)
  222. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  223. #define SET_MII_SPEED_TO_10 (0 << 24)
  224. #define SET_MII_SPEED_TO_100 (1 << 24)
  225. #define PORT_SERIAL_CONTROL_DEFAULT_VALUE \
  226. DO_NOT_FORCE_LINK_PASS | \
  227. ENABLE_AUTO_NEG_FOR_DUPLX | \
  228. DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  229. ADV_SYMMETRIC_FLOW_CTRL | \
  230. FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  231. FORCE_BP_MODE_NO_JAM | \
  232. (1 << 9) /* reserved */ | \
  233. DO_NOT_FORCE_LINK_FAIL | \
  234. RETRANSMIT_16_ATTEMPTS | \
  235. ENABLE_AUTO_NEG_SPEED_GMII | \
  236. DTE_ADV_0 | \
  237. DISABLE_AUTO_NEG_BYPASS | \
  238. AUTO_NEG_NO_CHANGE | \
  239. MAX_RX_PACKET_9700BYTE | \
  240. CLR_EXT_LOOPBACK | \
  241. SET_FULL_DUPLEX_MODE | \
  242. ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
  243. /* These macros describe Ethernet Serial Status reg (PSR) bits */
  244. #define PORT_STATUS_MODE_10_BIT (1 << 0)
  245. #define PORT_STATUS_LINK_UP (1 << 1)
  246. #define PORT_STATUS_FULL_DUPLEX (1 << 2)
  247. #define PORT_STATUS_FLOW_CONTROL (1 << 3)
  248. #define PORT_STATUS_GMII_1000 (1 << 4)
  249. #define PORT_STATUS_MII_100 (1 << 5)
  250. /* PSR bit 6 is undocumented */
  251. #define PORT_STATUS_TX_IN_PROGRESS (1 << 7)
  252. #define PORT_STATUS_AUTONEG_BYPASSED (1 << 8)
  253. #define PORT_STATUS_PARTITION (1 << 9)
  254. #define PORT_STATUS_TX_FIFO_EMPTY (1 << 10)
  255. /* PSR bits 11-31 are reserved */
  256. #define PORT_DEFAULT_TRANSMIT_QUEUE_SIZE 800
  257. #define PORT_DEFAULT_RECEIVE_QUEUE_SIZE 400
  258. #define DESC_SIZE 64
  259. #define ETH_RX_QUEUES_ENABLED (1 << 0) /* use only Q0 for receive */
  260. #define ETH_TX_QUEUES_ENABLED (1 << 0) /* use only Q0 for transmit */
  261. #define ETH_INT_CAUSE_RX_DONE (ETH_RX_QUEUES_ENABLED << 2)
  262. #define ETH_INT_CAUSE_RX_ERROR (ETH_RX_QUEUES_ENABLED << 9)
  263. #define ETH_INT_CAUSE_RX (ETH_INT_CAUSE_RX_DONE | ETH_INT_CAUSE_RX_ERROR)
  264. #define ETH_INT_CAUSE_EXT 0x00000002
  265. #define ETH_INT_UNMASK_ALL (ETH_INT_CAUSE_RX | ETH_INT_CAUSE_EXT)
  266. #define ETH_INT_CAUSE_TX_DONE (ETH_TX_QUEUES_ENABLED << 0)
  267. #define ETH_INT_CAUSE_TX_ERROR (ETH_TX_QUEUES_ENABLED << 8)
  268. #define ETH_INT_CAUSE_TX (ETH_INT_CAUSE_TX_DONE | ETH_INT_CAUSE_TX_ERROR)
  269. #define ETH_INT_CAUSE_PHY 0x00010000
  270. #define ETH_INT_CAUSE_STATE 0x00100000
  271. #define ETH_INT_UNMASK_ALL_EXT (ETH_INT_CAUSE_TX | ETH_INT_CAUSE_PHY | \
  272. ETH_INT_CAUSE_STATE)
  273. #define ETH_INT_MASK_ALL 0x00000000
  274. #define ETH_INT_MASK_ALL_EXT 0x00000000
  275. #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */
  276. #define PHY_WAIT_MICRO_SECONDS 10
  277. /* Buffer offset from buffer pointer */
  278. #define RX_BUF_OFFSET 0x2
  279. /* Gigabit Ethernet Unit Global Registers */
  280. /* MIB Counters register definitions */
  281. #define ETH_MIB_GOOD_OCTETS_RECEIVED_LOW 0x0
  282. #define ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH 0x4
  283. #define ETH_MIB_BAD_OCTETS_RECEIVED 0x8
  284. #define ETH_MIB_INTERNAL_MAC_TRANSMIT_ERR 0xc
  285. #define ETH_MIB_GOOD_FRAMES_RECEIVED 0x10
  286. #define ETH_MIB_BAD_FRAMES_RECEIVED 0x14
  287. #define ETH_MIB_BROADCAST_FRAMES_RECEIVED 0x18
  288. #define ETH_MIB_MULTICAST_FRAMES_RECEIVED 0x1c
  289. #define ETH_MIB_FRAMES_64_OCTETS 0x20
  290. #define ETH_MIB_FRAMES_65_TO_127_OCTETS 0x24
  291. #define ETH_MIB_FRAMES_128_TO_255_OCTETS 0x28
  292. #define ETH_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  293. #define ETH_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  294. #define ETH_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  295. #define ETH_MIB_GOOD_OCTETS_SENT_LOW 0x38
  296. #define ETH_MIB_GOOD_OCTETS_SENT_HIGH 0x3c
  297. #define ETH_MIB_GOOD_FRAMES_SENT 0x40
  298. #define ETH_MIB_EXCESSIVE_COLLISION 0x44
  299. #define ETH_MIB_MULTICAST_FRAMES_SENT 0x48
  300. #define ETH_MIB_BROADCAST_FRAMES_SENT 0x4c
  301. #define ETH_MIB_UNREC_MAC_CONTROL_RECEIVED 0x50
  302. #define ETH_MIB_FC_SENT 0x54
  303. #define ETH_MIB_GOOD_FC_RECEIVED 0x58
  304. #define ETH_MIB_BAD_FC_RECEIVED 0x5c
  305. #define ETH_MIB_UNDERSIZE_RECEIVED 0x60
  306. #define ETH_MIB_FRAGMENTS_RECEIVED 0x64
  307. #define ETH_MIB_OVERSIZE_RECEIVED 0x68
  308. #define ETH_MIB_JABBER_RECEIVED 0x6c
  309. #define ETH_MIB_MAC_RECEIVE_ERROR 0x70
  310. #define ETH_MIB_BAD_CRC_EVENT 0x74
  311. #define ETH_MIB_COLLISION 0x78
  312. #define ETH_MIB_LATE_COLLISION 0x7c
  313. /* Port serial status reg (PSR) */
  314. #define ETH_INTERFACE_PCM 0x00000001
  315. #define ETH_LINK_IS_UP 0x00000002
  316. #define ETH_PORT_AT_FULL_DUPLEX 0x00000004
  317. #define ETH_RX_FLOW_CTRL_ENABLED 0x00000008
  318. #define ETH_GMII_SPEED_1000 0x00000010
  319. #define ETH_MII_SPEED_100 0x00000020
  320. #define ETH_TX_IN_PROGRESS 0x00000080
  321. #define ETH_BYPASS_ACTIVE 0x00000100
  322. #define ETH_PORT_AT_PARTITION_STATE 0x00000200
  323. #define ETH_PORT_TX_FIFO_EMPTY 0x00000400
  324. /* SMI reg */
  325. #define ETH_SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  326. #define ETH_SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  327. #define ETH_SMI_OPCODE_WRITE 0 /* Completion of Read */
  328. #define ETH_SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  329. /* Interrupt Cause Register Bit Definitions */
  330. /* SDMA command status fields macros */
  331. /* Tx & Rx descriptors status */
  332. #define ETH_ERROR_SUMMARY 0x00000001
  333. /* Tx & Rx descriptors command */
  334. #define ETH_BUFFER_OWNED_BY_DMA 0x80000000
  335. /* Tx descriptors status */
  336. #define ETH_LC_ERROR 0
  337. #define ETH_UR_ERROR 0x00000002
  338. #define ETH_RL_ERROR 0x00000004
  339. #define ETH_LLC_SNAP_FORMAT 0x00000200
  340. /* Rx descriptors status */
  341. #define ETH_OVERRUN_ERROR 0x00000002
  342. #define ETH_MAX_FRAME_LENGTH_ERROR 0x00000004
  343. #define ETH_RESOURCE_ERROR 0x00000006
  344. #define ETH_VLAN_TAGGED 0x00080000
  345. #define ETH_BPDU_FRAME 0x00100000
  346. #define ETH_UDP_FRAME_OVER_IP_V_4 0x00200000
  347. #define ETH_OTHER_FRAME_TYPE 0x00400000
  348. #define ETH_LAYER_2_IS_ETH_V_2 0x00800000
  349. #define ETH_FRAME_TYPE_IP_V_4 0x01000000
  350. #define ETH_FRAME_HEADER_OK 0x02000000
  351. #define ETH_RX_LAST_DESC 0x04000000
  352. #define ETH_RX_FIRST_DESC 0x08000000
  353. #define ETH_UNKNOWN_DESTINATION_ADDR 0x10000000
  354. #define ETH_RX_ENABLE_INTERRUPT 0x20000000
  355. #define ETH_LAYER_4_CHECKSUM_OK 0x40000000
  356. /* Rx descriptors byte count */
  357. #define ETH_FRAME_FRAGMENTED 0x00000004
  358. /* Tx descriptors command */
  359. #define ETH_LAYER_4_CHECKSUM_FIRST_DESC 0x00000400
  360. #define ETH_FRAME_SET_TO_VLAN 0x00008000
  361. #define ETH_UDP_FRAME 0x00010000
  362. #define ETH_GEN_TCP_UDP_CHECKSUM 0x00020000
  363. #define ETH_GEN_IP_V_4_CHECKSUM 0x00040000
  364. #define ETH_ZERO_PADDING 0x00080000
  365. #define ETH_TX_LAST_DESC 0x00100000
  366. #define ETH_TX_FIRST_DESC 0x00200000
  367. #define ETH_GEN_CRC 0x00400000
  368. #define ETH_TX_ENABLE_INTERRUPT 0x00800000
  369. #define ETH_AUTO_MODE 0x40000000
  370. #define ETH_TX_IHL_SHIFT 11
  371. /* typedefs */
  372. typedef enum _eth_func_ret_status {
  373. ETH_OK, /* Returned as expected. */
  374. ETH_ERROR, /* Fundamental error. */
  375. ETH_RETRY, /* Could not process request. Try later.*/
  376. ETH_END_OF_JOB, /* Ring has nothing to process. */
  377. ETH_QUEUE_FULL, /* Ring resource error. */
  378. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  379. } ETH_FUNC_RET_STATUS;
  380. /* These are for big-endian machines. Little endian needs different
  381. * definitions.
  382. */
  383. #if defined(__BIG_ENDIAN)
  384. struct eth_rx_desc {
  385. u16 byte_cnt; /* Descriptor buffer byte count */
  386. u16 buf_size; /* Buffer size */
  387. u32 cmd_sts; /* Descriptor command status */
  388. u32 next_desc_ptr; /* Next descriptor pointer */
  389. u32 buf_ptr; /* Descriptor buffer pointer */
  390. };
  391. struct eth_tx_desc {
  392. u16 byte_cnt; /* buffer byte count */
  393. u16 l4i_chk; /* CPU provided TCP checksum */
  394. u32 cmd_sts; /* Command/status field */
  395. u32 next_desc_ptr; /* Pointer to next descriptor */
  396. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  397. };
  398. #elif defined(__LITTLE_ENDIAN)
  399. struct eth_rx_desc {
  400. u32 cmd_sts; /* Descriptor command status */
  401. u16 buf_size; /* Buffer size */
  402. u16 byte_cnt; /* Descriptor buffer byte count */
  403. u32 buf_ptr; /* Descriptor buffer pointer */
  404. u32 next_desc_ptr; /* Next descriptor pointer */
  405. };
  406. struct eth_tx_desc {
  407. u32 cmd_sts; /* Command/status field */
  408. u16 l4i_chk; /* CPU provided TCP checksum */
  409. u16 byte_cnt; /* buffer byte count */
  410. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  411. u32 next_desc_ptr; /* Pointer to next descriptor */
  412. };
  413. #else
  414. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  415. #endif
  416. /* Unified struct for Rx and Tx operations. The user is not required to */
  417. /* be familier with neither Tx nor Rx descriptors. */
  418. struct pkt_info {
  419. unsigned short byte_cnt; /* Descriptor buffer byte count */
  420. unsigned short l4i_chk; /* Tx CPU provided TCP Checksum */
  421. unsigned int cmd_sts; /* Descriptor command status */
  422. dma_addr_t buf_ptr; /* Descriptor buffer pointer */
  423. struct sk_buff *return_info; /* User resource return information */
  424. };
  425. /* Ethernet port specific information */
  426. struct mv643xx_mib_counters {
  427. u64 good_octets_received;
  428. u32 bad_octets_received;
  429. u32 internal_mac_transmit_err;
  430. u32 good_frames_received;
  431. u32 bad_frames_received;
  432. u32 broadcast_frames_received;
  433. u32 multicast_frames_received;
  434. u32 frames_64_octets;
  435. u32 frames_65_to_127_octets;
  436. u32 frames_128_to_255_octets;
  437. u32 frames_256_to_511_octets;
  438. u32 frames_512_to_1023_octets;
  439. u32 frames_1024_to_max_octets;
  440. u64 good_octets_sent;
  441. u32 good_frames_sent;
  442. u32 excessive_collision;
  443. u32 multicast_frames_sent;
  444. u32 broadcast_frames_sent;
  445. u32 unrec_mac_control_received;
  446. u32 fc_sent;
  447. u32 good_fc_received;
  448. u32 bad_fc_received;
  449. u32 undersize_received;
  450. u32 fragments_received;
  451. u32 oversize_received;
  452. u32 jabber_received;
  453. u32 mac_receive_error;
  454. u32 bad_crc_event;
  455. u32 collision;
  456. u32 late_collision;
  457. };
  458. struct mv643xx_private {
  459. int port_num; /* User Ethernet port number */
  460. u32 rx_sram_addr; /* Base address of rx sram area */
  461. u32 rx_sram_size; /* Size of rx sram area */
  462. u32 tx_sram_addr; /* Base address of tx sram area */
  463. u32 tx_sram_size; /* Size of tx sram area */
  464. int rx_resource_err; /* Rx ring resource error flag */
  465. /* Tx/Rx rings managment indexes fields. For driver use */
  466. /* Next available and first returning Rx resource */
  467. int rx_curr_desc_q, rx_used_desc_q;
  468. /* Next available and first returning Tx resource */
  469. int tx_curr_desc_q, tx_used_desc_q;
  470. #ifdef MV643XX_TX_FAST_REFILL
  471. u32 tx_clean_threshold;
  472. #endif
  473. struct eth_rx_desc *p_rx_desc_area;
  474. dma_addr_t rx_desc_dma;
  475. int rx_desc_area_size;
  476. struct sk_buff **rx_skb;
  477. struct eth_tx_desc *p_tx_desc_area;
  478. dma_addr_t tx_desc_dma;
  479. int tx_desc_area_size;
  480. struct sk_buff **tx_skb;
  481. struct work_struct tx_timeout_task;
  482. struct net_device *dev;
  483. struct napi_struct napi;
  484. struct net_device_stats stats;
  485. struct mv643xx_mib_counters mib_counters;
  486. spinlock_t lock;
  487. /* Size of Tx Ring per queue */
  488. int tx_ring_size;
  489. /* Number of tx descriptors in use */
  490. int tx_desc_count;
  491. /* Size of Rx Ring per queue */
  492. int rx_ring_size;
  493. /* Number of rx descriptors in use */
  494. int rx_desc_count;
  495. /*
  496. * Used in case RX Ring is empty, which can be caused when
  497. * system does not have resources (skb's)
  498. */
  499. struct timer_list timeout;
  500. u32 rx_int_coal;
  501. u32 tx_int_coal;
  502. struct mii_if_info mii;
  503. };
  504. /* Static function declarations */
  505. static void eth_port_init(struct mv643xx_private *mp);
  506. static void eth_port_reset(unsigned int eth_port_num);
  507. static void eth_port_start(struct net_device *dev);
  508. static void ethernet_phy_reset(unsigned int eth_port_num);
  509. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  510. unsigned int phy_reg, unsigned int value);
  511. static void eth_port_read_smi_reg(unsigned int eth_port_num,
  512. unsigned int phy_reg, unsigned int *value);
  513. static void eth_clear_mib_counters(unsigned int eth_port_num);
  514. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  515. struct pkt_info *p_pkt_info);
  516. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  517. struct pkt_info *p_pkt_info);
  518. static void eth_port_uc_addr_get(unsigned int port_num, unsigned char *p_addr);
  519. static void eth_port_uc_addr_set(unsigned int port_num, unsigned char *p_addr);
  520. static void eth_port_set_multicast_list(struct net_device *);
  521. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  522. unsigned int queues);
  523. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  524. unsigned int queues);
  525. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num);
  526. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num);
  527. static int mv643xx_eth_open(struct net_device *);
  528. static int mv643xx_eth_stop(struct net_device *);
  529. static void eth_port_init_mac_tables(unsigned int eth_port_num);
  530. #ifdef MV643XX_NAPI
  531. static int mv643xx_poll(struct napi_struct *napi, int budget);
  532. #endif
  533. static int ethernet_phy_get(unsigned int eth_port_num);
  534. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  535. static int ethernet_phy_detect(unsigned int eth_port_num);
  536. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location);
  537. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val);
  538. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd);
  539. static const struct ethtool_ops mv643xx_ethtool_ops;
  540. static char mv643xx_driver_name[] = "mv643xx_eth";
  541. static char mv643xx_driver_version[] = "1.0";
  542. static void __iomem *mv643xx_eth_base;
  543. /* used to protect SMI_REG, which is shared across ports */
  544. static DEFINE_SPINLOCK(mv643xx_eth_phy_lock);
  545. static inline u32 mv_read(int offset)
  546. {
  547. return readl(mv643xx_eth_base + offset);
  548. }
  549. static inline void mv_write(int offset, u32 data)
  550. {
  551. writel(data, mv643xx_eth_base + offset);
  552. }
  553. /*
  554. * Changes MTU (maximum transfer unit) of the gigabit ethenret port
  555. *
  556. * Input : pointer to ethernet interface network device structure
  557. * new mtu size
  558. * Output : 0 upon success, -EINVAL upon failure
  559. */
  560. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  561. {
  562. if ((new_mtu > 9500) || (new_mtu < 64))
  563. return -EINVAL;
  564. dev->mtu = new_mtu;
  565. if (!netif_running(dev))
  566. return 0;
  567. /*
  568. * Stop and then re-open the interface. This will allocate RX
  569. * skbs of the new MTU.
  570. * There is a possible danger that the open will not succeed,
  571. * due to memory being full, which might fail the open function.
  572. */
  573. mv643xx_eth_stop(dev);
  574. if (mv643xx_eth_open(dev)) {
  575. printk(KERN_ERR "%s: Fatal error on opening device\n",
  576. dev->name);
  577. }
  578. return 0;
  579. }
  580. /*
  581. * mv643xx_eth_rx_refill_descs
  582. *
  583. * Fills / refills RX queue on a certain gigabit ethernet port
  584. *
  585. * Input : pointer to ethernet interface network device structure
  586. * Output : N/A
  587. */
  588. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  589. {
  590. struct mv643xx_private *mp = netdev_priv(dev);
  591. struct pkt_info pkt_info;
  592. struct sk_buff *skb;
  593. int unaligned;
  594. while (mp->rx_desc_count < mp->rx_ring_size) {
  595. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  596. if (!skb)
  597. break;
  598. mp->rx_desc_count++;
  599. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  600. if (unaligned)
  601. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  602. pkt_info.cmd_sts = ETH_RX_ENABLE_INTERRUPT;
  603. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  604. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  605. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  606. pkt_info.return_info = skb;
  607. if (eth_rx_return_buff(mp, &pkt_info) != ETH_OK) {
  608. printk(KERN_ERR
  609. "%s: Error allocating RX Ring\n", dev->name);
  610. break;
  611. }
  612. skb_reserve(skb, ETH_HW_IP_ALIGN);
  613. }
  614. /*
  615. * If RX ring is empty of SKB, set a timer to try allocating
  616. * again at a later time.
  617. */
  618. if (mp->rx_desc_count == 0) {
  619. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  620. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  621. add_timer(&mp->timeout);
  622. }
  623. }
  624. /*
  625. * mv643xx_eth_rx_refill_descs_timer_wrapper
  626. *
  627. * Timer routine to wake up RX queue filling task. This function is
  628. * used only in case the RX queue is empty, and all alloc_skb has
  629. * failed (due to out of memory event).
  630. *
  631. * Input : pointer to ethernet interface network device structure
  632. * Output : N/A
  633. */
  634. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  635. {
  636. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  637. }
  638. /*
  639. * mv643xx_eth_update_mac_address
  640. *
  641. * Update the MAC address of the port in the address table
  642. *
  643. * Input : pointer to ethernet interface network device structure
  644. * Output : N/A
  645. */
  646. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  647. {
  648. struct mv643xx_private *mp = netdev_priv(dev);
  649. unsigned int port_num = mp->port_num;
  650. eth_port_init_mac_tables(port_num);
  651. eth_port_uc_addr_set(port_num, dev->dev_addr);
  652. }
  653. /*
  654. * mv643xx_eth_set_rx_mode
  655. *
  656. * Change from promiscuos to regular rx mode
  657. *
  658. * Input : pointer to ethernet interface network device structure
  659. * Output : N/A
  660. */
  661. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  662. {
  663. struct mv643xx_private *mp = netdev_priv(dev);
  664. u32 config_reg;
  665. config_reg = mv_read(PORT_CONFIG_REG(mp->port_num));
  666. if (dev->flags & IFF_PROMISC)
  667. config_reg |= (u32) UNICAST_PROMISCUOUS_MODE;
  668. else
  669. config_reg &= ~(u32) UNICAST_PROMISCUOUS_MODE;
  670. mv_write(PORT_CONFIG_REG(mp->port_num), config_reg);
  671. eth_port_set_multicast_list(dev);
  672. }
  673. /*
  674. * mv643xx_eth_set_mac_address
  675. *
  676. * Change the interface's mac address.
  677. * No special hardware thing should be done because interface is always
  678. * put in promiscuous mode.
  679. *
  680. * Input : pointer to ethernet interface network device structure and
  681. * a pointer to the designated entry to be added to the cache.
  682. * Output : zero upon success, negative upon failure
  683. */
  684. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  685. {
  686. int i;
  687. for (i = 0; i < 6; i++)
  688. /* +2 is for the offset of the HW addr type */
  689. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  690. mv643xx_eth_update_mac_address(dev);
  691. return 0;
  692. }
  693. /*
  694. * mv643xx_eth_tx_timeout
  695. *
  696. * Called upon a timeout on transmitting a packet
  697. *
  698. * Input : pointer to ethernet interface network device structure.
  699. * Output : N/A
  700. */
  701. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  702. {
  703. struct mv643xx_private *mp = netdev_priv(dev);
  704. printk(KERN_INFO "%s: TX timeout ", dev->name);
  705. /* Do the reset outside of interrupt context */
  706. schedule_work(&mp->tx_timeout_task);
  707. }
  708. /*
  709. * mv643xx_eth_tx_timeout_task
  710. *
  711. * Actual routine to reset the adapter when a timeout on Tx has occurred
  712. */
  713. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  714. {
  715. struct mv643xx_private *mp = container_of(ugly, struct mv643xx_private,
  716. tx_timeout_task);
  717. struct net_device *dev = mp->dev;
  718. if (!netif_running(dev))
  719. return;
  720. netif_stop_queue(dev);
  721. eth_port_reset(mp->port_num);
  722. eth_port_start(dev);
  723. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  724. netif_wake_queue(dev);
  725. }
  726. /**
  727. * mv643xx_eth_free_tx_descs - Free the tx desc data for completed descriptors
  728. *
  729. * If force is non-zero, frees uncompleted descriptors as well
  730. */
  731. static int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  732. {
  733. struct mv643xx_private *mp = netdev_priv(dev);
  734. struct eth_tx_desc *desc;
  735. u32 cmd_sts;
  736. struct sk_buff *skb;
  737. unsigned long flags;
  738. int tx_index;
  739. dma_addr_t addr;
  740. int count;
  741. int released = 0;
  742. while (mp->tx_desc_count > 0) {
  743. spin_lock_irqsave(&mp->lock, flags);
  744. /* tx_desc_count might have changed before acquiring the lock */
  745. if (mp->tx_desc_count <= 0) {
  746. spin_unlock_irqrestore(&mp->lock, flags);
  747. return released;
  748. }
  749. tx_index = mp->tx_used_desc_q;
  750. desc = &mp->p_tx_desc_area[tx_index];
  751. cmd_sts = desc->cmd_sts;
  752. if (!force && (cmd_sts & ETH_BUFFER_OWNED_BY_DMA)) {
  753. spin_unlock_irqrestore(&mp->lock, flags);
  754. return released;
  755. }
  756. mp->tx_used_desc_q = (tx_index + 1) % mp->tx_ring_size;
  757. mp->tx_desc_count--;
  758. addr = desc->buf_ptr;
  759. count = desc->byte_cnt;
  760. skb = mp->tx_skb[tx_index];
  761. if (skb)
  762. mp->tx_skb[tx_index] = NULL;
  763. if (cmd_sts & ETH_ERROR_SUMMARY) {
  764. printk("%s: Error in TX\n", dev->name);
  765. dev->stats.tx_errors++;
  766. }
  767. spin_unlock_irqrestore(&mp->lock, flags);
  768. if (cmd_sts & ETH_TX_FIRST_DESC)
  769. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  770. else
  771. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  772. if (skb)
  773. dev_kfree_skb_irq(skb);
  774. released = 1;
  775. }
  776. return released;
  777. }
  778. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  779. {
  780. struct mv643xx_private *mp = netdev_priv(dev);
  781. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  782. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  783. netif_wake_queue(dev);
  784. }
  785. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  786. {
  787. mv643xx_eth_free_tx_descs(dev, 1);
  788. }
  789. /*
  790. * mv643xx_eth_receive
  791. *
  792. * This function is forward packets that are received from the port's
  793. * queues toward kernel core or FastRoute them to another interface.
  794. *
  795. * Input : dev - a pointer to the required interface
  796. * max - maximum number to receive (0 means unlimted)
  797. *
  798. * Output : number of served packets
  799. */
  800. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  801. {
  802. struct mv643xx_private *mp = netdev_priv(dev);
  803. struct net_device_stats *stats = &dev->stats;
  804. unsigned int received_packets = 0;
  805. struct sk_buff *skb;
  806. struct pkt_info pkt_info;
  807. while (budget-- > 0 && eth_port_receive(mp, &pkt_info) == ETH_OK) {
  808. dma_unmap_single(NULL, pkt_info.buf_ptr, ETH_RX_SKB_SIZE,
  809. DMA_FROM_DEVICE);
  810. mp->rx_desc_count--;
  811. received_packets++;
  812. /*
  813. * Update statistics.
  814. * Note byte count includes 4 byte CRC count
  815. */
  816. stats->rx_packets++;
  817. stats->rx_bytes += pkt_info.byte_cnt;
  818. skb = pkt_info.return_info;
  819. /*
  820. * In case received a packet without first / last bits on OR
  821. * the error summary bit is on, the packets needs to be dropeed.
  822. */
  823. if (((pkt_info.cmd_sts
  824. & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
  825. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
  826. || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
  827. stats->rx_dropped++;
  828. if ((pkt_info.cmd_sts & (ETH_RX_FIRST_DESC |
  829. ETH_RX_LAST_DESC)) !=
  830. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) {
  831. if (net_ratelimit())
  832. printk(KERN_ERR
  833. "%s: Received packet spread "
  834. "on multiple descriptors\n",
  835. dev->name);
  836. }
  837. if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)
  838. stats->rx_errors++;
  839. dev_kfree_skb_irq(skb);
  840. } else {
  841. /*
  842. * The -4 is for the CRC in the trailer of the
  843. * received packet
  844. */
  845. skb_put(skb, pkt_info.byte_cnt - 4);
  846. if (pkt_info.cmd_sts & ETH_LAYER_4_CHECKSUM_OK) {
  847. skb->ip_summed = CHECKSUM_UNNECESSARY;
  848. skb->csum = htons(
  849. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  850. }
  851. skb->protocol = eth_type_trans(skb, dev);
  852. #ifdef MV643XX_NAPI
  853. netif_receive_skb(skb);
  854. #else
  855. netif_rx(skb);
  856. #endif
  857. }
  858. dev->last_rx = jiffies;
  859. }
  860. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  861. return received_packets;
  862. }
  863. /* Set the mv643xx port configuration register for the speed/duplex mode. */
  864. static void mv643xx_eth_update_pscr(struct net_device *dev,
  865. struct ethtool_cmd *ecmd)
  866. {
  867. struct mv643xx_private *mp = netdev_priv(dev);
  868. int port_num = mp->port_num;
  869. u32 o_pscr, n_pscr;
  870. unsigned int queues;
  871. o_pscr = mv_read(PORT_SERIAL_CONTROL_REG(port_num));
  872. n_pscr = o_pscr;
  873. /* clear speed, duplex and rx buffer size fields */
  874. n_pscr &= ~(SET_MII_SPEED_TO_100 |
  875. SET_GMII_SPEED_TO_1000 |
  876. SET_FULL_DUPLEX_MODE |
  877. MAX_RX_PACKET_MASK);
  878. if (ecmd->duplex == DUPLEX_FULL)
  879. n_pscr |= SET_FULL_DUPLEX_MODE;
  880. if (ecmd->speed == SPEED_1000)
  881. n_pscr |= SET_GMII_SPEED_TO_1000 |
  882. MAX_RX_PACKET_9700BYTE;
  883. else {
  884. if (ecmd->speed == SPEED_100)
  885. n_pscr |= SET_MII_SPEED_TO_100;
  886. n_pscr |= MAX_RX_PACKET_1522BYTE;
  887. }
  888. if (n_pscr != o_pscr) {
  889. if ((o_pscr & SERIAL_PORT_ENABLE) == 0)
  890. mv_write(PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  891. else {
  892. queues = mv643xx_eth_port_disable_tx(port_num);
  893. o_pscr &= ~SERIAL_PORT_ENABLE;
  894. mv_write(PORT_SERIAL_CONTROL_REG(port_num), o_pscr);
  895. mv_write(PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  896. mv_write(PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  897. if (queues)
  898. mv643xx_eth_port_enable_tx(port_num, queues);
  899. }
  900. }
  901. }
  902. /*
  903. * mv643xx_eth_int_handler
  904. *
  905. * Main interrupt handler for the gigbit ethernet ports
  906. *
  907. * Input : irq - irq number (not used)
  908. * dev_id - a pointer to the required interface's data structure
  909. * regs - not used
  910. * Output : N/A
  911. */
  912. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  913. {
  914. struct net_device *dev = (struct net_device *)dev_id;
  915. struct mv643xx_private *mp = netdev_priv(dev);
  916. u32 eth_int_cause, eth_int_cause_ext = 0;
  917. unsigned int port_num = mp->port_num;
  918. /* Read interrupt cause registers */
  919. eth_int_cause = mv_read(INTERRUPT_CAUSE_REG(port_num)) &
  920. ETH_INT_UNMASK_ALL;
  921. if (eth_int_cause & ETH_INT_CAUSE_EXT) {
  922. eth_int_cause_ext = mv_read(
  923. INTERRUPT_CAUSE_EXTEND_REG(port_num)) &
  924. ETH_INT_UNMASK_ALL_EXT;
  925. mv_write(INTERRUPT_CAUSE_EXTEND_REG(port_num),
  926. ~eth_int_cause_ext);
  927. }
  928. /* PHY status changed */
  929. if (eth_int_cause_ext & (ETH_INT_CAUSE_PHY | ETH_INT_CAUSE_STATE)) {
  930. struct ethtool_cmd cmd;
  931. if (mii_link_ok(&mp->mii)) {
  932. mii_ethtool_gset(&mp->mii, &cmd);
  933. mv643xx_eth_update_pscr(dev, &cmd);
  934. mv643xx_eth_port_enable_tx(port_num,
  935. ETH_TX_QUEUES_ENABLED);
  936. if (!netif_carrier_ok(dev)) {
  937. netif_carrier_on(dev);
  938. if (mp->tx_ring_size - mp->tx_desc_count >=
  939. MAX_DESCS_PER_SKB)
  940. netif_wake_queue(dev);
  941. }
  942. } else if (netif_carrier_ok(dev)) {
  943. netif_stop_queue(dev);
  944. netif_carrier_off(dev);
  945. }
  946. }
  947. #ifdef MV643XX_NAPI
  948. if (eth_int_cause & ETH_INT_CAUSE_RX) {
  949. /* schedule the NAPI poll routine to maintain port */
  950. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  951. /* wait for previous write to complete */
  952. mv_read(INTERRUPT_MASK_REG(port_num));
  953. netif_rx_schedule(dev, &mp->napi);
  954. }
  955. #else
  956. if (eth_int_cause & ETH_INT_CAUSE_RX)
  957. mv643xx_eth_receive_queue(dev, INT_MAX);
  958. #endif
  959. if (eth_int_cause_ext & ETH_INT_CAUSE_TX)
  960. mv643xx_eth_free_completed_tx_descs(dev);
  961. /*
  962. * If no real interrupt occured, exit.
  963. * This can happen when using gigE interrupt coalescing mechanism.
  964. */
  965. if ((eth_int_cause == 0x0) && (eth_int_cause_ext == 0x0))
  966. return IRQ_NONE;
  967. return IRQ_HANDLED;
  968. }
  969. #ifdef MV643XX_COAL
  970. /*
  971. * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
  972. *
  973. * DESCRIPTION:
  974. * This routine sets the RX coalescing interrupt mechanism parameter.
  975. * This parameter is a timeout counter, that counts in 64 t_clk
  976. * chunks ; that when timeout event occurs a maskable interrupt
  977. * occurs.
  978. * The parameter is calculated using the tClk of the MV-643xx chip
  979. * , and the required delay of the interrupt in usec.
  980. *
  981. * INPUT:
  982. * unsigned int eth_port_num Ethernet port number
  983. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  984. * unsigned int delay Delay in usec
  985. *
  986. * OUTPUT:
  987. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  988. *
  989. * RETURN:
  990. * The interrupt coalescing value set in the gigE port.
  991. *
  992. */
  993. static unsigned int eth_port_set_rx_coal(unsigned int eth_port_num,
  994. unsigned int t_clk, unsigned int delay)
  995. {
  996. unsigned int coal = ((t_clk / 1000000) * delay) / 64;
  997. /* Set RX Coalescing mechanism */
  998. mv_write(SDMA_CONFIG_REG(eth_port_num),
  999. ((coal & 0x3fff) << 8) |
  1000. (mv_read(SDMA_CONFIG_REG(eth_port_num))
  1001. & 0xffc000ff));
  1002. return coal;
  1003. }
  1004. #endif
  1005. /*
  1006. * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
  1007. *
  1008. * DESCRIPTION:
  1009. * This routine sets the TX coalescing interrupt mechanism parameter.
  1010. * This parameter is a timeout counter, that counts in 64 t_clk
  1011. * chunks ; that when timeout event occurs a maskable interrupt
  1012. * occurs.
  1013. * The parameter is calculated using the t_cLK frequency of the
  1014. * MV-643xx chip and the required delay in the interrupt in uSec
  1015. *
  1016. * INPUT:
  1017. * unsigned int eth_port_num Ethernet port number
  1018. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  1019. * unsigned int delay Delay in uSeconds
  1020. *
  1021. * OUTPUT:
  1022. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  1023. *
  1024. * RETURN:
  1025. * The interrupt coalescing value set in the gigE port.
  1026. *
  1027. */
  1028. static unsigned int eth_port_set_tx_coal(unsigned int eth_port_num,
  1029. unsigned int t_clk, unsigned int delay)
  1030. {
  1031. unsigned int coal;
  1032. coal = ((t_clk / 1000000) * delay) / 64;
  1033. /* Set TX Coalescing mechanism */
  1034. mv_write(TX_FIFO_URGENT_THRESHOLD_REG(eth_port_num), coal << 4);
  1035. return coal;
  1036. }
  1037. /*
  1038. * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
  1039. *
  1040. * DESCRIPTION:
  1041. * This function prepares a Rx chained list of descriptors and packet
  1042. * buffers in a form of a ring. The routine must be called after port
  1043. * initialization routine and before port start routine.
  1044. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  1045. * devices in the system (i.e. DRAM). This function uses the ethernet
  1046. * struct 'virtual to physical' routine (set by the user) to set the ring
  1047. * with physical addresses.
  1048. *
  1049. * INPUT:
  1050. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  1051. *
  1052. * OUTPUT:
  1053. * The routine updates the Ethernet port control struct with information
  1054. * regarding the Rx descriptors and buffers.
  1055. *
  1056. * RETURN:
  1057. * None.
  1058. */
  1059. static void ether_init_rx_desc_ring(struct mv643xx_private *mp)
  1060. {
  1061. volatile struct eth_rx_desc *p_rx_desc;
  1062. int rx_desc_num = mp->rx_ring_size;
  1063. int i;
  1064. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  1065. p_rx_desc = (struct eth_rx_desc *)mp->p_rx_desc_area;
  1066. for (i = 0; i < rx_desc_num; i++) {
  1067. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  1068. ((i + 1) % rx_desc_num) * sizeof(struct eth_rx_desc);
  1069. }
  1070. /* Save Rx desc pointer to driver struct. */
  1071. mp->rx_curr_desc_q = 0;
  1072. mp->rx_used_desc_q = 0;
  1073. mp->rx_desc_area_size = rx_desc_num * sizeof(struct eth_rx_desc);
  1074. }
  1075. /*
  1076. * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
  1077. *
  1078. * DESCRIPTION:
  1079. * This function prepares a Tx chained list of descriptors and packet
  1080. * buffers in a form of a ring. The routine must be called after port
  1081. * initialization routine and before port start routine.
  1082. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  1083. * devices in the system (i.e. DRAM). This function uses the ethernet
  1084. * struct 'virtual to physical' routine (set by the user) to set the ring
  1085. * with physical addresses.
  1086. *
  1087. * INPUT:
  1088. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  1089. *
  1090. * OUTPUT:
  1091. * The routine updates the Ethernet port control struct with information
  1092. * regarding the Tx descriptors and buffers.
  1093. *
  1094. * RETURN:
  1095. * None.
  1096. */
  1097. static void ether_init_tx_desc_ring(struct mv643xx_private *mp)
  1098. {
  1099. int tx_desc_num = mp->tx_ring_size;
  1100. struct eth_tx_desc *p_tx_desc;
  1101. int i;
  1102. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  1103. p_tx_desc = (struct eth_tx_desc *)mp->p_tx_desc_area;
  1104. for (i = 0; i < tx_desc_num; i++) {
  1105. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  1106. ((i + 1) % tx_desc_num) * sizeof(struct eth_tx_desc);
  1107. }
  1108. mp->tx_curr_desc_q = 0;
  1109. mp->tx_used_desc_q = 0;
  1110. mp->tx_desc_area_size = tx_desc_num * sizeof(struct eth_tx_desc);
  1111. }
  1112. static int mv643xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1113. {
  1114. struct mv643xx_private *mp = netdev_priv(dev);
  1115. int err;
  1116. spin_lock_irq(&mp->lock);
  1117. err = mii_ethtool_sset(&mp->mii, cmd);
  1118. spin_unlock_irq(&mp->lock);
  1119. return err;
  1120. }
  1121. static int mv643xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1122. {
  1123. struct mv643xx_private *mp = netdev_priv(dev);
  1124. int err;
  1125. spin_lock_irq(&mp->lock);
  1126. err = mii_ethtool_gset(&mp->mii, cmd);
  1127. spin_unlock_irq(&mp->lock);
  1128. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  1129. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1130. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1131. return err;
  1132. }
  1133. /*
  1134. * mv643xx_eth_open
  1135. *
  1136. * This function is called when openning the network device. The function
  1137. * should initialize all the hardware, initialize cyclic Rx/Tx
  1138. * descriptors chain and buffers and allocate an IRQ to the network
  1139. * device.
  1140. *
  1141. * Input : a pointer to the network device structure
  1142. *
  1143. * Output : zero of success , nonzero if fails.
  1144. */
  1145. static int mv643xx_eth_open(struct net_device *dev)
  1146. {
  1147. struct mv643xx_private *mp = netdev_priv(dev);
  1148. unsigned int port_num = mp->port_num;
  1149. unsigned int size;
  1150. int err;
  1151. /* Clear any pending ethernet port interrupts */
  1152. mv_write(INTERRUPT_CAUSE_REG(port_num), 0);
  1153. mv_write(INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  1154. /* wait for previous write to complete */
  1155. mv_read (INTERRUPT_CAUSE_EXTEND_REG(port_num));
  1156. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  1157. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  1158. if (err) {
  1159. printk(KERN_ERR "Can not assign IRQ number to MV643XX_eth%d\n",
  1160. port_num);
  1161. return -EAGAIN;
  1162. }
  1163. eth_port_init(mp);
  1164. memset(&mp->timeout, 0, sizeof(struct timer_list));
  1165. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  1166. mp->timeout.data = (unsigned long)dev;
  1167. /* Allocate RX and TX skb rings */
  1168. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  1169. GFP_KERNEL);
  1170. if (!mp->rx_skb) {
  1171. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  1172. err = -ENOMEM;
  1173. goto out_free_irq;
  1174. }
  1175. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  1176. GFP_KERNEL);
  1177. if (!mp->tx_skb) {
  1178. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  1179. err = -ENOMEM;
  1180. goto out_free_rx_skb;
  1181. }
  1182. /* Allocate TX ring */
  1183. mp->tx_desc_count = 0;
  1184. size = mp->tx_ring_size * sizeof(struct eth_tx_desc);
  1185. mp->tx_desc_area_size = size;
  1186. if (mp->tx_sram_size) {
  1187. mp->p_tx_desc_area = ioremap(mp->tx_sram_addr,
  1188. mp->tx_sram_size);
  1189. mp->tx_desc_dma = mp->tx_sram_addr;
  1190. } else
  1191. mp->p_tx_desc_area = dma_alloc_coherent(NULL, size,
  1192. &mp->tx_desc_dma,
  1193. GFP_KERNEL);
  1194. if (!mp->p_tx_desc_area) {
  1195. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  1196. dev->name, size);
  1197. err = -ENOMEM;
  1198. goto out_free_tx_skb;
  1199. }
  1200. BUG_ON((u32) mp->p_tx_desc_area & 0xf); /* check 16-byte alignment */
  1201. memset((void *)mp->p_tx_desc_area, 0, mp->tx_desc_area_size);
  1202. ether_init_tx_desc_ring(mp);
  1203. /* Allocate RX ring */
  1204. mp->rx_desc_count = 0;
  1205. size = mp->rx_ring_size * sizeof(struct eth_rx_desc);
  1206. mp->rx_desc_area_size = size;
  1207. if (mp->rx_sram_size) {
  1208. mp->p_rx_desc_area = ioremap(mp->rx_sram_addr,
  1209. mp->rx_sram_size);
  1210. mp->rx_desc_dma = mp->rx_sram_addr;
  1211. } else
  1212. mp->p_rx_desc_area = dma_alloc_coherent(NULL, size,
  1213. &mp->rx_desc_dma,
  1214. GFP_KERNEL);
  1215. if (!mp->p_rx_desc_area) {
  1216. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  1217. dev->name, size);
  1218. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  1219. dev->name);
  1220. if (mp->rx_sram_size)
  1221. iounmap(mp->p_tx_desc_area);
  1222. else
  1223. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1224. mp->p_tx_desc_area, mp->tx_desc_dma);
  1225. err = -ENOMEM;
  1226. goto out_free_tx_skb;
  1227. }
  1228. memset((void *)mp->p_rx_desc_area, 0, size);
  1229. ether_init_rx_desc_ring(mp);
  1230. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  1231. #ifdef MV643XX_NAPI
  1232. napi_enable(&mp->napi);
  1233. #endif
  1234. eth_port_start(dev);
  1235. /* Interrupt Coalescing */
  1236. #ifdef MV643XX_COAL
  1237. mp->rx_int_coal =
  1238. eth_port_set_rx_coal(port_num, 133000000, MV643XX_RX_COAL);
  1239. #endif
  1240. mp->tx_int_coal =
  1241. eth_port_set_tx_coal(port_num, 133000000, MV643XX_TX_COAL);
  1242. /* Unmask phy and link status changes interrupts */
  1243. mv_write(INTERRUPT_EXTEND_MASK_REG(port_num), ETH_INT_UNMASK_ALL_EXT);
  1244. /* Unmask RX buffer and TX end interrupt */
  1245. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1246. return 0;
  1247. out_free_tx_skb:
  1248. kfree(mp->tx_skb);
  1249. out_free_rx_skb:
  1250. kfree(mp->rx_skb);
  1251. out_free_irq:
  1252. free_irq(dev->irq, dev);
  1253. return err;
  1254. }
  1255. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  1256. {
  1257. struct mv643xx_private *mp = netdev_priv(dev);
  1258. /* Stop Tx Queues */
  1259. mv643xx_eth_port_disable_tx(mp->port_num);
  1260. /* Free outstanding skb's on TX ring */
  1261. mv643xx_eth_free_all_tx_descs(dev);
  1262. BUG_ON(mp->tx_used_desc_q != mp->tx_curr_desc_q);
  1263. /* Free TX ring */
  1264. if (mp->tx_sram_size)
  1265. iounmap(mp->p_tx_desc_area);
  1266. else
  1267. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1268. mp->p_tx_desc_area, mp->tx_desc_dma);
  1269. }
  1270. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  1271. {
  1272. struct mv643xx_private *mp = netdev_priv(dev);
  1273. unsigned int port_num = mp->port_num;
  1274. int curr;
  1275. /* Stop RX Queues */
  1276. mv643xx_eth_port_disable_rx(port_num);
  1277. /* Free preallocated skb's on RX rings */
  1278. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  1279. if (mp->rx_skb[curr]) {
  1280. dev_kfree_skb(mp->rx_skb[curr]);
  1281. mp->rx_desc_count--;
  1282. }
  1283. }
  1284. if (mp->rx_desc_count)
  1285. printk(KERN_ERR
  1286. "%s: Error in freeing Rx Ring. %d skb's still"
  1287. " stuck in RX Ring - ignoring them\n", dev->name,
  1288. mp->rx_desc_count);
  1289. /* Free RX ring */
  1290. if (mp->rx_sram_size)
  1291. iounmap(mp->p_rx_desc_area);
  1292. else
  1293. dma_free_coherent(NULL, mp->rx_desc_area_size,
  1294. mp->p_rx_desc_area, mp->rx_desc_dma);
  1295. }
  1296. /*
  1297. * mv643xx_eth_stop
  1298. *
  1299. * This function is used when closing the network device.
  1300. * It updates the hardware,
  1301. * release all memory that holds buffers and descriptors and release the IRQ.
  1302. * Input : a pointer to the device structure
  1303. * Output : zero if success , nonzero if fails
  1304. */
  1305. static int mv643xx_eth_stop(struct net_device *dev)
  1306. {
  1307. struct mv643xx_private *mp = netdev_priv(dev);
  1308. unsigned int port_num = mp->port_num;
  1309. /* Mask all interrupts on ethernet port */
  1310. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1311. /* wait for previous write to complete */
  1312. mv_read(INTERRUPT_MASK_REG(port_num));
  1313. #ifdef MV643XX_NAPI
  1314. napi_disable(&mp->napi);
  1315. #endif
  1316. netif_carrier_off(dev);
  1317. netif_stop_queue(dev);
  1318. eth_port_reset(mp->port_num);
  1319. mv643xx_eth_free_tx_rings(dev);
  1320. mv643xx_eth_free_rx_rings(dev);
  1321. free_irq(dev->irq, dev);
  1322. return 0;
  1323. }
  1324. #ifdef MV643XX_NAPI
  1325. /*
  1326. * mv643xx_poll
  1327. *
  1328. * This function is used in case of NAPI
  1329. */
  1330. static int mv643xx_poll(struct napi_struct *napi, int budget)
  1331. {
  1332. struct mv643xx_private *mp = container_of(napi, struct mv643xx_private, napi);
  1333. struct net_device *dev = mp->dev;
  1334. unsigned int port_num = mp->port_num;
  1335. int work_done;
  1336. #ifdef MV643XX_TX_FAST_REFILL
  1337. if (++mp->tx_clean_threshold > 5) {
  1338. mv643xx_eth_free_completed_tx_descs(dev);
  1339. mp->tx_clean_threshold = 0;
  1340. }
  1341. #endif
  1342. work_done = 0;
  1343. if ((mv_read(RX_CURRENT_QUEUE_DESC_PTR_0(port_num)))
  1344. != (u32) mp->rx_used_desc_q)
  1345. work_done = mv643xx_eth_receive_queue(dev, budget);
  1346. if (work_done < budget) {
  1347. netif_rx_complete(dev, napi);
  1348. mv_write(INTERRUPT_CAUSE_REG(port_num), 0);
  1349. mv_write(INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  1350. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1351. }
  1352. return work_done;
  1353. }
  1354. #endif
  1355. /**
  1356. * has_tiny_unaligned_frags - check if skb has any small, unaligned fragments
  1357. *
  1358. * Hardware can't handle unaligned fragments smaller than 9 bytes.
  1359. * This helper function detects that case.
  1360. */
  1361. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  1362. {
  1363. unsigned int frag;
  1364. skb_frag_t *fragp;
  1365. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  1366. fragp = &skb_shinfo(skb)->frags[frag];
  1367. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  1368. return 1;
  1369. }
  1370. return 0;
  1371. }
  1372. /**
  1373. * eth_alloc_tx_desc_index - return the index of the next available tx desc
  1374. */
  1375. static int eth_alloc_tx_desc_index(struct mv643xx_private *mp)
  1376. {
  1377. int tx_desc_curr;
  1378. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  1379. tx_desc_curr = mp->tx_curr_desc_q;
  1380. mp->tx_curr_desc_q = (tx_desc_curr + 1) % mp->tx_ring_size;
  1381. BUG_ON(mp->tx_curr_desc_q == mp->tx_used_desc_q);
  1382. return tx_desc_curr;
  1383. }
  1384. /**
  1385. * eth_tx_fill_frag_descs - fill tx hw descriptors for an skb's fragments.
  1386. *
  1387. * Ensure the data for each fragment to be transmitted is mapped properly,
  1388. * then fill in descriptors in the tx hw queue.
  1389. */
  1390. static void eth_tx_fill_frag_descs(struct mv643xx_private *mp,
  1391. struct sk_buff *skb)
  1392. {
  1393. int frag;
  1394. int tx_index;
  1395. struct eth_tx_desc *desc;
  1396. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  1397. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  1398. tx_index = eth_alloc_tx_desc_index(mp);
  1399. desc = &mp->p_tx_desc_area[tx_index];
  1400. desc->cmd_sts = ETH_BUFFER_OWNED_BY_DMA;
  1401. /* Last Frag enables interrupt and frees the skb */
  1402. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  1403. desc->cmd_sts |= ETH_ZERO_PADDING |
  1404. ETH_TX_LAST_DESC |
  1405. ETH_TX_ENABLE_INTERRUPT;
  1406. mp->tx_skb[tx_index] = skb;
  1407. } else
  1408. mp->tx_skb[tx_index] = NULL;
  1409. desc = &mp->p_tx_desc_area[tx_index];
  1410. desc->l4i_chk = 0;
  1411. desc->byte_cnt = this_frag->size;
  1412. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  1413. this_frag->page_offset,
  1414. this_frag->size,
  1415. DMA_TO_DEVICE);
  1416. }
  1417. }
  1418. static inline __be16 sum16_as_be(__sum16 sum)
  1419. {
  1420. return (__force __be16)sum;
  1421. }
  1422. /**
  1423. * eth_tx_submit_descs_for_skb - submit data from an skb to the tx hw
  1424. *
  1425. * Ensure the data for an skb to be transmitted is mapped properly,
  1426. * then fill in descriptors in the tx hw queue and start the hardware.
  1427. */
  1428. static void eth_tx_submit_descs_for_skb(struct mv643xx_private *mp,
  1429. struct sk_buff *skb)
  1430. {
  1431. int tx_index;
  1432. struct eth_tx_desc *desc;
  1433. u32 cmd_sts;
  1434. int length;
  1435. int nr_frags = skb_shinfo(skb)->nr_frags;
  1436. cmd_sts = ETH_TX_FIRST_DESC | ETH_GEN_CRC | ETH_BUFFER_OWNED_BY_DMA;
  1437. tx_index = eth_alloc_tx_desc_index(mp);
  1438. desc = &mp->p_tx_desc_area[tx_index];
  1439. if (nr_frags) {
  1440. eth_tx_fill_frag_descs(mp, skb);
  1441. length = skb_headlen(skb);
  1442. mp->tx_skb[tx_index] = NULL;
  1443. } else {
  1444. cmd_sts |= ETH_ZERO_PADDING |
  1445. ETH_TX_LAST_DESC |
  1446. ETH_TX_ENABLE_INTERRUPT;
  1447. length = skb->len;
  1448. mp->tx_skb[tx_index] = skb;
  1449. }
  1450. desc->byte_cnt = length;
  1451. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  1452. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1453. BUG_ON(skb->protocol != htons(ETH_P_IP));
  1454. cmd_sts |= ETH_GEN_TCP_UDP_CHECKSUM |
  1455. ETH_GEN_IP_V_4_CHECKSUM |
  1456. ip_hdr(skb)->ihl << ETH_TX_IHL_SHIFT;
  1457. switch (ip_hdr(skb)->protocol) {
  1458. case IPPROTO_UDP:
  1459. cmd_sts |= ETH_UDP_FRAME;
  1460. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  1461. break;
  1462. case IPPROTO_TCP:
  1463. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  1464. break;
  1465. default:
  1466. BUG();
  1467. }
  1468. } else {
  1469. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  1470. cmd_sts |= 5 << ETH_TX_IHL_SHIFT;
  1471. desc->l4i_chk = 0;
  1472. }
  1473. /* ensure all other descriptors are written before first cmd_sts */
  1474. wmb();
  1475. desc->cmd_sts = cmd_sts;
  1476. /* ensure all descriptors are written before poking hardware */
  1477. wmb();
  1478. mv643xx_eth_port_enable_tx(mp->port_num, ETH_TX_QUEUES_ENABLED);
  1479. mp->tx_desc_count += nr_frags + 1;
  1480. }
  1481. /**
  1482. * mv643xx_eth_start_xmit - queue an skb to the hardware for transmission
  1483. *
  1484. */
  1485. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1486. {
  1487. struct mv643xx_private *mp = netdev_priv(dev);
  1488. struct net_device_stats *stats = &dev->stats;
  1489. unsigned long flags;
  1490. BUG_ON(netif_queue_stopped(dev));
  1491. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  1492. stats->tx_dropped++;
  1493. printk(KERN_DEBUG "%s: failed to linearize tiny "
  1494. "unaligned fragment\n", dev->name);
  1495. return NETDEV_TX_BUSY;
  1496. }
  1497. spin_lock_irqsave(&mp->lock, flags);
  1498. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  1499. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  1500. netif_stop_queue(dev);
  1501. spin_unlock_irqrestore(&mp->lock, flags);
  1502. return NETDEV_TX_BUSY;
  1503. }
  1504. eth_tx_submit_descs_for_skb(mp, skb);
  1505. stats->tx_bytes += skb->len;
  1506. stats->tx_packets++;
  1507. dev->trans_start = jiffies;
  1508. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  1509. netif_stop_queue(dev);
  1510. spin_unlock_irqrestore(&mp->lock, flags);
  1511. return NETDEV_TX_OK;
  1512. }
  1513. #ifdef CONFIG_NET_POLL_CONTROLLER
  1514. static void mv643xx_netpoll(struct net_device *netdev)
  1515. {
  1516. struct mv643xx_private *mp = netdev_priv(netdev);
  1517. int port_num = mp->port_num;
  1518. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1519. /* wait for previous write to complete */
  1520. mv_read(INTERRUPT_MASK_REG(port_num));
  1521. mv643xx_eth_int_handler(netdev->irq, netdev);
  1522. mv_write(INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1523. }
  1524. #endif
  1525. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1526. int speed, int duplex,
  1527. struct ethtool_cmd *cmd)
  1528. {
  1529. struct mv643xx_private *mp = netdev_priv(dev);
  1530. memset(cmd, 0, sizeof(*cmd));
  1531. cmd->port = PORT_MII;
  1532. cmd->transceiver = XCVR_INTERNAL;
  1533. cmd->phy_address = phy_address;
  1534. if (speed == 0) {
  1535. cmd->autoneg = AUTONEG_ENABLE;
  1536. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1537. cmd->speed = SPEED_100;
  1538. cmd->advertising = ADVERTISED_10baseT_Half |
  1539. ADVERTISED_10baseT_Full |
  1540. ADVERTISED_100baseT_Half |
  1541. ADVERTISED_100baseT_Full;
  1542. if (mp->mii.supports_gmii)
  1543. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1544. } else {
  1545. cmd->autoneg = AUTONEG_DISABLE;
  1546. cmd->speed = speed;
  1547. cmd->duplex = duplex;
  1548. }
  1549. }
  1550. /*/
  1551. * mv643xx_eth_probe
  1552. *
  1553. * First function called after registering the network device.
  1554. * It's purpose is to initialize the device as an ethernet device,
  1555. * fill the ethernet device structure with pointers * to functions,
  1556. * and set the MAC address of the interface
  1557. *
  1558. * Input : struct device *
  1559. * Output : -ENOMEM if failed , 0 if success
  1560. */
  1561. static int mv643xx_eth_probe(struct platform_device *pdev)
  1562. {
  1563. struct mv643xx_eth_platform_data *pd;
  1564. int port_num;
  1565. struct mv643xx_private *mp;
  1566. struct net_device *dev;
  1567. u8 *p;
  1568. struct resource *res;
  1569. int err;
  1570. struct ethtool_cmd cmd;
  1571. int duplex = DUPLEX_HALF;
  1572. int speed = 0; /* default to auto-negotiation */
  1573. DECLARE_MAC_BUF(mac);
  1574. pd = pdev->dev.platform_data;
  1575. if (pd == NULL) {
  1576. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1577. return -ENODEV;
  1578. }
  1579. dev = alloc_etherdev(sizeof(struct mv643xx_private));
  1580. if (!dev)
  1581. return -ENOMEM;
  1582. platform_set_drvdata(pdev, dev);
  1583. mp = netdev_priv(dev);
  1584. mp->dev = dev;
  1585. #ifdef MV643XX_NAPI
  1586. netif_napi_add(dev, &mp->napi, mv643xx_poll, 64);
  1587. #endif
  1588. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1589. BUG_ON(!res);
  1590. dev->irq = res->start;
  1591. dev->open = mv643xx_eth_open;
  1592. dev->stop = mv643xx_eth_stop;
  1593. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1594. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1595. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1596. /* No need to Tx Timeout */
  1597. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1598. #ifdef CONFIG_NET_POLL_CONTROLLER
  1599. dev->poll_controller = mv643xx_netpoll;
  1600. #endif
  1601. dev->watchdog_timeo = 2 * HZ;
  1602. dev->base_addr = 0;
  1603. dev->change_mtu = mv643xx_eth_change_mtu;
  1604. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1605. SET_ETHTOOL_OPS(dev, &mv643xx_ethtool_ops);
  1606. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1607. #ifdef MAX_SKB_FRAGS
  1608. /*
  1609. * Zero copy can only work if we use Discovery II memory. Else, we will
  1610. * have to map the buffers to ISA memory which is only 16 MB
  1611. */
  1612. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1613. #endif
  1614. #endif
  1615. /* Configure the timeout task */
  1616. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1617. spin_lock_init(&mp->lock);
  1618. port_num = mp->port_num = pd->port_number;
  1619. /* set default config values */
  1620. eth_port_uc_addr_get(port_num, dev->dev_addr);
  1621. mp->rx_ring_size = PORT_DEFAULT_RECEIVE_QUEUE_SIZE;
  1622. mp->tx_ring_size = PORT_DEFAULT_TRANSMIT_QUEUE_SIZE;
  1623. if (is_valid_ether_addr(pd->mac_addr))
  1624. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1625. if (pd->phy_addr || pd->force_phy_addr)
  1626. ethernet_phy_set(port_num, pd->phy_addr);
  1627. if (pd->rx_queue_size)
  1628. mp->rx_ring_size = pd->rx_queue_size;
  1629. if (pd->tx_queue_size)
  1630. mp->tx_ring_size = pd->tx_queue_size;
  1631. if (pd->tx_sram_size) {
  1632. mp->tx_sram_size = pd->tx_sram_size;
  1633. mp->tx_sram_addr = pd->tx_sram_addr;
  1634. }
  1635. if (pd->rx_sram_size) {
  1636. mp->rx_sram_size = pd->rx_sram_size;
  1637. mp->rx_sram_addr = pd->rx_sram_addr;
  1638. }
  1639. duplex = pd->duplex;
  1640. speed = pd->speed;
  1641. /* Hook up MII support for ethtool */
  1642. mp->mii.dev = dev;
  1643. mp->mii.mdio_read = mv643xx_mdio_read;
  1644. mp->mii.mdio_write = mv643xx_mdio_write;
  1645. mp->mii.phy_id = ethernet_phy_get(port_num);
  1646. mp->mii.phy_id_mask = 0x3f;
  1647. mp->mii.reg_num_mask = 0x1f;
  1648. err = ethernet_phy_detect(port_num);
  1649. if (err) {
  1650. pr_debug("MV643xx ethernet port %d: "
  1651. "No PHY detected at addr %d\n",
  1652. port_num, ethernet_phy_get(port_num));
  1653. goto out;
  1654. }
  1655. ethernet_phy_reset(port_num);
  1656. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1657. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1658. mv643xx_eth_update_pscr(dev, &cmd);
  1659. mv643xx_set_settings(dev, &cmd);
  1660. SET_NETDEV_DEV(dev, &pdev->dev);
  1661. err = register_netdev(dev);
  1662. if (err)
  1663. goto out;
  1664. p = dev->dev_addr;
  1665. printk(KERN_NOTICE
  1666. "%s: port %d with MAC address %s\n",
  1667. dev->name, port_num, print_mac(mac, p));
  1668. if (dev->features & NETIF_F_SG)
  1669. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1670. if (dev->features & NETIF_F_IP_CSUM)
  1671. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1672. dev->name);
  1673. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1674. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1675. #endif
  1676. #ifdef MV643XX_COAL
  1677. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1678. dev->name);
  1679. #endif
  1680. #ifdef MV643XX_NAPI
  1681. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1682. #endif
  1683. if (mp->tx_sram_size > 0)
  1684. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1685. return 0;
  1686. out:
  1687. free_netdev(dev);
  1688. return err;
  1689. }
  1690. static int mv643xx_eth_remove(struct platform_device *pdev)
  1691. {
  1692. struct net_device *dev = platform_get_drvdata(pdev);
  1693. unregister_netdev(dev);
  1694. flush_scheduled_work();
  1695. free_netdev(dev);
  1696. platform_set_drvdata(pdev, NULL);
  1697. return 0;
  1698. }
  1699. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1700. {
  1701. struct resource *res;
  1702. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1703. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1704. if (res == NULL)
  1705. return -ENODEV;
  1706. mv643xx_eth_base = ioremap(res->start, res->end - res->start + 1);
  1707. if (mv643xx_eth_base == NULL)
  1708. return -ENOMEM;
  1709. return 0;
  1710. }
  1711. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1712. {
  1713. iounmap(mv643xx_eth_base);
  1714. mv643xx_eth_base = NULL;
  1715. return 0;
  1716. }
  1717. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1718. {
  1719. struct net_device *dev = platform_get_drvdata(pdev);
  1720. struct mv643xx_private *mp = netdev_priv(dev);
  1721. unsigned int port_num = mp->port_num;
  1722. /* Mask all interrupts on ethernet port */
  1723. mv_write(INTERRUPT_MASK_REG(port_num), 0);
  1724. mv_read (INTERRUPT_MASK_REG(port_num));
  1725. eth_port_reset(port_num);
  1726. }
  1727. static struct platform_driver mv643xx_eth_driver = {
  1728. .probe = mv643xx_eth_probe,
  1729. .remove = mv643xx_eth_remove,
  1730. .shutdown = mv643xx_eth_shutdown,
  1731. .driver = {
  1732. .name = MV643XX_ETH_NAME,
  1733. },
  1734. };
  1735. static struct platform_driver mv643xx_eth_shared_driver = {
  1736. .probe = mv643xx_eth_shared_probe,
  1737. .remove = mv643xx_eth_shared_remove,
  1738. .driver = {
  1739. .name = MV643XX_ETH_SHARED_NAME,
  1740. },
  1741. };
  1742. /*
  1743. * mv643xx_init_module
  1744. *
  1745. * Registers the network drivers into the Linux kernel
  1746. *
  1747. * Input : N/A
  1748. *
  1749. * Output : N/A
  1750. */
  1751. static int __init mv643xx_init_module(void)
  1752. {
  1753. int rc;
  1754. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1755. if (!rc) {
  1756. rc = platform_driver_register(&mv643xx_eth_driver);
  1757. if (rc)
  1758. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1759. }
  1760. return rc;
  1761. }
  1762. /*
  1763. * mv643xx_cleanup_module
  1764. *
  1765. * Registers the network drivers into the Linux kernel
  1766. *
  1767. * Input : N/A
  1768. *
  1769. * Output : N/A
  1770. */
  1771. static void __exit mv643xx_cleanup_module(void)
  1772. {
  1773. platform_driver_unregister(&mv643xx_eth_driver);
  1774. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1775. }
  1776. module_init(mv643xx_init_module);
  1777. module_exit(mv643xx_cleanup_module);
  1778. MODULE_LICENSE("GPL");
  1779. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1780. " and Dale Farnsworth");
  1781. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1782. MODULE_ALIAS("platform:mv643xx_eth");
  1783. /*
  1784. * The second part is the low level driver of the gigE ethernet ports.
  1785. */
  1786. /*
  1787. * Marvell's Gigabit Ethernet controller low level driver
  1788. *
  1789. * DESCRIPTION:
  1790. * This file introduce low level API to Marvell's Gigabit Ethernet
  1791. * controller. This Gigabit Ethernet Controller driver API controls
  1792. * 1) Operations (i.e. port init, start, reset etc').
  1793. * 2) Data flow (i.e. port send, receive etc').
  1794. * Each Gigabit Ethernet port is controlled via
  1795. * struct mv643xx_private.
  1796. * This struct includes user configuration information as well as
  1797. * driver internal data needed for its operations.
  1798. *
  1799. * Supported Features:
  1800. * - This low level driver is OS independent. Allocating memory for
  1801. * the descriptor rings and buffers are not within the scope of
  1802. * this driver.
  1803. * - The user is free from Rx/Tx queue managing.
  1804. * - This low level driver introduce functionality API that enable
  1805. * the to operate Marvell's Gigabit Ethernet Controller in a
  1806. * convenient way.
  1807. * - Simple Gigabit Ethernet port operation API.
  1808. * - Simple Gigabit Ethernet port data flow API.
  1809. * - Data flow and operation API support per queue functionality.
  1810. * - Support cached descriptors for better performance.
  1811. * - Enable access to all four DRAM banks and internal SRAM memory
  1812. * spaces.
  1813. * - PHY access and control API.
  1814. * - Port control register configuration API.
  1815. * - Full control over Unicast and Multicast MAC configurations.
  1816. *
  1817. * Operation flow:
  1818. *
  1819. * Initialization phase
  1820. * This phase complete the initialization of the the
  1821. * mv643xx_private struct.
  1822. * User information regarding port configuration has to be set
  1823. * prior to calling the port initialization routine.
  1824. *
  1825. * In this phase any port Tx/Rx activity is halted, MIB counters
  1826. * are cleared, PHY address is set according to user parameter and
  1827. * access to DRAM and internal SRAM memory spaces.
  1828. *
  1829. * Driver ring initialization
  1830. * Allocating memory for the descriptor rings and buffers is not
  1831. * within the scope of this driver. Thus, the user is required to
  1832. * allocate memory for the descriptors ring and buffers. Those
  1833. * memory parameters are used by the Rx and Tx ring initialization
  1834. * routines in order to curve the descriptor linked list in a form
  1835. * of a ring.
  1836. * Note: Pay special attention to alignment issues when using
  1837. * cached descriptors/buffers. In this phase the driver store
  1838. * information in the mv643xx_private struct regarding each queue
  1839. * ring.
  1840. *
  1841. * Driver start
  1842. * This phase prepares the Ethernet port for Rx and Tx activity.
  1843. * It uses the information stored in the mv643xx_private struct to
  1844. * initialize the various port registers.
  1845. *
  1846. * Data flow:
  1847. * All packet references to/from the driver are done using
  1848. * struct pkt_info.
  1849. * This struct is a unified struct used with Rx and Tx operations.
  1850. * This way the user is not required to be familiar with neither
  1851. * Tx nor Rx descriptors structures.
  1852. * The driver's descriptors rings are management by indexes.
  1853. * Those indexes controls the ring resources and used to indicate
  1854. * a SW resource error:
  1855. * 'current'
  1856. * This index points to the current available resource for use. For
  1857. * example in Rx process this index will point to the descriptor
  1858. * that will be passed to the user upon calling the receive
  1859. * routine. In Tx process, this index will point to the descriptor
  1860. * that will be assigned with the user packet info and transmitted.
  1861. * 'used'
  1862. * This index points to the descriptor that need to restore its
  1863. * resources. For example in Rx process, using the Rx buffer return
  1864. * API will attach the buffer returned in packet info to the
  1865. * descriptor pointed by 'used'. In Tx process, using the Tx
  1866. * descriptor return will merely return the user packet info with
  1867. * the command status of the transmitted buffer pointed by the
  1868. * 'used' index. Nevertheless, it is essential to use this routine
  1869. * to update the 'used' index.
  1870. * 'first'
  1871. * This index supports Tx Scatter-Gather. It points to the first
  1872. * descriptor of a packet assembled of multiple buffers. For
  1873. * example when in middle of Such packet we have a Tx resource
  1874. * error the 'curr' index get the value of 'first' to indicate
  1875. * that the ring returned to its state before trying to transmit
  1876. * this packet.
  1877. *
  1878. * Receive operation:
  1879. * The eth_port_receive API set the packet information struct,
  1880. * passed by the caller, with received information from the
  1881. * 'current' SDMA descriptor.
  1882. * It is the user responsibility to return this resource back
  1883. * to the Rx descriptor ring to enable the reuse of this source.
  1884. * Return Rx resource is done using the eth_rx_return_buff API.
  1885. *
  1886. * Prior to calling the initialization routine eth_port_init() the user
  1887. * must set the following fields under mv643xx_private struct:
  1888. * port_num User Ethernet port number.
  1889. * port_config User port configuration value.
  1890. * port_config_extend User port config extend value.
  1891. * port_sdma_config User port SDMA config value.
  1892. * port_serial_control User port serial control value.
  1893. *
  1894. * This driver data flow is done using the struct pkt_info which
  1895. * is a unified struct for Rx and Tx operations:
  1896. *
  1897. * byte_cnt Tx/Rx descriptor buffer byte count.
  1898. * l4i_chk CPU provided TCP Checksum. For Tx operation
  1899. * only.
  1900. * cmd_sts Tx/Rx descriptor command status.
  1901. * buf_ptr Tx/Rx descriptor buffer pointer.
  1902. * return_info Tx/Rx user resource return information.
  1903. */
  1904. /* PHY routines */
  1905. static int ethernet_phy_get(unsigned int eth_port_num);
  1906. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  1907. /* Ethernet Port routines */
  1908. static void eth_port_set_filter_table_entry(int table, unsigned char entry);
  1909. /*
  1910. * eth_port_init - Initialize the Ethernet port driver
  1911. *
  1912. * DESCRIPTION:
  1913. * This function prepares the ethernet port to start its activity:
  1914. * 1) Completes the ethernet port driver struct initialization toward port
  1915. * start routine.
  1916. * 2) Resets the device to a quiescent state in case of warm reboot.
  1917. * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
  1918. * 4) Clean MAC tables. The reset status of those tables is unknown.
  1919. * 5) Set PHY address.
  1920. * Note: Call this routine prior to eth_port_start routine and after
  1921. * setting user values in the user fields of Ethernet port control
  1922. * struct.
  1923. *
  1924. * INPUT:
  1925. * struct mv643xx_private *mp Ethernet port control struct
  1926. *
  1927. * OUTPUT:
  1928. * See description.
  1929. *
  1930. * RETURN:
  1931. * None.
  1932. */
  1933. static void eth_port_init(struct mv643xx_private *mp)
  1934. {
  1935. mp->rx_resource_err = 0;
  1936. eth_port_reset(mp->port_num);
  1937. eth_port_init_mac_tables(mp->port_num);
  1938. }
  1939. /*
  1940. * eth_port_start - Start the Ethernet port activity.
  1941. *
  1942. * DESCRIPTION:
  1943. * This routine prepares the Ethernet port for Rx and Tx activity:
  1944. * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
  1945. * has been initialized a descriptor's ring (using
  1946. * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
  1947. * 2. Initialize and enable the Ethernet configuration port by writing to
  1948. * the port's configuration and command registers.
  1949. * 3. Initialize and enable the SDMA by writing to the SDMA's
  1950. * configuration and command registers. After completing these steps,
  1951. * the ethernet port SDMA can starts to perform Rx and Tx activities.
  1952. *
  1953. * Note: Each Rx and Tx queue descriptor's list must be initialized prior
  1954. * to calling this function (use ether_init_tx_desc_ring for Tx queues
  1955. * and ether_init_rx_desc_ring for Rx queues).
  1956. *
  1957. * INPUT:
  1958. * dev - a pointer to the required interface
  1959. *
  1960. * OUTPUT:
  1961. * Ethernet port is ready to receive and transmit.
  1962. *
  1963. * RETURN:
  1964. * None.
  1965. */
  1966. static void eth_port_start(struct net_device *dev)
  1967. {
  1968. struct mv643xx_private *mp = netdev_priv(dev);
  1969. unsigned int port_num = mp->port_num;
  1970. int tx_curr_desc, rx_curr_desc;
  1971. u32 pscr;
  1972. struct ethtool_cmd ethtool_cmd;
  1973. /* Assignment of Tx CTRP of given queue */
  1974. tx_curr_desc = mp->tx_curr_desc_q;
  1975. mv_write(TX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1976. (u32)((struct eth_tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1977. /* Assignment of Rx CRDP of given queue */
  1978. rx_curr_desc = mp->rx_curr_desc_q;
  1979. mv_write(RX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1980. (u32)((struct eth_rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1981. /* Add the assigned Ethernet address to the port's address table */
  1982. eth_port_uc_addr_set(port_num, dev->dev_addr);
  1983. /* Assign port configuration and command. */
  1984. mv_write(PORT_CONFIG_REG(port_num),
  1985. PORT_CONFIG_DEFAULT_VALUE);
  1986. mv_write(PORT_CONFIG_EXTEND_REG(port_num),
  1987. PORT_CONFIG_EXTEND_DEFAULT_VALUE);
  1988. pscr = mv_read(PORT_SERIAL_CONTROL_REG(port_num));
  1989. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  1990. mv_write(PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1991. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1992. DISABLE_AUTO_NEG_SPEED_GMII |
  1993. DISABLE_AUTO_NEG_FOR_DUPLX |
  1994. DO_NOT_FORCE_LINK_FAIL |
  1995. SERIAL_PORT_CONTROL_RESERVED;
  1996. mv_write(PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1997. pscr |= SERIAL_PORT_ENABLE;
  1998. mv_write(PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1999. /* Assign port SDMA configuration */
  2000. mv_write(SDMA_CONFIG_REG(port_num),
  2001. PORT_SDMA_CONFIG_DEFAULT_VALUE);
  2002. /* Enable port Rx. */
  2003. mv643xx_eth_port_enable_rx(port_num, ETH_RX_QUEUES_ENABLED);
  2004. /* Disable port bandwidth limits by clearing MTU register */
  2005. mv_write(MAXIMUM_TRANSMIT_UNIT(port_num), 0);
  2006. /* save phy settings across reset */
  2007. mv643xx_get_settings(dev, &ethtool_cmd);
  2008. ethernet_phy_reset(mp->port_num);
  2009. mv643xx_set_settings(dev, &ethtool_cmd);
  2010. }
  2011. /*
  2012. * eth_port_uc_addr_set - Write a MAC address into the port's hw registers
  2013. */
  2014. static void eth_port_uc_addr_set(unsigned int port_num, unsigned char *p_addr)
  2015. {
  2016. unsigned int mac_h;
  2017. unsigned int mac_l;
  2018. int table;
  2019. mac_l = (p_addr[4] << 8) | (p_addr[5]);
  2020. mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
  2021. (p_addr[3] << 0);
  2022. mv_write(MAC_ADDR_LOW(port_num), mac_l);
  2023. mv_write(MAC_ADDR_HIGH(port_num), mac_h);
  2024. /* Accept frames with this address */
  2025. table = DA_FILTER_UNICAST_TABLE_BASE(port_num);
  2026. eth_port_set_filter_table_entry(table, p_addr[5] & 0x0f);
  2027. }
  2028. /*
  2029. * eth_port_uc_addr_get - Read the MAC address from the port's hw registers
  2030. */
  2031. static void eth_port_uc_addr_get(unsigned int port_num, unsigned char *p_addr)
  2032. {
  2033. unsigned int mac_h;
  2034. unsigned int mac_l;
  2035. mac_h = mv_read(MAC_ADDR_HIGH(port_num));
  2036. mac_l = mv_read(MAC_ADDR_LOW(port_num));
  2037. p_addr[0] = (mac_h >> 24) & 0xff;
  2038. p_addr[1] = (mac_h >> 16) & 0xff;
  2039. p_addr[2] = (mac_h >> 8) & 0xff;
  2040. p_addr[3] = mac_h & 0xff;
  2041. p_addr[4] = (mac_l >> 8) & 0xff;
  2042. p_addr[5] = mac_l & 0xff;
  2043. }
  2044. /*
  2045. * The entries in each table are indexed by a hash of a packet's MAC
  2046. * address. One bit in each entry determines whether the packet is
  2047. * accepted. There are 4 entries (each 8 bits wide) in each register
  2048. * of the table. The bits in each entry are defined as follows:
  2049. * 0 Accept=1, Drop=0
  2050. * 3-1 Queue (ETH_Q0=0)
  2051. * 7-4 Reserved = 0;
  2052. */
  2053. static void eth_port_set_filter_table_entry(int table, unsigned char entry)
  2054. {
  2055. unsigned int table_reg;
  2056. unsigned int tbl_offset;
  2057. unsigned int reg_offset;
  2058. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  2059. reg_offset = entry % 4; /* Entry offset within the register */
  2060. /* Set "accepts frame bit" at specified table entry */
  2061. table_reg = mv_read(table + tbl_offset);
  2062. table_reg |= 0x01 << (8 * reg_offset);
  2063. mv_write(table + tbl_offset, table_reg);
  2064. }
  2065. /*
  2066. * eth_port_mc_addr - Multicast address settings.
  2067. *
  2068. * The MV device supports multicast using two tables:
  2069. * 1) Special Multicast Table for MAC addresses of the form
  2070. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
  2071. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  2072. * Table entries in the DA-Filter table.
  2073. * 2) Other Multicast Table for multicast of another type. A CRC-8bit
  2074. * is used as an index to the Other Multicast Table entries in the
  2075. * DA-Filter table. This function calculates the CRC-8bit value.
  2076. * In either case, eth_port_set_filter_table_entry() is then called
  2077. * to set to set the actual table entry.
  2078. */
  2079. static void eth_port_mc_addr(unsigned int eth_port_num, unsigned char *p_addr)
  2080. {
  2081. unsigned int mac_h;
  2082. unsigned int mac_l;
  2083. unsigned char crc_result = 0;
  2084. int table;
  2085. int mac_array[48];
  2086. int crc[8];
  2087. int i;
  2088. if ((p_addr[0] == 0x01) && (p_addr[1] == 0x00) &&
  2089. (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
  2090. table = DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  2091. (eth_port_num);
  2092. eth_port_set_filter_table_entry(table, p_addr[5]);
  2093. return;
  2094. }
  2095. /* Calculate CRC-8 out of the given address */
  2096. mac_h = (p_addr[0] << 8) | (p_addr[1]);
  2097. mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
  2098. (p_addr[4] << 8) | (p_addr[5] << 0);
  2099. for (i = 0; i < 32; i++)
  2100. mac_array[i] = (mac_l >> i) & 0x1;
  2101. for (i = 32; i < 48; i++)
  2102. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  2103. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  2104. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  2105. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  2106. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  2107. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  2108. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  2109. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  2110. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  2111. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  2112. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  2113. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  2114. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  2115. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  2116. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  2117. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  2118. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  2119. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  2120. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  2121. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  2122. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  2123. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  2124. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  2125. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  2126. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  2127. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  2128. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  2129. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  2130. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  2131. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  2132. mac_array[3] ^ mac_array[2];
  2133. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  2134. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  2135. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  2136. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  2137. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  2138. mac_array[4] ^ mac_array[3];
  2139. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  2140. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  2141. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  2142. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  2143. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  2144. mac_array[4];
  2145. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  2146. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  2147. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  2148. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  2149. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  2150. for (i = 0; i < 8; i++)
  2151. crc_result = crc_result | (crc[i] << i);
  2152. table = DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num);
  2153. eth_port_set_filter_table_entry(table, crc_result);
  2154. }
  2155. /*
  2156. * Set the entire multicast list based on dev->mc_list.
  2157. */
  2158. static void eth_port_set_multicast_list(struct net_device *dev)
  2159. {
  2160. struct dev_mc_list *mc_list;
  2161. int i;
  2162. int table_index;
  2163. struct mv643xx_private *mp = netdev_priv(dev);
  2164. unsigned int eth_port_num = mp->port_num;
  2165. /* If the device is in promiscuous mode or in all multicast mode,
  2166. * we will fully populate both multicast tables with accept.
  2167. * This is guaranteed to yield a match on all multicast addresses...
  2168. */
  2169. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  2170. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2171. /* Set all entries in DA filter special multicast
  2172. * table (Ex_dFSMT)
  2173. * Set for ETH_Q0 for now
  2174. * Bits
  2175. * 0 Accept=1, Drop=0
  2176. * 3-1 Queue ETH_Q0=0
  2177. * 7-4 Reserved = 0;
  2178. */
  2179. mv_write(DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  2180. /* Set all entries in DA filter other multicast
  2181. * table (Ex_dFOMT)
  2182. * Set for ETH_Q0 for now
  2183. * Bits
  2184. * 0 Accept=1, Drop=0
  2185. * 3-1 Queue ETH_Q0=0
  2186. * 7-4 Reserved = 0;
  2187. */
  2188. mv_write(DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  2189. }
  2190. return;
  2191. }
  2192. /* We will clear out multicast tables every time we get the list.
  2193. * Then add the entire new list...
  2194. */
  2195. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2196. /* Clear DA filter special multicast table (Ex_dFSMT) */
  2197. mv_write(DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  2198. (eth_port_num) + table_index, 0);
  2199. /* Clear DA filter other multicast table (Ex_dFOMT) */
  2200. mv_write(DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  2201. (eth_port_num) + table_index, 0);
  2202. }
  2203. /* Get pointer to net_device multicast list and add each one... */
  2204. for (i = 0, mc_list = dev->mc_list;
  2205. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  2206. i++, mc_list = mc_list->next)
  2207. if (mc_list->dmi_addrlen == 6)
  2208. eth_port_mc_addr(eth_port_num, mc_list->dmi_addr);
  2209. }
  2210. /*
  2211. * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
  2212. *
  2213. * DESCRIPTION:
  2214. * Go through all the DA filter tables (Unicast, Special Multicast &
  2215. * Other Multicast) and set each entry to 0.
  2216. *
  2217. * INPUT:
  2218. * unsigned int eth_port_num Ethernet Port number.
  2219. *
  2220. * OUTPUT:
  2221. * Multicast and Unicast packets are rejected.
  2222. *
  2223. * RETURN:
  2224. * None.
  2225. */
  2226. static void eth_port_init_mac_tables(unsigned int eth_port_num)
  2227. {
  2228. int table_index;
  2229. /* Clear DA filter unicast table (Ex_dFUT) */
  2230. for (table_index = 0; table_index <= 0xC; table_index += 4)
  2231. mv_write(DA_FILTER_UNICAST_TABLE_BASE
  2232. (eth_port_num) + table_index, 0);
  2233. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2234. /* Clear DA filter special multicast table (Ex_dFSMT) */
  2235. mv_write(DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  2236. (eth_port_num) + table_index, 0);
  2237. /* Clear DA filter other multicast table (Ex_dFOMT) */
  2238. mv_write(DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  2239. (eth_port_num) + table_index, 0);
  2240. }
  2241. }
  2242. /*
  2243. * eth_clear_mib_counters - Clear all MIB counters
  2244. *
  2245. * DESCRIPTION:
  2246. * This function clears all MIB counters of a specific ethernet port.
  2247. * A read from the MIB counter will reset the counter.
  2248. *
  2249. * INPUT:
  2250. * unsigned int eth_port_num Ethernet Port number.
  2251. *
  2252. * OUTPUT:
  2253. * After reading all MIB counters, the counters resets.
  2254. *
  2255. * RETURN:
  2256. * MIB counter value.
  2257. *
  2258. */
  2259. static void eth_clear_mib_counters(unsigned int eth_port_num)
  2260. {
  2261. int i;
  2262. /* Perform dummy reads from MIB counters */
  2263. for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
  2264. i += 4)
  2265. mv_read(MIB_COUNTERS_BASE(eth_port_num) + i);
  2266. }
  2267. static inline u32 read_mib(struct mv643xx_private *mp, int offset)
  2268. {
  2269. return mv_read(MIB_COUNTERS_BASE(mp->port_num) + offset);
  2270. }
  2271. static void eth_update_mib_counters(struct mv643xx_private *mp)
  2272. {
  2273. struct mv643xx_mib_counters *p = &mp->mib_counters;
  2274. int offset;
  2275. p->good_octets_received +=
  2276. read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
  2277. p->good_octets_received +=
  2278. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32;
  2279. for (offset = ETH_MIB_BAD_OCTETS_RECEIVED;
  2280. offset <= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS;
  2281. offset += 4)
  2282. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  2283. p->good_octets_sent += read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_LOW);
  2284. p->good_octets_sent +=
  2285. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_HIGH) << 32;
  2286. for (offset = ETH_MIB_GOOD_FRAMES_SENT;
  2287. offset <= ETH_MIB_LATE_COLLISION;
  2288. offset += 4)
  2289. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  2290. }
  2291. /*
  2292. * ethernet_phy_detect - Detect whether a phy is present
  2293. *
  2294. * DESCRIPTION:
  2295. * This function tests whether there is a PHY present on
  2296. * the specified port.
  2297. *
  2298. * INPUT:
  2299. * unsigned int eth_port_num Ethernet Port number.
  2300. *
  2301. * OUTPUT:
  2302. * None
  2303. *
  2304. * RETURN:
  2305. * 0 on success
  2306. * -ENODEV on failure
  2307. *
  2308. */
  2309. static int ethernet_phy_detect(unsigned int port_num)
  2310. {
  2311. unsigned int phy_reg_data0;
  2312. int auto_neg;
  2313. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  2314. auto_neg = phy_reg_data0 & 0x1000;
  2315. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  2316. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  2317. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  2318. if ((phy_reg_data0 & 0x1000) == auto_neg)
  2319. return -ENODEV; /* change didn't take */
  2320. phy_reg_data0 ^= 0x1000;
  2321. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  2322. return 0;
  2323. }
  2324. /*
  2325. * ethernet_phy_get - Get the ethernet port PHY address.
  2326. *
  2327. * DESCRIPTION:
  2328. * This routine returns the given ethernet port PHY address.
  2329. *
  2330. * INPUT:
  2331. * unsigned int eth_port_num Ethernet Port number.
  2332. *
  2333. * OUTPUT:
  2334. * None.
  2335. *
  2336. * RETURN:
  2337. * PHY address.
  2338. *
  2339. */
  2340. static int ethernet_phy_get(unsigned int eth_port_num)
  2341. {
  2342. unsigned int reg_data;
  2343. reg_data = mv_read(PHY_ADDR_REG);
  2344. return ((reg_data >> (5 * eth_port_num)) & 0x1f);
  2345. }
  2346. /*
  2347. * ethernet_phy_set - Set the ethernet port PHY address.
  2348. *
  2349. * DESCRIPTION:
  2350. * This routine sets the given ethernet port PHY address.
  2351. *
  2352. * INPUT:
  2353. * unsigned int eth_port_num Ethernet Port number.
  2354. * int phy_addr PHY address.
  2355. *
  2356. * OUTPUT:
  2357. * None.
  2358. *
  2359. * RETURN:
  2360. * None.
  2361. *
  2362. */
  2363. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr)
  2364. {
  2365. u32 reg_data;
  2366. int addr_shift = 5 * eth_port_num;
  2367. reg_data = mv_read(PHY_ADDR_REG);
  2368. reg_data &= ~(0x1f << addr_shift);
  2369. reg_data |= (phy_addr & 0x1f) << addr_shift;
  2370. mv_write(PHY_ADDR_REG, reg_data);
  2371. }
  2372. /*
  2373. * ethernet_phy_reset - Reset Ethernet port PHY.
  2374. *
  2375. * DESCRIPTION:
  2376. * This routine utilizes the SMI interface to reset the ethernet port PHY.
  2377. *
  2378. * INPUT:
  2379. * unsigned int eth_port_num Ethernet Port number.
  2380. *
  2381. * OUTPUT:
  2382. * The PHY is reset.
  2383. *
  2384. * RETURN:
  2385. * None.
  2386. *
  2387. */
  2388. static void ethernet_phy_reset(unsigned int eth_port_num)
  2389. {
  2390. unsigned int phy_reg_data;
  2391. /* Reset the PHY */
  2392. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  2393. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  2394. eth_port_write_smi_reg(eth_port_num, 0, phy_reg_data);
  2395. /* wait for PHY to come out of reset */
  2396. do {
  2397. udelay(1);
  2398. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  2399. } while (phy_reg_data & 0x8000);
  2400. }
  2401. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  2402. unsigned int queues)
  2403. {
  2404. mv_write(TRANSMIT_QUEUE_COMMAND_REG(port_num), queues);
  2405. }
  2406. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  2407. unsigned int queues)
  2408. {
  2409. mv_write(RECEIVE_QUEUE_COMMAND_REG(port_num), queues);
  2410. }
  2411. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num)
  2412. {
  2413. u32 queues;
  2414. /* Stop Tx port activity. Check port Tx activity. */
  2415. queues = mv_read(TRANSMIT_QUEUE_COMMAND_REG(port_num)) & 0xFF;
  2416. if (queues) {
  2417. /* Issue stop command for active queues only */
  2418. mv_write(TRANSMIT_QUEUE_COMMAND_REG(port_num), (queues << 8));
  2419. /* Wait for all Tx activity to terminate. */
  2420. /* Check port cause register that all Tx queues are stopped */
  2421. while (mv_read(TRANSMIT_QUEUE_COMMAND_REG(port_num)) & 0xFF)
  2422. udelay(PHY_WAIT_MICRO_SECONDS);
  2423. /* Wait for Tx FIFO to empty */
  2424. while (mv_read(PORT_STATUS_REG(port_num)) &
  2425. ETH_PORT_TX_FIFO_EMPTY)
  2426. udelay(PHY_WAIT_MICRO_SECONDS);
  2427. }
  2428. return queues;
  2429. }
  2430. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num)
  2431. {
  2432. u32 queues;
  2433. /* Stop Rx port activity. Check port Rx activity. */
  2434. queues = mv_read(RECEIVE_QUEUE_COMMAND_REG(port_num)) & 0xFF;
  2435. if (queues) {
  2436. /* Issue stop command for active queues only */
  2437. mv_write(RECEIVE_QUEUE_COMMAND_REG(port_num), (queues << 8));
  2438. /* Wait for all Rx activity to terminate. */
  2439. /* Check port cause register that all Rx queues are stopped */
  2440. while (mv_read(RECEIVE_QUEUE_COMMAND_REG(port_num)) & 0xFF)
  2441. udelay(PHY_WAIT_MICRO_SECONDS);
  2442. }
  2443. return queues;
  2444. }
  2445. /*
  2446. * eth_port_reset - Reset Ethernet port
  2447. *
  2448. * DESCRIPTION:
  2449. * This routine resets the chip by aborting any SDMA engine activity and
  2450. * clearing the MIB counters. The Receiver and the Transmit unit are in
  2451. * idle state after this command is performed and the port is disabled.
  2452. *
  2453. * INPUT:
  2454. * unsigned int eth_port_num Ethernet Port number.
  2455. *
  2456. * OUTPUT:
  2457. * Channel activity is halted.
  2458. *
  2459. * RETURN:
  2460. * None.
  2461. *
  2462. */
  2463. static void eth_port_reset(unsigned int port_num)
  2464. {
  2465. unsigned int reg_data;
  2466. mv643xx_eth_port_disable_tx(port_num);
  2467. mv643xx_eth_port_disable_rx(port_num);
  2468. /* Clear all MIB counters */
  2469. eth_clear_mib_counters(port_num);
  2470. /* Reset the Enable bit in the Configuration Register */
  2471. reg_data = mv_read(PORT_SERIAL_CONTROL_REG(port_num));
  2472. reg_data &= ~(SERIAL_PORT_ENABLE |
  2473. DO_NOT_FORCE_LINK_FAIL |
  2474. FORCE_LINK_PASS);
  2475. mv_write(PORT_SERIAL_CONTROL_REG(port_num), reg_data);
  2476. }
  2477. /*
  2478. * eth_port_read_smi_reg - Read PHY registers
  2479. *
  2480. * DESCRIPTION:
  2481. * This routine utilize the SMI interface to interact with the PHY in
  2482. * order to perform PHY register read.
  2483. *
  2484. * INPUT:
  2485. * unsigned int port_num Ethernet Port number.
  2486. * unsigned int phy_reg PHY register address offset.
  2487. * unsigned int *value Register value buffer.
  2488. *
  2489. * OUTPUT:
  2490. * Write the value of a specified PHY register into given buffer.
  2491. *
  2492. * RETURN:
  2493. * false if the PHY is busy or read data is not in valid state.
  2494. * true otherwise.
  2495. *
  2496. */
  2497. static void eth_port_read_smi_reg(unsigned int port_num,
  2498. unsigned int phy_reg, unsigned int *value)
  2499. {
  2500. int phy_addr = ethernet_phy_get(port_num);
  2501. unsigned long flags;
  2502. int i;
  2503. /* the SMI register is a shared resource */
  2504. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2505. /* wait for the SMI register to become available */
  2506. for (i = 0; mv_read(SMI_REG) & ETH_SMI_BUSY; i++) {
  2507. if (i == PHY_WAIT_ITERATIONS) {
  2508. printk("mv643xx PHY busy timeout, port %d\n", port_num);
  2509. goto out;
  2510. }
  2511. udelay(PHY_WAIT_MICRO_SECONDS);
  2512. }
  2513. mv_write(SMI_REG,
  2514. (phy_addr << 16) | (phy_reg << 21) | ETH_SMI_OPCODE_READ);
  2515. /* now wait for the data to be valid */
  2516. for (i = 0; !(mv_read(SMI_REG) & ETH_SMI_READ_VALID); i++) {
  2517. if (i == PHY_WAIT_ITERATIONS) {
  2518. printk("mv643xx PHY read timeout, port %d\n", port_num);
  2519. goto out;
  2520. }
  2521. udelay(PHY_WAIT_MICRO_SECONDS);
  2522. }
  2523. *value = mv_read(SMI_REG) & 0xffff;
  2524. out:
  2525. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2526. }
  2527. /*
  2528. * eth_port_write_smi_reg - Write to PHY registers
  2529. *
  2530. * DESCRIPTION:
  2531. * This routine utilize the SMI interface to interact with the PHY in
  2532. * order to perform writes to PHY registers.
  2533. *
  2534. * INPUT:
  2535. * unsigned int eth_port_num Ethernet Port number.
  2536. * unsigned int phy_reg PHY register address offset.
  2537. * unsigned int value Register value.
  2538. *
  2539. * OUTPUT:
  2540. * Write the given value to the specified PHY register.
  2541. *
  2542. * RETURN:
  2543. * false if the PHY is busy.
  2544. * true otherwise.
  2545. *
  2546. */
  2547. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  2548. unsigned int phy_reg, unsigned int value)
  2549. {
  2550. int phy_addr;
  2551. int i;
  2552. unsigned long flags;
  2553. phy_addr = ethernet_phy_get(eth_port_num);
  2554. /* the SMI register is a shared resource */
  2555. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2556. /* wait for the SMI register to become available */
  2557. for (i = 0; mv_read(SMI_REG) & ETH_SMI_BUSY; i++) {
  2558. if (i == PHY_WAIT_ITERATIONS) {
  2559. printk("mv643xx PHY busy timeout, port %d\n",
  2560. eth_port_num);
  2561. goto out;
  2562. }
  2563. udelay(PHY_WAIT_MICRO_SECONDS);
  2564. }
  2565. mv_write(SMI_REG, (phy_addr << 16) | (phy_reg << 21) |
  2566. ETH_SMI_OPCODE_WRITE | (value & 0xffff));
  2567. out:
  2568. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2569. }
  2570. /*
  2571. * Wrappers for MII support library.
  2572. */
  2573. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location)
  2574. {
  2575. int val;
  2576. struct mv643xx_private *mp = netdev_priv(dev);
  2577. eth_port_read_smi_reg(mp->port_num, location, &val);
  2578. return val;
  2579. }
  2580. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  2581. {
  2582. struct mv643xx_private *mp = netdev_priv(dev);
  2583. eth_port_write_smi_reg(mp->port_num, location, val);
  2584. }
  2585. /*
  2586. * eth_port_receive - Get received information from Rx ring.
  2587. *
  2588. * DESCRIPTION:
  2589. * This routine returns the received data to the caller. There is no
  2590. * data copying during routine operation. All information is returned
  2591. * using pointer to packet information struct passed from the caller.
  2592. * If the routine exhausts Rx ring resources then the resource error flag
  2593. * is set.
  2594. *
  2595. * INPUT:
  2596. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2597. * struct pkt_info *p_pkt_info User packet buffer.
  2598. *
  2599. * OUTPUT:
  2600. * Rx ring current and used indexes are updated.
  2601. *
  2602. * RETURN:
  2603. * ETH_ERROR in case the routine can not access Rx desc ring.
  2604. * ETH_QUEUE_FULL if Rx ring resources are exhausted.
  2605. * ETH_END_OF_JOB if there is no received data.
  2606. * ETH_OK otherwise.
  2607. */
  2608. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  2609. struct pkt_info *p_pkt_info)
  2610. {
  2611. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  2612. volatile struct eth_rx_desc *p_rx_desc;
  2613. unsigned int command_status;
  2614. unsigned long flags;
  2615. /* Do not process Rx ring in case of Rx ring resource error */
  2616. if (mp->rx_resource_err)
  2617. return ETH_QUEUE_FULL;
  2618. spin_lock_irqsave(&mp->lock, flags);
  2619. /* Get the Rx Desc ring 'curr and 'used' indexes */
  2620. rx_curr_desc = mp->rx_curr_desc_q;
  2621. rx_used_desc = mp->rx_used_desc_q;
  2622. p_rx_desc = &mp->p_rx_desc_area[rx_curr_desc];
  2623. /* The following parameters are used to save readings from memory */
  2624. command_status = p_rx_desc->cmd_sts;
  2625. rmb();
  2626. /* Nothing to receive... */
  2627. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  2628. spin_unlock_irqrestore(&mp->lock, flags);
  2629. return ETH_END_OF_JOB;
  2630. }
  2631. p_pkt_info->byte_cnt = (p_rx_desc->byte_cnt) - RX_BUF_OFFSET;
  2632. p_pkt_info->cmd_sts = command_status;
  2633. p_pkt_info->buf_ptr = (p_rx_desc->buf_ptr) + RX_BUF_OFFSET;
  2634. p_pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  2635. p_pkt_info->l4i_chk = p_rx_desc->buf_size;
  2636. /*
  2637. * Clean the return info field to indicate that the
  2638. * packet has been moved to the upper layers
  2639. */
  2640. mp->rx_skb[rx_curr_desc] = NULL;
  2641. /* Update current index in data structure */
  2642. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  2643. mp->rx_curr_desc_q = rx_next_curr_desc;
  2644. /* Rx descriptors exhausted. Set the Rx ring resource error flag */
  2645. if (rx_next_curr_desc == rx_used_desc)
  2646. mp->rx_resource_err = 1;
  2647. spin_unlock_irqrestore(&mp->lock, flags);
  2648. return ETH_OK;
  2649. }
  2650. /*
  2651. * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
  2652. *
  2653. * DESCRIPTION:
  2654. * This routine returns a Rx buffer back to the Rx ring. It retrieves the
  2655. * next 'used' descriptor and attached the returned buffer to it.
  2656. * In case the Rx ring was in "resource error" condition, where there are
  2657. * no available Rx resources, the function resets the resource error flag.
  2658. *
  2659. * INPUT:
  2660. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2661. * struct pkt_info *p_pkt_info Information on returned buffer.
  2662. *
  2663. * OUTPUT:
  2664. * New available Rx resource in Rx descriptor ring.
  2665. *
  2666. * RETURN:
  2667. * ETH_ERROR in case the routine can not access Rx desc ring.
  2668. * ETH_OK otherwise.
  2669. */
  2670. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  2671. struct pkt_info *p_pkt_info)
  2672. {
  2673. int used_rx_desc; /* Where to return Rx resource */
  2674. volatile struct eth_rx_desc *p_used_rx_desc;
  2675. unsigned long flags;
  2676. spin_lock_irqsave(&mp->lock, flags);
  2677. /* Get 'used' Rx descriptor */
  2678. used_rx_desc = mp->rx_used_desc_q;
  2679. p_used_rx_desc = &mp->p_rx_desc_area[used_rx_desc];
  2680. p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
  2681. p_used_rx_desc->buf_size = p_pkt_info->byte_cnt;
  2682. mp->rx_skb[used_rx_desc] = p_pkt_info->return_info;
  2683. /* Flush the write pipe */
  2684. /* Return the descriptor to DMA ownership */
  2685. wmb();
  2686. p_used_rx_desc->cmd_sts =
  2687. ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
  2688. wmb();
  2689. /* Move the used descriptor pointer to the next descriptor */
  2690. mp->rx_used_desc_q = (used_rx_desc + 1) % mp->rx_ring_size;
  2691. /* Any Rx return cancels the Rx resource error status */
  2692. mp->rx_resource_err = 0;
  2693. spin_unlock_irqrestore(&mp->lock, flags);
  2694. return ETH_OK;
  2695. }
  2696. /************* Begin ethtool support *************************/
  2697. struct mv643xx_stats {
  2698. char stat_string[ETH_GSTRING_LEN];
  2699. int sizeof_stat;
  2700. int stat_offset;
  2701. };
  2702. #define MV643XX_STAT(m) FIELD_SIZEOF(struct mv643xx_private, m), \
  2703. offsetof(struct mv643xx_private, m)
  2704. static const struct mv643xx_stats mv643xx_gstrings_stats[] = {
  2705. { "rx_packets", MV643XX_STAT(stats.rx_packets) },
  2706. { "tx_packets", MV643XX_STAT(stats.tx_packets) },
  2707. { "rx_bytes", MV643XX_STAT(stats.rx_bytes) },
  2708. { "tx_bytes", MV643XX_STAT(stats.tx_bytes) },
  2709. { "rx_errors", MV643XX_STAT(stats.rx_errors) },
  2710. { "tx_errors", MV643XX_STAT(stats.tx_errors) },
  2711. { "rx_dropped", MV643XX_STAT(stats.rx_dropped) },
  2712. { "tx_dropped", MV643XX_STAT(stats.tx_dropped) },
  2713. { "good_octets_received", MV643XX_STAT(mib_counters.good_octets_received) },
  2714. { "bad_octets_received", MV643XX_STAT(mib_counters.bad_octets_received) },
  2715. { "internal_mac_transmit_err", MV643XX_STAT(mib_counters.internal_mac_transmit_err) },
  2716. { "good_frames_received", MV643XX_STAT(mib_counters.good_frames_received) },
  2717. { "bad_frames_received", MV643XX_STAT(mib_counters.bad_frames_received) },
  2718. { "broadcast_frames_received", MV643XX_STAT(mib_counters.broadcast_frames_received) },
  2719. { "multicast_frames_received", MV643XX_STAT(mib_counters.multicast_frames_received) },
  2720. { "frames_64_octets", MV643XX_STAT(mib_counters.frames_64_octets) },
  2721. { "frames_65_to_127_octets", MV643XX_STAT(mib_counters.frames_65_to_127_octets) },
  2722. { "frames_128_to_255_octets", MV643XX_STAT(mib_counters.frames_128_to_255_octets) },
  2723. { "frames_256_to_511_octets", MV643XX_STAT(mib_counters.frames_256_to_511_octets) },
  2724. { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters.frames_512_to_1023_octets) },
  2725. { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters.frames_1024_to_max_octets) },
  2726. { "good_octets_sent", MV643XX_STAT(mib_counters.good_octets_sent) },
  2727. { "good_frames_sent", MV643XX_STAT(mib_counters.good_frames_sent) },
  2728. { "excessive_collision", MV643XX_STAT(mib_counters.excessive_collision) },
  2729. { "multicast_frames_sent", MV643XX_STAT(mib_counters.multicast_frames_sent) },
  2730. { "broadcast_frames_sent", MV643XX_STAT(mib_counters.broadcast_frames_sent) },
  2731. { "unrec_mac_control_received", MV643XX_STAT(mib_counters.unrec_mac_control_received) },
  2732. { "fc_sent", MV643XX_STAT(mib_counters.fc_sent) },
  2733. { "good_fc_received", MV643XX_STAT(mib_counters.good_fc_received) },
  2734. { "bad_fc_received", MV643XX_STAT(mib_counters.bad_fc_received) },
  2735. { "undersize_received", MV643XX_STAT(mib_counters.undersize_received) },
  2736. { "fragments_received", MV643XX_STAT(mib_counters.fragments_received) },
  2737. { "oversize_received", MV643XX_STAT(mib_counters.oversize_received) },
  2738. { "jabber_received", MV643XX_STAT(mib_counters.jabber_received) },
  2739. { "mac_receive_error", MV643XX_STAT(mib_counters.mac_receive_error) },
  2740. { "bad_crc_event", MV643XX_STAT(mib_counters.bad_crc_event) },
  2741. { "collision", MV643XX_STAT(mib_counters.collision) },
  2742. { "late_collision", MV643XX_STAT(mib_counters.late_collision) },
  2743. };
  2744. #define MV643XX_STATS_LEN ARRAY_SIZE(mv643xx_gstrings_stats)
  2745. static void mv643xx_get_drvinfo(struct net_device *netdev,
  2746. struct ethtool_drvinfo *drvinfo)
  2747. {
  2748. strncpy(drvinfo->driver, mv643xx_driver_name, 32);
  2749. strncpy(drvinfo->version, mv643xx_driver_version, 32);
  2750. strncpy(drvinfo->fw_version, "N/A", 32);
  2751. strncpy(drvinfo->bus_info, "mv643xx", 32);
  2752. drvinfo->n_stats = MV643XX_STATS_LEN;
  2753. }
  2754. static int mv643xx_get_sset_count(struct net_device *netdev, int sset)
  2755. {
  2756. switch (sset) {
  2757. case ETH_SS_STATS:
  2758. return MV643XX_STATS_LEN;
  2759. default:
  2760. return -EOPNOTSUPP;
  2761. }
  2762. }
  2763. static void mv643xx_get_ethtool_stats(struct net_device *netdev,
  2764. struct ethtool_stats *stats, uint64_t *data)
  2765. {
  2766. struct mv643xx_private *mp = netdev->priv;
  2767. int i;
  2768. eth_update_mib_counters(mp);
  2769. for (i = 0; i < MV643XX_STATS_LEN; i++) {
  2770. char *p = (char *)mp+mv643xx_gstrings_stats[i].stat_offset;
  2771. data[i] = (mv643xx_gstrings_stats[i].sizeof_stat ==
  2772. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  2773. }
  2774. }
  2775. static void mv643xx_get_strings(struct net_device *netdev, uint32_t stringset,
  2776. uint8_t *data)
  2777. {
  2778. int i;
  2779. switch(stringset) {
  2780. case ETH_SS_STATS:
  2781. for (i=0; i < MV643XX_STATS_LEN; i++) {
  2782. memcpy(data + i * ETH_GSTRING_LEN,
  2783. mv643xx_gstrings_stats[i].stat_string,
  2784. ETH_GSTRING_LEN);
  2785. }
  2786. break;
  2787. }
  2788. }
  2789. static u32 mv643xx_eth_get_link(struct net_device *dev)
  2790. {
  2791. struct mv643xx_private *mp = netdev_priv(dev);
  2792. return mii_link_ok(&mp->mii);
  2793. }
  2794. static int mv643xx_eth_nway_restart(struct net_device *dev)
  2795. {
  2796. struct mv643xx_private *mp = netdev_priv(dev);
  2797. return mii_nway_restart(&mp->mii);
  2798. }
  2799. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2800. {
  2801. struct mv643xx_private *mp = netdev_priv(dev);
  2802. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  2803. }
  2804. static const struct ethtool_ops mv643xx_ethtool_ops = {
  2805. .get_settings = mv643xx_get_settings,
  2806. .set_settings = mv643xx_set_settings,
  2807. .get_drvinfo = mv643xx_get_drvinfo,
  2808. .get_link = mv643xx_eth_get_link,
  2809. .set_sg = ethtool_op_set_sg,
  2810. .get_sset_count = mv643xx_get_sset_count,
  2811. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  2812. .get_strings = mv643xx_get_strings,
  2813. .nway_reset = mv643xx_eth_nway_restart,
  2814. };
  2815. /************* End ethtool support *************************/