irq.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #ifndef CONFIG_S390
  12. #include <linux/linkage.h>
  13. #include <linux/cache.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/cpumask.h>
  16. #include <linux/gfp.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <asm/irq.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/irq_regs.h>
  25. struct seq_file;
  26. struct irq_desc;
  27. struct irq_data;
  28. typedef void (*irq_flow_handler_t)(unsigned int irq,
  29. struct irq_desc *desc);
  30. typedef void (*irq_preflow_handler_t)(struct irq_data *data);
  31. /*
  32. * IRQ line status.
  33. *
  34. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  35. *
  36. * IRQ_TYPE_NONE - default, unspecified type
  37. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  38. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  39. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  40. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  41. * IRQ_TYPE_LEVEL_LOW - low level triggered
  42. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  43. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  44. * IRQ_TYPE_PROBE - Special flag for probing in progress
  45. *
  46. * Bits which can be modified via irq_set/clear/modify_status_flags()
  47. * IRQ_LEVEL - Interrupt is level type. Will be also
  48. * updated in the code when the above trigger
  49. * bits are modified via irq_set_irq_type()
  50. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  51. * it from affinity setting
  52. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  53. * IRQ_NOREQUEST - Interrupt cannot be requested via
  54. * request_irq()
  55. * IRQ_NOTHREAD - Interrupt cannot be threaded
  56. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  57. * request/setup_irq()
  58. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  59. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  60. * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
  61. */
  62. enum {
  63. IRQ_TYPE_NONE = 0x00000000,
  64. IRQ_TYPE_EDGE_RISING = 0x00000001,
  65. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  66. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  67. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  68. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  69. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  70. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  71. IRQ_TYPE_PROBE = 0x00000010,
  72. IRQ_LEVEL = (1 << 8),
  73. IRQ_PER_CPU = (1 << 9),
  74. IRQ_NOPROBE = (1 << 10),
  75. IRQ_NOREQUEST = (1 << 11),
  76. IRQ_NOAUTOEN = (1 << 12),
  77. IRQ_NO_BALANCING = (1 << 13),
  78. IRQ_MOVE_PCNTXT = (1 << 14),
  79. IRQ_NESTED_THREAD = (1 << 15),
  80. IRQ_NOTHREAD = (1 << 16),
  81. };
  82. #define IRQF_MODIFY_MASK \
  83. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  84. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  85. IRQ_PER_CPU | IRQ_NESTED_THREAD)
  86. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  87. /*
  88. * Return value for chip->irq_set_affinity()
  89. *
  90. * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
  91. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
  92. */
  93. enum {
  94. IRQ_SET_MASK_OK = 0,
  95. IRQ_SET_MASK_OK_NOCOPY,
  96. };
  97. struct msi_desc;
  98. /**
  99. * struct irq_data - per irq and irq chip data passed down to chip functions
  100. * @irq: interrupt number
  101. * @node: node index useful for balancing
  102. * @state_use_accessors: status information for irq chip functions.
  103. * Use accessor functions to deal with it
  104. * @chip: low level interrupt hardware access
  105. * @handler_data: per-IRQ data for the irq_chip methods
  106. * @chip_data: platform-specific per-chip private data for the chip
  107. * methods, to allow shared chip implementations
  108. * @msi_desc: MSI descriptor
  109. * @affinity: IRQ affinity on SMP
  110. *
  111. * The fields here need to overlay the ones in irq_desc until we
  112. * cleaned up the direct references and switched everything over to
  113. * irq_data.
  114. */
  115. struct irq_data {
  116. unsigned int irq;
  117. unsigned int node;
  118. unsigned int state_use_accessors;
  119. struct irq_chip *chip;
  120. void *handler_data;
  121. void *chip_data;
  122. struct msi_desc *msi_desc;
  123. #ifdef CONFIG_SMP
  124. cpumask_var_t affinity;
  125. #endif
  126. };
  127. /*
  128. * Bit masks for irq_data.state
  129. *
  130. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  131. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  132. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  133. * IRQD_PER_CPU - Interrupt is per cpu
  134. * IRQD_AFFINITY_SET - Interrupt affinity was set
  135. * IRQD_LEVEL - Interrupt is level triggered
  136. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  137. * from suspend
  138. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  139. * context
  140. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  141. * IRQD_IRQ_MASKED - Masked state of the interrupt
  142. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  143. */
  144. enum {
  145. IRQD_TRIGGER_MASK = 0xf,
  146. IRQD_SETAFFINITY_PENDING = (1 << 8),
  147. IRQD_NO_BALANCING = (1 << 10),
  148. IRQD_PER_CPU = (1 << 11),
  149. IRQD_AFFINITY_SET = (1 << 12),
  150. IRQD_LEVEL = (1 << 13),
  151. IRQD_WAKEUP_STATE = (1 << 14),
  152. IRQD_MOVE_PCNTXT = (1 << 15),
  153. IRQD_IRQ_DISABLED = (1 << 16),
  154. IRQD_IRQ_MASKED = (1 << 17),
  155. IRQD_IRQ_INPROGRESS = (1 << 18),
  156. };
  157. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  158. {
  159. return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
  160. }
  161. static inline bool irqd_is_per_cpu(struct irq_data *d)
  162. {
  163. return d->state_use_accessors & IRQD_PER_CPU;
  164. }
  165. static inline bool irqd_can_balance(struct irq_data *d)
  166. {
  167. return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  168. }
  169. static inline bool irqd_affinity_was_set(struct irq_data *d)
  170. {
  171. return d->state_use_accessors & IRQD_AFFINITY_SET;
  172. }
  173. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  174. {
  175. d->state_use_accessors |= IRQD_AFFINITY_SET;
  176. }
  177. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  178. {
  179. return d->state_use_accessors & IRQD_TRIGGER_MASK;
  180. }
  181. /*
  182. * Must only be called inside irq_chip.irq_set_type() functions.
  183. */
  184. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  185. {
  186. d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
  187. d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
  188. }
  189. static inline bool irqd_is_level_type(struct irq_data *d)
  190. {
  191. return d->state_use_accessors & IRQD_LEVEL;
  192. }
  193. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  194. {
  195. return d->state_use_accessors & IRQD_WAKEUP_STATE;
  196. }
  197. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  198. {
  199. return d->state_use_accessors & IRQD_MOVE_PCNTXT;
  200. }
  201. static inline bool irqd_irq_disabled(struct irq_data *d)
  202. {
  203. return d->state_use_accessors & IRQD_IRQ_DISABLED;
  204. }
  205. static inline bool irqd_irq_masked(struct irq_data *d)
  206. {
  207. return d->state_use_accessors & IRQD_IRQ_MASKED;
  208. }
  209. static inline bool irqd_irq_inprogress(struct irq_data *d)
  210. {
  211. return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
  212. }
  213. /*
  214. * Functions for chained handlers which can be enabled/disabled by the
  215. * standard disable_irq/enable_irq calls. Must be called with
  216. * irq_desc->lock held.
  217. */
  218. static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
  219. {
  220. d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
  221. }
  222. static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
  223. {
  224. d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
  225. }
  226. /**
  227. * struct irq_chip - hardware interrupt chip descriptor
  228. *
  229. * @name: name for /proc/interrupts
  230. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  231. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  232. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  233. * @irq_disable: disable the interrupt
  234. * @irq_ack: start of a new interrupt
  235. * @irq_mask: mask an interrupt source
  236. * @irq_mask_ack: ack and mask an interrupt source
  237. * @irq_unmask: unmask an interrupt source
  238. * @irq_eoi: end of interrupt
  239. * @irq_set_affinity: set the CPU affinity on SMP machines
  240. * @irq_retrigger: resend an IRQ to the CPU
  241. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  242. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  243. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  244. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  245. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  246. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  247. * @irq_suspend: function called from core code on suspend once per chip
  248. * @irq_resume: function called from core code on resume once per chip
  249. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  250. * @irq_print_chip: optional to print special chip info in show_interrupts
  251. * @flags: chip specific flags
  252. *
  253. * @release: release function solely used by UML
  254. */
  255. struct irq_chip {
  256. const char *name;
  257. unsigned int (*irq_startup)(struct irq_data *data);
  258. void (*irq_shutdown)(struct irq_data *data);
  259. void (*irq_enable)(struct irq_data *data);
  260. void (*irq_disable)(struct irq_data *data);
  261. void (*irq_ack)(struct irq_data *data);
  262. void (*irq_mask)(struct irq_data *data);
  263. void (*irq_mask_ack)(struct irq_data *data);
  264. void (*irq_unmask)(struct irq_data *data);
  265. void (*irq_eoi)(struct irq_data *data);
  266. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  267. int (*irq_retrigger)(struct irq_data *data);
  268. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  269. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  270. void (*irq_bus_lock)(struct irq_data *data);
  271. void (*irq_bus_sync_unlock)(struct irq_data *data);
  272. void (*irq_cpu_online)(struct irq_data *data);
  273. void (*irq_cpu_offline)(struct irq_data *data);
  274. void (*irq_suspend)(struct irq_data *data);
  275. void (*irq_resume)(struct irq_data *data);
  276. void (*irq_pm_shutdown)(struct irq_data *data);
  277. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  278. unsigned long flags;
  279. /* Currently used only by UML, might disappear one day.*/
  280. #ifdef CONFIG_IRQ_RELEASE_METHOD
  281. void (*release)(unsigned int irq, void *dev_id);
  282. #endif
  283. };
  284. /*
  285. * irq_chip specific flags
  286. *
  287. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  288. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  289. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  290. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  291. * when irq enabled
  292. */
  293. enum {
  294. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  295. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  296. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  297. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  298. };
  299. /* This include will go away once we isolated irq_desc usage to core code */
  300. #include <linux/irqdesc.h>
  301. /*
  302. * Pick up the arch-dependent methods:
  303. */
  304. #include <asm/hw_irq.h>
  305. #ifndef NR_IRQS_LEGACY
  306. # define NR_IRQS_LEGACY 0
  307. #endif
  308. #ifndef ARCH_IRQ_INIT_FLAGS
  309. # define ARCH_IRQ_INIT_FLAGS 0
  310. #endif
  311. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  312. struct irqaction;
  313. extern int setup_irq(unsigned int irq, struct irqaction *new);
  314. extern void remove_irq(unsigned int irq, struct irqaction *act);
  315. extern void irq_cpu_online(void);
  316. extern void irq_cpu_offline(void);
  317. extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
  318. #ifdef CONFIG_GENERIC_HARDIRQS
  319. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  320. void irq_move_irq(struct irq_data *data);
  321. void irq_move_masked_irq(struct irq_data *data);
  322. #else
  323. static inline void irq_move_irq(struct irq_data *data) { }
  324. static inline void irq_move_masked_irq(struct irq_data *data) { }
  325. #endif
  326. extern int no_irq_affinity;
  327. /*
  328. * Built-in IRQ handlers for various IRQ types,
  329. * callable via desc->handle_irq()
  330. */
  331. extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
  332. extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
  333. extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
  334. extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
  335. extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
  336. extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
  337. extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
  338. extern void handle_nested_irq(unsigned int irq);
  339. /* Handling of unhandled and spurious interrupts: */
  340. extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
  341. irqreturn_t action_ret);
  342. /* Enable/disable irq debugging output: */
  343. extern int noirqdebug_setup(char *str);
  344. /* Checks whether the interrupt can be requested by request_irq(): */
  345. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  346. /* Dummy irq-chip implementations: */
  347. extern struct irq_chip no_irq_chip;
  348. extern struct irq_chip dummy_irq_chip;
  349. extern void
  350. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  351. irq_flow_handler_t handle, const char *name);
  352. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  353. irq_flow_handler_t handle)
  354. {
  355. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  356. }
  357. extern void
  358. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  359. const char *name);
  360. static inline void
  361. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  362. {
  363. __irq_set_handler(irq, handle, 0, NULL);
  364. }
  365. /*
  366. * Set a highlevel chained flow handler for a given IRQ.
  367. * (a chained handler is automatically enabled and set to
  368. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  369. */
  370. static inline void
  371. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  372. {
  373. __irq_set_handler(irq, handle, 1, NULL);
  374. }
  375. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  376. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  377. {
  378. irq_modify_status(irq, 0, set);
  379. }
  380. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  381. {
  382. irq_modify_status(irq, clr, 0);
  383. }
  384. static inline void irq_set_noprobe(unsigned int irq)
  385. {
  386. irq_modify_status(irq, 0, IRQ_NOPROBE);
  387. }
  388. static inline void irq_set_probe(unsigned int irq)
  389. {
  390. irq_modify_status(irq, IRQ_NOPROBE, 0);
  391. }
  392. static inline void irq_set_nothread(unsigned int irq)
  393. {
  394. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  395. }
  396. static inline void irq_set_thread(unsigned int irq)
  397. {
  398. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  399. }
  400. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  401. {
  402. if (nest)
  403. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  404. else
  405. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  406. }
  407. /* Handle dynamic irq creation and destruction */
  408. extern unsigned int create_irq_nr(unsigned int irq_want, int node);
  409. extern int create_irq(void);
  410. extern void destroy_irq(unsigned int irq);
  411. /*
  412. * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
  413. * irq_free_desc instead.
  414. */
  415. extern void dynamic_irq_cleanup(unsigned int irq);
  416. static inline void dynamic_irq_init(unsigned int irq)
  417. {
  418. dynamic_irq_cleanup(irq);
  419. }
  420. /* Set/get chip/data for an IRQ: */
  421. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  422. extern int irq_set_handler_data(unsigned int irq, void *data);
  423. extern int irq_set_chip_data(unsigned int irq, void *data);
  424. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  425. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  426. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  427. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  428. {
  429. struct irq_data *d = irq_get_irq_data(irq);
  430. return d ? d->chip : NULL;
  431. }
  432. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  433. {
  434. return d->chip;
  435. }
  436. static inline void *irq_get_chip_data(unsigned int irq)
  437. {
  438. struct irq_data *d = irq_get_irq_data(irq);
  439. return d ? d->chip_data : NULL;
  440. }
  441. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  442. {
  443. return d->chip_data;
  444. }
  445. static inline void *irq_get_handler_data(unsigned int irq)
  446. {
  447. struct irq_data *d = irq_get_irq_data(irq);
  448. return d ? d->handler_data : NULL;
  449. }
  450. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  451. {
  452. return d->handler_data;
  453. }
  454. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  455. {
  456. struct irq_data *d = irq_get_irq_data(irq);
  457. return d ? d->msi_desc : NULL;
  458. }
  459. static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
  460. {
  461. return d->msi_desc;
  462. }
  463. int irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node);
  464. void irq_free_descs(unsigned int irq, unsigned int cnt);
  465. int irq_reserve_irqs(unsigned int from, unsigned int cnt);
  466. static inline int irq_alloc_desc(int node)
  467. {
  468. return irq_alloc_descs(-1, 0, 1, node);
  469. }
  470. static inline int irq_alloc_desc_at(unsigned int at, int node)
  471. {
  472. return irq_alloc_descs(at, at, 1, node);
  473. }
  474. static inline int irq_alloc_desc_from(unsigned int from, int node)
  475. {
  476. return irq_alloc_descs(-1, from, 1, node);
  477. }
  478. static inline void irq_free_desc(unsigned int irq)
  479. {
  480. irq_free_descs(irq, 1);
  481. }
  482. static inline int irq_reserve_irq(unsigned int irq)
  483. {
  484. return irq_reserve_irqs(irq, 1);
  485. }
  486. #ifndef irq_reg_writel
  487. # define irq_reg_writel(val, addr) writel(val, addr)
  488. #endif
  489. #ifndef irq_reg_readl
  490. # define irq_reg_readl(addr) readl(addr)
  491. #endif
  492. /**
  493. * struct irq_chip_regs - register offsets for struct irq_gci
  494. * @enable: Enable register offset to reg_base
  495. * @disable: Disable register offset to reg_base
  496. * @mask: Mask register offset to reg_base
  497. * @ack: Ack register offset to reg_base
  498. * @eoi: Eoi register offset to reg_base
  499. * @type: Type configuration register offset to reg_base
  500. * @polarity: Polarity configuration register offset to reg_base
  501. */
  502. struct irq_chip_regs {
  503. unsigned long enable;
  504. unsigned long disable;
  505. unsigned long mask;
  506. unsigned long ack;
  507. unsigned long eoi;
  508. unsigned long type;
  509. unsigned long polarity;
  510. };
  511. /**
  512. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  513. * @chip: The real interrupt chip which provides the callbacks
  514. * @regs: Register offsets for this chip
  515. * @handler: Flow handler associated with this chip
  516. * @type: Chip can handle these flow types
  517. *
  518. * A irq_generic_chip can have several instances of irq_chip_type when
  519. * it requires different functions and register offsets for different
  520. * flow types.
  521. */
  522. struct irq_chip_type {
  523. struct irq_chip chip;
  524. struct irq_chip_regs regs;
  525. irq_flow_handler_t handler;
  526. u32 type;
  527. };
  528. /**
  529. * struct irq_chip_generic - Generic irq chip data structure
  530. * @lock: Lock to protect register and cache data access
  531. * @reg_base: Register base address (virtual)
  532. * @irq_base: Interrupt base nr for this chip
  533. * @irq_cnt: Number of interrupts handled by this chip
  534. * @mask_cache: Cached mask register
  535. * @type_cache: Cached type register
  536. * @polarity_cache: Cached polarity register
  537. * @wake_enabled: Interrupt can wakeup from suspend
  538. * @wake_active: Interrupt is marked as an wakeup from suspend source
  539. * @num_ct: Number of available irq_chip_type instances (usually 1)
  540. * @private: Private data for non generic chip callbacks
  541. * @list: List head for keeping track of instances
  542. * @chip_types: Array of interrupt irq_chip_types
  543. *
  544. * Note, that irq_chip_generic can have multiple irq_chip_type
  545. * implementations which can be associated to a particular irq line of
  546. * an irq_chip_generic instance. That allows to share and protect
  547. * state in an irq_chip_generic instance when we need to implement
  548. * different flow mechanisms (level/edge) for it.
  549. */
  550. struct irq_chip_generic {
  551. raw_spinlock_t lock;
  552. void __iomem *reg_base;
  553. unsigned int irq_base;
  554. unsigned int irq_cnt;
  555. u32 mask_cache;
  556. u32 type_cache;
  557. u32 polarity_cache;
  558. u32 wake_enabled;
  559. u32 wake_active;
  560. unsigned int num_ct;
  561. void *private;
  562. struct list_head list;
  563. struct irq_chip_type chip_types[0];
  564. };
  565. /**
  566. * enum irq_gc_flags - Initialization flags for generic irq chips
  567. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  568. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  569. * irq chips which need to call irq_set_wake() on
  570. * the parent irq. Usually GPIO implementations
  571. */
  572. enum irq_gc_flags {
  573. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  574. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  575. };
  576. /* Generic chip callback functions */
  577. void irq_gc_noop(struct irq_data *d);
  578. void irq_gc_mask_disable_reg(struct irq_data *d);
  579. void irq_gc_mask_set_bit(struct irq_data *d);
  580. void irq_gc_mask_clr_bit(struct irq_data *d);
  581. void irq_gc_unmask_enable_reg(struct irq_data *d);
  582. void irq_gc_ack_set_bit(struct irq_data *d);
  583. void irq_gc_ack_clr_bit(struct irq_data *d);
  584. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  585. void irq_gc_eoi(struct irq_data *d);
  586. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  587. /* Setup functions for irq_chip_generic */
  588. struct irq_chip_generic *
  589. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  590. void __iomem *reg_base, irq_flow_handler_t handler);
  591. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  592. enum irq_gc_flags flags, unsigned int clr,
  593. unsigned int set);
  594. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  595. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  596. unsigned int clr, unsigned int set);
  597. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  598. {
  599. return container_of(d->chip, struct irq_chip_type, chip);
  600. }
  601. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  602. #ifdef CONFIG_SMP
  603. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  604. {
  605. raw_spin_lock(&gc->lock);
  606. }
  607. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  608. {
  609. raw_spin_unlock(&gc->lock);
  610. }
  611. #else
  612. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  613. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  614. #endif
  615. #endif /* CONFIG_GENERIC_HARDIRQS */
  616. #endif /* !CONFIG_S390 */
  617. #endif /* _LINUX_IRQ_H */