intel_ringbuffer.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static int
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. int ret;
  54. #if WATCH_EXEC
  55. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  56. invalidate_domains, flush_domains);
  57. #endif
  58. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  59. invalidate_domains, flush_domains);
  60. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  61. /*
  62. * read/write caches:
  63. *
  64. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  65. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  66. * also flushed at 2d versus 3d pipeline switches.
  67. *
  68. * read-only caches:
  69. *
  70. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  71. * MI_READ_FLUSH is set, and is always flushed on 965.
  72. *
  73. * I915_GEM_DOMAIN_COMMAND may not exist?
  74. *
  75. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  76. * invalidated when MI_EXE_FLUSH is set.
  77. *
  78. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  79. * invalidated with every MI_FLUSH.
  80. *
  81. * TLBs:
  82. *
  83. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  84. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  85. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  86. * are flushed at any MI_FLUSH.
  87. */
  88. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  89. if ((invalidate_domains|flush_domains) &
  90. I915_GEM_DOMAIN_RENDER)
  91. cmd &= ~MI_NO_WRITE_FLUSH;
  92. if (INTEL_INFO(dev)->gen < 4) {
  93. /*
  94. * On the 965, the sampler cache always gets flushed
  95. * and this bit is reserved.
  96. */
  97. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  98. cmd |= MI_READ_FLUSH;
  99. }
  100. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  101. cmd |= MI_EXE_FLUSH;
  102. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  103. (IS_G4X(dev) || IS_GEN5(dev)))
  104. cmd |= MI_INVALIDATE_ISP;
  105. #if WATCH_EXEC
  106. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  107. #endif
  108. ret = intel_ring_begin(ring, 2);
  109. if (ret)
  110. return ret;
  111. intel_ring_emit(ring, cmd);
  112. intel_ring_emit(ring, MI_NOOP);
  113. intel_ring_advance(ring);
  114. }
  115. return 0;
  116. }
  117. static void ring_write_tail(struct intel_ring_buffer *ring,
  118. u32 value)
  119. {
  120. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  121. I915_WRITE_TAIL(ring, value);
  122. }
  123. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  124. {
  125. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  126. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  127. RING_ACTHD(ring->mmio_base) : ACTHD;
  128. return I915_READ(acthd_reg);
  129. }
  130. static int init_ring_common(struct intel_ring_buffer *ring)
  131. {
  132. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  133. struct drm_i915_gem_object *obj = ring->obj;
  134. u32 head;
  135. /* Stop the ring if it's running. */
  136. I915_WRITE_CTL(ring, 0);
  137. I915_WRITE_HEAD(ring, 0);
  138. ring->write_tail(ring, 0);
  139. /* Initialize the ring. */
  140. I915_WRITE_START(ring, obj->gtt_offset);
  141. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  142. /* G45 ring initialization fails to reset head to zero */
  143. if (head != 0) {
  144. DRM_DEBUG_KMS("%s head not reset to zero "
  145. "ctl %08x head %08x tail %08x start %08x\n",
  146. ring->name,
  147. I915_READ_CTL(ring),
  148. I915_READ_HEAD(ring),
  149. I915_READ_TAIL(ring),
  150. I915_READ_START(ring));
  151. I915_WRITE_HEAD(ring, 0);
  152. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  153. DRM_ERROR("failed to set %s head to zero "
  154. "ctl %08x head %08x tail %08x start %08x\n",
  155. ring->name,
  156. I915_READ_CTL(ring),
  157. I915_READ_HEAD(ring),
  158. I915_READ_TAIL(ring),
  159. I915_READ_START(ring));
  160. }
  161. }
  162. I915_WRITE_CTL(ring,
  163. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  164. | RING_REPORT_64K | RING_VALID);
  165. /* If the head is still not zero, the ring is dead */
  166. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  167. I915_READ_START(ring) != obj->gtt_offset ||
  168. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  169. DRM_ERROR("%s initialization failed "
  170. "ctl %08x head %08x tail %08x start %08x\n",
  171. ring->name,
  172. I915_READ_CTL(ring),
  173. I915_READ_HEAD(ring),
  174. I915_READ_TAIL(ring),
  175. I915_READ_START(ring));
  176. return -EIO;
  177. }
  178. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  179. i915_kernel_lost_context(ring->dev);
  180. else {
  181. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  182. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  183. ring->space = ring->head - (ring->tail + 8);
  184. if (ring->space < 0)
  185. ring->space += ring->size;
  186. }
  187. return 0;
  188. }
  189. /*
  190. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  191. * over cache flushing.
  192. */
  193. struct pipe_control {
  194. struct drm_i915_gem_object *obj;
  195. volatile u32 *cpu_page;
  196. u32 gtt_offset;
  197. };
  198. static int
  199. init_pipe_control(struct intel_ring_buffer *ring)
  200. {
  201. struct pipe_control *pc;
  202. struct drm_i915_gem_object *obj;
  203. int ret;
  204. if (ring->private)
  205. return 0;
  206. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  207. if (!pc)
  208. return -ENOMEM;
  209. obj = i915_gem_alloc_object(ring->dev, 4096);
  210. if (obj == NULL) {
  211. DRM_ERROR("Failed to allocate seqno page\n");
  212. ret = -ENOMEM;
  213. goto err;
  214. }
  215. obj->agp_type = AGP_USER_CACHED_MEMORY;
  216. ret = i915_gem_object_pin(obj, 4096, true);
  217. if (ret)
  218. goto err_unref;
  219. pc->gtt_offset = obj->gtt_offset;
  220. pc->cpu_page = kmap(obj->pages[0]);
  221. if (pc->cpu_page == NULL)
  222. goto err_unpin;
  223. pc->obj = obj;
  224. ring->private = pc;
  225. return 0;
  226. err_unpin:
  227. i915_gem_object_unpin(obj);
  228. err_unref:
  229. drm_gem_object_unreference(&obj->base);
  230. err:
  231. kfree(pc);
  232. return ret;
  233. }
  234. static void
  235. cleanup_pipe_control(struct intel_ring_buffer *ring)
  236. {
  237. struct pipe_control *pc = ring->private;
  238. struct drm_i915_gem_object *obj;
  239. if (!ring->private)
  240. return;
  241. obj = pc->obj;
  242. kunmap(obj->pages[0]);
  243. i915_gem_object_unpin(obj);
  244. drm_gem_object_unreference(&obj->base);
  245. kfree(pc);
  246. ring->private = NULL;
  247. }
  248. static int init_render_ring(struct intel_ring_buffer *ring)
  249. {
  250. struct drm_device *dev = ring->dev;
  251. struct drm_i915_private *dev_priv = dev->dev_private;
  252. int ret = init_ring_common(ring);
  253. if (INTEL_INFO(dev)->gen > 3) {
  254. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  255. if (IS_GEN6(dev))
  256. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  257. I915_WRITE(MI_MODE, mode);
  258. }
  259. if (INTEL_INFO(dev)->gen >= 6) {
  260. } else if (IS_GEN5(dev)) {
  261. ret = init_pipe_control(ring);
  262. if (ret)
  263. return ret;
  264. }
  265. return ret;
  266. }
  267. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  268. {
  269. if (!ring->private)
  270. return;
  271. cleanup_pipe_control(ring);
  272. }
  273. static void
  274. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  275. {
  276. struct drm_device *dev = ring->dev;
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. int id;
  279. /*
  280. * cs -> 1 = vcs, 0 = bcs
  281. * vcs -> 1 = bcs, 0 = cs,
  282. * bcs -> 1 = cs, 0 = vcs.
  283. */
  284. id = ring - dev_priv->ring;
  285. id += 2 - i;
  286. id %= 3;
  287. intel_ring_emit(ring,
  288. MI_SEMAPHORE_MBOX |
  289. MI_SEMAPHORE_REGISTER |
  290. MI_SEMAPHORE_UPDATE);
  291. intel_ring_emit(ring, seqno);
  292. intel_ring_emit(ring,
  293. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  294. }
  295. static int
  296. gen6_add_request(struct intel_ring_buffer *ring,
  297. u32 *result)
  298. {
  299. u32 seqno;
  300. int ret;
  301. ret = intel_ring_begin(ring, 10);
  302. if (ret)
  303. return ret;
  304. seqno = i915_gem_get_seqno(ring->dev);
  305. update_semaphore(ring, 0, seqno);
  306. update_semaphore(ring, 1, seqno);
  307. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  308. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  309. intel_ring_emit(ring, seqno);
  310. intel_ring_emit(ring, MI_USER_INTERRUPT);
  311. intel_ring_advance(ring);
  312. *result = seqno;
  313. return 0;
  314. }
  315. int
  316. intel_ring_sync(struct intel_ring_buffer *ring,
  317. struct intel_ring_buffer *to,
  318. u32 seqno)
  319. {
  320. int ret;
  321. ret = intel_ring_begin(ring, 4);
  322. if (ret)
  323. return ret;
  324. intel_ring_emit(ring,
  325. MI_SEMAPHORE_MBOX |
  326. MI_SEMAPHORE_REGISTER |
  327. intel_ring_sync_index(ring, to) << 17 |
  328. MI_SEMAPHORE_COMPARE);
  329. intel_ring_emit(ring, seqno);
  330. intel_ring_emit(ring, 0);
  331. intel_ring_emit(ring, MI_NOOP);
  332. intel_ring_advance(ring);
  333. return 0;
  334. }
  335. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  336. do { \
  337. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  338. PIPE_CONTROL_DEPTH_STALL | 2); \
  339. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  340. intel_ring_emit(ring__, 0); \
  341. intel_ring_emit(ring__, 0); \
  342. } while (0)
  343. static int
  344. pc_render_add_request(struct intel_ring_buffer *ring,
  345. u32 *result)
  346. {
  347. struct drm_device *dev = ring->dev;
  348. u32 seqno = i915_gem_get_seqno(dev);
  349. struct pipe_control *pc = ring->private;
  350. u32 scratch_addr = pc->gtt_offset + 128;
  351. int ret;
  352. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  353. * incoherent with writes to memory, i.e. completely fubar,
  354. * so we need to use PIPE_NOTIFY instead.
  355. *
  356. * However, we also need to workaround the qword write
  357. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  358. * memory before requesting an interrupt.
  359. */
  360. ret = intel_ring_begin(ring, 32);
  361. if (ret)
  362. return ret;
  363. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  364. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  365. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  366. intel_ring_emit(ring, seqno);
  367. intel_ring_emit(ring, 0);
  368. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  369. scratch_addr += 128; /* write to separate cachelines */
  370. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  371. scratch_addr += 128;
  372. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  373. scratch_addr += 128;
  374. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  375. scratch_addr += 128;
  376. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  377. scratch_addr += 128;
  378. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  379. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  380. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  381. PIPE_CONTROL_NOTIFY);
  382. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  383. intel_ring_emit(ring, seqno);
  384. intel_ring_emit(ring, 0);
  385. intel_ring_advance(ring);
  386. *result = seqno;
  387. return 0;
  388. }
  389. static int
  390. render_ring_add_request(struct intel_ring_buffer *ring,
  391. u32 *result)
  392. {
  393. struct drm_device *dev = ring->dev;
  394. u32 seqno = i915_gem_get_seqno(dev);
  395. int ret;
  396. ret = intel_ring_begin(ring, 4);
  397. if (ret)
  398. return ret;
  399. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  400. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  401. intel_ring_emit(ring, seqno);
  402. intel_ring_emit(ring, MI_USER_INTERRUPT);
  403. intel_ring_advance(ring);
  404. *result = seqno;
  405. return 0;
  406. }
  407. static u32
  408. ring_get_seqno(struct intel_ring_buffer *ring)
  409. {
  410. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  411. }
  412. static u32
  413. pc_render_get_seqno(struct intel_ring_buffer *ring)
  414. {
  415. struct pipe_control *pc = ring->private;
  416. return pc->cpu_page[0];
  417. }
  418. static void
  419. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  420. {
  421. dev_priv->gt_irq_mask &= ~mask;
  422. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  423. POSTING_READ(GTIMR);
  424. }
  425. static void
  426. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  427. {
  428. dev_priv->gt_irq_mask |= mask;
  429. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  430. POSTING_READ(GTIMR);
  431. }
  432. static void
  433. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  434. {
  435. dev_priv->irq_mask &= ~mask;
  436. I915_WRITE(IMR, dev_priv->irq_mask);
  437. POSTING_READ(IMR);
  438. }
  439. static void
  440. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  441. {
  442. dev_priv->irq_mask |= mask;
  443. I915_WRITE(IMR, dev_priv->irq_mask);
  444. POSTING_READ(IMR);
  445. }
  446. static bool
  447. render_ring_get_irq(struct intel_ring_buffer *ring)
  448. {
  449. struct drm_device *dev = ring->dev;
  450. drm_i915_private_t *dev_priv = dev->dev_private;
  451. if (!dev->irq_enabled)
  452. return false;
  453. spin_lock(&ring->irq_lock);
  454. if (ring->irq_refcount++ == 0) {
  455. if (HAS_PCH_SPLIT(dev))
  456. ironlake_enable_irq(dev_priv,
  457. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  458. else
  459. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  460. }
  461. spin_unlock(&ring->irq_lock);
  462. return true;
  463. }
  464. static void
  465. render_ring_put_irq(struct intel_ring_buffer *ring)
  466. {
  467. struct drm_device *dev = ring->dev;
  468. drm_i915_private_t *dev_priv = dev->dev_private;
  469. spin_lock(&ring->irq_lock);
  470. if (--ring->irq_refcount == 0) {
  471. if (HAS_PCH_SPLIT(dev))
  472. ironlake_disable_irq(dev_priv,
  473. GT_USER_INTERRUPT |
  474. GT_PIPE_NOTIFY);
  475. else
  476. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  477. }
  478. spin_unlock(&ring->irq_lock);
  479. }
  480. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  481. {
  482. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  483. u32 mmio = IS_GEN6(ring->dev) ?
  484. RING_HWS_PGA_GEN6(ring->mmio_base) :
  485. RING_HWS_PGA(ring->mmio_base);
  486. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  487. POSTING_READ(mmio);
  488. }
  489. static int
  490. bsd_ring_flush(struct intel_ring_buffer *ring,
  491. u32 invalidate_domains,
  492. u32 flush_domains)
  493. {
  494. int ret;
  495. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  496. return 0;
  497. ret = intel_ring_begin(ring, 2);
  498. if (ret)
  499. return ret;
  500. intel_ring_emit(ring, MI_FLUSH);
  501. intel_ring_emit(ring, MI_NOOP);
  502. intel_ring_advance(ring);
  503. return 0;
  504. }
  505. static int
  506. ring_add_request(struct intel_ring_buffer *ring,
  507. u32 *result)
  508. {
  509. u32 seqno;
  510. int ret;
  511. ret = intel_ring_begin(ring, 4);
  512. if (ret)
  513. return ret;
  514. seqno = i915_gem_get_seqno(ring->dev);
  515. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  516. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  517. intel_ring_emit(ring, seqno);
  518. intel_ring_emit(ring, MI_USER_INTERRUPT);
  519. intel_ring_advance(ring);
  520. *result = seqno;
  521. return 0;
  522. }
  523. static bool
  524. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  525. {
  526. struct drm_device *dev = ring->dev;
  527. drm_i915_private_t *dev_priv = dev->dev_private;
  528. if (!dev->irq_enabled)
  529. return false;
  530. spin_lock(&ring->irq_lock);
  531. if (ring->irq_refcount++ == 0)
  532. ironlake_enable_irq(dev_priv, flag);
  533. spin_unlock(&ring->irq_lock);
  534. return true;
  535. }
  536. static void
  537. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  538. {
  539. struct drm_device *dev = ring->dev;
  540. drm_i915_private_t *dev_priv = dev->dev_private;
  541. spin_lock(&ring->irq_lock);
  542. if (--ring->irq_refcount == 0)
  543. ironlake_disable_irq(dev_priv, flag);
  544. spin_unlock(&ring->irq_lock);
  545. }
  546. static bool
  547. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  548. {
  549. struct drm_device *dev = ring->dev;
  550. drm_i915_private_t *dev_priv = dev->dev_private;
  551. if (!dev->irq_enabled)
  552. return false;
  553. spin_lock(&ring->irq_lock);
  554. if (ring->irq_refcount++ == 0) {
  555. ring->irq_mask &= ~rflag;
  556. I915_WRITE_IMR(ring, ring->irq_mask);
  557. ironlake_enable_irq(dev_priv, gflag);
  558. }
  559. spin_unlock(&ring->irq_lock);
  560. return true;
  561. }
  562. static void
  563. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  564. {
  565. struct drm_device *dev = ring->dev;
  566. drm_i915_private_t *dev_priv = dev->dev_private;
  567. spin_lock(&ring->irq_lock);
  568. if (--ring->irq_refcount == 0) {
  569. ring->irq_mask |= rflag;
  570. I915_WRITE_IMR(ring, ring->irq_mask);
  571. ironlake_disable_irq(dev_priv, gflag);
  572. }
  573. spin_unlock(&ring->irq_lock);
  574. }
  575. static bool
  576. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  577. {
  578. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  579. }
  580. static void
  581. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  582. {
  583. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  584. }
  585. static int
  586. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  587. {
  588. int ret;
  589. ret = intel_ring_begin(ring, 2);
  590. if (ret)
  591. return ret;
  592. intel_ring_emit(ring,
  593. MI_BATCH_BUFFER_START | (2 << 6) |
  594. MI_BATCH_NON_SECURE_I965);
  595. intel_ring_emit(ring, offset);
  596. intel_ring_advance(ring);
  597. return 0;
  598. }
  599. static int
  600. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  601. u32 offset, u32 len)
  602. {
  603. struct drm_device *dev = ring->dev;
  604. drm_i915_private_t *dev_priv = dev->dev_private;
  605. int ret;
  606. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  607. if (IS_I830(dev) || IS_845G(dev)) {
  608. ret = intel_ring_begin(ring, 4);
  609. if (ret)
  610. return ret;
  611. intel_ring_emit(ring, MI_BATCH_BUFFER);
  612. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  613. intel_ring_emit(ring, offset + len - 8);
  614. intel_ring_emit(ring, 0);
  615. } else {
  616. ret = intel_ring_begin(ring, 2);
  617. if (ret)
  618. return ret;
  619. if (INTEL_INFO(dev)->gen >= 4) {
  620. intel_ring_emit(ring,
  621. MI_BATCH_BUFFER_START | (2 << 6) |
  622. MI_BATCH_NON_SECURE_I965);
  623. intel_ring_emit(ring, offset);
  624. } else {
  625. intel_ring_emit(ring,
  626. MI_BATCH_BUFFER_START | (2 << 6));
  627. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  628. }
  629. }
  630. intel_ring_advance(ring);
  631. return 0;
  632. }
  633. static void cleanup_status_page(struct intel_ring_buffer *ring)
  634. {
  635. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  636. struct drm_i915_gem_object *obj;
  637. obj = ring->status_page.obj;
  638. if (obj == NULL)
  639. return;
  640. kunmap(obj->pages[0]);
  641. i915_gem_object_unpin(obj);
  642. drm_gem_object_unreference(&obj->base);
  643. ring->status_page.obj = NULL;
  644. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  645. }
  646. static int init_status_page(struct intel_ring_buffer *ring)
  647. {
  648. struct drm_device *dev = ring->dev;
  649. drm_i915_private_t *dev_priv = dev->dev_private;
  650. struct drm_i915_gem_object *obj;
  651. int ret;
  652. obj = i915_gem_alloc_object(dev, 4096);
  653. if (obj == NULL) {
  654. DRM_ERROR("Failed to allocate status page\n");
  655. ret = -ENOMEM;
  656. goto err;
  657. }
  658. obj->agp_type = AGP_USER_CACHED_MEMORY;
  659. ret = i915_gem_object_pin(obj, 4096, true);
  660. if (ret != 0) {
  661. goto err_unref;
  662. }
  663. ring->status_page.gfx_addr = obj->gtt_offset;
  664. ring->status_page.page_addr = kmap(obj->pages[0]);
  665. if (ring->status_page.page_addr == NULL) {
  666. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  667. goto err_unpin;
  668. }
  669. ring->status_page.obj = obj;
  670. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  671. intel_ring_setup_status_page(ring);
  672. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  673. ring->name, ring->status_page.gfx_addr);
  674. return 0;
  675. err_unpin:
  676. i915_gem_object_unpin(obj);
  677. err_unref:
  678. drm_gem_object_unreference(&obj->base);
  679. err:
  680. return ret;
  681. }
  682. int intel_init_ring_buffer(struct drm_device *dev,
  683. struct intel_ring_buffer *ring)
  684. {
  685. struct drm_i915_gem_object *obj;
  686. int ret;
  687. ring->dev = dev;
  688. INIT_LIST_HEAD(&ring->active_list);
  689. INIT_LIST_HEAD(&ring->request_list);
  690. INIT_LIST_HEAD(&ring->gpu_write_list);
  691. spin_lock_init(&ring->irq_lock);
  692. ring->irq_mask = ~0;
  693. if (I915_NEED_GFX_HWS(dev)) {
  694. ret = init_status_page(ring);
  695. if (ret)
  696. return ret;
  697. }
  698. obj = i915_gem_alloc_object(dev, ring->size);
  699. if (obj == NULL) {
  700. DRM_ERROR("Failed to allocate ringbuffer\n");
  701. ret = -ENOMEM;
  702. goto err_hws;
  703. }
  704. ring->obj = obj;
  705. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  706. if (ret)
  707. goto err_unref;
  708. ring->map.size = ring->size;
  709. ring->map.offset = dev->agp->base + obj->gtt_offset;
  710. ring->map.type = 0;
  711. ring->map.flags = 0;
  712. ring->map.mtrr = 0;
  713. drm_core_ioremap_wc(&ring->map, dev);
  714. if (ring->map.handle == NULL) {
  715. DRM_ERROR("Failed to map ringbuffer.\n");
  716. ret = -EINVAL;
  717. goto err_unpin;
  718. }
  719. ring->virtual_start = ring->map.handle;
  720. ret = ring->init(ring);
  721. if (ret)
  722. goto err_unmap;
  723. /* Workaround an erratum on the i830 which causes a hang if
  724. * the TAIL pointer points to within the last 2 cachelines
  725. * of the buffer.
  726. */
  727. ring->effective_size = ring->size;
  728. if (IS_I830(ring->dev))
  729. ring->effective_size -= 128;
  730. return 0;
  731. err_unmap:
  732. drm_core_ioremapfree(&ring->map, dev);
  733. err_unpin:
  734. i915_gem_object_unpin(obj);
  735. err_unref:
  736. drm_gem_object_unreference(&obj->base);
  737. ring->obj = NULL;
  738. err_hws:
  739. cleanup_status_page(ring);
  740. return ret;
  741. }
  742. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  743. {
  744. struct drm_i915_private *dev_priv;
  745. int ret;
  746. if (ring->obj == NULL)
  747. return;
  748. /* Disable the ring buffer. The ring must be idle at this point */
  749. dev_priv = ring->dev->dev_private;
  750. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  751. I915_WRITE_CTL(ring, 0);
  752. drm_core_ioremapfree(&ring->map, ring->dev);
  753. i915_gem_object_unpin(ring->obj);
  754. drm_gem_object_unreference(&ring->obj->base);
  755. ring->obj = NULL;
  756. if (ring->cleanup)
  757. ring->cleanup(ring);
  758. cleanup_status_page(ring);
  759. }
  760. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  761. {
  762. unsigned int *virt;
  763. int rem = ring->size - ring->tail;
  764. if (ring->space < rem) {
  765. int ret = intel_wait_ring_buffer(ring, rem);
  766. if (ret)
  767. return ret;
  768. }
  769. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  770. rem /= 8;
  771. while (rem--) {
  772. *virt++ = MI_NOOP;
  773. *virt++ = MI_NOOP;
  774. }
  775. ring->tail = 0;
  776. ring->space = ring->head - 8;
  777. return 0;
  778. }
  779. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  780. {
  781. struct drm_device *dev = ring->dev;
  782. struct drm_i915_private *dev_priv = dev->dev_private;
  783. unsigned long end;
  784. u32 head;
  785. trace_i915_ring_wait_begin (dev);
  786. end = jiffies + 3 * HZ;
  787. do {
  788. /* If the reported head position has wrapped or hasn't advanced,
  789. * fallback to the slow and accurate path.
  790. */
  791. head = intel_read_status_page(ring, 4);
  792. if (head < ring->actual_head)
  793. head = I915_READ_HEAD(ring);
  794. ring->actual_head = head;
  795. ring->head = head & HEAD_ADDR;
  796. ring->space = ring->head - (ring->tail + 8);
  797. if (ring->space < 0)
  798. ring->space += ring->size;
  799. if (ring->space >= n) {
  800. trace_i915_ring_wait_end(dev);
  801. return 0;
  802. }
  803. if (dev->primary->master) {
  804. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  805. if (master_priv->sarea_priv)
  806. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  807. }
  808. msleep(1);
  809. if (atomic_read(&dev_priv->mm.wedged))
  810. return -EAGAIN;
  811. } while (!time_after(jiffies, end));
  812. trace_i915_ring_wait_end (dev);
  813. return -EBUSY;
  814. }
  815. int intel_ring_begin(struct intel_ring_buffer *ring,
  816. int num_dwords)
  817. {
  818. int n = 4*num_dwords;
  819. int ret;
  820. if (unlikely(ring->tail + n > ring->effective_size)) {
  821. ret = intel_wrap_ring_buffer(ring);
  822. if (unlikely(ret))
  823. return ret;
  824. }
  825. if (unlikely(ring->space < n)) {
  826. ret = intel_wait_ring_buffer(ring, n);
  827. if (unlikely(ret))
  828. return ret;
  829. }
  830. ring->space -= n;
  831. return 0;
  832. }
  833. void intel_ring_advance(struct intel_ring_buffer *ring)
  834. {
  835. ring->tail &= ring->size - 1;
  836. ring->write_tail(ring, ring->tail);
  837. }
  838. static const struct intel_ring_buffer render_ring = {
  839. .name = "render ring",
  840. .id = RING_RENDER,
  841. .mmio_base = RENDER_RING_BASE,
  842. .size = 32 * PAGE_SIZE,
  843. .init = init_render_ring,
  844. .write_tail = ring_write_tail,
  845. .flush = render_ring_flush,
  846. .add_request = render_ring_add_request,
  847. .get_seqno = ring_get_seqno,
  848. .irq_get = render_ring_get_irq,
  849. .irq_put = render_ring_put_irq,
  850. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  851. .cleanup = render_ring_cleanup,
  852. };
  853. /* ring buffer for bit-stream decoder */
  854. static const struct intel_ring_buffer bsd_ring = {
  855. .name = "bsd ring",
  856. .id = RING_BSD,
  857. .mmio_base = BSD_RING_BASE,
  858. .size = 32 * PAGE_SIZE,
  859. .init = init_ring_common,
  860. .write_tail = ring_write_tail,
  861. .flush = bsd_ring_flush,
  862. .add_request = ring_add_request,
  863. .get_seqno = ring_get_seqno,
  864. .irq_get = bsd_ring_get_irq,
  865. .irq_put = bsd_ring_put_irq,
  866. .dispatch_execbuffer = ring_dispatch_execbuffer,
  867. };
  868. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  869. u32 value)
  870. {
  871. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  872. /* Every tail move must follow the sequence below */
  873. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  874. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  875. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  876. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  877. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  878. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  879. 50))
  880. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  881. I915_WRITE_TAIL(ring, value);
  882. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  883. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  884. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  885. }
  886. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  887. u32 invalidate_domains,
  888. u32 flush_domains)
  889. {
  890. int ret;
  891. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  892. return 0;
  893. ret = intel_ring_begin(ring, 4);
  894. if (ret)
  895. return ret;
  896. intel_ring_emit(ring, MI_FLUSH_DW);
  897. intel_ring_emit(ring, 0);
  898. intel_ring_emit(ring, 0);
  899. intel_ring_emit(ring, 0);
  900. intel_ring_advance(ring);
  901. return 0;
  902. }
  903. static int
  904. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  905. u32 offset, u32 len)
  906. {
  907. int ret;
  908. ret = intel_ring_begin(ring, 2);
  909. if (ret)
  910. return ret;
  911. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  912. /* bit0-7 is the length on GEN6+ */
  913. intel_ring_emit(ring, offset);
  914. intel_ring_advance(ring);
  915. return 0;
  916. }
  917. static bool
  918. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  919. {
  920. return gen6_ring_get_irq(ring,
  921. GT_USER_INTERRUPT,
  922. GEN6_RENDER_USER_INTERRUPT);
  923. }
  924. static void
  925. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  926. {
  927. return gen6_ring_put_irq(ring,
  928. GT_USER_INTERRUPT,
  929. GEN6_RENDER_USER_INTERRUPT);
  930. }
  931. static bool
  932. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  933. {
  934. return gen6_ring_get_irq(ring,
  935. GT_GEN6_BSD_USER_INTERRUPT,
  936. GEN6_BSD_USER_INTERRUPT);
  937. }
  938. static void
  939. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  940. {
  941. return gen6_ring_put_irq(ring,
  942. GT_GEN6_BSD_USER_INTERRUPT,
  943. GEN6_BSD_USER_INTERRUPT);
  944. }
  945. /* ring buffer for Video Codec for Gen6+ */
  946. static const struct intel_ring_buffer gen6_bsd_ring = {
  947. .name = "gen6 bsd ring",
  948. .id = RING_BSD,
  949. .mmio_base = GEN6_BSD_RING_BASE,
  950. .size = 32 * PAGE_SIZE,
  951. .init = init_ring_common,
  952. .write_tail = gen6_bsd_ring_write_tail,
  953. .flush = gen6_ring_flush,
  954. .add_request = gen6_add_request,
  955. .get_seqno = ring_get_seqno,
  956. .irq_get = gen6_bsd_ring_get_irq,
  957. .irq_put = gen6_bsd_ring_put_irq,
  958. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  959. };
  960. /* Blitter support (SandyBridge+) */
  961. static bool
  962. blt_ring_get_irq(struct intel_ring_buffer *ring)
  963. {
  964. return gen6_ring_get_irq(ring,
  965. GT_BLT_USER_INTERRUPT,
  966. GEN6_BLITTER_USER_INTERRUPT);
  967. }
  968. static void
  969. blt_ring_put_irq(struct intel_ring_buffer *ring)
  970. {
  971. gen6_ring_put_irq(ring,
  972. GT_BLT_USER_INTERRUPT,
  973. GEN6_BLITTER_USER_INTERRUPT);
  974. }
  975. /* Workaround for some stepping of SNB,
  976. * each time when BLT engine ring tail moved,
  977. * the first command in the ring to be parsed
  978. * should be MI_BATCH_BUFFER_START
  979. */
  980. #define NEED_BLT_WORKAROUND(dev) \
  981. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  982. static inline struct drm_i915_gem_object *
  983. to_blt_workaround(struct intel_ring_buffer *ring)
  984. {
  985. return ring->private;
  986. }
  987. static int blt_ring_init(struct intel_ring_buffer *ring)
  988. {
  989. if (NEED_BLT_WORKAROUND(ring->dev)) {
  990. struct drm_i915_gem_object *obj;
  991. u32 *ptr;
  992. int ret;
  993. obj = i915_gem_alloc_object(ring->dev, 4096);
  994. if (obj == NULL)
  995. return -ENOMEM;
  996. ret = i915_gem_object_pin(obj, 4096, true);
  997. if (ret) {
  998. drm_gem_object_unreference(&obj->base);
  999. return ret;
  1000. }
  1001. ptr = kmap(obj->pages[0]);
  1002. *ptr++ = MI_BATCH_BUFFER_END;
  1003. *ptr++ = MI_NOOP;
  1004. kunmap(obj->pages[0]);
  1005. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1006. if (ret) {
  1007. i915_gem_object_unpin(obj);
  1008. drm_gem_object_unreference(&obj->base);
  1009. return ret;
  1010. }
  1011. ring->private = obj;
  1012. }
  1013. return init_ring_common(ring);
  1014. }
  1015. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1016. int num_dwords)
  1017. {
  1018. if (ring->private) {
  1019. int ret = intel_ring_begin(ring, num_dwords+2);
  1020. if (ret)
  1021. return ret;
  1022. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1023. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1024. return 0;
  1025. } else
  1026. return intel_ring_begin(ring, 4);
  1027. }
  1028. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1029. u32 invalidate_domains,
  1030. u32 flush_domains)
  1031. {
  1032. int ret;
  1033. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  1034. return 0;
  1035. ret = blt_ring_begin(ring, 4);
  1036. if (ret)
  1037. return ret;
  1038. intel_ring_emit(ring, MI_FLUSH_DW);
  1039. intel_ring_emit(ring, 0);
  1040. intel_ring_emit(ring, 0);
  1041. intel_ring_emit(ring, 0);
  1042. intel_ring_advance(ring);
  1043. return 0;
  1044. }
  1045. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1046. {
  1047. if (!ring->private)
  1048. return;
  1049. i915_gem_object_unpin(ring->private);
  1050. drm_gem_object_unreference(ring->private);
  1051. ring->private = NULL;
  1052. }
  1053. static const struct intel_ring_buffer gen6_blt_ring = {
  1054. .name = "blt ring",
  1055. .id = RING_BLT,
  1056. .mmio_base = BLT_RING_BASE,
  1057. .size = 32 * PAGE_SIZE,
  1058. .init = blt_ring_init,
  1059. .write_tail = ring_write_tail,
  1060. .flush = blt_ring_flush,
  1061. .add_request = gen6_add_request,
  1062. .get_seqno = ring_get_seqno,
  1063. .irq_get = blt_ring_get_irq,
  1064. .irq_put = blt_ring_put_irq,
  1065. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1066. .cleanup = blt_ring_cleanup,
  1067. };
  1068. int intel_init_render_ring_buffer(struct drm_device *dev)
  1069. {
  1070. drm_i915_private_t *dev_priv = dev->dev_private;
  1071. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1072. *ring = render_ring;
  1073. if (INTEL_INFO(dev)->gen >= 6) {
  1074. ring->add_request = gen6_add_request;
  1075. ring->irq_get = gen6_render_ring_get_irq;
  1076. ring->irq_put = gen6_render_ring_put_irq;
  1077. } else if (IS_GEN5(dev)) {
  1078. ring->add_request = pc_render_add_request;
  1079. ring->get_seqno = pc_render_get_seqno;
  1080. }
  1081. if (!I915_NEED_GFX_HWS(dev)) {
  1082. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1083. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1084. }
  1085. return intel_init_ring_buffer(dev, ring);
  1086. }
  1087. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1088. {
  1089. drm_i915_private_t *dev_priv = dev->dev_private;
  1090. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1091. if (IS_GEN6(dev))
  1092. *ring = gen6_bsd_ring;
  1093. else
  1094. *ring = bsd_ring;
  1095. return intel_init_ring_buffer(dev, ring);
  1096. }
  1097. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1098. {
  1099. drm_i915_private_t *dev_priv = dev->dev_private;
  1100. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1101. *ring = gen6_blt_ring;
  1102. return intel_init_ring_buffer(dev, ring);
  1103. }