sky2.c 122 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.22"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. #define TX_RING_SIZE 512
  60. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  61. #define TX_MIN_PENDING 64
  62. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  63. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  64. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  65. #define TX_WATCHDOG (5 * HZ)
  66. #define NAPI_WEIGHT 64
  67. #define PHY_RETRIES 1000
  68. #define SKY2_EEPROM_MAGIC 0x9955aabb
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { 0 }
  124. };
  125. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  126. /* Avoid conditionals by using array */
  127. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  128. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  129. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  130. static void sky2_set_multicast(struct net_device *dev);
  131. /* Access to PHY via serial interconnect */
  132. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_DATA, val);
  136. gma_write16(hw, port, GM_SMI_CTRL,
  137. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  138. for (i = 0; i < PHY_RETRIES; i++) {
  139. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  140. if (ctrl == 0xffff)
  141. goto io_error;
  142. if (!(ctrl & GM_SMI_CT_BUSY))
  143. return 0;
  144. udelay(10);
  145. }
  146. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  147. return -ETIMEDOUT;
  148. io_error:
  149. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  150. return -EIO;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  159. if (ctrl == 0xffff)
  160. goto io_error;
  161. if (ctrl & GM_SMI_CT_RD_VAL) {
  162. *val = gma_read16(hw, port, GM_SMI_DATA);
  163. return 0;
  164. }
  165. udelay(10);
  166. }
  167. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  168. return -ETIMEDOUT;
  169. io_error:
  170. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  171. return -EIO;
  172. }
  173. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  174. {
  175. u16 v;
  176. __gm_phy_read(hw, port, reg, &v);
  177. return v;
  178. }
  179. static void sky2_power_on(struct sky2_hw *hw)
  180. {
  181. /* switch power to VCC (WA for VAUX problem) */
  182. sky2_write8(hw, B0_POWER_CTRL,
  183. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  184. /* disable Core Clock Division, */
  185. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  187. /* enable bits are inverted */
  188. sky2_write8(hw, B2_Y2_CLK_GATE,
  189. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  190. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  191. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  192. else
  193. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  194. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  195. u32 reg;
  196. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  197. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  198. /* set all bits to 0 except bits 15..12 and 8 */
  199. reg &= P_ASPM_CONTROL_MSK;
  200. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  202. /* set all bits to 0 except bits 28 & 27 */
  203. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  205. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  206. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  207. reg = sky2_read32(hw, B2_GP_IO);
  208. reg |= GLB_GPIO_STAT_RACE_DIS;
  209. sky2_write32(hw, B2_GP_IO, reg);
  210. sky2_read32(hw, B2_GP_IO);
  211. }
  212. }
  213. static void sky2_power_aux(struct sky2_hw *hw)
  214. {
  215. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  216. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  217. else
  218. /* enable bits are inverted */
  219. sky2_write8(hw, B2_Y2_CLK_GATE,
  220. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  221. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  222. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  223. /* switch power to VAUX */
  224. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  225. sky2_write8(hw, B0_POWER_CTRL,
  226. (PC_VAUX_ENA | PC_VCC_ENA |
  227. PC_VAUX_ON | PC_VCC_OFF));
  228. }
  229. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  230. {
  231. u16 reg;
  232. /* disable all GMAC IRQ's */
  233. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  234. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  235. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  237. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  238. reg = gma_read16(hw, port, GM_RX_CTRL);
  239. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  240. gma_write16(hw, port, GM_RX_CTRL, reg);
  241. }
  242. /* flow control to advertise bits */
  243. static const u16 copper_fc_adv[] = {
  244. [FC_NONE] = 0,
  245. [FC_TX] = PHY_M_AN_ASP,
  246. [FC_RX] = PHY_M_AN_PC,
  247. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  248. };
  249. /* flow control to advertise bits when using 1000BaseX */
  250. static const u16 fiber_fc_adv[] = {
  251. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  252. [FC_TX] = PHY_M_P_ASYM_MD_X,
  253. [FC_RX] = PHY_M_P_SYM_MD_X,
  254. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  255. };
  256. /* flow control to GMA disable bits */
  257. static const u16 gm_fc_disable[] = {
  258. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  259. [FC_TX] = GM_GPCR_FC_RX_DIS,
  260. [FC_RX] = GM_GPCR_FC_TX_DIS,
  261. [FC_BOTH] = 0,
  262. };
  263. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  264. {
  265. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  266. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  267. if (sky2->autoneg == AUTONEG_ENABLE &&
  268. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  269. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  270. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  271. PHY_M_EC_MAC_S_MSK);
  272. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  273. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  274. if (hw->chip_id == CHIP_ID_YUKON_EC)
  275. /* set downshift counter to 3x and enable downshift */
  276. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  277. else
  278. /* set master & slave downshift counter to 1x */
  279. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  280. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  281. }
  282. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  283. if (sky2_is_copper(hw)) {
  284. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  285. /* enable automatic crossover */
  286. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  287. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  288. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  289. u16 spec;
  290. /* Enable Class A driver for FE+ A0 */
  291. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  292. spec |= PHY_M_FESC_SEL_CL_A;
  293. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  294. }
  295. } else {
  296. /* disable energy detect */
  297. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  298. /* enable automatic crossover */
  299. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  300. /* downshift on PHY 88E1112 and 88E1149 is changed */
  301. if (sky2->autoneg == AUTONEG_ENABLE
  302. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  303. /* set downshift counter to 3x and enable downshift */
  304. ctrl &= ~PHY_M_PC_DSC_MSK;
  305. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  306. }
  307. }
  308. } else {
  309. /* workaround for deviation #4.88 (CRC errors) */
  310. /* disable Automatic Crossover */
  311. ctrl &= ~PHY_M_PC_MDIX_MSK;
  312. }
  313. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  314. /* special setup for PHY 88E1112 Fiber */
  315. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  316. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  317. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  318. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  319. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  320. ctrl &= ~PHY_M_MAC_MD_MSK;
  321. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. if (hw->pmd_type == 'P') {
  324. /* select page 1 to access Fiber registers */
  325. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  326. /* for SFP-module set SIGDET polarity to low */
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl |= PHY_M_FIB_SIGD_POL;
  329. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  330. }
  331. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  332. }
  333. ctrl = PHY_CT_RESET;
  334. ct1000 = 0;
  335. adv = PHY_AN_CSMA;
  336. reg = 0;
  337. if (sky2->autoneg == AUTONEG_ENABLE) {
  338. if (sky2_is_copper(hw)) {
  339. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  340. ct1000 |= PHY_M_1000C_AFD;
  341. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  342. ct1000 |= PHY_M_1000C_AHD;
  343. if (sky2->advertising & ADVERTISED_100baseT_Full)
  344. adv |= PHY_M_AN_100_FD;
  345. if (sky2->advertising & ADVERTISED_100baseT_Half)
  346. adv |= PHY_M_AN_100_HD;
  347. if (sky2->advertising & ADVERTISED_10baseT_Full)
  348. adv |= PHY_M_AN_10_FD;
  349. if (sky2->advertising & ADVERTISED_10baseT_Half)
  350. adv |= PHY_M_AN_10_HD;
  351. adv |= copper_fc_adv[sky2->flow_mode];
  352. } else { /* special defines for FIBER (88E1040S only) */
  353. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  354. adv |= PHY_M_AN_1000X_AFD;
  355. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  356. adv |= PHY_M_AN_1000X_AHD;
  357. adv |= fiber_fc_adv[sky2->flow_mode];
  358. }
  359. /* Restart Auto-negotiation */
  360. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  361. } else {
  362. /* forced speed/duplex settings */
  363. ct1000 = PHY_M_1000C_MSE;
  364. /* Disable auto update for duplex flow control and speed */
  365. reg |= GM_GPCR_AU_ALL_DIS;
  366. switch (sky2->speed) {
  367. case SPEED_1000:
  368. ctrl |= PHY_CT_SP1000;
  369. reg |= GM_GPCR_SPEED_1000;
  370. break;
  371. case SPEED_100:
  372. ctrl |= PHY_CT_SP100;
  373. reg |= GM_GPCR_SPEED_100;
  374. break;
  375. }
  376. if (sky2->duplex == DUPLEX_FULL) {
  377. reg |= GM_GPCR_DUP_FULL;
  378. ctrl |= PHY_CT_DUP_MD;
  379. } else if (sky2->speed < SPEED_1000)
  380. sky2->flow_mode = FC_NONE;
  381. reg |= gm_fc_disable[sky2->flow_mode];
  382. /* Forward pause packets to GMAC? */
  383. if (sky2->flow_mode & FC_RX)
  384. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  385. else
  386. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  387. }
  388. gma_write16(hw, port, GM_GP_CTRL, reg);
  389. if (hw->flags & SKY2_HW_GIGABIT)
  390. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  391. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  392. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  393. /* Setup Phy LED's */
  394. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  395. ledover = 0;
  396. switch (hw->chip_id) {
  397. case CHIP_ID_YUKON_FE:
  398. /* on 88E3082 these bits are at 11..9 (shifted left) */
  399. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  400. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  401. /* delete ACT LED control bits */
  402. ctrl &= ~PHY_M_FELP_LED1_MSK;
  403. /* change ACT LED control to blink mode */
  404. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  405. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  406. break;
  407. case CHIP_ID_YUKON_FE_P:
  408. /* Enable Link Partner Next Page */
  409. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  410. ctrl |= PHY_M_PC_ENA_LIP_NP;
  411. /* disable Energy Detect and enable scrambler */
  412. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  413. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  414. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  415. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  416. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  417. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  418. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  419. break;
  420. case CHIP_ID_YUKON_XL:
  421. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  422. /* select page 3 to access LED control register */
  423. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  424. /* set LED Function Control register */
  425. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  426. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  427. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  428. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  429. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  430. /* set Polarity Control register */
  431. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  432. (PHY_M_POLC_LS1_P_MIX(4) |
  433. PHY_M_POLC_IS0_P_MIX(4) |
  434. PHY_M_POLC_LOS_CTRL(2) |
  435. PHY_M_POLC_INIT_CTRL(2) |
  436. PHY_M_POLC_STA1_CTRL(2) |
  437. PHY_M_POLC_STA0_CTRL(2)));
  438. /* restore page register */
  439. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  440. break;
  441. case CHIP_ID_YUKON_EC_U:
  442. case CHIP_ID_YUKON_EX:
  443. case CHIP_ID_YUKON_SUPR:
  444. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  445. /* select page 3 to access LED control register */
  446. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  447. /* set LED Function Control register */
  448. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  449. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  450. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  451. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  452. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  453. /* set Blink Rate in LED Timer Control Register */
  454. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  455. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  456. /* restore page register */
  457. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  458. break;
  459. default:
  460. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  461. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  462. /* turn off the Rx LED (LED_RX) */
  463. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  464. }
  465. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  466. /* apply fixes in PHY AFE */
  467. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  468. /* increase differential signal amplitude in 10BASE-T */
  469. gm_phy_write(hw, port, 0x18, 0xaa99);
  470. gm_phy_write(hw, port, 0x17, 0x2011);
  471. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  472. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  473. gm_phy_write(hw, port, 0x18, 0xa204);
  474. gm_phy_write(hw, port, 0x17, 0x2002);
  475. }
  476. /* set page register to 0 */
  477. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  478. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  479. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  480. /* apply workaround for integrated resistors calibration */
  481. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  482. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  483. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  484. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  485. /* no effect on Yukon-XL */
  486. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  487. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  488. /* turn on 100 Mbps LED (LED_LINK100) */
  489. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  490. }
  491. if (ledover)
  492. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  493. }
  494. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  495. if (sky2->autoneg == AUTONEG_ENABLE)
  496. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  497. else
  498. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  499. }
  500. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  501. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  502. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  503. {
  504. u32 reg1;
  505. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  506. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  507. reg1 &= ~phy_power[port];
  508. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  509. reg1 |= coma_mode[port];
  510. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  511. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  512. sky2_pci_read32(hw, PCI_DEV_REG1);
  513. if (hw->chip_id == CHIP_ID_YUKON_FE)
  514. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  515. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  516. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  517. }
  518. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  519. {
  520. u32 reg1;
  521. u16 ctrl;
  522. /* release GPHY Control reset */
  523. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  524. /* release GMAC reset */
  525. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  526. if (hw->flags & SKY2_HW_NEWER_PHY) {
  527. /* select page 2 to access MAC control register */
  528. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  529. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  530. /* allow GMII Power Down */
  531. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  532. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  533. /* set page register back to 0 */
  534. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  535. }
  536. /* setup General Purpose Control Register */
  537. gma_write16(hw, port, GM_GP_CTRL,
  538. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  539. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  540. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  541. /* select page 2 to access MAC control register */
  542. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  543. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  544. /* enable Power Down */
  545. ctrl |= PHY_M_PC_POW_D_ENA;
  546. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  547. /* set page register back to 0 */
  548. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  549. }
  550. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  551. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  552. }
  553. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  554. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  555. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  556. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  557. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  558. }
  559. /* Force a renegotiation */
  560. static void sky2_phy_reinit(struct sky2_port *sky2)
  561. {
  562. spin_lock_bh(&sky2->phy_lock);
  563. sky2_phy_init(sky2->hw, sky2->port);
  564. spin_unlock_bh(&sky2->phy_lock);
  565. }
  566. /* Put device in state to listen for Wake On Lan */
  567. static void sky2_wol_init(struct sky2_port *sky2)
  568. {
  569. struct sky2_hw *hw = sky2->hw;
  570. unsigned port = sky2->port;
  571. enum flow_control save_mode;
  572. u16 ctrl;
  573. u32 reg1;
  574. /* Bring hardware out of reset */
  575. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  576. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  577. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  578. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  579. /* Force to 10/100
  580. * sky2_reset will re-enable on resume
  581. */
  582. save_mode = sky2->flow_mode;
  583. ctrl = sky2->advertising;
  584. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  585. sky2->flow_mode = FC_NONE;
  586. spin_lock_bh(&sky2->phy_lock);
  587. sky2_phy_power_up(hw, port);
  588. sky2_phy_init(hw, port);
  589. spin_unlock_bh(&sky2->phy_lock);
  590. sky2->flow_mode = save_mode;
  591. sky2->advertising = ctrl;
  592. /* Set GMAC to no flow control and auto update for speed/duplex */
  593. gma_write16(hw, port, GM_GP_CTRL,
  594. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  595. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  596. /* Set WOL address */
  597. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  598. sky2->netdev->dev_addr, ETH_ALEN);
  599. /* Turn on appropriate WOL control bits */
  600. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  601. ctrl = 0;
  602. if (sky2->wol & WAKE_PHY)
  603. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  604. else
  605. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  606. if (sky2->wol & WAKE_MAGIC)
  607. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  608. else
  609. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  610. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  611. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  612. /* Turn on legacy PCI-Express PME mode */
  613. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  614. reg1 |= PCI_Y2_PME_LEGACY;
  615. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  616. /* block receiver */
  617. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  618. }
  619. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  620. {
  621. struct net_device *dev = hw->dev[port];
  622. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  623. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  624. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  625. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  626. /* Yukon-Extreme B0 and further Extreme devices */
  627. /* enable Store & Forward mode for TX */
  628. if (dev->mtu <= ETH_DATA_LEN)
  629. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  630. TX_JUMBO_DIS | TX_STFW_ENA);
  631. else
  632. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  633. TX_JUMBO_ENA| TX_STFW_ENA);
  634. } else {
  635. if (dev->mtu <= ETH_DATA_LEN)
  636. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  637. else {
  638. /* set Tx GMAC FIFO Almost Empty Threshold */
  639. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  640. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  641. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  642. /* Can't do offload because of lack of store/forward */
  643. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  644. }
  645. }
  646. }
  647. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  648. {
  649. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  650. u16 reg;
  651. u32 rx_reg;
  652. int i;
  653. const u8 *addr = hw->dev[port]->dev_addr;
  654. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  655. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  656. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  657. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  658. /* WA DEV_472 -- looks like crossed wires on port 2 */
  659. /* clear GMAC 1 Control reset */
  660. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  661. do {
  662. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  663. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  664. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  665. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  666. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  667. }
  668. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  669. /* Enable Transmit FIFO Underrun */
  670. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  671. spin_lock_bh(&sky2->phy_lock);
  672. sky2_phy_power_up(hw, port);
  673. sky2_phy_init(hw, port);
  674. spin_unlock_bh(&sky2->phy_lock);
  675. /* MIB clear */
  676. reg = gma_read16(hw, port, GM_PHY_ADDR);
  677. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  678. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  679. gma_read16(hw, port, i);
  680. gma_write16(hw, port, GM_PHY_ADDR, reg);
  681. /* transmit control */
  682. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  683. /* receive control reg: unicast + multicast + no FCS */
  684. gma_write16(hw, port, GM_RX_CTRL,
  685. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  686. /* transmit flow control */
  687. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  688. /* transmit parameter */
  689. gma_write16(hw, port, GM_TX_PARAM,
  690. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  691. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  692. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  693. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  694. /* serial mode register */
  695. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  696. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  697. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  698. reg |= GM_SMOD_JUMBO_ENA;
  699. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  700. /* virtual address for data */
  701. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  702. /* physical address: used for pause frames */
  703. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  704. /* ignore counter overflows */
  705. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  706. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  707. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  708. /* Configure Rx MAC FIFO */
  709. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  710. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  711. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  712. hw->chip_id == CHIP_ID_YUKON_FE_P)
  713. rx_reg |= GMF_RX_OVER_ON;
  714. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  715. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  716. /* Hardware errata - clear flush mask */
  717. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  718. } else {
  719. /* Flush Rx MAC FIFO on any flow control or error */
  720. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  721. }
  722. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  723. reg = RX_GMF_FL_THR_DEF + 1;
  724. /* Another magic mystery workaround from sk98lin */
  725. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  726. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  727. reg = 0x178;
  728. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  729. /* Configure Tx MAC FIFO */
  730. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  731. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  732. /* On chips without ram buffer, pause is controled by MAC level */
  733. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  734. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  735. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  736. sky2_set_tx_stfwd(hw, port);
  737. }
  738. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  739. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  740. /* disable dynamic watermark */
  741. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  742. reg &= ~TX_DYN_WM_ENA;
  743. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  744. }
  745. }
  746. /* Assign Ram Buffer allocation to queue */
  747. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  748. {
  749. u32 end;
  750. /* convert from K bytes to qwords used for hw register */
  751. start *= 1024/8;
  752. space *= 1024/8;
  753. end = start + space - 1;
  754. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  755. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  756. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  757. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  758. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  759. if (q == Q_R1 || q == Q_R2) {
  760. u32 tp = space - space/4;
  761. /* On receive queue's set the thresholds
  762. * give receiver priority when > 3/4 full
  763. * send pause when down to 2K
  764. */
  765. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  766. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  767. tp = space - 2048/8;
  768. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  769. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  770. } else {
  771. /* Enable store & forward on Tx queue's because
  772. * Tx FIFO is only 1K on Yukon
  773. */
  774. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  775. }
  776. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  777. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  778. }
  779. /* Setup Bus Memory Interface */
  780. static void sky2_qset(struct sky2_hw *hw, u16 q)
  781. {
  782. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  783. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  784. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  785. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  786. }
  787. /* Setup prefetch unit registers. This is the interface between
  788. * hardware and driver list elements
  789. */
  790. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  791. u64 addr, u32 last)
  792. {
  793. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  794. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  795. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  796. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  797. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  798. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  799. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  800. }
  801. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  802. {
  803. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  804. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  805. le->ctrl = 0;
  806. return le;
  807. }
  808. static void tx_init(struct sky2_port *sky2)
  809. {
  810. struct sky2_tx_le *le;
  811. sky2->tx_prod = sky2->tx_cons = 0;
  812. sky2->tx_tcpsum = 0;
  813. sky2->tx_last_mss = 0;
  814. le = get_tx_le(sky2);
  815. le->addr = 0;
  816. le->opcode = OP_ADDR64 | HW_OWNER;
  817. }
  818. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  819. struct sky2_tx_le *le)
  820. {
  821. return sky2->tx_ring + (le - sky2->tx_le);
  822. }
  823. /* Update chip's next pointer */
  824. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  825. {
  826. /* Make sure write' to descriptors are complete before we tell hardware */
  827. wmb();
  828. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  829. /* Synchronize I/O on since next processor may write to tail */
  830. mmiowb();
  831. }
  832. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  833. {
  834. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  835. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  836. le->ctrl = 0;
  837. return le;
  838. }
  839. /* Build description to hardware for one receive segment */
  840. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  841. dma_addr_t map, unsigned len)
  842. {
  843. struct sky2_rx_le *le;
  844. if (sizeof(dma_addr_t) > sizeof(u32)) {
  845. le = sky2_next_rx(sky2);
  846. le->addr = cpu_to_le32(upper_32_bits(map));
  847. le->opcode = OP_ADDR64 | HW_OWNER;
  848. }
  849. le = sky2_next_rx(sky2);
  850. le->addr = cpu_to_le32((u32) map);
  851. le->length = cpu_to_le16(len);
  852. le->opcode = op | HW_OWNER;
  853. }
  854. /* Build description to hardware for one possibly fragmented skb */
  855. static void sky2_rx_submit(struct sky2_port *sky2,
  856. const struct rx_ring_info *re)
  857. {
  858. int i;
  859. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  860. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  861. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  862. }
  863. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  864. unsigned size)
  865. {
  866. struct sk_buff *skb = re->skb;
  867. int i;
  868. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  869. if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
  870. return -EIO;
  871. pci_unmap_len_set(re, data_size, size);
  872. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  873. re->frag_addr[i] = pci_map_page(pdev,
  874. skb_shinfo(skb)->frags[i].page,
  875. skb_shinfo(skb)->frags[i].page_offset,
  876. skb_shinfo(skb)->frags[i].size,
  877. PCI_DMA_FROMDEVICE);
  878. return 0;
  879. }
  880. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  881. {
  882. struct sk_buff *skb = re->skb;
  883. int i;
  884. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  885. PCI_DMA_FROMDEVICE);
  886. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  887. pci_unmap_page(pdev, re->frag_addr[i],
  888. skb_shinfo(skb)->frags[i].size,
  889. PCI_DMA_FROMDEVICE);
  890. }
  891. /* Tell chip where to start receive checksum.
  892. * Actually has two checksums, but set both same to avoid possible byte
  893. * order problems.
  894. */
  895. static void rx_set_checksum(struct sky2_port *sky2)
  896. {
  897. struct sky2_rx_le *le = sky2_next_rx(sky2);
  898. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  899. le->ctrl = 0;
  900. le->opcode = OP_TCPSTART | HW_OWNER;
  901. sky2_write32(sky2->hw,
  902. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  903. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  904. }
  905. /*
  906. * The RX Stop command will not work for Yukon-2 if the BMU does not
  907. * reach the end of packet and since we can't make sure that we have
  908. * incoming data, we must reset the BMU while it is not doing a DMA
  909. * transfer. Since it is possible that the RX path is still active,
  910. * the RX RAM buffer will be stopped first, so any possible incoming
  911. * data will not trigger a DMA. After the RAM buffer is stopped, the
  912. * BMU is polled until any DMA in progress is ended and only then it
  913. * will be reset.
  914. */
  915. static void sky2_rx_stop(struct sky2_port *sky2)
  916. {
  917. struct sky2_hw *hw = sky2->hw;
  918. unsigned rxq = rxqaddr[sky2->port];
  919. int i;
  920. /* disable the RAM Buffer receive queue */
  921. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  922. for (i = 0; i < 0xffff; i++)
  923. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  924. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  925. goto stopped;
  926. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  927. sky2->netdev->name);
  928. stopped:
  929. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  930. /* reset the Rx prefetch unit */
  931. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  932. /* Reset the RAM Buffer receive queue */
  933. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_RST_SET);
  934. /* Reset Rx MAC FIFO */
  935. sky2_write8(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), GMF_RST_SET);
  936. sky2_read8(hw, B0_CTST);
  937. }
  938. /* Clean out receive buffer area, assumes receiver hardware stopped */
  939. static void sky2_rx_clean(struct sky2_port *sky2)
  940. {
  941. unsigned i;
  942. memset(sky2->rx_le, 0, RX_LE_BYTES);
  943. for (i = 0; i < sky2->rx_pending; i++) {
  944. struct rx_ring_info *re = sky2->rx_ring + i;
  945. if (re->skb) {
  946. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  947. kfree_skb(re->skb);
  948. re->skb = NULL;
  949. }
  950. }
  951. }
  952. /* Basic MII support */
  953. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  954. {
  955. struct mii_ioctl_data *data = if_mii(ifr);
  956. struct sky2_port *sky2 = netdev_priv(dev);
  957. struct sky2_hw *hw = sky2->hw;
  958. int err = -EOPNOTSUPP;
  959. if (!netif_running(dev))
  960. return -ENODEV; /* Phy still in reset */
  961. switch (cmd) {
  962. case SIOCGMIIPHY:
  963. data->phy_id = PHY_ADDR_MARV;
  964. /* fallthru */
  965. case SIOCGMIIREG: {
  966. u16 val = 0;
  967. spin_lock_bh(&sky2->phy_lock);
  968. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  969. spin_unlock_bh(&sky2->phy_lock);
  970. data->val_out = val;
  971. break;
  972. }
  973. case SIOCSMIIREG:
  974. if (!capable(CAP_NET_ADMIN))
  975. return -EPERM;
  976. spin_lock_bh(&sky2->phy_lock);
  977. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  978. data->val_in);
  979. spin_unlock_bh(&sky2->phy_lock);
  980. break;
  981. }
  982. return err;
  983. }
  984. #ifdef SKY2_VLAN_TAG_USED
  985. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  986. {
  987. if (onoff) {
  988. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  989. RX_VLAN_STRIP_ON);
  990. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  991. TX_VLAN_TAG_ON);
  992. } else {
  993. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  994. RX_VLAN_STRIP_OFF);
  995. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  996. TX_VLAN_TAG_OFF);
  997. }
  998. }
  999. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1000. {
  1001. struct sky2_port *sky2 = netdev_priv(dev);
  1002. struct sky2_hw *hw = sky2->hw;
  1003. u16 port = sky2->port;
  1004. netif_tx_lock_bh(dev);
  1005. napi_disable(&hw->napi);
  1006. sky2->vlgrp = grp;
  1007. sky2_set_vlan_mode(hw, port, grp != NULL);
  1008. sky2_read32(hw, B0_Y2_SP_LISR);
  1009. napi_enable(&hw->napi);
  1010. netif_tx_unlock_bh(dev);
  1011. }
  1012. #endif
  1013. /*
  1014. * Allocate an skb for receiving. If the MTU is large enough
  1015. * make the skb non-linear with a fragment list of pages.
  1016. */
  1017. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1018. {
  1019. struct sk_buff *skb;
  1020. int i;
  1021. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1022. unsigned char *start;
  1023. /*
  1024. * Workaround for a bug in FIFO that cause hang
  1025. * if the FIFO if the receive buffer is not 64 byte aligned.
  1026. * The buffer returned from netdev_alloc_skb is
  1027. * aligned except if slab debugging is enabled.
  1028. */
  1029. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1030. if (!skb)
  1031. goto nomem;
  1032. start = PTR_ALIGN(skb->data, 8);
  1033. skb_reserve(skb, start - skb->data);
  1034. } else {
  1035. skb = netdev_alloc_skb(sky2->netdev,
  1036. sky2->rx_data_size + NET_IP_ALIGN);
  1037. if (!skb)
  1038. goto nomem;
  1039. skb_reserve(skb, NET_IP_ALIGN);
  1040. }
  1041. for (i = 0; i < sky2->rx_nfrags; i++) {
  1042. struct page *page = alloc_page(GFP_ATOMIC);
  1043. if (!page)
  1044. goto free_partial;
  1045. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1046. }
  1047. return skb;
  1048. free_partial:
  1049. kfree_skb(skb);
  1050. nomem:
  1051. return NULL;
  1052. }
  1053. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1054. {
  1055. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1056. }
  1057. /*
  1058. * Allocate and setup receiver buffer pool.
  1059. * Normal case this ends up creating one list element for skb
  1060. * in the receive ring. Worst case if using large MTU and each
  1061. * allocation falls on a different 64 bit region, that results
  1062. * in 6 list elements per ring entry.
  1063. * One element is used for checksum enable/disable, and one
  1064. * extra to avoid wrap.
  1065. */
  1066. static int sky2_rx_start(struct sky2_port *sky2)
  1067. {
  1068. struct sky2_hw *hw = sky2->hw;
  1069. struct rx_ring_info *re;
  1070. unsigned rxq = rxqaddr[sky2->port];
  1071. unsigned i, size, thresh;
  1072. sky2->rx_put = sky2->rx_next = 0;
  1073. sky2_qset(hw, rxq);
  1074. /* On PCI express lowering the watermark gives better performance */
  1075. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1076. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1077. /* These chips have no ram buffer?
  1078. * MAC Rx RAM Read is controlled by hardware */
  1079. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1080. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1081. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1082. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1083. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1084. if (!(hw->flags & SKY2_HW_NEW_LE))
  1085. rx_set_checksum(sky2);
  1086. /* Space needed for frame data + headers rounded up */
  1087. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1088. /* Stopping point for hardware truncation */
  1089. thresh = (size - 8) / sizeof(u32);
  1090. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1091. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1092. /* Compute residue after pages */
  1093. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1094. /* Optimize to handle small packets and headers */
  1095. if (size < copybreak)
  1096. size = copybreak;
  1097. if (size < ETH_HLEN)
  1098. size = ETH_HLEN;
  1099. sky2->rx_data_size = size;
  1100. /* Fill Rx ring */
  1101. for (i = 0; i < sky2->rx_pending; i++) {
  1102. re = sky2->rx_ring + i;
  1103. re->skb = sky2_rx_alloc(sky2);
  1104. if (!re->skb)
  1105. goto nomem;
  1106. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1107. dev_kfree_skb(re->skb);
  1108. re->skb = NULL;
  1109. goto nomem;
  1110. }
  1111. sky2_rx_submit(sky2, re);
  1112. }
  1113. /*
  1114. * The receiver hangs if it receives frames larger than the
  1115. * packet buffer. As a workaround, truncate oversize frames, but
  1116. * the register is limited to 9 bits, so if you do frames > 2052
  1117. * you better get the MTU right!
  1118. */
  1119. if (thresh > 0x1ff)
  1120. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1121. else {
  1122. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1123. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1124. }
  1125. /* Tell chip about available buffers */
  1126. sky2_rx_update(sky2, rxq);
  1127. return 0;
  1128. nomem:
  1129. sky2_rx_clean(sky2);
  1130. return -ENOMEM;
  1131. }
  1132. /* Bring up network interface. */
  1133. static int sky2_up(struct net_device *dev)
  1134. {
  1135. struct sky2_port *sky2 = netdev_priv(dev);
  1136. struct sky2_hw *hw = sky2->hw;
  1137. unsigned port = sky2->port;
  1138. u32 imask, ramsize;
  1139. int cap, err = -ENOMEM;
  1140. struct net_device *otherdev = hw->dev[sky2->port^1];
  1141. /*
  1142. * On dual port PCI-X card, there is an problem where status
  1143. * can be received out of order due to split transactions
  1144. */
  1145. if (otherdev && netif_running(otherdev) &&
  1146. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1147. u16 cmd;
  1148. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1149. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1150. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1151. }
  1152. netif_carrier_off(dev);
  1153. /* must be power of 2 */
  1154. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1155. TX_RING_SIZE *
  1156. sizeof(struct sky2_tx_le),
  1157. &sky2->tx_le_map);
  1158. if (!sky2->tx_le)
  1159. goto err_out;
  1160. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1161. GFP_KERNEL);
  1162. if (!sky2->tx_ring)
  1163. goto err_out;
  1164. tx_init(sky2);
  1165. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1166. &sky2->rx_le_map);
  1167. if (!sky2->rx_le)
  1168. goto err_out;
  1169. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1170. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1171. GFP_KERNEL);
  1172. if (!sky2->rx_ring)
  1173. goto err_out;
  1174. sky2_mac_init(hw, port);
  1175. /* Register is number of 4K blocks on internal RAM buffer. */
  1176. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1177. if (ramsize > 0) {
  1178. u32 rxspace;
  1179. hw->flags |= SKY2_HW_RAM_BUFFER;
  1180. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1181. if (ramsize < 16)
  1182. rxspace = ramsize / 2;
  1183. else
  1184. rxspace = 8 + (2*(ramsize - 16))/3;
  1185. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1186. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1187. /* Make sure SyncQ is disabled */
  1188. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1189. RB_RST_SET);
  1190. }
  1191. sky2_qset(hw, txqaddr[port]);
  1192. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1193. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1194. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1195. /* Set almost empty threshold */
  1196. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1197. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1198. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1199. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1200. TX_RING_SIZE - 1);
  1201. #ifdef SKY2_VLAN_TAG_USED
  1202. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1203. #endif
  1204. err = sky2_rx_start(sky2);
  1205. if (err)
  1206. goto err_out;
  1207. /* Enable interrupts from phy/mac for port */
  1208. imask = sky2_read32(hw, B0_IMSK);
  1209. imask |= portirq_msk[port];
  1210. sky2_write32(hw, B0_IMSK, imask);
  1211. sky2_set_multicast(dev);
  1212. if (netif_msg_ifup(sky2))
  1213. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1214. return 0;
  1215. err_out:
  1216. if (sky2->rx_le) {
  1217. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1218. sky2->rx_le, sky2->rx_le_map);
  1219. sky2->rx_le = NULL;
  1220. }
  1221. if (sky2->tx_le) {
  1222. pci_free_consistent(hw->pdev,
  1223. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1224. sky2->tx_le, sky2->tx_le_map);
  1225. sky2->tx_le = NULL;
  1226. }
  1227. kfree(sky2->tx_ring);
  1228. kfree(sky2->rx_ring);
  1229. sky2->tx_ring = NULL;
  1230. sky2->rx_ring = NULL;
  1231. return err;
  1232. }
  1233. /* Modular subtraction in ring */
  1234. static inline int tx_dist(unsigned tail, unsigned head)
  1235. {
  1236. return (head - tail) & (TX_RING_SIZE - 1);
  1237. }
  1238. /* Number of list elements available for next tx */
  1239. static inline int tx_avail(const struct sky2_port *sky2)
  1240. {
  1241. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1242. }
  1243. /* Estimate of number of transmit list elements required */
  1244. static unsigned tx_le_req(const struct sk_buff *skb)
  1245. {
  1246. unsigned count;
  1247. count = sizeof(dma_addr_t) / sizeof(u32);
  1248. count += skb_shinfo(skb)->nr_frags * count;
  1249. if (skb_is_gso(skb))
  1250. ++count;
  1251. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1252. ++count;
  1253. return count;
  1254. }
  1255. /*
  1256. * Put one packet in ring for transmit.
  1257. * A single packet can generate multiple list elements, and
  1258. * the number of ring elements will probably be less than the number
  1259. * of list elements used.
  1260. */
  1261. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1262. {
  1263. struct sky2_port *sky2 = netdev_priv(dev);
  1264. struct sky2_hw *hw = sky2->hw;
  1265. struct sky2_tx_le *le = NULL;
  1266. struct tx_ring_info *re;
  1267. unsigned i, len, first_slot;
  1268. dma_addr_t mapping;
  1269. u16 mss;
  1270. u8 ctrl;
  1271. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1272. return NETDEV_TX_BUSY;
  1273. len = skb_headlen(skb);
  1274. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1275. if (pci_dma_mapping_error(hw->pdev, mapping))
  1276. goto mapping_error;
  1277. first_slot = sky2->tx_prod;
  1278. if (unlikely(netif_msg_tx_queued(sky2)))
  1279. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1280. dev->name, first_slot, skb->len);
  1281. /* Send high bits if needed */
  1282. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1283. le = get_tx_le(sky2);
  1284. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1285. le->opcode = OP_ADDR64 | HW_OWNER;
  1286. }
  1287. /* Check for TCP Segmentation Offload */
  1288. mss = skb_shinfo(skb)->gso_size;
  1289. if (mss != 0) {
  1290. if (!(hw->flags & SKY2_HW_NEW_LE))
  1291. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1292. if (mss != sky2->tx_last_mss) {
  1293. le = get_tx_le(sky2);
  1294. le->addr = cpu_to_le32(mss);
  1295. if (hw->flags & SKY2_HW_NEW_LE)
  1296. le->opcode = OP_MSS | HW_OWNER;
  1297. else
  1298. le->opcode = OP_LRGLEN | HW_OWNER;
  1299. sky2->tx_last_mss = mss;
  1300. }
  1301. }
  1302. ctrl = 0;
  1303. #ifdef SKY2_VLAN_TAG_USED
  1304. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1305. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1306. if (!le) {
  1307. le = get_tx_le(sky2);
  1308. le->addr = 0;
  1309. le->opcode = OP_VLAN|HW_OWNER;
  1310. } else
  1311. le->opcode |= OP_VLAN;
  1312. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1313. ctrl |= INS_VLAN;
  1314. }
  1315. #endif
  1316. /* Handle TCP checksum offload */
  1317. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1318. /* On Yukon EX (some versions) encoding change. */
  1319. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1320. ctrl |= CALSUM; /* auto checksum */
  1321. else {
  1322. const unsigned offset = skb_transport_offset(skb);
  1323. u32 tcpsum;
  1324. tcpsum = offset << 16; /* sum start */
  1325. tcpsum |= offset + skb->csum_offset; /* sum write */
  1326. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1327. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1328. ctrl |= UDPTCP;
  1329. if (tcpsum != sky2->tx_tcpsum) {
  1330. sky2->tx_tcpsum = tcpsum;
  1331. le = get_tx_le(sky2);
  1332. le->addr = cpu_to_le32(tcpsum);
  1333. le->length = 0; /* initial checksum value */
  1334. le->ctrl = 1; /* one packet */
  1335. le->opcode = OP_TCPLISW | HW_OWNER;
  1336. }
  1337. }
  1338. }
  1339. le = get_tx_le(sky2);
  1340. le->addr = cpu_to_le32((u32) mapping);
  1341. le->length = cpu_to_le16(len);
  1342. le->ctrl = ctrl;
  1343. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1344. re = tx_le_re(sky2, le);
  1345. re->skb = skb;
  1346. pci_unmap_addr_set(re, mapaddr, mapping);
  1347. pci_unmap_len_set(re, maplen, len);
  1348. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1349. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1350. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1351. frag->size, PCI_DMA_TODEVICE);
  1352. if (pci_dma_mapping_error(hw->pdev, mapping))
  1353. goto mapping_unwind;
  1354. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1355. le = get_tx_le(sky2);
  1356. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1357. le->ctrl = 0;
  1358. le->opcode = OP_ADDR64 | HW_OWNER;
  1359. }
  1360. le = get_tx_le(sky2);
  1361. le->addr = cpu_to_le32((u32) mapping);
  1362. le->length = cpu_to_le16(frag->size);
  1363. le->ctrl = ctrl;
  1364. le->opcode = OP_BUFFER | HW_OWNER;
  1365. re = tx_le_re(sky2, le);
  1366. re->skb = skb;
  1367. pci_unmap_addr_set(re, mapaddr, mapping);
  1368. pci_unmap_len_set(re, maplen, frag->size);
  1369. }
  1370. le->ctrl |= EOP;
  1371. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1372. netif_stop_queue(dev);
  1373. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1374. return NETDEV_TX_OK;
  1375. mapping_unwind:
  1376. for (i = first_slot; i != sky2->tx_prod; i = RING_NEXT(i, TX_RING_SIZE)) {
  1377. le = sky2->tx_le + i;
  1378. re = sky2->tx_ring + i;
  1379. switch(le->opcode & ~HW_OWNER) {
  1380. case OP_LARGESEND:
  1381. case OP_PACKET:
  1382. pci_unmap_single(hw->pdev,
  1383. pci_unmap_addr(re, mapaddr),
  1384. pci_unmap_len(re, maplen),
  1385. PCI_DMA_TODEVICE);
  1386. break;
  1387. case OP_BUFFER:
  1388. pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
  1389. pci_unmap_len(re, maplen),
  1390. PCI_DMA_TODEVICE);
  1391. break;
  1392. }
  1393. }
  1394. sky2->tx_prod = first_slot;
  1395. mapping_error:
  1396. if (net_ratelimit())
  1397. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1398. dev_kfree_skb(skb);
  1399. return NETDEV_TX_OK;
  1400. }
  1401. /*
  1402. * Free ring elements from starting at tx_cons until "done"
  1403. *
  1404. * NB: the hardware will tell us about partial completion of multi-part
  1405. * buffers so make sure not to free skb to early.
  1406. */
  1407. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1408. {
  1409. struct net_device *dev = sky2->netdev;
  1410. struct pci_dev *pdev = sky2->hw->pdev;
  1411. unsigned idx;
  1412. BUG_ON(done >= TX_RING_SIZE);
  1413. for (idx = sky2->tx_cons; idx != done;
  1414. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1415. struct sky2_tx_le *le = sky2->tx_le + idx;
  1416. struct tx_ring_info *re = sky2->tx_ring + idx;
  1417. switch(le->opcode & ~HW_OWNER) {
  1418. case OP_LARGESEND:
  1419. case OP_PACKET:
  1420. pci_unmap_single(pdev,
  1421. pci_unmap_addr(re, mapaddr),
  1422. pci_unmap_len(re, maplen),
  1423. PCI_DMA_TODEVICE);
  1424. break;
  1425. case OP_BUFFER:
  1426. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1427. pci_unmap_len(re, maplen),
  1428. PCI_DMA_TODEVICE);
  1429. break;
  1430. }
  1431. if (le->ctrl & EOP) {
  1432. if (unlikely(netif_msg_tx_done(sky2)))
  1433. printk(KERN_DEBUG "%s: tx done %u\n",
  1434. dev->name, idx);
  1435. dev->stats.tx_packets++;
  1436. dev->stats.tx_bytes += re->skb->len;
  1437. dev_kfree_skb_any(re->skb);
  1438. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1439. }
  1440. }
  1441. sky2->tx_cons = idx;
  1442. smp_mb();
  1443. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1444. netif_wake_queue(dev);
  1445. }
  1446. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1447. static void sky2_tx_clean(struct net_device *dev)
  1448. {
  1449. struct sky2_port *sky2 = netdev_priv(dev);
  1450. netif_tx_lock_bh(dev);
  1451. sky2_tx_complete(sky2, sky2->tx_prod);
  1452. netif_tx_unlock_bh(dev);
  1453. }
  1454. /* Network shutdown */
  1455. static int sky2_down(struct net_device *dev)
  1456. {
  1457. struct sky2_port *sky2 = netdev_priv(dev);
  1458. struct sky2_hw *hw = sky2->hw;
  1459. unsigned port = sky2->port;
  1460. u16 ctrl;
  1461. u32 imask;
  1462. /* Never really got started! */
  1463. if (!sky2->tx_le)
  1464. return 0;
  1465. if (netif_msg_ifdown(sky2))
  1466. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1467. /* Disable port IRQ */
  1468. imask = sky2_read32(hw, B0_IMSK);
  1469. imask &= ~portirq_msk[port];
  1470. sky2_write32(hw, B0_IMSK, imask);
  1471. synchronize_irq(hw->pdev->irq);
  1472. /* Force flow control off */
  1473. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1474. /* Stop transmitter */
  1475. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1476. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1477. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1478. RB_RST_SET | RB_DIS_OP_MD);
  1479. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1480. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1481. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1482. /* Make sure no packets are pending */
  1483. napi_synchronize(&hw->napi);
  1484. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1485. /* Workaround shared GMAC reset */
  1486. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1487. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1488. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1489. /* Disable Force Sync bit and Enable Alloc bit */
  1490. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1491. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1492. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1493. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1494. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1495. /* Reset the PCI FIFO of the async Tx queue */
  1496. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1497. BMU_RST_SET | BMU_FIFO_RST);
  1498. /* Reset the Tx prefetch units */
  1499. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1500. PREF_UNIT_RST_SET);
  1501. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1502. sky2_rx_stop(sky2);
  1503. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1504. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1505. sky2_phy_power_down(hw, port);
  1506. /* turn off LED's */
  1507. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1508. sky2_tx_clean(dev);
  1509. sky2_rx_clean(sky2);
  1510. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1511. sky2->rx_le, sky2->rx_le_map);
  1512. kfree(sky2->rx_ring);
  1513. pci_free_consistent(hw->pdev,
  1514. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1515. sky2->tx_le, sky2->tx_le_map);
  1516. kfree(sky2->tx_ring);
  1517. sky2->tx_le = NULL;
  1518. sky2->rx_le = NULL;
  1519. sky2->rx_ring = NULL;
  1520. sky2->tx_ring = NULL;
  1521. return 0;
  1522. }
  1523. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1524. {
  1525. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1526. return SPEED_1000;
  1527. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1528. if (aux & PHY_M_PS_SPEED_100)
  1529. return SPEED_100;
  1530. else
  1531. return SPEED_10;
  1532. }
  1533. switch (aux & PHY_M_PS_SPEED_MSK) {
  1534. case PHY_M_PS_SPEED_1000:
  1535. return SPEED_1000;
  1536. case PHY_M_PS_SPEED_100:
  1537. return SPEED_100;
  1538. default:
  1539. return SPEED_10;
  1540. }
  1541. }
  1542. static void sky2_link_up(struct sky2_port *sky2)
  1543. {
  1544. struct sky2_hw *hw = sky2->hw;
  1545. unsigned port = sky2->port;
  1546. u16 reg;
  1547. static const char *fc_name[] = {
  1548. [FC_NONE] = "none",
  1549. [FC_TX] = "tx",
  1550. [FC_RX] = "rx",
  1551. [FC_BOTH] = "both",
  1552. };
  1553. /* enable Rx/Tx */
  1554. reg = gma_read16(hw, port, GM_GP_CTRL);
  1555. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1556. gma_write16(hw, port, GM_GP_CTRL, reg);
  1557. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1558. netif_carrier_on(sky2->netdev);
  1559. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1560. /* Turn on link LED */
  1561. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1562. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1563. if (netif_msg_link(sky2))
  1564. printk(KERN_INFO PFX
  1565. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1566. sky2->netdev->name, sky2->speed,
  1567. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1568. fc_name[sky2->flow_status]);
  1569. }
  1570. static void sky2_link_down(struct sky2_port *sky2)
  1571. {
  1572. struct sky2_hw *hw = sky2->hw;
  1573. unsigned port = sky2->port;
  1574. u16 reg;
  1575. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1576. reg = gma_read16(hw, port, GM_GP_CTRL);
  1577. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1578. gma_write16(hw, port, GM_GP_CTRL, reg);
  1579. netif_carrier_off(sky2->netdev);
  1580. /* Turn on link LED */
  1581. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1582. if (netif_msg_link(sky2))
  1583. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1584. sky2_phy_init(hw, port);
  1585. }
  1586. static enum flow_control sky2_flow(int rx, int tx)
  1587. {
  1588. if (rx)
  1589. return tx ? FC_BOTH : FC_RX;
  1590. else
  1591. return tx ? FC_TX : FC_NONE;
  1592. }
  1593. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1594. {
  1595. struct sky2_hw *hw = sky2->hw;
  1596. unsigned port = sky2->port;
  1597. u16 advert, lpa;
  1598. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1599. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1600. if (lpa & PHY_M_AN_RF) {
  1601. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1602. return -1;
  1603. }
  1604. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1605. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1606. sky2->netdev->name);
  1607. return -1;
  1608. }
  1609. sky2->speed = sky2_phy_speed(hw, aux);
  1610. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1611. /* Since the pause result bits seem to in different positions on
  1612. * different chips. look at registers.
  1613. */
  1614. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1615. /* Shift for bits in fiber PHY */
  1616. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1617. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1618. if (advert & ADVERTISE_1000XPAUSE)
  1619. advert |= ADVERTISE_PAUSE_CAP;
  1620. if (advert & ADVERTISE_1000XPSE_ASYM)
  1621. advert |= ADVERTISE_PAUSE_ASYM;
  1622. if (lpa & LPA_1000XPAUSE)
  1623. lpa |= LPA_PAUSE_CAP;
  1624. if (lpa & LPA_1000XPAUSE_ASYM)
  1625. lpa |= LPA_PAUSE_ASYM;
  1626. }
  1627. sky2->flow_status = FC_NONE;
  1628. if (advert & ADVERTISE_PAUSE_CAP) {
  1629. if (lpa & LPA_PAUSE_CAP)
  1630. sky2->flow_status = FC_BOTH;
  1631. else if (advert & ADVERTISE_PAUSE_ASYM)
  1632. sky2->flow_status = FC_RX;
  1633. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1634. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1635. sky2->flow_status = FC_TX;
  1636. }
  1637. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1638. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1639. sky2->flow_status = FC_NONE;
  1640. if (sky2->flow_status & FC_TX)
  1641. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1642. else
  1643. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1644. return 0;
  1645. }
  1646. /* Interrupt from PHY */
  1647. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1648. {
  1649. struct net_device *dev = hw->dev[port];
  1650. struct sky2_port *sky2 = netdev_priv(dev);
  1651. u16 istatus, phystat;
  1652. if (!netif_running(dev))
  1653. return;
  1654. spin_lock(&sky2->phy_lock);
  1655. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1656. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1657. if (netif_msg_intr(sky2))
  1658. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1659. sky2->netdev->name, istatus, phystat);
  1660. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1661. if (sky2_autoneg_done(sky2, phystat) == 0)
  1662. sky2_link_up(sky2);
  1663. goto out;
  1664. }
  1665. if (istatus & PHY_M_IS_LSP_CHANGE)
  1666. sky2->speed = sky2_phy_speed(hw, phystat);
  1667. if (istatus & PHY_M_IS_DUP_CHANGE)
  1668. sky2->duplex =
  1669. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1670. if (istatus & PHY_M_IS_LST_CHANGE) {
  1671. if (phystat & PHY_M_PS_LINK_UP)
  1672. sky2_link_up(sky2);
  1673. else
  1674. sky2_link_down(sky2);
  1675. }
  1676. out:
  1677. spin_unlock(&sky2->phy_lock);
  1678. }
  1679. /* Transmit timeout is only called if we are running, carrier is up
  1680. * and tx queue is full (stopped).
  1681. */
  1682. static void sky2_tx_timeout(struct net_device *dev)
  1683. {
  1684. struct sky2_port *sky2 = netdev_priv(dev);
  1685. struct sky2_hw *hw = sky2->hw;
  1686. if (netif_msg_timer(sky2))
  1687. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1688. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1689. dev->name, sky2->tx_cons, sky2->tx_prod,
  1690. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1691. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1692. /* can't restart safely under softirq */
  1693. schedule_work(&hw->restart_work);
  1694. }
  1695. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1696. {
  1697. struct sky2_port *sky2 = netdev_priv(dev);
  1698. struct sky2_hw *hw = sky2->hw;
  1699. unsigned port = sky2->port;
  1700. int err;
  1701. u16 ctl, mode;
  1702. u32 imask;
  1703. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1704. return -EINVAL;
  1705. if (new_mtu > ETH_DATA_LEN &&
  1706. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1707. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1708. return -EINVAL;
  1709. if (!netif_running(dev)) {
  1710. dev->mtu = new_mtu;
  1711. return 0;
  1712. }
  1713. imask = sky2_read32(hw, B0_IMSK);
  1714. sky2_write32(hw, B0_IMSK, 0);
  1715. dev->trans_start = jiffies; /* prevent tx timeout */
  1716. netif_stop_queue(dev);
  1717. napi_disable(&hw->napi);
  1718. synchronize_irq(hw->pdev->irq);
  1719. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1720. sky2_set_tx_stfwd(hw, port);
  1721. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1722. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1723. sky2_rx_stop(sky2);
  1724. sky2_rx_clean(sky2);
  1725. dev->mtu = new_mtu;
  1726. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1727. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1728. if (dev->mtu > ETH_DATA_LEN)
  1729. mode |= GM_SMOD_JUMBO_ENA;
  1730. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1731. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1732. err = sky2_rx_start(sky2);
  1733. sky2_write32(hw, B0_IMSK, imask);
  1734. sky2_read32(hw, B0_Y2_SP_LISR);
  1735. napi_enable(&hw->napi);
  1736. if (err)
  1737. dev_close(dev);
  1738. else {
  1739. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1740. netif_wake_queue(dev);
  1741. }
  1742. return err;
  1743. }
  1744. /* For small just reuse existing skb for next receive */
  1745. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1746. const struct rx_ring_info *re,
  1747. unsigned length)
  1748. {
  1749. struct sk_buff *skb;
  1750. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1751. if (likely(skb)) {
  1752. skb_reserve(skb, 2);
  1753. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1754. length, PCI_DMA_FROMDEVICE);
  1755. skb_copy_from_linear_data(re->skb, skb->data, length);
  1756. skb->ip_summed = re->skb->ip_summed;
  1757. skb->csum = re->skb->csum;
  1758. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1759. length, PCI_DMA_FROMDEVICE);
  1760. re->skb->ip_summed = CHECKSUM_NONE;
  1761. skb_put(skb, length);
  1762. }
  1763. return skb;
  1764. }
  1765. /* Adjust length of skb with fragments to match received data */
  1766. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1767. unsigned int length)
  1768. {
  1769. int i, num_frags;
  1770. unsigned int size;
  1771. /* put header into skb */
  1772. size = min(length, hdr_space);
  1773. skb->tail += size;
  1774. skb->len += size;
  1775. length -= size;
  1776. num_frags = skb_shinfo(skb)->nr_frags;
  1777. for (i = 0; i < num_frags; i++) {
  1778. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1779. if (length == 0) {
  1780. /* don't need this page */
  1781. __free_page(frag->page);
  1782. --skb_shinfo(skb)->nr_frags;
  1783. } else {
  1784. size = min(length, (unsigned) PAGE_SIZE);
  1785. frag->size = size;
  1786. skb->data_len += size;
  1787. skb->truesize += size;
  1788. skb->len += size;
  1789. length -= size;
  1790. }
  1791. }
  1792. }
  1793. /* Normal packet - take skb from ring element and put in a new one */
  1794. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1795. struct rx_ring_info *re,
  1796. unsigned int length)
  1797. {
  1798. struct sk_buff *skb, *nskb;
  1799. unsigned hdr_space = sky2->rx_data_size;
  1800. /* Don't be tricky about reusing pages (yet) */
  1801. nskb = sky2_rx_alloc(sky2);
  1802. if (unlikely(!nskb))
  1803. return NULL;
  1804. skb = re->skb;
  1805. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1806. prefetch(skb->data);
  1807. re->skb = nskb;
  1808. if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
  1809. dev_kfree_skb(nskb);
  1810. re->skb = skb;
  1811. return NULL;
  1812. }
  1813. if (skb_shinfo(skb)->nr_frags)
  1814. skb_put_frags(skb, hdr_space, length);
  1815. else
  1816. skb_put(skb, length);
  1817. return skb;
  1818. }
  1819. /*
  1820. * Receive one packet.
  1821. * For larger packets, get new buffer.
  1822. */
  1823. static struct sk_buff *sky2_receive(struct net_device *dev,
  1824. u16 length, u32 status)
  1825. {
  1826. struct sky2_port *sky2 = netdev_priv(dev);
  1827. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1828. struct sk_buff *skb = NULL;
  1829. u16 count = (status & GMR_FS_LEN) >> 16;
  1830. #ifdef SKY2_VLAN_TAG_USED
  1831. /* Account for vlan tag */
  1832. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1833. count -= VLAN_HLEN;
  1834. #endif
  1835. if (unlikely(netif_msg_rx_status(sky2)))
  1836. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1837. dev->name, sky2->rx_next, status, length);
  1838. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1839. prefetch(sky2->rx_ring + sky2->rx_next);
  1840. /* This chip has hardware problems that generates bogus status.
  1841. * So do only marginal checking and expect higher level protocols
  1842. * to handle crap frames.
  1843. */
  1844. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1845. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1846. length != count)
  1847. goto okay;
  1848. if (status & GMR_FS_ANY_ERR)
  1849. goto error;
  1850. if (!(status & GMR_FS_RX_OK))
  1851. goto resubmit;
  1852. /* if length reported by DMA does not match PHY, packet was truncated */
  1853. if (length != count)
  1854. goto len_error;
  1855. okay:
  1856. if (length < copybreak)
  1857. skb = receive_copy(sky2, re, length);
  1858. else
  1859. skb = receive_new(sky2, re, length);
  1860. resubmit:
  1861. sky2_rx_submit(sky2, re);
  1862. return skb;
  1863. len_error:
  1864. /* Truncation of overlength packets
  1865. causes PHY length to not match MAC length */
  1866. ++dev->stats.rx_length_errors;
  1867. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1868. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1869. dev->name, status, length);
  1870. goto resubmit;
  1871. error:
  1872. ++dev->stats.rx_errors;
  1873. if (status & GMR_FS_RX_FF_OV) {
  1874. dev->stats.rx_over_errors++;
  1875. goto resubmit;
  1876. }
  1877. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1878. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1879. dev->name, status, length);
  1880. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1881. dev->stats.rx_length_errors++;
  1882. if (status & GMR_FS_FRAGMENT)
  1883. dev->stats.rx_frame_errors++;
  1884. if (status & GMR_FS_CRC_ERR)
  1885. dev->stats.rx_crc_errors++;
  1886. goto resubmit;
  1887. }
  1888. /* Transmit complete */
  1889. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1890. {
  1891. struct sky2_port *sky2 = netdev_priv(dev);
  1892. if (netif_running(dev)) {
  1893. netif_tx_lock(dev);
  1894. sky2_tx_complete(sky2, last);
  1895. netif_tx_unlock(dev);
  1896. }
  1897. }
  1898. /* Process status response ring */
  1899. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1900. {
  1901. int work_done = 0;
  1902. unsigned rx[2] = { 0, 0 };
  1903. rmb();
  1904. do {
  1905. struct sky2_port *sky2;
  1906. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1907. unsigned port;
  1908. struct net_device *dev;
  1909. struct sk_buff *skb;
  1910. u32 status;
  1911. u16 length;
  1912. u8 opcode = le->opcode;
  1913. if (!(opcode & HW_OWNER))
  1914. break;
  1915. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1916. port = le->css & CSS_LINK_BIT;
  1917. dev = hw->dev[port];
  1918. sky2 = netdev_priv(dev);
  1919. length = le16_to_cpu(le->length);
  1920. status = le32_to_cpu(le->status);
  1921. le->opcode = 0;
  1922. switch (opcode & ~HW_OWNER) {
  1923. case OP_RXSTAT:
  1924. ++rx[port];
  1925. skb = sky2_receive(dev, length, status);
  1926. if (unlikely(!skb)) {
  1927. dev->stats.rx_dropped++;
  1928. break;
  1929. }
  1930. /* This chip reports checksum status differently */
  1931. if (hw->flags & SKY2_HW_NEW_LE) {
  1932. if (sky2->rx_csum &&
  1933. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1934. (le->css & CSS_TCPUDPCSOK))
  1935. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1936. else
  1937. skb->ip_summed = CHECKSUM_NONE;
  1938. }
  1939. skb->protocol = eth_type_trans(skb, dev);
  1940. dev->stats.rx_packets++;
  1941. dev->stats.rx_bytes += skb->len;
  1942. dev->last_rx = jiffies;
  1943. #ifdef SKY2_VLAN_TAG_USED
  1944. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1945. vlan_hwaccel_receive_skb(skb,
  1946. sky2->vlgrp,
  1947. be16_to_cpu(sky2->rx_tag));
  1948. } else
  1949. #endif
  1950. netif_receive_skb(skb);
  1951. /* Stop after net poll weight */
  1952. if (++work_done >= to_do)
  1953. goto exit_loop;
  1954. break;
  1955. #ifdef SKY2_VLAN_TAG_USED
  1956. case OP_RXVLAN:
  1957. sky2->rx_tag = length;
  1958. break;
  1959. case OP_RXCHKSVLAN:
  1960. sky2->rx_tag = length;
  1961. /* fall through */
  1962. #endif
  1963. case OP_RXCHKS:
  1964. if (!sky2->rx_csum)
  1965. break;
  1966. /* If this happens then driver assuming wrong format */
  1967. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1968. if (net_ratelimit())
  1969. printk(KERN_NOTICE "%s: unexpected"
  1970. " checksum status\n",
  1971. dev->name);
  1972. break;
  1973. }
  1974. /* Both checksum counters are programmed to start at
  1975. * the same offset, so unless there is a problem they
  1976. * should match. This failure is an early indication that
  1977. * hardware receive checksumming won't work.
  1978. */
  1979. if (likely(status >> 16 == (status & 0xffff))) {
  1980. skb = sky2->rx_ring[sky2->rx_next].skb;
  1981. skb->ip_summed = CHECKSUM_COMPLETE;
  1982. skb->csum = status & 0xffff;
  1983. } else {
  1984. printk(KERN_NOTICE PFX "%s: hardware receive "
  1985. "checksum problem (status = %#x)\n",
  1986. dev->name, status);
  1987. sky2->rx_csum = 0;
  1988. sky2_write32(sky2->hw,
  1989. Q_ADDR(rxqaddr[port], Q_CSR),
  1990. BMU_DIS_RX_CHKSUM);
  1991. }
  1992. break;
  1993. case OP_TXINDEXLE:
  1994. /* TX index reports status for both ports */
  1995. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1996. sky2_tx_done(hw->dev[0], status & 0xfff);
  1997. if (hw->dev[1])
  1998. sky2_tx_done(hw->dev[1],
  1999. ((status >> 24) & 0xff)
  2000. | (u16)(length & 0xf) << 8);
  2001. break;
  2002. default:
  2003. if (net_ratelimit())
  2004. printk(KERN_WARNING PFX
  2005. "unknown status opcode 0x%x\n", opcode);
  2006. }
  2007. } while (hw->st_idx != idx);
  2008. /* Fully processed status ring so clear irq */
  2009. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2010. exit_loop:
  2011. if (rx[0])
  2012. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  2013. if (rx[1])
  2014. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  2015. return work_done;
  2016. }
  2017. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2018. {
  2019. struct net_device *dev = hw->dev[port];
  2020. if (net_ratelimit())
  2021. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2022. dev->name, status);
  2023. if (status & Y2_IS_PAR_RD1) {
  2024. if (net_ratelimit())
  2025. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2026. dev->name);
  2027. /* Clear IRQ */
  2028. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2029. }
  2030. if (status & Y2_IS_PAR_WR1) {
  2031. if (net_ratelimit())
  2032. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2033. dev->name);
  2034. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2035. }
  2036. if (status & Y2_IS_PAR_MAC1) {
  2037. if (net_ratelimit())
  2038. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2039. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2040. }
  2041. if (status & Y2_IS_PAR_RX1) {
  2042. if (net_ratelimit())
  2043. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2044. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2045. }
  2046. if (status & Y2_IS_TCP_TXA1) {
  2047. if (net_ratelimit())
  2048. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2049. dev->name);
  2050. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2051. }
  2052. }
  2053. static void sky2_hw_intr(struct sky2_hw *hw)
  2054. {
  2055. struct pci_dev *pdev = hw->pdev;
  2056. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2057. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2058. status &= hwmsk;
  2059. if (status & Y2_IS_TIST_OV)
  2060. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2061. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2062. u16 pci_err;
  2063. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2064. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2065. if (net_ratelimit())
  2066. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2067. pci_err);
  2068. sky2_pci_write16(hw, PCI_STATUS,
  2069. pci_err | PCI_STATUS_ERROR_BITS);
  2070. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2071. }
  2072. if (status & Y2_IS_PCI_EXP) {
  2073. /* PCI-Express uncorrectable Error occurred */
  2074. u32 err;
  2075. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2076. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2077. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2078. 0xfffffffful);
  2079. if (net_ratelimit())
  2080. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2081. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2082. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2083. }
  2084. if (status & Y2_HWE_L1_MASK)
  2085. sky2_hw_error(hw, 0, status);
  2086. status >>= 8;
  2087. if (status & Y2_HWE_L1_MASK)
  2088. sky2_hw_error(hw, 1, status);
  2089. }
  2090. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2091. {
  2092. struct net_device *dev = hw->dev[port];
  2093. struct sky2_port *sky2 = netdev_priv(dev);
  2094. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2095. if (netif_msg_intr(sky2))
  2096. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2097. dev->name, status);
  2098. if (status & GM_IS_RX_CO_OV)
  2099. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2100. if (status & GM_IS_TX_CO_OV)
  2101. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2102. if (status & GM_IS_RX_FF_OR) {
  2103. ++dev->stats.rx_fifo_errors;
  2104. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2105. }
  2106. if (status & GM_IS_TX_FF_UR) {
  2107. ++dev->stats.tx_fifo_errors;
  2108. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2109. }
  2110. }
  2111. /* This should never happen it is a bug. */
  2112. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2113. u16 q, unsigned ring_size)
  2114. {
  2115. struct net_device *dev = hw->dev[port];
  2116. struct sky2_port *sky2 = netdev_priv(dev);
  2117. unsigned idx;
  2118. const u64 *le = (q == Q_R1 || q == Q_R2)
  2119. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2120. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2121. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2122. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2123. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2124. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2125. }
  2126. static int sky2_rx_hung(struct net_device *dev)
  2127. {
  2128. struct sky2_port *sky2 = netdev_priv(dev);
  2129. struct sky2_hw *hw = sky2->hw;
  2130. unsigned port = sky2->port;
  2131. unsigned rxq = rxqaddr[port];
  2132. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2133. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2134. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2135. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2136. /* If idle and MAC or PCI is stuck */
  2137. if (sky2->check.last == dev->last_rx &&
  2138. ((mac_rp == sky2->check.mac_rp &&
  2139. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2140. /* Check if the PCI RX hang */
  2141. (fifo_rp == sky2->check.fifo_rp &&
  2142. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2143. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2144. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2145. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2146. return 1;
  2147. } else {
  2148. sky2->check.last = dev->last_rx;
  2149. sky2->check.mac_rp = mac_rp;
  2150. sky2->check.mac_lev = mac_lev;
  2151. sky2->check.fifo_rp = fifo_rp;
  2152. sky2->check.fifo_lev = fifo_lev;
  2153. return 0;
  2154. }
  2155. }
  2156. static void sky2_watchdog(unsigned long arg)
  2157. {
  2158. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2159. /* Check for lost IRQ once a second */
  2160. if (sky2_read32(hw, B0_ISRC)) {
  2161. napi_schedule(&hw->napi);
  2162. } else {
  2163. int i, active = 0;
  2164. for (i = 0; i < hw->ports; i++) {
  2165. struct net_device *dev = hw->dev[i];
  2166. if (!netif_running(dev))
  2167. continue;
  2168. ++active;
  2169. /* For chips with Rx FIFO, check if stuck */
  2170. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2171. sky2_rx_hung(dev)) {
  2172. pr_info(PFX "%s: receiver hang detected\n",
  2173. dev->name);
  2174. schedule_work(&hw->restart_work);
  2175. return;
  2176. }
  2177. }
  2178. if (active == 0)
  2179. return;
  2180. }
  2181. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2182. }
  2183. /* Hardware/software error handling */
  2184. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2185. {
  2186. if (net_ratelimit())
  2187. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2188. if (status & Y2_IS_HW_ERR)
  2189. sky2_hw_intr(hw);
  2190. if (status & Y2_IS_IRQ_MAC1)
  2191. sky2_mac_intr(hw, 0);
  2192. if (status & Y2_IS_IRQ_MAC2)
  2193. sky2_mac_intr(hw, 1);
  2194. if (status & Y2_IS_CHK_RX1)
  2195. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2196. if (status & Y2_IS_CHK_RX2)
  2197. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2198. if (status & Y2_IS_CHK_TXA1)
  2199. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2200. if (status & Y2_IS_CHK_TXA2)
  2201. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2202. }
  2203. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2204. {
  2205. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2206. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2207. int work_done = 0;
  2208. u16 idx;
  2209. if (unlikely(status & Y2_IS_ERROR))
  2210. sky2_err_intr(hw, status);
  2211. if (status & Y2_IS_IRQ_PHY1)
  2212. sky2_phy_intr(hw, 0);
  2213. if (status & Y2_IS_IRQ_PHY2)
  2214. sky2_phy_intr(hw, 1);
  2215. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2216. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2217. if (work_done >= work_limit)
  2218. goto done;
  2219. }
  2220. napi_complete(napi);
  2221. sky2_read32(hw, B0_Y2_SP_LISR);
  2222. done:
  2223. return work_done;
  2224. }
  2225. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2226. {
  2227. struct sky2_hw *hw = dev_id;
  2228. u32 status;
  2229. /* Reading this mask interrupts as side effect */
  2230. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2231. if (status == 0 || status == ~0)
  2232. return IRQ_NONE;
  2233. prefetch(&hw->st_le[hw->st_idx]);
  2234. napi_schedule(&hw->napi);
  2235. return IRQ_HANDLED;
  2236. }
  2237. #ifdef CONFIG_NET_POLL_CONTROLLER
  2238. static void sky2_netpoll(struct net_device *dev)
  2239. {
  2240. struct sky2_port *sky2 = netdev_priv(dev);
  2241. napi_schedule(&sky2->hw->napi);
  2242. }
  2243. #endif
  2244. /* Chip internal frequency for clock calculations */
  2245. static u32 sky2_mhz(const struct sky2_hw *hw)
  2246. {
  2247. switch (hw->chip_id) {
  2248. case CHIP_ID_YUKON_EC:
  2249. case CHIP_ID_YUKON_EC_U:
  2250. case CHIP_ID_YUKON_EX:
  2251. case CHIP_ID_YUKON_SUPR:
  2252. case CHIP_ID_YUKON_UL_2:
  2253. return 125;
  2254. case CHIP_ID_YUKON_FE:
  2255. return 100;
  2256. case CHIP_ID_YUKON_FE_P:
  2257. return 50;
  2258. case CHIP_ID_YUKON_XL:
  2259. return 156;
  2260. default:
  2261. BUG();
  2262. }
  2263. }
  2264. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2265. {
  2266. return sky2_mhz(hw) * us;
  2267. }
  2268. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2269. {
  2270. return clk / sky2_mhz(hw);
  2271. }
  2272. static int __devinit sky2_init(struct sky2_hw *hw)
  2273. {
  2274. u8 t8;
  2275. /* Enable all clocks and check for bad PCI access */
  2276. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2277. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2278. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2279. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2280. switch(hw->chip_id) {
  2281. case CHIP_ID_YUKON_XL:
  2282. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2283. break;
  2284. case CHIP_ID_YUKON_EC_U:
  2285. hw->flags = SKY2_HW_GIGABIT
  2286. | SKY2_HW_NEWER_PHY
  2287. | SKY2_HW_ADV_POWER_CTL;
  2288. break;
  2289. case CHIP_ID_YUKON_EX:
  2290. hw->flags = SKY2_HW_GIGABIT
  2291. | SKY2_HW_NEWER_PHY
  2292. | SKY2_HW_NEW_LE
  2293. | SKY2_HW_ADV_POWER_CTL;
  2294. /* New transmit checksum */
  2295. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2296. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2297. break;
  2298. case CHIP_ID_YUKON_EC:
  2299. /* This rev is really old, and requires untested workarounds */
  2300. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2301. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2302. return -EOPNOTSUPP;
  2303. }
  2304. hw->flags = SKY2_HW_GIGABIT;
  2305. break;
  2306. case CHIP_ID_YUKON_FE:
  2307. break;
  2308. case CHIP_ID_YUKON_FE_P:
  2309. hw->flags = SKY2_HW_NEWER_PHY
  2310. | SKY2_HW_NEW_LE
  2311. | SKY2_HW_AUTO_TX_SUM
  2312. | SKY2_HW_ADV_POWER_CTL;
  2313. break;
  2314. case CHIP_ID_YUKON_SUPR:
  2315. hw->flags = SKY2_HW_GIGABIT
  2316. | SKY2_HW_NEWER_PHY
  2317. | SKY2_HW_NEW_LE
  2318. | SKY2_HW_AUTO_TX_SUM
  2319. | SKY2_HW_ADV_POWER_CTL;
  2320. break;
  2321. case CHIP_ID_YUKON_UL_2:
  2322. hw->flags = SKY2_HW_GIGABIT
  2323. | SKY2_HW_ADV_POWER_CTL;
  2324. break;
  2325. default:
  2326. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2327. hw->chip_id);
  2328. return -EOPNOTSUPP;
  2329. }
  2330. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2331. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2332. hw->flags |= SKY2_HW_FIBRE_PHY;
  2333. hw->ports = 1;
  2334. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2335. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2336. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2337. ++hw->ports;
  2338. }
  2339. return 0;
  2340. }
  2341. static void sky2_reset(struct sky2_hw *hw)
  2342. {
  2343. struct pci_dev *pdev = hw->pdev;
  2344. u16 status;
  2345. int i, cap;
  2346. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2347. /* disable ASF */
  2348. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2349. status = sky2_read16(hw, HCU_CCSR);
  2350. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2351. HCU_CCSR_UC_STATE_MSK);
  2352. sky2_write16(hw, HCU_CCSR, status);
  2353. } else
  2354. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2355. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2356. /* do a SW reset */
  2357. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2358. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2359. /* allow writes to PCI config */
  2360. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2361. /* clear PCI errors, if any */
  2362. status = sky2_pci_read16(hw, PCI_STATUS);
  2363. status |= PCI_STATUS_ERROR_BITS;
  2364. sky2_pci_write16(hw, PCI_STATUS, status);
  2365. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2366. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2367. if (cap) {
  2368. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2369. 0xfffffffful);
  2370. /* If error bit is stuck on ignore it */
  2371. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2372. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2373. else
  2374. hwe_mask |= Y2_IS_PCI_EXP;
  2375. }
  2376. sky2_power_on(hw);
  2377. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2378. for (i = 0; i < hw->ports; i++) {
  2379. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2380. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2381. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2382. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2383. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2384. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2385. | GMC_BYP_RETR_ON);
  2386. }
  2387. /* Clear I2C IRQ noise */
  2388. sky2_write32(hw, B2_I2C_IRQ, 1);
  2389. /* turn off hardware timer (unused) */
  2390. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2391. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2392. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2393. /* Turn off descriptor polling */
  2394. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2395. /* Turn off receive timestamp */
  2396. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2397. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2398. /* enable the Tx Arbiters */
  2399. for (i = 0; i < hw->ports; i++)
  2400. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2401. /* Initialize ram interface */
  2402. for (i = 0; i < hw->ports; i++) {
  2403. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2404. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2405. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2406. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2407. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2408. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2409. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2410. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2411. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2412. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2413. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2414. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2415. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2416. }
  2417. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2418. for (i = 0; i < hw->ports; i++)
  2419. sky2_gmac_reset(hw, i);
  2420. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2421. hw->st_idx = 0;
  2422. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2423. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2424. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2425. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2426. /* Set the list last index */
  2427. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2428. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2429. sky2_write8(hw, STAT_FIFO_WM, 16);
  2430. /* set Status-FIFO ISR watermark */
  2431. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2432. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2433. else
  2434. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2435. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2436. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2437. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2438. /* enable status unit */
  2439. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2440. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2441. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2442. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2443. }
  2444. static void sky2_restart(struct work_struct *work)
  2445. {
  2446. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2447. struct net_device *dev;
  2448. int i, err;
  2449. rtnl_lock();
  2450. for (i = 0; i < hw->ports; i++) {
  2451. dev = hw->dev[i];
  2452. if (netif_running(dev))
  2453. sky2_down(dev);
  2454. }
  2455. napi_disable(&hw->napi);
  2456. sky2_write32(hw, B0_IMSK, 0);
  2457. sky2_reset(hw);
  2458. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2459. napi_enable(&hw->napi);
  2460. for (i = 0; i < hw->ports; i++) {
  2461. dev = hw->dev[i];
  2462. if (netif_running(dev)) {
  2463. err = sky2_up(dev);
  2464. if (err) {
  2465. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2466. dev->name, err);
  2467. dev_close(dev);
  2468. }
  2469. }
  2470. }
  2471. rtnl_unlock();
  2472. }
  2473. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2474. {
  2475. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2476. }
  2477. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2478. {
  2479. const struct sky2_port *sky2 = netdev_priv(dev);
  2480. wol->supported = sky2_wol_supported(sky2->hw);
  2481. wol->wolopts = sky2->wol;
  2482. }
  2483. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2484. {
  2485. struct sky2_port *sky2 = netdev_priv(dev);
  2486. struct sky2_hw *hw = sky2->hw;
  2487. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2488. || !device_can_wakeup(&hw->pdev->dev))
  2489. return -EOPNOTSUPP;
  2490. sky2->wol = wol->wolopts;
  2491. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2492. hw->chip_id == CHIP_ID_YUKON_EX ||
  2493. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2494. sky2_write32(hw, B0_CTST, sky2->wol
  2495. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2496. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2497. if (!netif_running(dev))
  2498. sky2_wol_init(sky2);
  2499. return 0;
  2500. }
  2501. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2502. {
  2503. if (sky2_is_copper(hw)) {
  2504. u32 modes = SUPPORTED_10baseT_Half
  2505. | SUPPORTED_10baseT_Full
  2506. | SUPPORTED_100baseT_Half
  2507. | SUPPORTED_100baseT_Full
  2508. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2509. if (hw->flags & SKY2_HW_GIGABIT)
  2510. modes |= SUPPORTED_1000baseT_Half
  2511. | SUPPORTED_1000baseT_Full;
  2512. return modes;
  2513. } else
  2514. return SUPPORTED_1000baseT_Half
  2515. | SUPPORTED_1000baseT_Full
  2516. | SUPPORTED_Autoneg
  2517. | SUPPORTED_FIBRE;
  2518. }
  2519. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2520. {
  2521. struct sky2_port *sky2 = netdev_priv(dev);
  2522. struct sky2_hw *hw = sky2->hw;
  2523. ecmd->transceiver = XCVR_INTERNAL;
  2524. ecmd->supported = sky2_supported_modes(hw);
  2525. ecmd->phy_address = PHY_ADDR_MARV;
  2526. if (sky2_is_copper(hw)) {
  2527. ecmd->port = PORT_TP;
  2528. ecmd->speed = sky2->speed;
  2529. } else {
  2530. ecmd->speed = SPEED_1000;
  2531. ecmd->port = PORT_FIBRE;
  2532. }
  2533. ecmd->advertising = sky2->advertising;
  2534. ecmd->autoneg = sky2->autoneg;
  2535. ecmd->duplex = sky2->duplex;
  2536. return 0;
  2537. }
  2538. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2539. {
  2540. struct sky2_port *sky2 = netdev_priv(dev);
  2541. const struct sky2_hw *hw = sky2->hw;
  2542. u32 supported = sky2_supported_modes(hw);
  2543. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2544. ecmd->advertising = supported;
  2545. sky2->duplex = -1;
  2546. sky2->speed = -1;
  2547. } else {
  2548. u32 setting;
  2549. switch (ecmd->speed) {
  2550. case SPEED_1000:
  2551. if (ecmd->duplex == DUPLEX_FULL)
  2552. setting = SUPPORTED_1000baseT_Full;
  2553. else if (ecmd->duplex == DUPLEX_HALF)
  2554. setting = SUPPORTED_1000baseT_Half;
  2555. else
  2556. return -EINVAL;
  2557. break;
  2558. case SPEED_100:
  2559. if (ecmd->duplex == DUPLEX_FULL)
  2560. setting = SUPPORTED_100baseT_Full;
  2561. else if (ecmd->duplex == DUPLEX_HALF)
  2562. setting = SUPPORTED_100baseT_Half;
  2563. else
  2564. return -EINVAL;
  2565. break;
  2566. case SPEED_10:
  2567. if (ecmd->duplex == DUPLEX_FULL)
  2568. setting = SUPPORTED_10baseT_Full;
  2569. else if (ecmd->duplex == DUPLEX_HALF)
  2570. setting = SUPPORTED_10baseT_Half;
  2571. else
  2572. return -EINVAL;
  2573. break;
  2574. default:
  2575. return -EINVAL;
  2576. }
  2577. if ((setting & supported) == 0)
  2578. return -EINVAL;
  2579. sky2->speed = ecmd->speed;
  2580. sky2->duplex = ecmd->duplex;
  2581. }
  2582. sky2->autoneg = ecmd->autoneg;
  2583. sky2->advertising = ecmd->advertising;
  2584. if (netif_running(dev)) {
  2585. sky2_phy_reinit(sky2);
  2586. sky2_set_multicast(dev);
  2587. }
  2588. return 0;
  2589. }
  2590. static void sky2_get_drvinfo(struct net_device *dev,
  2591. struct ethtool_drvinfo *info)
  2592. {
  2593. struct sky2_port *sky2 = netdev_priv(dev);
  2594. strcpy(info->driver, DRV_NAME);
  2595. strcpy(info->version, DRV_VERSION);
  2596. strcpy(info->fw_version, "N/A");
  2597. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2598. }
  2599. static const struct sky2_stat {
  2600. char name[ETH_GSTRING_LEN];
  2601. u16 offset;
  2602. } sky2_stats[] = {
  2603. { "tx_bytes", GM_TXO_OK_HI },
  2604. { "rx_bytes", GM_RXO_OK_HI },
  2605. { "tx_broadcast", GM_TXF_BC_OK },
  2606. { "rx_broadcast", GM_RXF_BC_OK },
  2607. { "tx_multicast", GM_TXF_MC_OK },
  2608. { "rx_multicast", GM_RXF_MC_OK },
  2609. { "tx_unicast", GM_TXF_UC_OK },
  2610. { "rx_unicast", GM_RXF_UC_OK },
  2611. { "tx_mac_pause", GM_TXF_MPAUSE },
  2612. { "rx_mac_pause", GM_RXF_MPAUSE },
  2613. { "collisions", GM_TXF_COL },
  2614. { "late_collision",GM_TXF_LAT_COL },
  2615. { "aborted", GM_TXF_ABO_COL },
  2616. { "single_collisions", GM_TXF_SNG_COL },
  2617. { "multi_collisions", GM_TXF_MUL_COL },
  2618. { "rx_short", GM_RXF_SHT },
  2619. { "rx_runt", GM_RXE_FRAG },
  2620. { "rx_64_byte_packets", GM_RXF_64B },
  2621. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2622. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2623. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2624. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2625. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2626. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2627. { "rx_too_long", GM_RXF_LNG_ERR },
  2628. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2629. { "rx_jabber", GM_RXF_JAB_PKT },
  2630. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2631. { "tx_64_byte_packets", GM_TXF_64B },
  2632. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2633. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2634. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2635. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2636. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2637. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2638. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2639. };
  2640. static u32 sky2_get_rx_csum(struct net_device *dev)
  2641. {
  2642. struct sky2_port *sky2 = netdev_priv(dev);
  2643. return sky2->rx_csum;
  2644. }
  2645. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2646. {
  2647. struct sky2_port *sky2 = netdev_priv(dev);
  2648. sky2->rx_csum = data;
  2649. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2650. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2651. return 0;
  2652. }
  2653. static u32 sky2_get_msglevel(struct net_device *netdev)
  2654. {
  2655. struct sky2_port *sky2 = netdev_priv(netdev);
  2656. return sky2->msg_enable;
  2657. }
  2658. static int sky2_nway_reset(struct net_device *dev)
  2659. {
  2660. struct sky2_port *sky2 = netdev_priv(dev);
  2661. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2662. return -EINVAL;
  2663. sky2_phy_reinit(sky2);
  2664. sky2_set_multicast(dev);
  2665. return 0;
  2666. }
  2667. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2668. {
  2669. struct sky2_hw *hw = sky2->hw;
  2670. unsigned port = sky2->port;
  2671. int i;
  2672. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2673. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2674. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2675. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2676. for (i = 2; i < count; i++)
  2677. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2678. }
  2679. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2680. {
  2681. struct sky2_port *sky2 = netdev_priv(netdev);
  2682. sky2->msg_enable = value;
  2683. }
  2684. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2685. {
  2686. switch (sset) {
  2687. case ETH_SS_STATS:
  2688. return ARRAY_SIZE(sky2_stats);
  2689. default:
  2690. return -EOPNOTSUPP;
  2691. }
  2692. }
  2693. static void sky2_get_ethtool_stats(struct net_device *dev,
  2694. struct ethtool_stats *stats, u64 * data)
  2695. {
  2696. struct sky2_port *sky2 = netdev_priv(dev);
  2697. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2698. }
  2699. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2700. {
  2701. int i;
  2702. switch (stringset) {
  2703. case ETH_SS_STATS:
  2704. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2705. memcpy(data + i * ETH_GSTRING_LEN,
  2706. sky2_stats[i].name, ETH_GSTRING_LEN);
  2707. break;
  2708. }
  2709. }
  2710. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2711. {
  2712. struct sky2_port *sky2 = netdev_priv(dev);
  2713. struct sky2_hw *hw = sky2->hw;
  2714. unsigned port = sky2->port;
  2715. const struct sockaddr *addr = p;
  2716. if (!is_valid_ether_addr(addr->sa_data))
  2717. return -EADDRNOTAVAIL;
  2718. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2719. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2720. dev->dev_addr, ETH_ALEN);
  2721. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2722. dev->dev_addr, ETH_ALEN);
  2723. /* virtual address for data */
  2724. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2725. /* physical address: used for pause frames */
  2726. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2727. return 0;
  2728. }
  2729. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2730. {
  2731. u32 bit;
  2732. bit = ether_crc(ETH_ALEN, addr) & 63;
  2733. filter[bit >> 3] |= 1 << (bit & 7);
  2734. }
  2735. static void sky2_set_multicast(struct net_device *dev)
  2736. {
  2737. struct sky2_port *sky2 = netdev_priv(dev);
  2738. struct sky2_hw *hw = sky2->hw;
  2739. unsigned port = sky2->port;
  2740. struct dev_mc_list *list = dev->mc_list;
  2741. u16 reg;
  2742. u8 filter[8];
  2743. int rx_pause;
  2744. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2745. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2746. memset(filter, 0, sizeof(filter));
  2747. reg = gma_read16(hw, port, GM_RX_CTRL);
  2748. reg |= GM_RXCR_UCF_ENA;
  2749. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2750. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2751. else if (dev->flags & IFF_ALLMULTI)
  2752. memset(filter, 0xff, sizeof(filter));
  2753. else if (dev->mc_count == 0 && !rx_pause)
  2754. reg &= ~GM_RXCR_MCF_ENA;
  2755. else {
  2756. int i;
  2757. reg |= GM_RXCR_MCF_ENA;
  2758. if (rx_pause)
  2759. sky2_add_filter(filter, pause_mc_addr);
  2760. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2761. sky2_add_filter(filter, list->dmi_addr);
  2762. }
  2763. gma_write16(hw, port, GM_MC_ADDR_H1,
  2764. (u16) filter[0] | ((u16) filter[1] << 8));
  2765. gma_write16(hw, port, GM_MC_ADDR_H2,
  2766. (u16) filter[2] | ((u16) filter[3] << 8));
  2767. gma_write16(hw, port, GM_MC_ADDR_H3,
  2768. (u16) filter[4] | ((u16) filter[5] << 8));
  2769. gma_write16(hw, port, GM_MC_ADDR_H4,
  2770. (u16) filter[6] | ((u16) filter[7] << 8));
  2771. gma_write16(hw, port, GM_RX_CTRL, reg);
  2772. }
  2773. /* Can have one global because blinking is controlled by
  2774. * ethtool and that is always under RTNL mutex
  2775. */
  2776. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2777. {
  2778. struct sky2_hw *hw = sky2->hw;
  2779. unsigned port = sky2->port;
  2780. spin_lock_bh(&sky2->phy_lock);
  2781. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2782. hw->chip_id == CHIP_ID_YUKON_EX ||
  2783. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2784. u16 pg;
  2785. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2786. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2787. switch (mode) {
  2788. case MO_LED_OFF:
  2789. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2790. PHY_M_LEDC_LOS_CTRL(8) |
  2791. PHY_M_LEDC_INIT_CTRL(8) |
  2792. PHY_M_LEDC_STA1_CTRL(8) |
  2793. PHY_M_LEDC_STA0_CTRL(8));
  2794. break;
  2795. case MO_LED_ON:
  2796. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2797. PHY_M_LEDC_LOS_CTRL(9) |
  2798. PHY_M_LEDC_INIT_CTRL(9) |
  2799. PHY_M_LEDC_STA1_CTRL(9) |
  2800. PHY_M_LEDC_STA0_CTRL(9));
  2801. break;
  2802. case MO_LED_BLINK:
  2803. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2804. PHY_M_LEDC_LOS_CTRL(0xa) |
  2805. PHY_M_LEDC_INIT_CTRL(0xa) |
  2806. PHY_M_LEDC_STA1_CTRL(0xa) |
  2807. PHY_M_LEDC_STA0_CTRL(0xa));
  2808. break;
  2809. case MO_LED_NORM:
  2810. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2811. PHY_M_LEDC_LOS_CTRL(1) |
  2812. PHY_M_LEDC_INIT_CTRL(8) |
  2813. PHY_M_LEDC_STA1_CTRL(7) |
  2814. PHY_M_LEDC_STA0_CTRL(7));
  2815. }
  2816. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2817. } else
  2818. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2819. PHY_M_LED_MO_DUP(mode) |
  2820. PHY_M_LED_MO_10(mode) |
  2821. PHY_M_LED_MO_100(mode) |
  2822. PHY_M_LED_MO_1000(mode) |
  2823. PHY_M_LED_MO_RX(mode) |
  2824. PHY_M_LED_MO_TX(mode));
  2825. spin_unlock_bh(&sky2->phy_lock);
  2826. }
  2827. /* blink LED's for finding board */
  2828. static int sky2_phys_id(struct net_device *dev, u32 data)
  2829. {
  2830. struct sky2_port *sky2 = netdev_priv(dev);
  2831. unsigned int i;
  2832. if (data == 0)
  2833. data = UINT_MAX;
  2834. for (i = 0; i < data; i++) {
  2835. sky2_led(sky2, MO_LED_ON);
  2836. if (msleep_interruptible(500))
  2837. break;
  2838. sky2_led(sky2, MO_LED_OFF);
  2839. if (msleep_interruptible(500))
  2840. break;
  2841. }
  2842. sky2_led(sky2, MO_LED_NORM);
  2843. return 0;
  2844. }
  2845. static void sky2_get_pauseparam(struct net_device *dev,
  2846. struct ethtool_pauseparam *ecmd)
  2847. {
  2848. struct sky2_port *sky2 = netdev_priv(dev);
  2849. switch (sky2->flow_mode) {
  2850. case FC_NONE:
  2851. ecmd->tx_pause = ecmd->rx_pause = 0;
  2852. break;
  2853. case FC_TX:
  2854. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2855. break;
  2856. case FC_RX:
  2857. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2858. break;
  2859. case FC_BOTH:
  2860. ecmd->tx_pause = ecmd->rx_pause = 1;
  2861. }
  2862. ecmd->autoneg = sky2->autoneg;
  2863. }
  2864. static int sky2_set_pauseparam(struct net_device *dev,
  2865. struct ethtool_pauseparam *ecmd)
  2866. {
  2867. struct sky2_port *sky2 = netdev_priv(dev);
  2868. sky2->autoneg = ecmd->autoneg;
  2869. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2870. if (netif_running(dev))
  2871. sky2_phy_reinit(sky2);
  2872. return 0;
  2873. }
  2874. static int sky2_get_coalesce(struct net_device *dev,
  2875. struct ethtool_coalesce *ecmd)
  2876. {
  2877. struct sky2_port *sky2 = netdev_priv(dev);
  2878. struct sky2_hw *hw = sky2->hw;
  2879. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2880. ecmd->tx_coalesce_usecs = 0;
  2881. else {
  2882. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2883. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2884. }
  2885. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2886. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2887. ecmd->rx_coalesce_usecs = 0;
  2888. else {
  2889. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2890. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2891. }
  2892. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2893. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2894. ecmd->rx_coalesce_usecs_irq = 0;
  2895. else {
  2896. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2897. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2898. }
  2899. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2900. return 0;
  2901. }
  2902. /* Note: this affect both ports */
  2903. static int sky2_set_coalesce(struct net_device *dev,
  2904. struct ethtool_coalesce *ecmd)
  2905. {
  2906. struct sky2_port *sky2 = netdev_priv(dev);
  2907. struct sky2_hw *hw = sky2->hw;
  2908. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2909. if (ecmd->tx_coalesce_usecs > tmax ||
  2910. ecmd->rx_coalesce_usecs > tmax ||
  2911. ecmd->rx_coalesce_usecs_irq > tmax)
  2912. return -EINVAL;
  2913. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2914. return -EINVAL;
  2915. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2916. return -EINVAL;
  2917. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2918. return -EINVAL;
  2919. if (ecmd->tx_coalesce_usecs == 0)
  2920. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2921. else {
  2922. sky2_write32(hw, STAT_TX_TIMER_INI,
  2923. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2924. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2925. }
  2926. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2927. if (ecmd->rx_coalesce_usecs == 0)
  2928. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2929. else {
  2930. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2931. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2932. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2933. }
  2934. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2935. if (ecmd->rx_coalesce_usecs_irq == 0)
  2936. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2937. else {
  2938. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2939. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2940. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2941. }
  2942. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2943. return 0;
  2944. }
  2945. static void sky2_get_ringparam(struct net_device *dev,
  2946. struct ethtool_ringparam *ering)
  2947. {
  2948. struct sky2_port *sky2 = netdev_priv(dev);
  2949. ering->rx_max_pending = RX_MAX_PENDING;
  2950. ering->rx_mini_max_pending = 0;
  2951. ering->rx_jumbo_max_pending = 0;
  2952. ering->tx_max_pending = TX_RING_SIZE - 1;
  2953. ering->rx_pending = sky2->rx_pending;
  2954. ering->rx_mini_pending = 0;
  2955. ering->rx_jumbo_pending = 0;
  2956. ering->tx_pending = sky2->tx_pending;
  2957. }
  2958. static int sky2_set_ringparam(struct net_device *dev,
  2959. struct ethtool_ringparam *ering)
  2960. {
  2961. struct sky2_port *sky2 = netdev_priv(dev);
  2962. int err = 0;
  2963. if (ering->rx_pending > RX_MAX_PENDING ||
  2964. ering->rx_pending < 8 ||
  2965. ering->tx_pending < MAX_SKB_TX_LE ||
  2966. ering->tx_pending > TX_RING_SIZE - 1)
  2967. return -EINVAL;
  2968. if (netif_running(dev))
  2969. sky2_down(dev);
  2970. sky2->rx_pending = ering->rx_pending;
  2971. sky2->tx_pending = ering->tx_pending;
  2972. if (netif_running(dev)) {
  2973. err = sky2_up(dev);
  2974. if (err)
  2975. dev_close(dev);
  2976. }
  2977. return err;
  2978. }
  2979. static int sky2_get_regs_len(struct net_device *dev)
  2980. {
  2981. return 0x4000;
  2982. }
  2983. /*
  2984. * Returns copy of control register region
  2985. * Note: ethtool_get_regs always provides full size (16k) buffer
  2986. */
  2987. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2988. void *p)
  2989. {
  2990. const struct sky2_port *sky2 = netdev_priv(dev);
  2991. const void __iomem *io = sky2->hw->regs;
  2992. unsigned int b;
  2993. regs->version = 1;
  2994. for (b = 0; b < 128; b++) {
  2995. /* This complicated switch statement is to make sure and
  2996. * only access regions that are unreserved.
  2997. * Some blocks are only valid on dual port cards.
  2998. * and block 3 has some special diagnostic registers that
  2999. * are poison.
  3000. */
  3001. switch (b) {
  3002. case 3:
  3003. /* skip diagnostic ram region */
  3004. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3005. break;
  3006. /* dual port cards only */
  3007. case 5: /* Tx Arbiter 2 */
  3008. case 9: /* RX2 */
  3009. case 14 ... 15: /* TX2 */
  3010. case 17: case 19: /* Ram Buffer 2 */
  3011. case 22 ... 23: /* Tx Ram Buffer 2 */
  3012. case 25: /* Rx MAC Fifo 1 */
  3013. case 27: /* Tx MAC Fifo 2 */
  3014. case 31: /* GPHY 2 */
  3015. case 40 ... 47: /* Pattern Ram 2 */
  3016. case 52: case 54: /* TCP Segmentation 2 */
  3017. case 112 ... 116: /* GMAC 2 */
  3018. if (sky2->hw->ports == 1)
  3019. goto reserved;
  3020. /* fall through */
  3021. case 0: /* Control */
  3022. case 2: /* Mac address */
  3023. case 4: /* Tx Arbiter 1 */
  3024. case 7: /* PCI express reg */
  3025. case 8: /* RX1 */
  3026. case 12 ... 13: /* TX1 */
  3027. case 16: case 18:/* Rx Ram Buffer 1 */
  3028. case 20 ... 21: /* Tx Ram Buffer 1 */
  3029. case 24: /* Rx MAC Fifo 1 */
  3030. case 26: /* Tx MAC Fifo 1 */
  3031. case 28 ... 29: /* Descriptor and status unit */
  3032. case 30: /* GPHY 1*/
  3033. case 32 ... 39: /* Pattern Ram 1 */
  3034. case 48: case 50: /* TCP Segmentation 1 */
  3035. case 56 ... 60: /* PCI space */
  3036. case 80 ... 84: /* GMAC 1 */
  3037. memcpy_fromio(p, io, 128);
  3038. break;
  3039. default:
  3040. reserved:
  3041. memset(p, 0, 128);
  3042. }
  3043. p += 128;
  3044. io += 128;
  3045. }
  3046. }
  3047. /* In order to do Jumbo packets on these chips, need to turn off the
  3048. * transmit store/forward. Therefore checksum offload won't work.
  3049. */
  3050. static int no_tx_offload(struct net_device *dev)
  3051. {
  3052. const struct sky2_port *sky2 = netdev_priv(dev);
  3053. const struct sky2_hw *hw = sky2->hw;
  3054. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3055. }
  3056. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3057. {
  3058. if (data && no_tx_offload(dev))
  3059. return -EINVAL;
  3060. return ethtool_op_set_tx_csum(dev, data);
  3061. }
  3062. static int sky2_set_tso(struct net_device *dev, u32 data)
  3063. {
  3064. if (data && no_tx_offload(dev))
  3065. return -EINVAL;
  3066. return ethtool_op_set_tso(dev, data);
  3067. }
  3068. static int sky2_get_eeprom_len(struct net_device *dev)
  3069. {
  3070. struct sky2_port *sky2 = netdev_priv(dev);
  3071. struct sky2_hw *hw = sky2->hw;
  3072. u16 reg2;
  3073. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3074. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3075. }
  3076. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3077. {
  3078. unsigned long start = jiffies;
  3079. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3080. /* Can take up to 10.6 ms for write */
  3081. if (time_after(jiffies, start + HZ/4)) {
  3082. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3083. return -ETIMEDOUT;
  3084. }
  3085. mdelay(1);
  3086. }
  3087. return 0;
  3088. }
  3089. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3090. u16 offset, size_t length)
  3091. {
  3092. int rc = 0;
  3093. while (length > 0) {
  3094. u32 val;
  3095. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3096. rc = sky2_vpd_wait(hw, cap, 0);
  3097. if (rc)
  3098. break;
  3099. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3100. memcpy(data, &val, min(sizeof(val), length));
  3101. offset += sizeof(u32);
  3102. data += sizeof(u32);
  3103. length -= sizeof(u32);
  3104. }
  3105. return rc;
  3106. }
  3107. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3108. u16 offset, unsigned int length)
  3109. {
  3110. unsigned int i;
  3111. int rc = 0;
  3112. for (i = 0; i < length; i += sizeof(u32)) {
  3113. u32 val = *(u32 *)(data + i);
  3114. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3115. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3116. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3117. if (rc)
  3118. break;
  3119. }
  3120. return rc;
  3121. }
  3122. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3123. u8 *data)
  3124. {
  3125. struct sky2_port *sky2 = netdev_priv(dev);
  3126. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3127. if (!cap)
  3128. return -EINVAL;
  3129. eeprom->magic = SKY2_EEPROM_MAGIC;
  3130. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3131. }
  3132. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3133. u8 *data)
  3134. {
  3135. struct sky2_port *sky2 = netdev_priv(dev);
  3136. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3137. if (!cap)
  3138. return -EINVAL;
  3139. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3140. return -EINVAL;
  3141. /* Partial writes not supported */
  3142. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3143. return -EINVAL;
  3144. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3145. }
  3146. static const struct ethtool_ops sky2_ethtool_ops = {
  3147. .get_settings = sky2_get_settings,
  3148. .set_settings = sky2_set_settings,
  3149. .get_drvinfo = sky2_get_drvinfo,
  3150. .get_wol = sky2_get_wol,
  3151. .set_wol = sky2_set_wol,
  3152. .get_msglevel = sky2_get_msglevel,
  3153. .set_msglevel = sky2_set_msglevel,
  3154. .nway_reset = sky2_nway_reset,
  3155. .get_regs_len = sky2_get_regs_len,
  3156. .get_regs = sky2_get_regs,
  3157. .get_link = ethtool_op_get_link,
  3158. .get_eeprom_len = sky2_get_eeprom_len,
  3159. .get_eeprom = sky2_get_eeprom,
  3160. .set_eeprom = sky2_set_eeprom,
  3161. .set_sg = ethtool_op_set_sg,
  3162. .set_tx_csum = sky2_set_tx_csum,
  3163. .set_tso = sky2_set_tso,
  3164. .get_rx_csum = sky2_get_rx_csum,
  3165. .set_rx_csum = sky2_set_rx_csum,
  3166. .get_strings = sky2_get_strings,
  3167. .get_coalesce = sky2_get_coalesce,
  3168. .set_coalesce = sky2_set_coalesce,
  3169. .get_ringparam = sky2_get_ringparam,
  3170. .set_ringparam = sky2_set_ringparam,
  3171. .get_pauseparam = sky2_get_pauseparam,
  3172. .set_pauseparam = sky2_set_pauseparam,
  3173. .phys_id = sky2_phys_id,
  3174. .get_sset_count = sky2_get_sset_count,
  3175. .get_ethtool_stats = sky2_get_ethtool_stats,
  3176. };
  3177. #ifdef CONFIG_SKY2_DEBUG
  3178. static struct dentry *sky2_debug;
  3179. /*
  3180. * Read and parse the first part of Vital Product Data
  3181. */
  3182. #define VPD_SIZE 128
  3183. #define VPD_MAGIC 0x82
  3184. static const struct vpd_tag {
  3185. char tag[2];
  3186. char *label;
  3187. } vpd_tags[] = {
  3188. { "PN", "Part Number" },
  3189. { "EC", "Engineering Level" },
  3190. { "MN", "Manufacturer" },
  3191. { "SN", "Serial Number" },
  3192. { "YA", "Asset Tag" },
  3193. { "VL", "First Error Log Message" },
  3194. { "VF", "Second Error Log Message" },
  3195. { "VB", "Boot Agent ROM Configuration" },
  3196. { "VE", "EFI UNDI Configuration" },
  3197. };
  3198. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3199. {
  3200. size_t vpd_size;
  3201. loff_t offs;
  3202. u8 len;
  3203. unsigned char *buf;
  3204. u16 reg2;
  3205. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3206. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3207. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3208. buf = kmalloc(vpd_size, GFP_KERNEL);
  3209. if (!buf) {
  3210. seq_puts(seq, "no memory!\n");
  3211. return;
  3212. }
  3213. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3214. seq_puts(seq, "VPD read failed\n");
  3215. goto out;
  3216. }
  3217. if (buf[0] != VPD_MAGIC) {
  3218. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3219. goto out;
  3220. }
  3221. len = buf[1];
  3222. if (len == 0 || len > vpd_size - 4) {
  3223. seq_printf(seq, "Invalid id length: %d\n", len);
  3224. goto out;
  3225. }
  3226. seq_printf(seq, "%.*s\n", len, buf + 3);
  3227. offs = len + 3;
  3228. while (offs < vpd_size - 4) {
  3229. int i;
  3230. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3231. break;
  3232. len = buf[offs + 2];
  3233. if (offs + len + 3 >= vpd_size)
  3234. break;
  3235. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3236. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3237. seq_printf(seq, " %s: %.*s\n",
  3238. vpd_tags[i].label, len, buf + offs + 3);
  3239. break;
  3240. }
  3241. }
  3242. offs += len + 3;
  3243. }
  3244. out:
  3245. kfree(buf);
  3246. }
  3247. static int sky2_debug_show(struct seq_file *seq, void *v)
  3248. {
  3249. struct net_device *dev = seq->private;
  3250. const struct sky2_port *sky2 = netdev_priv(dev);
  3251. struct sky2_hw *hw = sky2->hw;
  3252. unsigned port = sky2->port;
  3253. unsigned idx, last;
  3254. int sop;
  3255. sky2_show_vpd(seq, hw);
  3256. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3257. sky2_read32(hw, B0_ISRC),
  3258. sky2_read32(hw, B0_IMSK),
  3259. sky2_read32(hw, B0_Y2_SP_ICR));
  3260. if (!netif_running(dev)) {
  3261. seq_printf(seq, "network not running\n");
  3262. return 0;
  3263. }
  3264. napi_disable(&hw->napi);
  3265. last = sky2_read16(hw, STAT_PUT_IDX);
  3266. if (hw->st_idx == last)
  3267. seq_puts(seq, "Status ring (empty)\n");
  3268. else {
  3269. seq_puts(seq, "Status ring\n");
  3270. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3271. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3272. const struct sky2_status_le *le = hw->st_le + idx;
  3273. seq_printf(seq, "[%d] %#x %d %#x\n",
  3274. idx, le->opcode, le->length, le->status);
  3275. }
  3276. seq_puts(seq, "\n");
  3277. }
  3278. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3279. sky2->tx_cons, sky2->tx_prod,
  3280. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3281. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3282. /* Dump contents of tx ring */
  3283. sop = 1;
  3284. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3285. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3286. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3287. u32 a = le32_to_cpu(le->addr);
  3288. if (sop)
  3289. seq_printf(seq, "%u:", idx);
  3290. sop = 0;
  3291. switch(le->opcode & ~HW_OWNER) {
  3292. case OP_ADDR64:
  3293. seq_printf(seq, " %#x:", a);
  3294. break;
  3295. case OP_LRGLEN:
  3296. seq_printf(seq, " mtu=%d", a);
  3297. break;
  3298. case OP_VLAN:
  3299. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3300. break;
  3301. case OP_TCPLISW:
  3302. seq_printf(seq, " csum=%#x", a);
  3303. break;
  3304. case OP_LARGESEND:
  3305. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3306. break;
  3307. case OP_PACKET:
  3308. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3309. break;
  3310. case OP_BUFFER:
  3311. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3312. break;
  3313. default:
  3314. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3315. a, le16_to_cpu(le->length));
  3316. }
  3317. if (le->ctrl & EOP) {
  3318. seq_putc(seq, '\n');
  3319. sop = 1;
  3320. }
  3321. }
  3322. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3323. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3324. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3325. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3326. sky2_read32(hw, B0_Y2_SP_LISR);
  3327. napi_enable(&hw->napi);
  3328. return 0;
  3329. }
  3330. static int sky2_debug_open(struct inode *inode, struct file *file)
  3331. {
  3332. return single_open(file, sky2_debug_show, inode->i_private);
  3333. }
  3334. static const struct file_operations sky2_debug_fops = {
  3335. .owner = THIS_MODULE,
  3336. .open = sky2_debug_open,
  3337. .read = seq_read,
  3338. .llseek = seq_lseek,
  3339. .release = single_release,
  3340. };
  3341. /*
  3342. * Use network device events to create/remove/rename
  3343. * debugfs file entries
  3344. */
  3345. static int sky2_device_event(struct notifier_block *unused,
  3346. unsigned long event, void *ptr)
  3347. {
  3348. struct net_device *dev = ptr;
  3349. struct sky2_port *sky2 = netdev_priv(dev);
  3350. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3351. return NOTIFY_DONE;
  3352. switch(event) {
  3353. case NETDEV_CHANGENAME:
  3354. if (sky2->debugfs) {
  3355. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3356. sky2_debug, dev->name);
  3357. }
  3358. break;
  3359. case NETDEV_GOING_DOWN:
  3360. if (sky2->debugfs) {
  3361. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3362. dev->name);
  3363. debugfs_remove(sky2->debugfs);
  3364. sky2->debugfs = NULL;
  3365. }
  3366. break;
  3367. case NETDEV_UP:
  3368. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3369. sky2_debug, dev,
  3370. &sky2_debug_fops);
  3371. if (IS_ERR(sky2->debugfs))
  3372. sky2->debugfs = NULL;
  3373. }
  3374. return NOTIFY_DONE;
  3375. }
  3376. static struct notifier_block sky2_notifier = {
  3377. .notifier_call = sky2_device_event,
  3378. };
  3379. static __init void sky2_debug_init(void)
  3380. {
  3381. struct dentry *ent;
  3382. ent = debugfs_create_dir("sky2", NULL);
  3383. if (!ent || IS_ERR(ent))
  3384. return;
  3385. sky2_debug = ent;
  3386. register_netdevice_notifier(&sky2_notifier);
  3387. }
  3388. static __exit void sky2_debug_cleanup(void)
  3389. {
  3390. if (sky2_debug) {
  3391. unregister_netdevice_notifier(&sky2_notifier);
  3392. debugfs_remove(sky2_debug);
  3393. sky2_debug = NULL;
  3394. }
  3395. }
  3396. #else
  3397. #define sky2_debug_init()
  3398. #define sky2_debug_cleanup()
  3399. #endif
  3400. /* Two copies of network device operations to handle special case of
  3401. not allowing netpoll on second port */
  3402. static const struct net_device_ops sky2_netdev_ops[2] = {
  3403. {
  3404. .ndo_open = sky2_up,
  3405. .ndo_stop = sky2_down,
  3406. .ndo_start_xmit = sky2_xmit_frame,
  3407. .ndo_do_ioctl = sky2_ioctl,
  3408. .ndo_validate_addr = eth_validate_addr,
  3409. .ndo_set_mac_address = sky2_set_mac_address,
  3410. .ndo_set_multicast_list = sky2_set_multicast,
  3411. .ndo_change_mtu = sky2_change_mtu,
  3412. .ndo_tx_timeout = sky2_tx_timeout,
  3413. #ifdef SKY2_VLAN_TAG_USED
  3414. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3415. #endif
  3416. #ifdef CONFIG_NET_POLL_CONTROLLER
  3417. .ndo_poll_controller = sky2_netpoll,
  3418. #endif
  3419. },
  3420. {
  3421. .ndo_open = sky2_up,
  3422. .ndo_stop = sky2_down,
  3423. .ndo_start_xmit = sky2_xmit_frame,
  3424. .ndo_do_ioctl = sky2_ioctl,
  3425. .ndo_validate_addr = eth_validate_addr,
  3426. .ndo_set_mac_address = sky2_set_mac_address,
  3427. .ndo_set_multicast_list = sky2_set_multicast,
  3428. .ndo_change_mtu = sky2_change_mtu,
  3429. .ndo_tx_timeout = sky2_tx_timeout,
  3430. #ifdef SKY2_VLAN_TAG_USED
  3431. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3432. #endif
  3433. },
  3434. };
  3435. /* Initialize network device */
  3436. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3437. unsigned port,
  3438. int highmem, int wol)
  3439. {
  3440. struct sky2_port *sky2;
  3441. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3442. if (!dev) {
  3443. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3444. return NULL;
  3445. }
  3446. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3447. dev->irq = hw->pdev->irq;
  3448. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3449. dev->watchdog_timeo = TX_WATCHDOG;
  3450. dev->netdev_ops = &sky2_netdev_ops[port];
  3451. sky2 = netdev_priv(dev);
  3452. sky2->netdev = dev;
  3453. sky2->hw = hw;
  3454. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3455. /* Auto speed and flow control */
  3456. sky2->autoneg = AUTONEG_ENABLE;
  3457. sky2->flow_mode = FC_BOTH;
  3458. sky2->duplex = -1;
  3459. sky2->speed = -1;
  3460. sky2->advertising = sky2_supported_modes(hw);
  3461. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3462. sky2->wol = wol;
  3463. spin_lock_init(&sky2->phy_lock);
  3464. sky2->tx_pending = TX_DEF_PENDING;
  3465. sky2->rx_pending = RX_DEF_PENDING;
  3466. hw->dev[port] = dev;
  3467. sky2->port = port;
  3468. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3469. if (highmem)
  3470. dev->features |= NETIF_F_HIGHDMA;
  3471. #ifdef SKY2_VLAN_TAG_USED
  3472. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3473. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3474. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3475. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3476. }
  3477. #endif
  3478. /* read the mac address */
  3479. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3480. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3481. return dev;
  3482. }
  3483. static void __devinit sky2_show_addr(struct net_device *dev)
  3484. {
  3485. const struct sky2_port *sky2 = netdev_priv(dev);
  3486. if (netif_msg_probe(sky2))
  3487. printk(KERN_INFO PFX "%s: addr %pM\n",
  3488. dev->name, dev->dev_addr);
  3489. }
  3490. /* Handle software interrupt used during MSI test */
  3491. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3492. {
  3493. struct sky2_hw *hw = dev_id;
  3494. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3495. if (status == 0)
  3496. return IRQ_NONE;
  3497. if (status & Y2_IS_IRQ_SW) {
  3498. hw->flags |= SKY2_HW_USE_MSI;
  3499. wake_up(&hw->msi_wait);
  3500. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3501. }
  3502. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3503. return IRQ_HANDLED;
  3504. }
  3505. /* Test interrupt path by forcing a a software IRQ */
  3506. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3507. {
  3508. struct pci_dev *pdev = hw->pdev;
  3509. int err;
  3510. init_waitqueue_head (&hw->msi_wait);
  3511. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3512. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3513. if (err) {
  3514. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3515. return err;
  3516. }
  3517. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3518. sky2_read8(hw, B0_CTST);
  3519. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3520. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3521. /* MSI test failed, go back to INTx mode */
  3522. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3523. "switching to INTx mode.\n");
  3524. err = -EOPNOTSUPP;
  3525. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3526. }
  3527. sky2_write32(hw, B0_IMSK, 0);
  3528. sky2_read32(hw, B0_IMSK);
  3529. free_irq(pdev->irq, hw);
  3530. return err;
  3531. }
  3532. /* This driver supports yukon2 chipset only */
  3533. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3534. {
  3535. const char *name[] = {
  3536. "XL", /* 0xb3 */
  3537. "EC Ultra", /* 0xb4 */
  3538. "Extreme", /* 0xb5 */
  3539. "EC", /* 0xb6 */
  3540. "FE", /* 0xb7 */
  3541. "FE+", /* 0xb8 */
  3542. "Supreme", /* 0xb9 */
  3543. "UL 2", /* 0xba */
  3544. };
  3545. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3546. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3547. else
  3548. snprintf(buf, sz, "(chip %#x)", chipid);
  3549. return buf;
  3550. }
  3551. static int __devinit sky2_probe(struct pci_dev *pdev,
  3552. const struct pci_device_id *ent)
  3553. {
  3554. struct net_device *dev;
  3555. struct sky2_hw *hw;
  3556. int err, using_dac = 0, wol_default;
  3557. u32 reg;
  3558. char buf1[16];
  3559. err = pci_enable_device(pdev);
  3560. if (err) {
  3561. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3562. goto err_out;
  3563. }
  3564. /* Get configuration information
  3565. * Note: only regular PCI config access once to test for HW issues
  3566. * other PCI access through shared memory for speed and to
  3567. * avoid MMCONFIG problems.
  3568. */
  3569. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3570. if (err) {
  3571. dev_err(&pdev->dev, "PCI read config failed\n");
  3572. goto err_out;
  3573. }
  3574. if (~reg == 0) {
  3575. dev_err(&pdev->dev, "PCI configuration read error\n");
  3576. goto err_out;
  3577. }
  3578. err = pci_request_regions(pdev, DRV_NAME);
  3579. if (err) {
  3580. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3581. goto err_out_disable;
  3582. }
  3583. pci_set_master(pdev);
  3584. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3585. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3586. using_dac = 1;
  3587. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3588. if (err < 0) {
  3589. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3590. "for consistent allocations\n");
  3591. goto err_out_free_regions;
  3592. }
  3593. } else {
  3594. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3595. if (err) {
  3596. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3597. goto err_out_free_regions;
  3598. }
  3599. }
  3600. #ifdef __BIG_ENDIAN
  3601. /* The sk98lin vendor driver uses hardware byte swapping but
  3602. * this driver uses software swapping.
  3603. */
  3604. reg &= ~PCI_REV_DESC;
  3605. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3606. if (err) {
  3607. dev_err(&pdev->dev, "PCI write config failed\n");
  3608. goto err_out_free_regions;
  3609. }
  3610. #endif
  3611. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3612. err = -ENOMEM;
  3613. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3614. if (!hw) {
  3615. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3616. goto err_out_free_regions;
  3617. }
  3618. hw->pdev = pdev;
  3619. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3620. if (!hw->regs) {
  3621. dev_err(&pdev->dev, "cannot map device registers\n");
  3622. goto err_out_free_hw;
  3623. }
  3624. /* ring for status responses */
  3625. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3626. if (!hw->st_le)
  3627. goto err_out_iounmap;
  3628. err = sky2_init(hw);
  3629. if (err)
  3630. goto err_out_iounmap;
  3631. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3632. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3633. sky2_reset(hw);
  3634. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3635. if (!dev) {
  3636. err = -ENOMEM;
  3637. goto err_out_free_pci;
  3638. }
  3639. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3640. err = sky2_test_msi(hw);
  3641. if (err == -EOPNOTSUPP)
  3642. pci_disable_msi(pdev);
  3643. else if (err)
  3644. goto err_out_free_netdev;
  3645. }
  3646. err = register_netdev(dev);
  3647. if (err) {
  3648. dev_err(&pdev->dev, "cannot register net device\n");
  3649. goto err_out_free_netdev;
  3650. }
  3651. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3652. err = request_irq(pdev->irq, sky2_intr,
  3653. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3654. dev->name, hw);
  3655. if (err) {
  3656. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3657. goto err_out_unregister;
  3658. }
  3659. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3660. napi_enable(&hw->napi);
  3661. sky2_show_addr(dev);
  3662. if (hw->ports > 1) {
  3663. struct net_device *dev1;
  3664. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3665. if (!dev1)
  3666. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3667. else if ((err = register_netdev(dev1))) {
  3668. dev_warn(&pdev->dev,
  3669. "register of second port failed (%d)\n", err);
  3670. hw->dev[1] = NULL;
  3671. free_netdev(dev1);
  3672. } else
  3673. sky2_show_addr(dev1);
  3674. }
  3675. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3676. INIT_WORK(&hw->restart_work, sky2_restart);
  3677. pci_set_drvdata(pdev, hw);
  3678. return 0;
  3679. err_out_unregister:
  3680. if (hw->flags & SKY2_HW_USE_MSI)
  3681. pci_disable_msi(pdev);
  3682. unregister_netdev(dev);
  3683. err_out_free_netdev:
  3684. free_netdev(dev);
  3685. err_out_free_pci:
  3686. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3687. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3688. err_out_iounmap:
  3689. iounmap(hw->regs);
  3690. err_out_free_hw:
  3691. kfree(hw);
  3692. err_out_free_regions:
  3693. pci_release_regions(pdev);
  3694. err_out_disable:
  3695. pci_disable_device(pdev);
  3696. err_out:
  3697. pci_set_drvdata(pdev, NULL);
  3698. return err;
  3699. }
  3700. static void __devexit sky2_remove(struct pci_dev *pdev)
  3701. {
  3702. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3703. int i;
  3704. if (!hw)
  3705. return;
  3706. del_timer_sync(&hw->watchdog_timer);
  3707. cancel_work_sync(&hw->restart_work);
  3708. for (i = hw->ports-1; i >= 0; --i)
  3709. unregister_netdev(hw->dev[i]);
  3710. sky2_write32(hw, B0_IMSK, 0);
  3711. sky2_power_aux(hw);
  3712. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3713. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3714. sky2_read8(hw, B0_CTST);
  3715. free_irq(pdev->irq, hw);
  3716. if (hw->flags & SKY2_HW_USE_MSI)
  3717. pci_disable_msi(pdev);
  3718. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3719. pci_release_regions(pdev);
  3720. pci_disable_device(pdev);
  3721. for (i = hw->ports-1; i >= 0; --i)
  3722. free_netdev(hw->dev[i]);
  3723. iounmap(hw->regs);
  3724. kfree(hw);
  3725. pci_set_drvdata(pdev, NULL);
  3726. }
  3727. #ifdef CONFIG_PM
  3728. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3729. {
  3730. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3731. int i, wol = 0;
  3732. if (!hw)
  3733. return 0;
  3734. del_timer_sync(&hw->watchdog_timer);
  3735. cancel_work_sync(&hw->restart_work);
  3736. for (i = 0; i < hw->ports; i++) {
  3737. struct net_device *dev = hw->dev[i];
  3738. struct sky2_port *sky2 = netdev_priv(dev);
  3739. netif_device_detach(dev);
  3740. if (netif_running(dev))
  3741. sky2_down(dev);
  3742. if (sky2->wol)
  3743. sky2_wol_init(sky2);
  3744. wol |= sky2->wol;
  3745. }
  3746. sky2_write32(hw, B0_IMSK, 0);
  3747. napi_disable(&hw->napi);
  3748. sky2_power_aux(hw);
  3749. pci_save_state(pdev);
  3750. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3751. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3752. return 0;
  3753. }
  3754. static int sky2_resume(struct pci_dev *pdev)
  3755. {
  3756. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3757. int i, err;
  3758. if (!hw)
  3759. return 0;
  3760. err = pci_set_power_state(pdev, PCI_D0);
  3761. if (err)
  3762. goto out;
  3763. err = pci_restore_state(pdev);
  3764. if (err)
  3765. goto out;
  3766. pci_enable_wake(pdev, PCI_D0, 0);
  3767. /* Re-enable all clocks */
  3768. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3769. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3770. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3771. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3772. sky2_reset(hw);
  3773. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3774. napi_enable(&hw->napi);
  3775. for (i = 0; i < hw->ports; i++) {
  3776. struct net_device *dev = hw->dev[i];
  3777. netif_device_attach(dev);
  3778. if (netif_running(dev)) {
  3779. err = sky2_up(dev);
  3780. if (err) {
  3781. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3782. dev->name, err);
  3783. rtnl_lock();
  3784. dev_close(dev);
  3785. rtnl_unlock();
  3786. goto out;
  3787. }
  3788. }
  3789. }
  3790. return 0;
  3791. out:
  3792. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3793. pci_disable_device(pdev);
  3794. return err;
  3795. }
  3796. #endif
  3797. static void sky2_shutdown(struct pci_dev *pdev)
  3798. {
  3799. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3800. int i, wol = 0;
  3801. if (!hw)
  3802. return;
  3803. del_timer_sync(&hw->watchdog_timer);
  3804. for (i = 0; i < hw->ports; i++) {
  3805. struct net_device *dev = hw->dev[i];
  3806. struct sky2_port *sky2 = netdev_priv(dev);
  3807. if (sky2->wol) {
  3808. wol = 1;
  3809. sky2_wol_init(sky2);
  3810. }
  3811. }
  3812. if (wol)
  3813. sky2_power_aux(hw);
  3814. pci_enable_wake(pdev, PCI_D3hot, wol);
  3815. pci_enable_wake(pdev, PCI_D3cold, wol);
  3816. pci_disable_device(pdev);
  3817. pci_set_power_state(pdev, PCI_D3hot);
  3818. }
  3819. static struct pci_driver sky2_driver = {
  3820. .name = DRV_NAME,
  3821. .id_table = sky2_id_table,
  3822. .probe = sky2_probe,
  3823. .remove = __devexit_p(sky2_remove),
  3824. #ifdef CONFIG_PM
  3825. .suspend = sky2_suspend,
  3826. .resume = sky2_resume,
  3827. #endif
  3828. .shutdown = sky2_shutdown,
  3829. };
  3830. static int __init sky2_init_module(void)
  3831. {
  3832. pr_info(PFX "driver version " DRV_VERSION "\n");
  3833. sky2_debug_init();
  3834. return pci_register_driver(&sky2_driver);
  3835. }
  3836. static void __exit sky2_cleanup_module(void)
  3837. {
  3838. pci_unregister_driver(&sky2_driver);
  3839. sky2_debug_cleanup();
  3840. }
  3841. module_init(sky2_init_module);
  3842. module_exit(sky2_cleanup_module);
  3843. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3844. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3845. MODULE_LICENSE("GPL");
  3846. MODULE_VERSION(DRV_VERSION);