board-mop500-sdi.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * Author: Hanumath Prasad <hanumath.prasad@stericsson.com>
  5. * License terms: GNU General Public License (GPL) version 2
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/gpio.h>
  9. #include <linux/amba/bus.h>
  10. #include <linux/amba/mmci.h>
  11. #include <linux/mmc/host.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/platform_data/dma-ste-dma40.h>
  14. #include <asm/mach-types.h>
  15. #include "devices.h"
  16. #include "db8500-regs.h"
  17. #include "devices-db8500.h"
  18. #include "board-mop500.h"
  19. #include "ste-dma40-db8500.h"
  20. /*
  21. * v2 has a new version of this block that need to be forced, the number found
  22. * in hardware is incorrect
  23. */
  24. #define U8500_SDI_V2_PERIPHID 0x10480180
  25. /*
  26. * SDI 0 (MicroSD slot)
  27. */
  28. #ifdef CONFIG_STE_DMA40
  29. struct stedma40_chan_cfg mop500_sdi0_dma_cfg_rx = {
  30. .mode = STEDMA40_MODE_LOGICAL,
  31. .dir = STEDMA40_PERIPH_TO_MEM,
  32. .src_dev_type = DB8500_DMA_DEV29_SD_MM0_RX,
  33. .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
  34. .src_info.data_width = STEDMA40_WORD_WIDTH,
  35. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  36. };
  37. static struct stedma40_chan_cfg mop500_sdi0_dma_cfg_tx = {
  38. .mode = STEDMA40_MODE_LOGICAL,
  39. .dir = STEDMA40_MEM_TO_PERIPH,
  40. .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
  41. .dst_dev_type = DB8500_DMA_DEV29_SD_MM0_TX,
  42. .src_info.data_width = STEDMA40_WORD_WIDTH,
  43. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  44. };
  45. #endif
  46. struct mmci_platform_data mop500_sdi0_data = {
  47. .f_max = 100000000,
  48. .capabilities = MMC_CAP_4_BIT_DATA |
  49. MMC_CAP_SD_HIGHSPEED |
  50. MMC_CAP_MMC_HIGHSPEED |
  51. MMC_CAP_ERASE |
  52. MMC_CAP_UHS_SDR12 |
  53. MMC_CAP_UHS_SDR25,
  54. .gpio_wp = -1,
  55. .sigdir = MCI_ST_FBCLKEN |
  56. MCI_ST_CMDDIREN |
  57. MCI_ST_DATA0DIREN |
  58. MCI_ST_DATA2DIREN,
  59. #ifdef CONFIG_STE_DMA40
  60. .dma_filter = stedma40_filter,
  61. .dma_rx_param = &mop500_sdi0_dma_cfg_rx,
  62. .dma_tx_param = &mop500_sdi0_dma_cfg_tx,
  63. #endif
  64. };
  65. static void sdi0_configure(struct device *parent)
  66. {
  67. /* Add the device, force v2 to subrevision 1 */
  68. db8500_add_sdi0(parent, &mop500_sdi0_data, U8500_SDI_V2_PERIPHID);
  69. }
  70. void mop500_sdi_tc35892_init(struct device *parent)
  71. {
  72. mop500_sdi0_data.gpio_cd = GPIO_SDMMC_CD;
  73. sdi0_configure(parent);
  74. }
  75. /*
  76. * SDI1 (SDIO WLAN)
  77. */
  78. #ifdef CONFIG_STE_DMA40
  79. static struct stedma40_chan_cfg sdi1_dma_cfg_rx = {
  80. .mode = STEDMA40_MODE_LOGICAL,
  81. .dir = STEDMA40_PERIPH_TO_MEM,
  82. .src_dev_type = DB8500_DMA_DEV32_SD_MM1_RX,
  83. .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
  84. .src_info.data_width = STEDMA40_WORD_WIDTH,
  85. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  86. };
  87. static struct stedma40_chan_cfg sdi1_dma_cfg_tx = {
  88. .mode = STEDMA40_MODE_LOGICAL,
  89. .dir = STEDMA40_MEM_TO_PERIPH,
  90. .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
  91. .dst_dev_type = DB8500_DMA_DEV32_SD_MM1_TX,
  92. .src_info.data_width = STEDMA40_WORD_WIDTH,
  93. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  94. };
  95. #endif
  96. struct mmci_platform_data mop500_sdi1_data = {
  97. .ocr_mask = MMC_VDD_29_30,
  98. .f_max = 100000000,
  99. .capabilities = MMC_CAP_4_BIT_DATA |
  100. MMC_CAP_NONREMOVABLE,
  101. .gpio_cd = -1,
  102. .gpio_wp = -1,
  103. #ifdef CONFIG_STE_DMA40
  104. .dma_filter = stedma40_filter,
  105. .dma_rx_param = &sdi1_dma_cfg_rx,
  106. .dma_tx_param = &sdi1_dma_cfg_tx,
  107. #endif
  108. };
  109. /*
  110. * SDI 2 (POP eMMC, not on DB8500ed)
  111. */
  112. #ifdef CONFIG_STE_DMA40
  113. struct stedma40_chan_cfg mop500_sdi2_dma_cfg_rx = {
  114. .mode = STEDMA40_MODE_LOGICAL,
  115. .dir = STEDMA40_PERIPH_TO_MEM,
  116. .src_dev_type = DB8500_DMA_DEV28_SD_MM2_RX,
  117. .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
  118. .src_info.data_width = STEDMA40_WORD_WIDTH,
  119. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  120. };
  121. static struct stedma40_chan_cfg mop500_sdi2_dma_cfg_tx = {
  122. .mode = STEDMA40_MODE_LOGICAL,
  123. .dir = STEDMA40_MEM_TO_PERIPH,
  124. .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
  125. .dst_dev_type = DB8500_DMA_DEV28_SD_MM2_TX,
  126. .src_info.data_width = STEDMA40_WORD_WIDTH,
  127. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  128. };
  129. #endif
  130. struct mmci_platform_data mop500_sdi2_data = {
  131. .ocr_mask = MMC_VDD_165_195,
  132. .f_max = 100000000,
  133. .capabilities = MMC_CAP_4_BIT_DATA |
  134. MMC_CAP_8_BIT_DATA |
  135. MMC_CAP_NONREMOVABLE |
  136. MMC_CAP_MMC_HIGHSPEED |
  137. MMC_CAP_ERASE |
  138. MMC_CAP_CMD23,
  139. .gpio_cd = -1,
  140. .gpio_wp = -1,
  141. #ifdef CONFIG_STE_DMA40
  142. .dma_filter = stedma40_filter,
  143. .dma_rx_param = &mop500_sdi2_dma_cfg_rx,
  144. .dma_tx_param = &mop500_sdi2_dma_cfg_tx,
  145. #endif
  146. };
  147. /*
  148. * SDI 4 (on-board eMMC)
  149. */
  150. #ifdef CONFIG_STE_DMA40
  151. struct stedma40_chan_cfg mop500_sdi4_dma_cfg_rx = {
  152. .mode = STEDMA40_MODE_LOGICAL,
  153. .dir = STEDMA40_PERIPH_TO_MEM,
  154. .src_dev_type = DB8500_DMA_DEV42_SD_MM4_RX,
  155. .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
  156. .src_info.data_width = STEDMA40_WORD_WIDTH,
  157. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  158. };
  159. static struct stedma40_chan_cfg mop500_sdi4_dma_cfg_tx = {
  160. .mode = STEDMA40_MODE_LOGICAL,
  161. .dir = STEDMA40_MEM_TO_PERIPH,
  162. .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
  163. .dst_dev_type = DB8500_DMA_DEV42_SD_MM4_TX,
  164. .src_info.data_width = STEDMA40_WORD_WIDTH,
  165. .dst_info.data_width = STEDMA40_WORD_WIDTH,
  166. };
  167. #endif
  168. struct mmci_platform_data mop500_sdi4_data = {
  169. .f_max = 100000000,
  170. .capabilities = MMC_CAP_4_BIT_DATA |
  171. MMC_CAP_8_BIT_DATA |
  172. MMC_CAP_NONREMOVABLE |
  173. MMC_CAP_MMC_HIGHSPEED |
  174. MMC_CAP_ERASE |
  175. MMC_CAP_CMD23,
  176. .gpio_cd = -1,
  177. .gpio_wp = -1,
  178. #ifdef CONFIG_STE_DMA40
  179. .dma_filter = stedma40_filter,
  180. .dma_rx_param = &mop500_sdi4_dma_cfg_rx,
  181. .dma_tx_param = &mop500_sdi4_dma_cfg_tx,
  182. #endif
  183. };
  184. void __init mop500_sdi_init(struct device *parent)
  185. {
  186. /* PoP:ed eMMC */
  187. db8500_add_sdi2(parent, &mop500_sdi2_data, U8500_SDI_V2_PERIPHID);
  188. /* On-board eMMC */
  189. db8500_add_sdi4(parent, &mop500_sdi4_data, U8500_SDI_V2_PERIPHID);
  190. /*
  191. * On boards with the TC35892 GPIO expander, sdi0 will finally
  192. * be added when the TC35892 initializes and calls
  193. * mop500_sdi_tc35892_init() above.
  194. */
  195. }
  196. void __init snowball_sdi_init(struct device *parent)
  197. {
  198. /* On Snowball MMC_CAP_SD_HIGHSPEED isn't supported (Hardware issue?) */
  199. mop500_sdi0_data.capabilities &= ~MMC_CAP_SD_HIGHSPEED;
  200. /* On-board eMMC */
  201. db8500_add_sdi4(parent, &mop500_sdi4_data, U8500_SDI_V2_PERIPHID);
  202. /* External Micro SD slot */
  203. mop500_sdi0_data.gpio_cd = SNOWBALL_SDMMC_CD_GPIO;
  204. mop500_sdi0_data.cd_invert = true;
  205. sdi0_configure(parent);
  206. }
  207. void __init hrefv60_sdi_init(struct device *parent)
  208. {
  209. /* PoP:ed eMMC */
  210. db8500_add_sdi2(parent, &mop500_sdi2_data, U8500_SDI_V2_PERIPHID);
  211. /* On-board eMMC */
  212. db8500_add_sdi4(parent, &mop500_sdi4_data, U8500_SDI_V2_PERIPHID);
  213. /* External Micro SD slot */
  214. mop500_sdi0_data.gpio_cd = HREFV60_SDMMC_CD_GPIO;
  215. sdi0_configure(parent);
  216. /* WLAN SDIO channel */
  217. db8500_add_sdi1(parent, &mop500_sdi1_data, U8500_SDI_V2_PERIPHID);
  218. }